Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: dts: omap4: fix clock node definitions to avoid build warnings

Upcoming change to DT compiler is going to complain about nodes
which have a reg property, but have not defined the address in their
name. This patch fixes following type of warnings for OMAP4 clock nodes:

Warning (unit_address_vs_reg): Node /ocp/cm@48004000/clocks/dpll3_m2_ck
has a reg or ranges property, but no unit name

Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>

authored by

Tero Kristo and committed by
Tony Lindgren
8f952371 1bb5fcb1

+161 -161
+1 -1
arch/arm/boot/dts/omap443x-clocks.dtsi
··· 8 8 * published by the Free Software Foundation. 9 9 */ 10 10 &prm_clocks { 11 - bandgap_fclk: bandgap_fclk { 11 + bandgap_fclk: bandgap_fclk@1888 { 12 12 #clock-cells = <0>; 13 13 compatible = "ti,gate-clock"; 14 14 clocks = <&sys_32k_ck>;
+2 -2
arch/arm/boot/dts/omap446x-clocks.dtsi
··· 8 8 * published by the Free Software Foundation. 9 9 */ 10 10 &prm_clocks { 11 - div_ts_ck: div_ts_ck { 11 + div_ts_ck: div_ts_ck@1888 { 12 12 #clock-cells = <0>; 13 13 compatible = "ti,divider-clock"; 14 14 clocks = <&l4_wkup_clk_mux_ck>; ··· 17 17 ti,dividers = <8>, <16>, <32>; 18 18 }; 19 19 20 - bandgap_ts_fclk: bandgap_ts_fclk { 20 + bandgap_ts_fclk: bandgap_ts_fclk@1888 { 21 21 #clock-cells = <0>; 22 22 compatible = "ti,gate-clock"; 23 23 clocks = <&div_ts_ck>;
+158 -158
arch/arm/boot/dts/omap44xx-clocks.dtsi
··· 20 20 clock-frequency = <12000000>; 21 21 }; 22 22 23 - pad_clks_ck: pad_clks_ck { 23 + pad_clks_ck: pad_clks_ck@108 { 24 24 #clock-cells = <0>; 25 25 compatible = "ti,gate-clock"; 26 26 clocks = <&pad_clks_src_ck>; ··· 46 46 clock-frequency = <12000000>; 47 47 }; 48 48 49 - slimbus_clk: slimbus_clk { 49 + slimbus_clk: slimbus_clk@108 { 50 50 #clock-cells = <0>; 51 51 compatible = "ti,gate-clock"; 52 52 clocks = <&slimbus_src_clk>; ··· 132 132 clock-frequency = <60000000>; 133 133 }; 134 134 135 - dpll_abe_ck: dpll_abe_ck { 135 + dpll_abe_ck: dpll_abe_ck@1e0 { 136 136 #clock-cells = <0>; 137 137 compatible = "ti,omap4-dpll-m4xen-clock"; 138 138 clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>; 139 139 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 140 140 }; 141 141 142 - dpll_abe_x2_ck: dpll_abe_x2_ck { 142 + dpll_abe_x2_ck: dpll_abe_x2_ck@1f0 { 143 143 #clock-cells = <0>; 144 144 compatible = "ti,omap4-dpll-x2-clock"; 145 145 clocks = <&dpll_abe_ck>; 146 146 reg = <0x01f0>; 147 147 }; 148 148 149 - dpll_abe_m2x2_ck: dpll_abe_m2x2_ck { 149 + dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 { 150 150 #clock-cells = <0>; 151 151 compatible = "ti,divider-clock"; 152 152 clocks = <&dpll_abe_x2_ck>; ··· 165 165 clock-div = <8>; 166 166 }; 167 167 168 - abe_clk: abe_clk { 168 + abe_clk: abe_clk@108 { 169 169 #clock-cells = <0>; 170 170 compatible = "ti,divider-clock"; 171 171 clocks = <&dpll_abe_m2x2_ck>; ··· 174 174 ti,index-power-of-two; 175 175 }; 176 176 177 - aess_fclk: aess_fclk { 177 + aess_fclk: aess_fclk@528 { 178 178 #clock-cells = <0>; 179 179 compatible = "ti,divider-clock"; 180 180 clocks = <&abe_clk>; ··· 183 183 reg = <0x0528>; 184 184 }; 185 185 186 - dpll_abe_m3x2_ck: dpll_abe_m3x2_ck { 186 + dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 { 187 187 #clock-cells = <0>; 188 188 compatible = "ti,divider-clock"; 189 189 clocks = <&dpll_abe_x2_ck>; ··· 194 194 ti,invert-autoidle-bit; 195 195 }; 196 196 197 - core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck { 197 + core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck@12c { 198 198 #clock-cells = <0>; 199 199 compatible = "ti,mux-clock"; 200 200 clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>; ··· 202 202 reg = <0x012c>; 203 203 }; 204 204 205 - dpll_core_ck: dpll_core_ck { 205 + dpll_core_ck: dpll_core_ck@120 { 206 206 #clock-cells = <0>; 207 207 compatible = "ti,omap4-dpll-core-clock"; 208 208 clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>; ··· 215 215 clocks = <&dpll_core_ck>; 216 216 }; 217 217 218 - dpll_core_m6x2_ck: dpll_core_m6x2_ck { 218 + dpll_core_m6x2_ck: dpll_core_m6x2_ck@140 { 219 219 #clock-cells = <0>; 220 220 compatible = "ti,divider-clock"; 221 221 clocks = <&dpll_core_x2_ck>; ··· 226 226 ti,invert-autoidle-bit; 227 227 }; 228 228 229 - dpll_core_m2_ck: dpll_core_m2_ck { 229 + dpll_core_m2_ck: dpll_core_m2_ck@130 { 230 230 #clock-cells = <0>; 231 231 compatible = "ti,divider-clock"; 232 232 clocks = <&dpll_core_ck>; ··· 245 245 clock-div = <2>; 246 246 }; 247 247 248 - dpll_core_m5x2_ck: dpll_core_m5x2_ck { 248 + dpll_core_m5x2_ck: dpll_core_m5x2_ck@13c { 249 249 #clock-cells = <0>; 250 250 compatible = "ti,divider-clock"; 251 251 clocks = <&dpll_core_x2_ck>; ··· 256 256 ti,invert-autoidle-bit; 257 257 }; 258 258 259 - div_core_ck: div_core_ck { 259 + div_core_ck: div_core_ck@100 { 260 260 #clock-cells = <0>; 261 261 compatible = "ti,divider-clock"; 262 262 clocks = <&dpll_core_m5x2_ck>; ··· 264 264 ti,max-div = <2>; 265 265 }; 266 266 267 - div_iva_hs_clk: div_iva_hs_clk { 267 + div_iva_hs_clk: div_iva_hs_clk@1dc { 268 268 #clock-cells = <0>; 269 269 compatible = "ti,divider-clock"; 270 270 clocks = <&dpll_core_m5x2_ck>; ··· 273 273 ti,index-power-of-two; 274 274 }; 275 275 276 - div_mpu_hs_clk: div_mpu_hs_clk { 276 + div_mpu_hs_clk: div_mpu_hs_clk@19c { 277 277 #clock-cells = <0>; 278 278 compatible = "ti,divider-clock"; 279 279 clocks = <&dpll_core_m5x2_ck>; ··· 282 282 ti,index-power-of-two; 283 283 }; 284 284 285 - dpll_core_m4x2_ck: dpll_core_m4x2_ck { 285 + dpll_core_m4x2_ck: dpll_core_m4x2_ck@138 { 286 286 #clock-cells = <0>; 287 287 compatible = "ti,divider-clock"; 288 288 clocks = <&dpll_core_x2_ck>; ··· 301 301 clock-div = <2>; 302 302 }; 303 303 304 - dpll_abe_m2_ck: dpll_abe_m2_ck { 304 + dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 { 305 305 #clock-cells = <0>; 306 306 compatible = "ti,divider-clock"; 307 307 clocks = <&dpll_abe_ck>; ··· 310 310 ti,index-starts-at-one; 311 311 }; 312 312 313 - dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck { 313 + dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck@134 { 314 314 #clock-cells = <0>; 315 315 compatible = "ti,composite-no-wait-gate-clock"; 316 316 clocks = <&dpll_core_x2_ck>; ··· 318 318 reg = <0x0134>; 319 319 }; 320 320 321 - dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck { 321 + dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck@134 { 322 322 #clock-cells = <0>; 323 323 compatible = "ti,composite-divider-clock"; 324 324 clocks = <&dpll_core_x2_ck>; ··· 333 333 clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>; 334 334 }; 335 335 336 - dpll_core_m7x2_ck: dpll_core_m7x2_ck { 336 + dpll_core_m7x2_ck: dpll_core_m7x2_ck@144 { 337 337 #clock-cells = <0>; 338 338 compatible = "ti,divider-clock"; 339 339 clocks = <&dpll_core_x2_ck>; ··· 344 344 ti,invert-autoidle-bit; 345 345 }; 346 346 347 - iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck { 347 + iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck@1ac { 348 348 #clock-cells = <0>; 349 349 compatible = "ti,mux-clock"; 350 350 clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>; ··· 352 352 reg = <0x01ac>; 353 353 }; 354 354 355 - dpll_iva_ck: dpll_iva_ck { 355 + dpll_iva_ck: dpll_iva_ck@1a0 { 356 356 #clock-cells = <0>; 357 357 compatible = "ti,omap4-dpll-clock"; 358 358 clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>; ··· 365 365 clocks = <&dpll_iva_ck>; 366 366 }; 367 367 368 - dpll_iva_m4x2_ck: dpll_iva_m4x2_ck { 368 + dpll_iva_m4x2_ck: dpll_iva_m4x2_ck@1b8 { 369 369 #clock-cells = <0>; 370 370 compatible = "ti,divider-clock"; 371 371 clocks = <&dpll_iva_x2_ck>; ··· 376 376 ti,invert-autoidle-bit; 377 377 }; 378 378 379 - dpll_iva_m5x2_ck: dpll_iva_m5x2_ck { 379 + dpll_iva_m5x2_ck: dpll_iva_m5x2_ck@1bc { 380 380 #clock-cells = <0>; 381 381 compatible = "ti,divider-clock"; 382 382 clocks = <&dpll_iva_x2_ck>; ··· 387 387 ti,invert-autoidle-bit; 388 388 }; 389 389 390 - dpll_mpu_ck: dpll_mpu_ck { 390 + dpll_mpu_ck: dpll_mpu_ck@160 { 391 391 #clock-cells = <0>; 392 392 compatible = "ti,omap4-dpll-clock"; 393 393 clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>; 394 394 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 395 395 }; 396 396 397 - dpll_mpu_m2_ck: dpll_mpu_m2_ck { 397 + dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 { 398 398 #clock-cells = <0>; 399 399 compatible = "ti,divider-clock"; 400 400 clocks = <&dpll_mpu_ck>; ··· 421 421 clock-div = <3>; 422 422 }; 423 423 424 - l3_div_ck: l3_div_ck { 424 + l3_div_ck: l3_div_ck@100 { 425 425 #clock-cells = <0>; 426 426 compatible = "ti,divider-clock"; 427 427 clocks = <&div_core_ck>; ··· 430 430 reg = <0x0100>; 431 431 }; 432 432 433 - l4_div_ck: l4_div_ck { 433 + l4_div_ck: l4_div_ck@100 { 434 434 #clock-cells = <0>; 435 435 compatible = "ti,divider-clock"; 436 436 clocks = <&l3_div_ck>; ··· 455 455 clock-div = <2>; 456 456 }; 457 457 458 - ocp_abe_iclk: ocp_abe_iclk { 458 + ocp_abe_iclk: ocp_abe_iclk@528 { 459 459 #clock-cells = <0>; 460 460 compatible = "ti,divider-clock"; 461 461 clocks = <&aess_fclk>; ··· 472 472 clock-div = <4>; 473 473 }; 474 474 475 - dmic_sync_mux_ck: dmic_sync_mux_ck { 475 + dmic_sync_mux_ck: dmic_sync_mux_ck@538 { 476 476 #clock-cells = <0>; 477 477 compatible = "ti,mux-clock"; 478 478 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; ··· 480 480 reg = <0x0538>; 481 481 }; 482 482 483 - func_dmic_abe_gfclk: func_dmic_abe_gfclk { 483 + func_dmic_abe_gfclk: func_dmic_abe_gfclk@538 { 484 484 #clock-cells = <0>; 485 485 compatible = "ti,mux-clock"; 486 486 clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; ··· 488 488 reg = <0x0538>; 489 489 }; 490 490 491 - mcasp_sync_mux_ck: mcasp_sync_mux_ck { 491 + mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 { 492 492 #clock-cells = <0>; 493 493 compatible = "ti,mux-clock"; 494 494 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; ··· 496 496 reg = <0x0540>; 497 497 }; 498 498 499 - func_mcasp_abe_gfclk: func_mcasp_abe_gfclk { 499 + func_mcasp_abe_gfclk: func_mcasp_abe_gfclk@540 { 500 500 #clock-cells = <0>; 501 501 compatible = "ti,mux-clock"; 502 502 clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; ··· 504 504 reg = <0x0540>; 505 505 }; 506 506 507 - mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck { 507 + mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck@548 { 508 508 #clock-cells = <0>; 509 509 compatible = "ti,mux-clock"; 510 510 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; ··· 512 512 reg = <0x0548>; 513 513 }; 514 514 515 - func_mcbsp1_gfclk: func_mcbsp1_gfclk { 515 + func_mcbsp1_gfclk: func_mcbsp1_gfclk@548 { 516 516 #clock-cells = <0>; 517 517 compatible = "ti,mux-clock"; 518 518 clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; ··· 520 520 reg = <0x0548>; 521 521 }; 522 522 523 - mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck { 523 + mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck@550 { 524 524 #clock-cells = <0>; 525 525 compatible = "ti,mux-clock"; 526 526 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; ··· 528 528 reg = <0x0550>; 529 529 }; 530 530 531 - func_mcbsp2_gfclk: func_mcbsp2_gfclk { 531 + func_mcbsp2_gfclk: func_mcbsp2_gfclk@550 { 532 532 #clock-cells = <0>; 533 533 compatible = "ti,mux-clock"; 534 534 clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; ··· 536 536 reg = <0x0550>; 537 537 }; 538 538 539 - mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck { 539 + mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck@558 { 540 540 #clock-cells = <0>; 541 541 compatible = "ti,mux-clock"; 542 542 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; ··· 544 544 reg = <0x0558>; 545 545 }; 546 546 547 - func_mcbsp3_gfclk: func_mcbsp3_gfclk { 547 + func_mcbsp3_gfclk: func_mcbsp3_gfclk@558 { 548 548 #clock-cells = <0>; 549 549 compatible = "ti,mux-clock"; 550 550 clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; ··· 552 552 reg = <0x0558>; 553 553 }; 554 554 555 - slimbus1_fclk_1: slimbus1_fclk_1 { 555 + slimbus1_fclk_1: slimbus1_fclk_1@560 { 556 556 #clock-cells = <0>; 557 557 compatible = "ti,gate-clock"; 558 558 clocks = <&func_24m_clk>; ··· 560 560 reg = <0x0560>; 561 561 }; 562 562 563 - slimbus1_fclk_0: slimbus1_fclk_0 { 563 + slimbus1_fclk_0: slimbus1_fclk_0@560 { 564 564 #clock-cells = <0>; 565 565 compatible = "ti,gate-clock"; 566 566 clocks = <&abe_24m_fclk>; ··· 568 568 reg = <0x0560>; 569 569 }; 570 570 571 - slimbus1_fclk_2: slimbus1_fclk_2 { 571 + slimbus1_fclk_2: slimbus1_fclk_2@560 { 572 572 #clock-cells = <0>; 573 573 compatible = "ti,gate-clock"; 574 574 clocks = <&pad_clks_ck>; ··· 576 576 reg = <0x0560>; 577 577 }; 578 578 579 - slimbus1_slimbus_clk: slimbus1_slimbus_clk { 579 + slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 { 580 580 #clock-cells = <0>; 581 581 compatible = "ti,gate-clock"; 582 582 clocks = <&slimbus_clk>; ··· 584 584 reg = <0x0560>; 585 585 }; 586 586 587 - timer5_sync_mux: timer5_sync_mux { 587 + timer5_sync_mux: timer5_sync_mux@568 { 588 588 #clock-cells = <0>; 589 589 compatible = "ti,mux-clock"; 590 590 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; ··· 592 592 reg = <0x0568>; 593 593 }; 594 594 595 - timer6_sync_mux: timer6_sync_mux { 595 + timer6_sync_mux: timer6_sync_mux@570 { 596 596 #clock-cells = <0>; 597 597 compatible = "ti,mux-clock"; 598 598 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; ··· 600 600 reg = <0x0570>; 601 601 }; 602 602 603 - timer7_sync_mux: timer7_sync_mux { 603 + timer7_sync_mux: timer7_sync_mux@578 { 604 604 #clock-cells = <0>; 605 605 compatible = "ti,mux-clock"; 606 606 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; ··· 608 608 reg = <0x0578>; 609 609 }; 610 610 611 - timer8_sync_mux: timer8_sync_mux { 611 + timer8_sync_mux: timer8_sync_mux@580 { 612 612 #clock-cells = <0>; 613 613 compatible = "ti,mux-clock"; 614 614 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; ··· 623 623 }; 624 624 }; 625 625 &prm_clocks { 626 - sys_clkin_ck: sys_clkin_ck { 626 + sys_clkin_ck: sys_clkin_ck@110 { 627 627 #clock-cells = <0>; 628 628 compatible = "ti,mux-clock"; 629 629 clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; ··· 631 631 ti,index-starts-at-one; 632 632 }; 633 633 634 - abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck { 634 + abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck@108 { 635 635 #clock-cells = <0>; 636 636 compatible = "ti,mux-clock"; 637 637 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 639 639 reg = <0x0108>; 640 640 }; 641 641 642 - abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck { 642 + abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck@10c { 643 643 #clock-cells = <0>; 644 644 compatible = "ti,mux-clock"; 645 645 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 654 654 clock-div = <1>; 655 655 }; 656 656 657 - l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck { 657 + l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck@108 { 658 658 #clock-cells = <0>; 659 659 compatible = "ti,mux-clock"; 660 660 clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>; 661 661 reg = <0x0108>; 662 662 }; 663 663 664 - syc_clk_div_ck: syc_clk_div_ck { 664 + syc_clk_div_ck: syc_clk_div_ck@100 { 665 665 #clock-cells = <0>; 666 666 compatible = "ti,divider-clock"; 667 667 clocks = <&sys_clkin_ck>; ··· 669 669 ti,max-div = <2>; 670 670 }; 671 671 672 - gpio1_dbclk: gpio1_dbclk { 672 + gpio1_dbclk: gpio1_dbclk@1838 { 673 673 #clock-cells = <0>; 674 674 compatible = "ti,gate-clock"; 675 675 clocks = <&sys_32k_ck>; ··· 677 677 reg = <0x1838>; 678 678 }; 679 679 680 - dmt1_clk_mux: dmt1_clk_mux { 680 + dmt1_clk_mux: dmt1_clk_mux@1840 { 681 681 #clock-cells = <0>; 682 682 compatible = "ti,mux-clock"; 683 683 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 685 685 reg = <0x1840>; 686 686 }; 687 687 688 - usim_ck: usim_ck { 688 + usim_ck: usim_ck@1858 { 689 689 #clock-cells = <0>; 690 690 compatible = "ti,divider-clock"; 691 691 clocks = <&dpll_per_m4x2_ck>; ··· 694 694 ti,dividers = <14>, <18>; 695 695 }; 696 696 697 - usim_fclk: usim_fclk { 697 + usim_fclk: usim_fclk@1858 { 698 698 #clock-cells = <0>; 699 699 compatible = "ti,gate-clock"; 700 700 clocks = <&usim_ck>; ··· 702 702 reg = <0x1858>; 703 703 }; 704 704 705 - pmd_stm_clock_mux_ck: pmd_stm_clock_mux_ck { 705 + pmd_stm_clock_mux_ck: pmd_stm_clock_mux_ck@1a20 { 706 706 #clock-cells = <0>; 707 707 compatible = "ti,mux-clock"; 708 708 clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>; ··· 710 710 reg = <0x1a20>; 711 711 }; 712 712 713 - pmd_trace_clk_mux_ck: pmd_trace_clk_mux_ck { 713 + pmd_trace_clk_mux_ck: pmd_trace_clk_mux_ck@1a20 { 714 714 #clock-cells = <0>; 715 715 compatible = "ti,mux-clock"; 716 716 clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>; ··· 718 718 reg = <0x1a20>; 719 719 }; 720 720 721 - stm_clk_div_ck: stm_clk_div_ck { 721 + stm_clk_div_ck: stm_clk_div_ck@1a20 { 722 722 #clock-cells = <0>; 723 723 compatible = "ti,divider-clock"; 724 724 clocks = <&pmd_stm_clock_mux_ck>; ··· 728 728 ti,index-power-of-two; 729 729 }; 730 730 731 - trace_clk_div_div_ck: trace_clk_div_div_ck { 731 + trace_clk_div_div_ck: trace_clk_div_div_ck@1a20 { 732 732 #clock-cells = <0>; 733 733 compatible = "ti,divider-clock"; 734 734 clocks = <&pmd_trace_clk_mux_ck>; ··· 752 752 }; 753 753 754 754 &cm2_clocks { 755 - per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck { 755 + per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck@14c { 756 756 #clock-cells = <0>; 757 757 compatible = "ti,mux-clock"; 758 758 clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>; ··· 760 760 reg = <0x014c>; 761 761 }; 762 762 763 - dpll_per_ck: dpll_per_ck { 763 + dpll_per_ck: dpll_per_ck@140 { 764 764 #clock-cells = <0>; 765 765 compatible = "ti,omap4-dpll-clock"; 766 766 clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>; 767 767 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 768 768 }; 769 769 770 - dpll_per_m2_ck: dpll_per_m2_ck { 770 + dpll_per_m2_ck: dpll_per_m2_ck@150 { 771 771 #clock-cells = <0>; 772 772 compatible = "ti,divider-clock"; 773 773 clocks = <&dpll_per_ck>; ··· 776 776 ti,index-starts-at-one; 777 777 }; 778 778 779 - dpll_per_x2_ck: dpll_per_x2_ck { 779 + dpll_per_x2_ck: dpll_per_x2_ck@150 { 780 780 #clock-cells = <0>; 781 781 compatible = "ti,omap4-dpll-x2-clock"; 782 782 clocks = <&dpll_per_ck>; 783 783 reg = <0x0150>; 784 784 }; 785 785 786 - dpll_per_m2x2_ck: dpll_per_m2x2_ck { 786 + dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 { 787 787 #clock-cells = <0>; 788 788 compatible = "ti,divider-clock"; 789 789 clocks = <&dpll_per_x2_ck>; ··· 794 794 ti,invert-autoidle-bit; 795 795 }; 796 796 797 - dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck { 797 + dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck@154 { 798 798 #clock-cells = <0>; 799 799 compatible = "ti,composite-no-wait-gate-clock"; 800 800 clocks = <&dpll_per_x2_ck>; ··· 802 802 reg = <0x0154>; 803 803 }; 804 804 805 - dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck { 805 + dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck@154 { 806 806 #clock-cells = <0>; 807 807 compatible = "ti,composite-divider-clock"; 808 808 clocks = <&dpll_per_x2_ck>; ··· 817 817 clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>; 818 818 }; 819 819 820 - dpll_per_m4x2_ck: dpll_per_m4x2_ck { 820 + dpll_per_m4x2_ck: dpll_per_m4x2_ck@158 { 821 821 #clock-cells = <0>; 822 822 compatible = "ti,divider-clock"; 823 823 clocks = <&dpll_per_x2_ck>; ··· 828 828 ti,invert-autoidle-bit; 829 829 }; 830 830 831 - dpll_per_m5x2_ck: dpll_per_m5x2_ck { 831 + dpll_per_m5x2_ck: dpll_per_m5x2_ck@15c { 832 832 #clock-cells = <0>; 833 833 compatible = "ti,divider-clock"; 834 834 clocks = <&dpll_per_x2_ck>; ··· 839 839 ti,invert-autoidle-bit; 840 840 }; 841 841 842 - dpll_per_m6x2_ck: dpll_per_m6x2_ck { 842 + dpll_per_m6x2_ck: dpll_per_m6x2_ck@160 { 843 843 #clock-cells = <0>; 844 844 compatible = "ti,divider-clock"; 845 845 clocks = <&dpll_per_x2_ck>; ··· 850 850 ti,invert-autoidle-bit; 851 851 }; 852 852 853 - dpll_per_m7x2_ck: dpll_per_m7x2_ck { 853 + dpll_per_m7x2_ck: dpll_per_m7x2_ck@164 { 854 854 #clock-cells = <0>; 855 855 compatible = "ti,divider-clock"; 856 856 clocks = <&dpll_per_x2_ck>; ··· 861 861 ti,invert-autoidle-bit; 862 862 }; 863 863 864 - dpll_usb_ck: dpll_usb_ck { 864 + dpll_usb_ck: dpll_usb_ck@180 { 865 865 #clock-cells = <0>; 866 866 compatible = "ti,omap4-dpll-j-type-clock"; 867 867 clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>; 868 868 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 869 869 }; 870 870 871 - dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck { 871 + dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck@1b4 { 872 872 #clock-cells = <0>; 873 873 compatible = "ti,fixed-factor-clock"; 874 874 clocks = <&dpll_usb_ck>; ··· 879 879 ti,invert-autoidle-bit; 880 880 }; 881 881 882 - dpll_usb_m2_ck: dpll_usb_m2_ck { 882 + dpll_usb_m2_ck: dpll_usb_m2_ck@190 { 883 883 #clock-cells = <0>; 884 884 compatible = "ti,divider-clock"; 885 885 clocks = <&dpll_usb_ck>; ··· 890 890 ti,invert-autoidle-bit; 891 891 }; 892 892 893 - ducati_clk_mux_ck: ducati_clk_mux_ck { 893 + ducati_clk_mux_ck: ducati_clk_mux_ck@100 { 894 894 #clock-cells = <0>; 895 895 compatible = "ti,mux-clock"; 896 896 clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>; ··· 921 921 clock-div = <8>; 922 922 }; 923 923 924 - func_48m_fclk: func_48m_fclk { 924 + func_48m_fclk: func_48m_fclk@108 { 925 925 #clock-cells = <0>; 926 926 compatible = "ti,divider-clock"; 927 927 clocks = <&dpll_per_m2x2_ck>; ··· 937 937 clock-div = <4>; 938 938 }; 939 939 940 - func_64m_fclk: func_64m_fclk { 940 + func_64m_fclk: func_64m_fclk@108 { 941 941 #clock-cells = <0>; 942 942 compatible = "ti,divider-clock"; 943 943 clocks = <&dpll_per_m4x2_ck>; ··· 945 945 ti,dividers = <2>, <4>; 946 946 }; 947 947 948 - func_96m_fclk: func_96m_fclk { 948 + func_96m_fclk: func_96m_fclk@108 { 949 949 #clock-cells = <0>; 950 950 compatible = "ti,divider-clock"; 951 951 clocks = <&dpll_per_m2x2_ck>; ··· 953 953 ti,dividers = <2>, <4>; 954 954 }; 955 955 956 - init_60m_fclk: init_60m_fclk { 956 + init_60m_fclk: init_60m_fclk@104 { 957 957 #clock-cells = <0>; 958 958 compatible = "ti,divider-clock"; 959 959 clocks = <&dpll_usb_m2_ck>; ··· 961 961 ti,dividers = <1>, <8>; 962 962 }; 963 963 964 - per_abe_nc_fclk: per_abe_nc_fclk { 964 + per_abe_nc_fclk: per_abe_nc_fclk@108 { 965 965 #clock-cells = <0>; 966 966 compatible = "ti,divider-clock"; 967 967 clocks = <&dpll_abe_m2_ck>; ··· 969 969 ti,max-div = <2>; 970 970 }; 971 971 972 - aes1_fck: aes1_fck { 972 + aes1_fck: aes1_fck@15a0 { 973 973 #clock-cells = <0>; 974 974 compatible = "ti,gate-clock"; 975 975 clocks = <&l3_div_ck>; ··· 977 977 reg = <0x15a0>; 978 978 }; 979 979 980 - aes2_fck: aes2_fck { 980 + aes2_fck: aes2_fck@15a8 { 981 981 #clock-cells = <0>; 982 982 compatible = "ti,gate-clock"; 983 983 clocks = <&l3_div_ck>; ··· 985 985 reg = <0x15a8>; 986 986 }; 987 987 988 - dss_sys_clk: dss_sys_clk { 988 + dss_sys_clk: dss_sys_clk@1120 { 989 989 #clock-cells = <0>; 990 990 compatible = "ti,gate-clock"; 991 991 clocks = <&syc_clk_div_ck>; ··· 993 993 reg = <0x1120>; 994 994 }; 995 995 996 - dss_tv_clk: dss_tv_clk { 996 + dss_tv_clk: dss_tv_clk@1120 { 997 997 #clock-cells = <0>; 998 998 compatible = "ti,gate-clock"; 999 999 clocks = <&extalt_clkin_ck>; ··· 1001 1001 reg = <0x1120>; 1002 1002 }; 1003 1003 1004 - dss_dss_clk: dss_dss_clk { 1004 + dss_dss_clk: dss_dss_clk@1120 { 1005 1005 #clock-cells = <0>; 1006 1006 compatible = "ti,gate-clock"; 1007 1007 clocks = <&dpll_per_m5x2_ck>; ··· 1010 1010 ti,set-rate-parent; 1011 1011 }; 1012 1012 1013 - dss_48mhz_clk: dss_48mhz_clk { 1013 + dss_48mhz_clk: dss_48mhz_clk@1120 { 1014 1014 #clock-cells = <0>; 1015 1015 compatible = "ti,gate-clock"; 1016 1016 clocks = <&func_48mc_fclk>; ··· 1018 1018 reg = <0x1120>; 1019 1019 }; 1020 1020 1021 - fdif_fck: fdif_fck { 1021 + fdif_fck: fdif_fck@1028 { 1022 1022 #clock-cells = <0>; 1023 1023 compatible = "ti,divider-clock"; 1024 1024 clocks = <&dpll_per_m4x2_ck>; ··· 1028 1028 ti,index-power-of-two; 1029 1029 }; 1030 1030 1031 - gpio2_dbclk: gpio2_dbclk { 1031 + gpio2_dbclk: gpio2_dbclk@1460 { 1032 1032 #clock-cells = <0>; 1033 1033 compatible = "ti,gate-clock"; 1034 1034 clocks = <&sys_32k_ck>; ··· 1036 1036 reg = <0x1460>; 1037 1037 }; 1038 1038 1039 - gpio3_dbclk: gpio3_dbclk { 1039 + gpio3_dbclk: gpio3_dbclk@1468 { 1040 1040 #clock-cells = <0>; 1041 1041 compatible = "ti,gate-clock"; 1042 1042 clocks = <&sys_32k_ck>; ··· 1044 1044 reg = <0x1468>; 1045 1045 }; 1046 1046 1047 - gpio4_dbclk: gpio4_dbclk { 1047 + gpio4_dbclk: gpio4_dbclk@1470 { 1048 1048 #clock-cells = <0>; 1049 1049 compatible = "ti,gate-clock"; 1050 1050 clocks = <&sys_32k_ck>; ··· 1052 1052 reg = <0x1470>; 1053 1053 }; 1054 1054 1055 - gpio5_dbclk: gpio5_dbclk { 1055 + gpio5_dbclk: gpio5_dbclk@1478 { 1056 1056 #clock-cells = <0>; 1057 1057 compatible = "ti,gate-clock"; 1058 1058 clocks = <&sys_32k_ck>; ··· 1060 1060 reg = <0x1478>; 1061 1061 }; 1062 1062 1063 - gpio6_dbclk: gpio6_dbclk { 1063 + gpio6_dbclk: gpio6_dbclk@1480 { 1064 1064 #clock-cells = <0>; 1065 1065 compatible = "ti,gate-clock"; 1066 1066 clocks = <&sys_32k_ck>; ··· 1068 1068 reg = <0x1480>; 1069 1069 }; 1070 1070 1071 - sgx_clk_mux: sgx_clk_mux { 1071 + sgx_clk_mux: sgx_clk_mux@1220 { 1072 1072 #clock-cells = <0>; 1073 1073 compatible = "ti,mux-clock"; 1074 1074 clocks = <&dpll_core_m7x2_ck>, <&dpll_per_m7x2_ck>; ··· 1076 1076 reg = <0x1220>; 1077 1077 }; 1078 1078 1079 - hsi_fck: hsi_fck { 1079 + hsi_fck: hsi_fck@1338 { 1080 1080 #clock-cells = <0>; 1081 1081 compatible = "ti,divider-clock"; 1082 1082 clocks = <&dpll_per_m2x2_ck>; ··· 1086 1086 ti,index-power-of-two; 1087 1087 }; 1088 1088 1089 - iss_ctrlclk: iss_ctrlclk { 1089 + iss_ctrlclk: iss_ctrlclk@1020 { 1090 1090 #clock-cells = <0>; 1091 1091 compatible = "ti,gate-clock"; 1092 1092 clocks = <&func_96m_fclk>; ··· 1094 1094 reg = <0x1020>; 1095 1095 }; 1096 1096 1097 - mcbsp4_sync_mux_ck: mcbsp4_sync_mux_ck { 1097 + mcbsp4_sync_mux_ck: mcbsp4_sync_mux_ck@14e0 { 1098 1098 #clock-cells = <0>; 1099 1099 compatible = "ti,mux-clock"; 1100 1100 clocks = <&func_96m_fclk>, <&per_abe_nc_fclk>; ··· 1102 1102 reg = <0x14e0>; 1103 1103 }; 1104 1104 1105 - per_mcbsp4_gfclk: per_mcbsp4_gfclk { 1105 + per_mcbsp4_gfclk: per_mcbsp4_gfclk@14e0 { 1106 1106 #clock-cells = <0>; 1107 1107 compatible = "ti,mux-clock"; 1108 1108 clocks = <&mcbsp4_sync_mux_ck>, <&pad_clks_ck>; ··· 1110 1110 reg = <0x14e0>; 1111 1111 }; 1112 1112 1113 - hsmmc1_fclk: hsmmc1_fclk { 1113 + hsmmc1_fclk: hsmmc1_fclk@1328 { 1114 1114 #clock-cells = <0>; 1115 1115 compatible = "ti,mux-clock"; 1116 1116 clocks = <&func_64m_fclk>, <&func_96m_fclk>; ··· 1118 1118 reg = <0x1328>; 1119 1119 }; 1120 1120 1121 - hsmmc2_fclk: hsmmc2_fclk { 1121 + hsmmc2_fclk: hsmmc2_fclk@1330 { 1122 1122 #clock-cells = <0>; 1123 1123 compatible = "ti,mux-clock"; 1124 1124 clocks = <&func_64m_fclk>, <&func_96m_fclk>; ··· 1126 1126 reg = <0x1330>; 1127 1127 }; 1128 1128 1129 - ocp2scp_usb_phy_phy_48m: ocp2scp_usb_phy_phy_48m { 1129 + ocp2scp_usb_phy_phy_48m: ocp2scp_usb_phy_phy_48m@13e0 { 1130 1130 #clock-cells = <0>; 1131 1131 compatible = "ti,gate-clock"; 1132 1132 clocks = <&func_48m_fclk>; ··· 1134 1134 reg = <0x13e0>; 1135 1135 }; 1136 1136 1137 - sha2md5_fck: sha2md5_fck { 1137 + sha2md5_fck: sha2md5_fck@15c8 { 1138 1138 #clock-cells = <0>; 1139 1139 compatible = "ti,gate-clock"; 1140 1140 clocks = <&l3_div_ck>; ··· 1142 1142 reg = <0x15c8>; 1143 1143 }; 1144 1144 1145 - slimbus2_fclk_1: slimbus2_fclk_1 { 1145 + slimbus2_fclk_1: slimbus2_fclk_1@1538 { 1146 1146 #clock-cells = <0>; 1147 1147 compatible = "ti,gate-clock"; 1148 1148 clocks = <&per_abe_24m_fclk>; ··· 1150 1150 reg = <0x1538>; 1151 1151 }; 1152 1152 1153 - slimbus2_fclk_0: slimbus2_fclk_0 { 1153 + slimbus2_fclk_0: slimbus2_fclk_0@1538 { 1154 1154 #clock-cells = <0>; 1155 1155 compatible = "ti,gate-clock"; 1156 1156 clocks = <&func_24mc_fclk>; ··· 1158 1158 reg = <0x1538>; 1159 1159 }; 1160 1160 1161 - slimbus2_slimbus_clk: slimbus2_slimbus_clk { 1161 + slimbus2_slimbus_clk: slimbus2_slimbus_clk@1538 { 1162 1162 #clock-cells = <0>; 1163 1163 compatible = "ti,gate-clock"; 1164 1164 clocks = <&pad_slimbus_core_clks_ck>; ··· 1166 1166 reg = <0x1538>; 1167 1167 }; 1168 1168 1169 - smartreflex_core_fck: smartreflex_core_fck { 1169 + smartreflex_core_fck: smartreflex_core_fck@638 { 1170 1170 #clock-cells = <0>; 1171 1171 compatible = "ti,gate-clock"; 1172 1172 clocks = <&l4_wkup_clk_mux_ck>; ··· 1174 1174 reg = <0x0638>; 1175 1175 }; 1176 1176 1177 - smartreflex_iva_fck: smartreflex_iva_fck { 1177 + smartreflex_iva_fck: smartreflex_iva_fck@630 { 1178 1178 #clock-cells = <0>; 1179 1179 compatible = "ti,gate-clock"; 1180 1180 clocks = <&l4_wkup_clk_mux_ck>; ··· 1182 1182 reg = <0x0630>; 1183 1183 }; 1184 1184 1185 - smartreflex_mpu_fck: smartreflex_mpu_fck { 1185 + smartreflex_mpu_fck: smartreflex_mpu_fck@628 { 1186 1186 #clock-cells = <0>; 1187 1187 compatible = "ti,gate-clock"; 1188 1188 clocks = <&l4_wkup_clk_mux_ck>; ··· 1190 1190 reg = <0x0628>; 1191 1191 }; 1192 1192 1193 - cm2_dm10_mux: cm2_dm10_mux { 1193 + cm2_dm10_mux: cm2_dm10_mux@1428 { 1194 1194 #clock-cells = <0>; 1195 1195 compatible = "ti,mux-clock"; 1196 1196 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1198 1198 reg = <0x1428>; 1199 1199 }; 1200 1200 1201 - cm2_dm11_mux: cm2_dm11_mux { 1201 + cm2_dm11_mux: cm2_dm11_mux@1430 { 1202 1202 #clock-cells = <0>; 1203 1203 compatible = "ti,mux-clock"; 1204 1204 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1206 1206 reg = <0x1430>; 1207 1207 }; 1208 1208 1209 - cm2_dm2_mux: cm2_dm2_mux { 1209 + cm2_dm2_mux: cm2_dm2_mux@1438 { 1210 1210 #clock-cells = <0>; 1211 1211 compatible = "ti,mux-clock"; 1212 1212 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1214 1214 reg = <0x1438>; 1215 1215 }; 1216 1216 1217 - cm2_dm3_mux: cm2_dm3_mux { 1217 + cm2_dm3_mux: cm2_dm3_mux@1440 { 1218 1218 #clock-cells = <0>; 1219 1219 compatible = "ti,mux-clock"; 1220 1220 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1222 1222 reg = <0x1440>; 1223 1223 }; 1224 1224 1225 - cm2_dm4_mux: cm2_dm4_mux { 1225 + cm2_dm4_mux: cm2_dm4_mux@1448 { 1226 1226 #clock-cells = <0>; 1227 1227 compatible = "ti,mux-clock"; 1228 1228 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1230 1230 reg = <0x1448>; 1231 1231 }; 1232 1232 1233 - cm2_dm9_mux: cm2_dm9_mux { 1233 + cm2_dm9_mux: cm2_dm9_mux@1450 { 1234 1234 #clock-cells = <0>; 1235 1235 compatible = "ti,mux-clock"; 1236 1236 clocks = <&sys_clkin_ck>, <&sys_32k_ck>; ··· 1238 1238 reg = <0x1450>; 1239 1239 }; 1240 1240 1241 - usb_host_fs_fck: usb_host_fs_fck { 1241 + usb_host_fs_fck: usb_host_fs_fck@13d0 { 1242 1242 #clock-cells = <0>; 1243 1243 compatible = "ti,gate-clock"; 1244 1244 clocks = <&func_48mc_fclk>; ··· 1246 1246 reg = <0x13d0>; 1247 1247 }; 1248 1248 1249 - utmi_p1_gfclk: utmi_p1_gfclk { 1249 + utmi_p1_gfclk: utmi_p1_gfclk@1358 { 1250 1250 #clock-cells = <0>; 1251 1251 compatible = "ti,mux-clock"; 1252 1252 clocks = <&init_60m_fclk>, <&xclk60mhsp1_ck>; ··· 1254 1254 reg = <0x1358>; 1255 1255 }; 1256 1256 1257 - usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk { 1257 + usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk@1358 { 1258 1258 #clock-cells = <0>; 1259 1259 compatible = "ti,gate-clock"; 1260 1260 clocks = <&utmi_p1_gfclk>; ··· 1262 1262 reg = <0x1358>; 1263 1263 }; 1264 1264 1265 - utmi_p2_gfclk: utmi_p2_gfclk { 1265 + utmi_p2_gfclk: utmi_p2_gfclk@1358 { 1266 1266 #clock-cells = <0>; 1267 1267 compatible = "ti,mux-clock"; 1268 1268 clocks = <&init_60m_fclk>, <&xclk60mhsp2_ck>; ··· 1270 1270 reg = <0x1358>; 1271 1271 }; 1272 1272 1273 - usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk { 1273 + usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk@1358 { 1274 1274 #clock-cells = <0>; 1275 1275 compatible = "ti,gate-clock"; 1276 1276 clocks = <&utmi_p2_gfclk>; ··· 1278 1278 reg = <0x1358>; 1279 1279 }; 1280 1280 1281 - usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk { 1281 + usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk@1358 { 1282 1282 #clock-cells = <0>; 1283 1283 compatible = "ti,gate-clock"; 1284 1284 clocks = <&init_60m_fclk>; ··· 1286 1286 reg = <0x1358>; 1287 1287 }; 1288 1288 1289 - usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk { 1289 + usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk@1358 { 1290 1290 #clock-cells = <0>; 1291 1291 compatible = "ti,gate-clock"; 1292 1292 clocks = <&dpll_usb_m2_ck>; ··· 1294 1294 reg = <0x1358>; 1295 1295 }; 1296 1296 1297 - usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk { 1297 + usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk@1358 { 1298 1298 #clock-cells = <0>; 1299 1299 compatible = "ti,gate-clock"; 1300 1300 clocks = <&init_60m_fclk>; ··· 1302 1302 reg = <0x1358>; 1303 1303 }; 1304 1304 1305 - usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk { 1305 + usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk@1358 { 1306 1306 #clock-cells = <0>; 1307 1307 compatible = "ti,gate-clock"; 1308 1308 clocks = <&init_60m_fclk>; ··· 1310 1310 reg = <0x1358>; 1311 1311 }; 1312 1312 1313 - usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk { 1313 + usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk@1358 { 1314 1314 #clock-cells = <0>; 1315 1315 compatible = "ti,gate-clock"; 1316 1316 clocks = <&dpll_usb_m2_ck>; ··· 1318 1318 reg = <0x1358>; 1319 1319 }; 1320 1320 1321 - usb_host_hs_func48mclk: usb_host_hs_func48mclk { 1321 + usb_host_hs_func48mclk: usb_host_hs_func48mclk@1358 { 1322 1322 #clock-cells = <0>; 1323 1323 compatible = "ti,gate-clock"; 1324 1324 clocks = <&func_48mc_fclk>; ··· 1326 1326 reg = <0x1358>; 1327 1327 }; 1328 1328 1329 - usb_host_hs_fck: usb_host_hs_fck { 1329 + usb_host_hs_fck: usb_host_hs_fck@1358 { 1330 1330 #clock-cells = <0>; 1331 1331 compatible = "ti,gate-clock"; 1332 1332 clocks = <&init_60m_fclk>; ··· 1334 1334 reg = <0x1358>; 1335 1335 }; 1336 1336 1337 - otg_60m_gfclk: otg_60m_gfclk { 1337 + otg_60m_gfclk: otg_60m_gfclk@1360 { 1338 1338 #clock-cells = <0>; 1339 1339 compatible = "ti,mux-clock"; 1340 1340 clocks = <&utmi_phy_clkout_ck>, <&xclk60motg_ck>; ··· 1342 1342 reg = <0x1360>; 1343 1343 }; 1344 1344 1345 - usb_otg_hs_xclk: usb_otg_hs_xclk { 1345 + usb_otg_hs_xclk: usb_otg_hs_xclk@1360 { 1346 1346 #clock-cells = <0>; 1347 1347 compatible = "ti,gate-clock"; 1348 1348 clocks = <&otg_60m_gfclk>; ··· 1350 1350 reg = <0x1360>; 1351 1351 }; 1352 1352 1353 - usb_otg_hs_ick: usb_otg_hs_ick { 1353 + usb_otg_hs_ick: usb_otg_hs_ick@1360 { 1354 1354 #clock-cells = <0>; 1355 1355 compatible = "ti,gate-clock"; 1356 1356 clocks = <&l3_div_ck>; ··· 1358 1358 reg = <0x1360>; 1359 1359 }; 1360 1360 1361 - usb_phy_cm_clk32k: usb_phy_cm_clk32k { 1361 + usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 { 1362 1362 #clock-cells = <0>; 1363 1363 compatible = "ti,gate-clock"; 1364 1364 clocks = <&sys_32k_ck>; ··· 1366 1366 reg = <0x0640>; 1367 1367 }; 1368 1368 1369 - usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk { 1369 + usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk@1368 { 1370 1370 #clock-cells = <0>; 1371 1371 compatible = "ti,gate-clock"; 1372 1372 clocks = <&init_60m_fclk>; ··· 1374 1374 reg = <0x1368>; 1375 1375 }; 1376 1376 1377 - usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk { 1377 + usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk@1368 { 1378 1378 #clock-cells = <0>; 1379 1379 compatible = "ti,gate-clock"; 1380 1380 clocks = <&init_60m_fclk>; ··· 1382 1382 reg = <0x1368>; 1383 1383 }; 1384 1384 1385 - usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk { 1385 + usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk@1368 { 1386 1386 #clock-cells = <0>; 1387 1387 compatible = "ti,gate-clock"; 1388 1388 clocks = <&init_60m_fclk>; ··· 1390 1390 reg = <0x1368>; 1391 1391 }; 1392 1392 1393 - usb_tll_hs_ick: usb_tll_hs_ick { 1393 + usb_tll_hs_ick: usb_tll_hs_ick@1368 { 1394 1394 #clock-cells = <0>; 1395 1395 compatible = "ti,gate-clock"; 1396 1396 clocks = <&l4_div_ck>; ··· 1407 1407 }; 1408 1408 1409 1409 &scrm_clocks { 1410 - auxclk0_src_gate_ck: auxclk0_src_gate_ck { 1410 + auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 { 1411 1411 #clock-cells = <0>; 1412 1412 compatible = "ti,composite-no-wait-gate-clock"; 1413 1413 clocks = <&dpll_core_m3x2_ck>; ··· 1415 1415 reg = <0x0310>; 1416 1416 }; 1417 1417 1418 - auxclk0_src_mux_ck: auxclk0_src_mux_ck { 1418 + auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 { 1419 1419 #clock-cells = <0>; 1420 1420 compatible = "ti,composite-mux-clock"; 1421 1421 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1429 1429 clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>; 1430 1430 }; 1431 1431 1432 - auxclk0_ck: auxclk0_ck { 1432 + auxclk0_ck: auxclk0_ck@310 { 1433 1433 #clock-cells = <0>; 1434 1434 compatible = "ti,divider-clock"; 1435 1435 clocks = <&auxclk0_src_ck>; ··· 1438 1438 reg = <0x0310>; 1439 1439 }; 1440 1440 1441 - auxclk1_src_gate_ck: auxclk1_src_gate_ck { 1441 + auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 { 1442 1442 #clock-cells = <0>; 1443 1443 compatible = "ti,composite-no-wait-gate-clock"; 1444 1444 clocks = <&dpll_core_m3x2_ck>; ··· 1446 1446 reg = <0x0314>; 1447 1447 }; 1448 1448 1449 - auxclk1_src_mux_ck: auxclk1_src_mux_ck { 1449 + auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 { 1450 1450 #clock-cells = <0>; 1451 1451 compatible = "ti,composite-mux-clock"; 1452 1452 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1460 1460 clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>; 1461 1461 }; 1462 1462 1463 - auxclk1_ck: auxclk1_ck { 1463 + auxclk1_ck: auxclk1_ck@314 { 1464 1464 #clock-cells = <0>; 1465 1465 compatible = "ti,divider-clock"; 1466 1466 clocks = <&auxclk1_src_ck>; ··· 1469 1469 reg = <0x0314>; 1470 1470 }; 1471 1471 1472 - auxclk2_src_gate_ck: auxclk2_src_gate_ck { 1472 + auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 { 1473 1473 #clock-cells = <0>; 1474 1474 compatible = "ti,composite-no-wait-gate-clock"; 1475 1475 clocks = <&dpll_core_m3x2_ck>; ··· 1477 1477 reg = <0x0318>; 1478 1478 }; 1479 1479 1480 - auxclk2_src_mux_ck: auxclk2_src_mux_ck { 1480 + auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 { 1481 1481 #clock-cells = <0>; 1482 1482 compatible = "ti,composite-mux-clock"; 1483 1483 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1491 1491 clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>; 1492 1492 }; 1493 1493 1494 - auxclk2_ck: auxclk2_ck { 1494 + auxclk2_ck: auxclk2_ck@318 { 1495 1495 #clock-cells = <0>; 1496 1496 compatible = "ti,divider-clock"; 1497 1497 clocks = <&auxclk2_src_ck>; ··· 1500 1500 reg = <0x0318>; 1501 1501 }; 1502 1502 1503 - auxclk3_src_gate_ck: auxclk3_src_gate_ck { 1503 + auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c { 1504 1504 #clock-cells = <0>; 1505 1505 compatible = "ti,composite-no-wait-gate-clock"; 1506 1506 clocks = <&dpll_core_m3x2_ck>; ··· 1508 1508 reg = <0x031c>; 1509 1509 }; 1510 1510 1511 - auxclk3_src_mux_ck: auxclk3_src_mux_ck { 1511 + auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c { 1512 1512 #clock-cells = <0>; 1513 1513 compatible = "ti,composite-mux-clock"; 1514 1514 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1522 1522 clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>; 1523 1523 }; 1524 1524 1525 - auxclk3_ck: auxclk3_ck { 1525 + auxclk3_ck: auxclk3_ck@31c { 1526 1526 #clock-cells = <0>; 1527 1527 compatible = "ti,divider-clock"; 1528 1528 clocks = <&auxclk3_src_ck>; ··· 1531 1531 reg = <0x031c>; 1532 1532 }; 1533 1533 1534 - auxclk4_src_gate_ck: auxclk4_src_gate_ck { 1534 + auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 { 1535 1535 #clock-cells = <0>; 1536 1536 compatible = "ti,composite-no-wait-gate-clock"; 1537 1537 clocks = <&dpll_core_m3x2_ck>; ··· 1539 1539 reg = <0x0320>; 1540 1540 }; 1541 1541 1542 - auxclk4_src_mux_ck: auxclk4_src_mux_ck { 1542 + auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 { 1543 1543 #clock-cells = <0>; 1544 1544 compatible = "ti,composite-mux-clock"; 1545 1545 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1553 1553 clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>; 1554 1554 }; 1555 1555 1556 - auxclk4_ck: auxclk4_ck { 1556 + auxclk4_ck: auxclk4_ck@320 { 1557 1557 #clock-cells = <0>; 1558 1558 compatible = "ti,divider-clock"; 1559 1559 clocks = <&auxclk4_src_ck>; ··· 1562 1562 reg = <0x0320>; 1563 1563 }; 1564 1564 1565 - auxclk5_src_gate_ck: auxclk5_src_gate_ck { 1565 + auxclk5_src_gate_ck: auxclk5_src_gate_ck@324 { 1566 1566 #clock-cells = <0>; 1567 1567 compatible = "ti,composite-no-wait-gate-clock"; 1568 1568 clocks = <&dpll_core_m3x2_ck>; ··· 1570 1570 reg = <0x0324>; 1571 1571 }; 1572 1572 1573 - auxclk5_src_mux_ck: auxclk5_src_mux_ck { 1573 + auxclk5_src_mux_ck: auxclk5_src_mux_ck@324 { 1574 1574 #clock-cells = <0>; 1575 1575 compatible = "ti,composite-mux-clock"; 1576 1576 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>; ··· 1584 1584 clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>; 1585 1585 }; 1586 1586 1587 - auxclk5_ck: auxclk5_ck { 1587 + auxclk5_ck: auxclk5_ck@324 { 1588 1588 #clock-cells = <0>; 1589 1589 compatible = "ti,divider-clock"; 1590 1590 clocks = <&auxclk5_src_ck>; ··· 1593 1593 reg = <0x0324>; 1594 1594 }; 1595 1595 1596 - auxclkreq0_ck: auxclkreq0_ck { 1596 + auxclkreq0_ck: auxclkreq0_ck@210 { 1597 1597 #clock-cells = <0>; 1598 1598 compatible = "ti,mux-clock"; 1599 1599 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; ··· 1601 1601 reg = <0x0210>; 1602 1602 }; 1603 1603 1604 - auxclkreq1_ck: auxclkreq1_ck { 1604 + auxclkreq1_ck: auxclkreq1_ck@214 { 1605 1605 #clock-cells = <0>; 1606 1606 compatible = "ti,mux-clock"; 1607 1607 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; ··· 1609 1609 reg = <0x0214>; 1610 1610 }; 1611 1611 1612 - auxclkreq2_ck: auxclkreq2_ck { 1612 + auxclkreq2_ck: auxclkreq2_ck@218 { 1613 1613 #clock-cells = <0>; 1614 1614 compatible = "ti,mux-clock"; 1615 1615 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; ··· 1617 1617 reg = <0x0218>; 1618 1618 }; 1619 1619 1620 - auxclkreq3_ck: auxclkreq3_ck { 1620 + auxclkreq3_ck: auxclkreq3_ck@21c { 1621 1621 #clock-cells = <0>; 1622 1622 compatible = "ti,mux-clock"; 1623 1623 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; ··· 1625 1625 reg = <0x021c>; 1626 1626 }; 1627 1627 1628 - auxclkreq4_ck: auxclkreq4_ck { 1628 + auxclkreq4_ck: auxclkreq4_ck@220 { 1629 1629 #clock-cells = <0>; 1630 1630 compatible = "ti,mux-clock"; 1631 1631 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; ··· 1633 1633 reg = <0x0220>; 1634 1634 }; 1635 1635 1636 - auxclkreq5_ck: auxclkreq5_ck { 1636 + auxclkreq5_ck: auxclkreq5_ck@224 { 1637 1637 #clock-cells = <0>; 1638 1638 compatible = "ti,mux-clock"; 1639 1639 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;