Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: dts: omap2: fix clock node definitions to avoid build warnings

Upcoming change to DT compiler is going to complain about nodes
which have a reg property, but have not defined the address in their
name. This patch fixes following type of warnings for OMAP2 clock nodes:

Warning (unit_address_vs_reg): Node /ocp/cm@48004000/clocks/dpll3_m2_ck
has a reg or ranges property, but no unit name

Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>

authored by

Tero Kristo and committed by
Tony Lindgren
1bb5fcb1 b5b5340d

+162 -162
+19 -19
arch/arm/boot/dts/omap2420-clocks.dtsi
··· 9 9 */ 10 10 11 11 &prcm_clocks { 12 - sys_clkout2_src_gate: sys_clkout2_src_gate { 12 + sys_clkout2_src_gate: sys_clkout2_src_gate@70 { 13 13 #clock-cells = <0>; 14 14 compatible = "ti,composite-no-wait-gate-clock"; 15 15 clocks = <&core_ck>; ··· 17 17 reg = <0x0070>; 18 18 }; 19 19 20 - sys_clkout2_src_mux: sys_clkout2_src_mux { 20 + sys_clkout2_src_mux: sys_clkout2_src_mux@70 { 21 21 #clock-cells = <0>; 22 22 compatible = "ti,composite-mux-clock"; 23 23 clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>; ··· 31 31 clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>; 32 32 }; 33 33 34 - sys_clkout2: sys_clkout2 { 34 + sys_clkout2: sys_clkout2@70 { 35 35 #clock-cells = <0>; 36 36 compatible = "ti,divider-clock"; 37 37 clocks = <&sys_clkout2_src>; ··· 41 41 ti,index-power-of-two; 42 42 }; 43 43 44 - dsp_gate_ick: dsp_gate_ick { 44 + dsp_gate_ick: dsp_gate_ick@810 { 45 45 #clock-cells = <0>; 46 46 compatible = "ti,composite-interface-clock"; 47 47 clocks = <&dsp_fck>; ··· 49 49 reg = <0x0810>; 50 50 }; 51 51 52 - dsp_div_ick: dsp_div_ick { 52 + dsp_div_ick: dsp_div_ick@840 { 53 53 #clock-cells = <0>; 54 54 compatible = "ti,composite-divider-clock"; 55 55 clocks = <&dsp_fck>; ··· 65 65 clocks = <&dsp_gate_ick>, <&dsp_div_ick>; 66 66 }; 67 67 68 - iva1_gate_ifck: iva1_gate_ifck { 68 + iva1_gate_ifck: iva1_gate_ifck@800 { 69 69 #clock-cells = <0>; 70 70 compatible = "ti,composite-gate-clock"; 71 71 clocks = <&core_ck>; ··· 73 73 reg = <0x0800>; 74 74 }; 75 75 76 - iva1_div_ifck: iva1_div_ifck { 76 + iva1_div_ifck: iva1_div_ifck@840 { 77 77 #clock-cells = <0>; 78 78 compatible = "ti,composite-divider-clock"; 79 79 clocks = <&core_ck>; ··· 96 96 clock-div = <2>; 97 97 }; 98 98 99 - iva1_mpu_int_ifck: iva1_mpu_int_ifck { 99 + iva1_mpu_int_ifck: iva1_mpu_int_ifck@800 { 100 100 #clock-cells = <0>; 101 101 compatible = "ti,wait-gate-clock"; 102 102 clocks = <&iva1_ifck_div>; ··· 104 104 reg = <0x0800>; 105 105 }; 106 106 107 - wdt3_ick: wdt3_ick { 107 + wdt3_ick: wdt3_ick@210 { 108 108 #clock-cells = <0>; 109 109 compatible = "ti,omap3-interface-clock"; 110 110 clocks = <&l4_ck>; ··· 112 112 reg = <0x0210>; 113 113 }; 114 114 115 - wdt3_fck: wdt3_fck { 115 + wdt3_fck: wdt3_fck@200 { 116 116 #clock-cells = <0>; 117 117 compatible = "ti,wait-gate-clock"; 118 118 clocks = <&func_32k_ck>; ··· 120 120 reg = <0x0200>; 121 121 }; 122 122 123 - mmc_ick: mmc_ick { 123 + mmc_ick: mmc_ick@210 { 124 124 #clock-cells = <0>; 125 125 compatible = "ti,omap3-interface-clock"; 126 126 clocks = <&l4_ck>; ··· 128 128 reg = <0x0210>; 129 129 }; 130 130 131 - mmc_fck: mmc_fck { 131 + mmc_fck: mmc_fck@200 { 132 132 #clock-cells = <0>; 133 133 compatible = "ti,wait-gate-clock"; 134 134 clocks = <&func_96m_ck>; ··· 136 136 reg = <0x0200>; 137 137 }; 138 138 139 - eac_ick: eac_ick { 139 + eac_ick: eac_ick@210 { 140 140 #clock-cells = <0>; 141 141 compatible = "ti,omap3-interface-clock"; 142 142 clocks = <&l4_ck>; ··· 144 144 reg = <0x0210>; 145 145 }; 146 146 147 - eac_fck: eac_fck { 147 + eac_fck: eac_fck@200 { 148 148 #clock-cells = <0>; 149 149 compatible = "ti,wait-gate-clock"; 150 150 clocks = <&func_96m_ck>; ··· 152 152 reg = <0x0200>; 153 153 }; 154 154 155 - i2c1_fck: i2c1_fck { 155 + i2c1_fck: i2c1_fck@200 { 156 156 #clock-cells = <0>; 157 157 compatible = "ti,wait-gate-clock"; 158 158 clocks = <&func_12m_ck>; ··· 160 160 reg = <0x0200>; 161 161 }; 162 162 163 - i2c2_fck: i2c2_fck { 163 + i2c2_fck: i2c2_fck@200 { 164 164 #clock-cells = <0>; 165 165 compatible = "ti,wait-gate-clock"; 166 166 clocks = <&func_12m_ck>; ··· 168 168 reg = <0x0200>; 169 169 }; 170 170 171 - vlynq_ick: vlynq_ick { 171 + vlynq_ick: vlynq_ick@210 { 172 172 #clock-cells = <0>; 173 173 compatible = "ti,omap3-interface-clock"; 174 174 clocks = <&core_l3_ck>; ··· 176 176 reg = <0x0210>; 177 177 }; 178 178 179 - vlynq_gate_fck: vlynq_gate_fck { 179 + vlynq_gate_fck: vlynq_gate_fck@200 { 180 180 #clock-cells = <0>; 181 181 compatible = "ti,composite-gate-clock"; 182 182 clocks = <&core_ck>; ··· 192 192 clock-div = <18>; 193 193 }; 194 194 195 - vlynq_mux_fck: vlynq_mux_fck { 195 + vlynq_mux_fck: vlynq_mux_fck@240 { 196 196 #clock-cells = <0>; 197 197 compatible = "ti,composite-mux-clock"; 198 198 clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
+29 -29
arch/arm/boot/dts/omap2430-clocks.dtsi
··· 9 9 */ 10 10 11 11 &scm_clocks { 12 - mcbsp3_mux_fck: mcbsp3_mux_fck { 12 + mcbsp3_mux_fck: mcbsp3_mux_fck@78 { 13 13 #clock-cells = <0>; 14 14 compatible = "ti,composite-mux-clock"; 15 15 clocks = <&func_96m_ck>, <&mcbsp_clks>; ··· 22 22 clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>; 23 23 }; 24 24 25 - mcbsp4_mux_fck: mcbsp4_mux_fck { 25 + mcbsp4_mux_fck: mcbsp4_mux_fck@78 { 26 26 #clock-cells = <0>; 27 27 compatible = "ti,composite-mux-clock"; 28 28 clocks = <&func_96m_ck>, <&mcbsp_clks>; ··· 36 36 clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>; 37 37 }; 38 38 39 - mcbsp5_mux_fck: mcbsp5_mux_fck { 39 + mcbsp5_mux_fck: mcbsp5_mux_fck@78 { 40 40 #clock-cells = <0>; 41 41 compatible = "ti,composite-mux-clock"; 42 42 clocks = <&func_96m_ck>, <&mcbsp_clks>; ··· 52 52 }; 53 53 54 54 &prcm_clocks { 55 - iva2_1_gate_ick: iva2_1_gate_ick { 55 + iva2_1_gate_ick: iva2_1_gate_ick@800 { 56 56 #clock-cells = <0>; 57 57 compatible = "ti,composite-gate-clock"; 58 58 clocks = <&dsp_fck>; ··· 60 60 reg = <0x0800>; 61 61 }; 62 62 63 - iva2_1_div_ick: iva2_1_div_ick { 63 + iva2_1_div_ick: iva2_1_div_ick@840 { 64 64 #clock-cells = <0>; 65 65 compatible = "ti,composite-divider-clock"; 66 66 clocks = <&dsp_fck>; ··· 76 76 clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>; 77 77 }; 78 78 79 - mdm_gate_ick: mdm_gate_ick { 79 + mdm_gate_ick: mdm_gate_ick@c10 { 80 80 #clock-cells = <0>; 81 81 compatible = "ti,composite-interface-clock"; 82 82 clocks = <&core_ck>; ··· 84 84 reg = <0x0c10>; 85 85 }; 86 86 87 - mdm_div_ick: mdm_div_ick { 87 + mdm_div_ick: mdm_div_ick@c40 { 88 88 #clock-cells = <0>; 89 89 compatible = "ti,composite-divider-clock"; 90 90 clocks = <&core_ck>; ··· 98 98 clocks = <&mdm_gate_ick>, <&mdm_div_ick>; 99 99 }; 100 100 101 - mdm_osc_ck: mdm_osc_ck { 101 + mdm_osc_ck: mdm_osc_ck@c00 { 102 102 #clock-cells = <0>; 103 103 compatible = "ti,omap3-interface-clock"; 104 104 clocks = <&osc_ck>; ··· 106 106 reg = <0x0c00>; 107 107 }; 108 108 109 - mcbsp3_ick: mcbsp3_ick { 109 + mcbsp3_ick: mcbsp3_ick@214 { 110 110 #clock-cells = <0>; 111 111 compatible = "ti,omap3-interface-clock"; 112 112 clocks = <&l4_ck>; ··· 114 114 reg = <0x0214>; 115 115 }; 116 116 117 - mcbsp3_gate_fck: mcbsp3_gate_fck { 117 + mcbsp3_gate_fck: mcbsp3_gate_fck@204 { 118 118 #clock-cells = <0>; 119 119 compatible = "ti,composite-gate-clock"; 120 120 clocks = <&mcbsp_clks>; ··· 122 122 reg = <0x0204>; 123 123 }; 124 124 125 - mcbsp4_ick: mcbsp4_ick { 125 + mcbsp4_ick: mcbsp4_ick@214 { 126 126 #clock-cells = <0>; 127 127 compatible = "ti,omap3-interface-clock"; 128 128 clocks = <&l4_ck>; ··· 130 130 reg = <0x0214>; 131 131 }; 132 132 133 - mcbsp4_gate_fck: mcbsp4_gate_fck { 133 + mcbsp4_gate_fck: mcbsp4_gate_fck@204 { 134 134 #clock-cells = <0>; 135 135 compatible = "ti,composite-gate-clock"; 136 136 clocks = <&mcbsp_clks>; ··· 138 138 reg = <0x0204>; 139 139 }; 140 140 141 - mcbsp5_ick: mcbsp5_ick { 141 + mcbsp5_ick: mcbsp5_ick@214 { 142 142 #clock-cells = <0>; 143 143 compatible = "ti,omap3-interface-clock"; 144 144 clocks = <&l4_ck>; ··· 146 146 reg = <0x0214>; 147 147 }; 148 148 149 - mcbsp5_gate_fck: mcbsp5_gate_fck { 149 + mcbsp5_gate_fck: mcbsp5_gate_fck@204 { 150 150 #clock-cells = <0>; 151 151 compatible = "ti,composite-gate-clock"; 152 152 clocks = <&mcbsp_clks>; ··· 154 154 reg = <0x0204>; 155 155 }; 156 156 157 - mcspi3_ick: mcspi3_ick { 157 + mcspi3_ick: mcspi3_ick@214 { 158 158 #clock-cells = <0>; 159 159 compatible = "ti,omap3-interface-clock"; 160 160 clocks = <&l4_ck>; ··· 162 162 reg = <0x0214>; 163 163 }; 164 164 165 - mcspi3_fck: mcspi3_fck { 165 + mcspi3_fck: mcspi3_fck@204 { 166 166 #clock-cells = <0>; 167 167 compatible = "ti,wait-gate-clock"; 168 168 clocks = <&func_48m_ck>; ··· 170 170 reg = <0x0204>; 171 171 }; 172 172 173 - icr_ick: icr_ick { 173 + icr_ick: icr_ick@410 { 174 174 #clock-cells = <0>; 175 175 compatible = "ti,omap3-interface-clock"; 176 176 clocks = <&sys_ck>; ··· 178 178 reg = <0x0410>; 179 179 }; 180 180 181 - i2chs1_fck: i2chs1_fck { 181 + i2chs1_fck: i2chs1_fck@204 { 182 182 #clock-cells = <0>; 183 183 compatible = "ti,omap2430-interface-clock"; 184 184 clocks = <&func_96m_ck>; ··· 186 186 reg = <0x0204>; 187 187 }; 188 188 189 - i2chs2_fck: i2chs2_fck { 189 + i2chs2_fck: i2chs2_fck@204 { 190 190 #clock-cells = <0>; 191 191 compatible = "ti,omap2430-interface-clock"; 192 192 clocks = <&func_96m_ck>; ··· 194 194 reg = <0x0204>; 195 195 }; 196 196 197 - usbhs_ick: usbhs_ick { 197 + usbhs_ick: usbhs_ick@214 { 198 198 #clock-cells = <0>; 199 199 compatible = "ti,omap3-interface-clock"; 200 200 clocks = <&core_l3_ck>; ··· 202 202 reg = <0x0214>; 203 203 }; 204 204 205 - mmchs1_ick: mmchs1_ick { 205 + mmchs1_ick: mmchs1_ick@214 { 206 206 #clock-cells = <0>; 207 207 compatible = "ti,omap3-interface-clock"; 208 208 clocks = <&l4_ck>; ··· 210 210 reg = <0x0214>; 211 211 }; 212 212 213 - mmchs1_fck: mmchs1_fck { 213 + mmchs1_fck: mmchs1_fck@204 { 214 214 #clock-cells = <0>; 215 215 compatible = "ti,wait-gate-clock"; 216 216 clocks = <&func_96m_ck>; ··· 218 218 reg = <0x0204>; 219 219 }; 220 220 221 - mmchs2_ick: mmchs2_ick { 221 + mmchs2_ick: mmchs2_ick@214 { 222 222 #clock-cells = <0>; 223 223 compatible = "ti,omap3-interface-clock"; 224 224 clocks = <&l4_ck>; ··· 226 226 reg = <0x0214>; 227 227 }; 228 228 229 - mmchs2_fck: mmchs2_fck { 229 + mmchs2_fck: mmchs2_fck@204 { 230 230 #clock-cells = <0>; 231 231 compatible = "ti,wait-gate-clock"; 232 232 clocks = <&func_96m_ck>; ··· 234 234 reg = <0x0204>; 235 235 }; 236 236 237 - gpio5_ick: gpio5_ick { 237 + gpio5_ick: gpio5_ick@214 { 238 238 #clock-cells = <0>; 239 239 compatible = "ti,omap3-interface-clock"; 240 240 clocks = <&l4_ck>; ··· 242 242 reg = <0x0214>; 243 243 }; 244 244 245 - gpio5_fck: gpio5_fck { 245 + gpio5_fck: gpio5_fck@204 { 246 246 #clock-cells = <0>; 247 247 compatible = "ti,wait-gate-clock"; 248 248 clocks = <&func_32k_ck>; ··· 250 250 reg = <0x0204>; 251 251 }; 252 252 253 - mdm_intc_ick: mdm_intc_ick { 253 + mdm_intc_ick: mdm_intc_ick@214 { 254 254 #clock-cells = <0>; 255 255 compatible = "ti,omap3-interface-clock"; 256 256 clocks = <&l4_ck>; ··· 258 258 reg = <0x0214>; 259 259 }; 260 260 261 - mmchsdb1_fck: mmchsdb1_fck { 261 + mmchsdb1_fck: mmchsdb1_fck@204 { 262 262 #clock-cells = <0>; 263 263 compatible = "ti,wait-gate-clock"; 264 264 clocks = <&func_32k_ck>; ··· 266 266 reg = <0x0204>; 267 267 }; 268 268 269 - mmchsdb2_fck: mmchsdb2_fck { 269 + mmchsdb2_fck: mmchsdb2_fck@204 { 270 270 #clock-cells = <0>; 271 271 compatible = "ti,wait-gate-clock"; 272 272 clocks = <&func_32k_ck>;
+114 -114
arch/arm/boot/dts/omap24xx-clocks.dtsi
··· 8 8 * published by the Free Software Foundation. 9 9 */ 10 10 &scm_clocks { 11 - mcbsp1_mux_fck: mcbsp1_mux_fck { 11 + mcbsp1_mux_fck: mcbsp1_mux_fck@4 { 12 12 #clock-cells = <0>; 13 13 compatible = "ti,composite-mux-clock"; 14 14 clocks = <&func_96m_ck>, <&mcbsp_clks>; ··· 22 22 clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>; 23 23 }; 24 24 25 - mcbsp2_mux_fck: mcbsp2_mux_fck { 25 + mcbsp2_mux_fck: mcbsp2_mux_fck@4 { 26 26 #clock-cells = <0>; 27 27 compatible = "ti,composite-mux-clock"; 28 28 clocks = <&func_96m_ck>, <&mcbsp_clks>; ··· 74 74 clock-frequency = <26000000>; 75 75 }; 76 76 77 - aplls_clkin_ck: aplls_clkin_ck { 77 + aplls_clkin_ck: aplls_clkin_ck@540 { 78 78 #clock-cells = <0>; 79 79 compatible = "ti,mux-clock"; 80 80 clocks = <&virt_19200000_ck>, <&virt_26m_ck>, <&virt_13m_ck>, <&virt_12m_ck>; ··· 90 90 clock-div = <1>; 91 91 }; 92 92 93 - osc_ck: osc_ck { 93 + osc_ck: osc_ck@60 { 94 94 #clock-cells = <0>; 95 95 compatible = "ti,mux-clock"; 96 96 clocks = <&aplls_clkin_ck>, <&aplls_clkin_x2_ck>; ··· 99 99 ti,index-starts-at-one; 100 100 }; 101 101 102 - sys_ck: sys_ck { 102 + sys_ck: sys_ck@60 { 103 103 #clock-cells = <0>; 104 104 compatible = "ti,divider-clock"; 105 105 clocks = <&osc_ck>; ··· 121 121 clock-frequency = <0x0>; 122 122 }; 123 123 124 - dpll_ck: dpll_ck { 124 + dpll_ck: dpll_ck@500 { 125 125 #clock-cells = <0>; 126 126 compatible = "ti,omap2-dpll-core-clock"; 127 127 clocks = <&sys_ck>, <&sys_ck>; 128 128 reg = <0x0500>, <0x0540>; 129 129 }; 130 130 131 - apll96_ck: apll96_ck { 131 + apll96_ck: apll96_ck@500 { 132 132 #clock-cells = <0>; 133 133 compatible = "ti,omap2-apll-clock"; 134 134 clocks = <&sys_ck>; ··· 138 138 reg = <0x0500>, <0x0530>, <0x0520>; 139 139 }; 140 140 141 - apll54_ck: apll54_ck { 141 + apll54_ck: apll54_ck@500 { 142 142 #clock-cells = <0>; 143 143 compatible = "ti,omap2-apll-clock"; 144 144 clocks = <&sys_ck>; ··· 148 148 reg = <0x0500>, <0x0530>, <0x0520>; 149 149 }; 150 150 151 - func_54m_ck: func_54m_ck { 151 + func_54m_ck: func_54m_ck@540 { 152 152 #clock-cells = <0>; 153 153 compatible = "ti,mux-clock"; 154 154 clocks = <&apll54_ck>, <&alt_ck>; ··· 176 176 clock-div = <2>; 177 177 }; 178 178 179 - func_48m_ck: func_48m_ck { 179 + func_48m_ck: func_48m_ck@540 { 180 180 #clock-cells = <0>; 181 181 compatible = "ti,mux-clock"; 182 182 clocks = <&apll96_d2_ck>, <&alt_ck>; ··· 192 192 clock-div = <4>; 193 193 }; 194 194 195 - sys_clkout_src_gate: sys_clkout_src_gate { 195 + sys_clkout_src_gate: sys_clkout_src_gate@70 { 196 196 #clock-cells = <0>; 197 197 compatible = "ti,composite-no-wait-gate-clock"; 198 198 clocks = <&core_ck>; ··· 200 200 reg = <0x0070>; 201 201 }; 202 202 203 - sys_clkout_src_mux: sys_clkout_src_mux { 203 + sys_clkout_src_mux: sys_clkout_src_mux@70 { 204 204 #clock-cells = <0>; 205 205 compatible = "ti,composite-mux-clock"; 206 206 clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>; ··· 213 213 clocks = <&sys_clkout_src_gate>, <&sys_clkout_src_mux>; 214 214 }; 215 215 216 - sys_clkout: sys_clkout { 216 + sys_clkout: sys_clkout@70 { 217 217 #clock-cells = <0>; 218 218 compatible = "ti,divider-clock"; 219 219 clocks = <&sys_clkout_src>; ··· 223 223 ti,index-power-of-two; 224 224 }; 225 225 226 - emul_ck: emul_ck { 226 + emul_ck: emul_ck@78 { 227 227 #clock-cells = <0>; 228 228 compatible = "ti,gate-clock"; 229 229 clocks = <&func_54m_ck>; ··· 231 231 reg = <0x0078>; 232 232 }; 233 233 234 - mpu_ck: mpu_ck { 234 + mpu_ck: mpu_ck@140 { 235 235 #clock-cells = <0>; 236 236 compatible = "ti,divider-clock"; 237 237 clocks = <&core_ck>; ··· 240 240 ti,index-starts-at-one; 241 241 }; 242 242 243 - dsp_gate_fck: dsp_gate_fck { 243 + dsp_gate_fck: dsp_gate_fck@800 { 244 244 #clock-cells = <0>; 245 245 compatible = "ti,composite-gate-clock"; 246 246 clocks = <&core_ck>; ··· 248 248 reg = <0x0800>; 249 249 }; 250 250 251 - dsp_div_fck: dsp_div_fck { 251 + dsp_div_fck: dsp_div_fck@840 { 252 252 #clock-cells = <0>; 253 253 compatible = "ti,composite-divider-clock"; 254 254 clocks = <&core_ck>; ··· 261 261 clocks = <&dsp_gate_fck>, <&dsp_div_fck>; 262 262 }; 263 263 264 - core_l3_ck: core_l3_ck { 264 + core_l3_ck: core_l3_ck@240 { 265 265 #clock-cells = <0>; 266 266 compatible = "ti,divider-clock"; 267 267 clocks = <&core_ck>; ··· 270 270 ti,index-starts-at-one; 271 271 }; 272 272 273 - gfx_3d_gate_fck: gfx_3d_gate_fck { 273 + gfx_3d_gate_fck: gfx_3d_gate_fck@300 { 274 274 #clock-cells = <0>; 275 275 compatible = "ti,composite-gate-clock"; 276 276 clocks = <&core_l3_ck>; ··· 278 278 reg = <0x0300>; 279 279 }; 280 280 281 - gfx_3d_div_fck: gfx_3d_div_fck { 281 + gfx_3d_div_fck: gfx_3d_div_fck@340 { 282 282 #clock-cells = <0>; 283 283 compatible = "ti,composite-divider-clock"; 284 284 clocks = <&core_l3_ck>; ··· 293 293 clocks = <&gfx_3d_gate_fck>, <&gfx_3d_div_fck>; 294 294 }; 295 295 296 - gfx_2d_gate_fck: gfx_2d_gate_fck { 296 + gfx_2d_gate_fck: gfx_2d_gate_fck@300 { 297 297 #clock-cells = <0>; 298 298 compatible = "ti,composite-gate-clock"; 299 299 clocks = <&core_l3_ck>; ··· 301 301 reg = <0x0300>; 302 302 }; 303 303 304 - gfx_2d_div_fck: gfx_2d_div_fck { 304 + gfx_2d_div_fck: gfx_2d_div_fck@340 { 305 305 #clock-cells = <0>; 306 306 compatible = "ti,composite-divider-clock"; 307 307 clocks = <&core_l3_ck>; ··· 316 316 clocks = <&gfx_2d_gate_fck>, <&gfx_2d_div_fck>; 317 317 }; 318 318 319 - gfx_ick: gfx_ick { 319 + gfx_ick: gfx_ick@310 { 320 320 #clock-cells = <0>; 321 321 compatible = "ti,wait-gate-clock"; 322 322 clocks = <&core_l3_ck>; ··· 324 324 reg = <0x0310>; 325 325 }; 326 326 327 - l4_ck: l4_ck { 327 + l4_ck: l4_ck@240 { 328 328 #clock-cells = <0>; 329 329 compatible = "ti,divider-clock"; 330 330 clocks = <&core_l3_ck>; ··· 334 334 ti,index-starts-at-one; 335 335 }; 336 336 337 - dss_ick: dss_ick { 337 + dss_ick: dss_ick@210 { 338 338 #clock-cells = <0>; 339 339 compatible = "ti,omap3-no-wait-interface-clock"; 340 340 clocks = <&l4_ck>; ··· 342 342 reg = <0x0210>; 343 343 }; 344 344 345 - dss1_gate_fck: dss1_gate_fck { 345 + dss1_gate_fck: dss1_gate_fck@200 { 346 346 #clock-cells = <0>; 347 347 compatible = "ti,composite-no-wait-gate-clock"; 348 348 clocks = <&core_ck>; ··· 428 428 clock-div = <16>; 429 429 }; 430 430 431 - dss1_mux_fck: dss1_mux_fck { 431 + dss1_mux_fck: dss1_mux_fck@240 { 432 432 #clock-cells = <0>; 433 433 compatible = "ti,composite-mux-clock"; 434 434 clocks = <&sys_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&core_d5_ck>, <&core_d6_ck>, <&core_d8_ck>, <&core_d9_ck>, <&core_d12_ck>, <&core_d16_ck>; ··· 442 442 clocks = <&dss1_gate_fck>, <&dss1_mux_fck>; 443 443 }; 444 444 445 - dss2_gate_fck: dss2_gate_fck { 445 + dss2_gate_fck: dss2_gate_fck@200 { 446 446 #clock-cells = <0>; 447 447 compatible = "ti,composite-no-wait-gate-clock"; 448 448 clocks = <&func_48m_ck>; ··· 450 450 reg = <0x0200>; 451 451 }; 452 452 453 - dss2_mux_fck: dss2_mux_fck { 453 + dss2_mux_fck: dss2_mux_fck@240 { 454 454 #clock-cells = <0>; 455 455 compatible = "ti,composite-mux-clock"; 456 456 clocks = <&sys_ck>, <&func_48m_ck>; ··· 464 464 clocks = <&dss2_gate_fck>, <&dss2_mux_fck>; 465 465 }; 466 466 467 - dss_54m_fck: dss_54m_fck { 467 + dss_54m_fck: dss_54m_fck@200 { 468 468 #clock-cells = <0>; 469 469 compatible = "ti,wait-gate-clock"; 470 470 clocks = <&func_54m_ck>; ··· 472 472 reg = <0x0200>; 473 473 }; 474 474 475 - ssi_ssr_sst_gate_fck: ssi_ssr_sst_gate_fck { 475 + ssi_ssr_sst_gate_fck: ssi_ssr_sst_gate_fck@204 { 476 476 #clock-cells = <0>; 477 477 compatible = "ti,composite-gate-clock"; 478 478 clocks = <&core_ck>; ··· 480 480 reg = <0x0204>; 481 481 }; 482 482 483 - ssi_ssr_sst_div_fck: ssi_ssr_sst_div_fck { 483 + ssi_ssr_sst_div_fck: ssi_ssr_sst_div_fck@240 { 484 484 #clock-cells = <0>; 485 485 compatible = "ti,composite-divider-clock"; 486 486 clocks = <&core_ck>; ··· 494 494 clocks = <&ssi_ssr_sst_gate_fck>, <&ssi_ssr_sst_div_fck>; 495 495 }; 496 496 497 - usb_l4_gate_ick: usb_l4_gate_ick { 497 + usb_l4_gate_ick: usb_l4_gate_ick@214 { 498 498 #clock-cells = <0>; 499 499 compatible = "ti,composite-interface-clock"; 500 500 clocks = <&core_l3_ck>; ··· 502 502 reg = <0x0214>; 503 503 }; 504 504 505 - usb_l4_div_ick: usb_l4_div_ick { 505 + usb_l4_div_ick: usb_l4_div_ick@240 { 506 506 #clock-cells = <0>; 507 507 compatible = "ti,composite-divider-clock"; 508 508 clocks = <&core_l3_ck>; ··· 517 517 clocks = <&usb_l4_gate_ick>, <&usb_l4_div_ick>; 518 518 }; 519 519 520 - ssi_l4_ick: ssi_l4_ick { 520 + ssi_l4_ick: ssi_l4_ick@214 { 521 521 #clock-cells = <0>; 522 522 compatible = "ti,omap3-interface-clock"; 523 523 clocks = <&l4_ck>; ··· 525 525 reg = <0x0214>; 526 526 }; 527 527 528 - gpt1_ick: gpt1_ick { 528 + gpt1_ick: gpt1_ick@410 { 529 529 #clock-cells = <0>; 530 530 compatible = "ti,omap3-interface-clock"; 531 531 clocks = <&sys_ck>; ··· 533 533 reg = <0x0410>; 534 534 }; 535 535 536 - gpt1_gate_fck: gpt1_gate_fck { 536 + gpt1_gate_fck: gpt1_gate_fck@400 { 537 537 #clock-cells = <0>; 538 538 compatible = "ti,composite-gate-clock"; 539 539 clocks = <&func_32k_ck>; ··· 541 541 reg = <0x0400>; 542 542 }; 543 543 544 - gpt1_mux_fck: gpt1_mux_fck { 544 + gpt1_mux_fck: gpt1_mux_fck@440 { 545 545 #clock-cells = <0>; 546 546 compatible = "ti,composite-mux-clock"; 547 547 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 554 554 clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>; 555 555 }; 556 556 557 - gpt2_ick: gpt2_ick { 557 + gpt2_ick: gpt2_ick@210 { 558 558 #clock-cells = <0>; 559 559 compatible = "ti,omap3-interface-clock"; 560 560 clocks = <&l4_ck>; ··· 562 562 reg = <0x0210>; 563 563 }; 564 564 565 - gpt2_gate_fck: gpt2_gate_fck { 565 + gpt2_gate_fck: gpt2_gate_fck@200 { 566 566 #clock-cells = <0>; 567 567 compatible = "ti,composite-gate-clock"; 568 568 clocks = <&func_32k_ck>; ··· 570 570 reg = <0x0200>; 571 571 }; 572 572 573 - gpt2_mux_fck: gpt2_mux_fck { 573 + gpt2_mux_fck: gpt2_mux_fck@244 { 574 574 #clock-cells = <0>; 575 575 compatible = "ti,composite-mux-clock"; 576 576 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 584 584 clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>; 585 585 }; 586 586 587 - gpt3_ick: gpt3_ick { 587 + gpt3_ick: gpt3_ick@210 { 588 588 #clock-cells = <0>; 589 589 compatible = "ti,omap3-interface-clock"; 590 590 clocks = <&l4_ck>; ··· 592 592 reg = <0x0210>; 593 593 }; 594 594 595 - gpt3_gate_fck: gpt3_gate_fck { 595 + gpt3_gate_fck: gpt3_gate_fck@200 { 596 596 #clock-cells = <0>; 597 597 compatible = "ti,composite-gate-clock"; 598 598 clocks = <&func_32k_ck>; ··· 600 600 reg = <0x0200>; 601 601 }; 602 602 603 - gpt3_mux_fck: gpt3_mux_fck { 603 + gpt3_mux_fck: gpt3_mux_fck@244 { 604 604 #clock-cells = <0>; 605 605 compatible = "ti,composite-mux-clock"; 606 606 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 614 614 clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>; 615 615 }; 616 616 617 - gpt4_ick: gpt4_ick { 617 + gpt4_ick: gpt4_ick@210 { 618 618 #clock-cells = <0>; 619 619 compatible = "ti,omap3-interface-clock"; 620 620 clocks = <&l4_ck>; ··· 622 622 reg = <0x0210>; 623 623 }; 624 624 625 - gpt4_gate_fck: gpt4_gate_fck { 625 + gpt4_gate_fck: gpt4_gate_fck@200 { 626 626 #clock-cells = <0>; 627 627 compatible = "ti,composite-gate-clock"; 628 628 clocks = <&func_32k_ck>; ··· 630 630 reg = <0x0200>; 631 631 }; 632 632 633 - gpt4_mux_fck: gpt4_mux_fck { 633 + gpt4_mux_fck: gpt4_mux_fck@244 { 634 634 #clock-cells = <0>; 635 635 compatible = "ti,composite-mux-clock"; 636 636 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 644 644 clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>; 645 645 }; 646 646 647 - gpt5_ick: gpt5_ick { 647 + gpt5_ick: gpt5_ick@210 { 648 648 #clock-cells = <0>; 649 649 compatible = "ti,omap3-interface-clock"; 650 650 clocks = <&l4_ck>; ··· 652 652 reg = <0x0210>; 653 653 }; 654 654 655 - gpt5_gate_fck: gpt5_gate_fck { 655 + gpt5_gate_fck: gpt5_gate_fck@200 { 656 656 #clock-cells = <0>; 657 657 compatible = "ti,composite-gate-clock"; 658 658 clocks = <&func_32k_ck>; ··· 660 660 reg = <0x0200>; 661 661 }; 662 662 663 - gpt5_mux_fck: gpt5_mux_fck { 663 + gpt5_mux_fck: gpt5_mux_fck@244 { 664 664 #clock-cells = <0>; 665 665 compatible = "ti,composite-mux-clock"; 666 666 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 674 674 clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>; 675 675 }; 676 676 677 - gpt6_ick: gpt6_ick { 677 + gpt6_ick: gpt6_ick@210 { 678 678 #clock-cells = <0>; 679 679 compatible = "ti,omap3-interface-clock"; 680 680 clocks = <&l4_ck>; ··· 682 682 reg = <0x0210>; 683 683 }; 684 684 685 - gpt6_gate_fck: gpt6_gate_fck { 685 + gpt6_gate_fck: gpt6_gate_fck@200 { 686 686 #clock-cells = <0>; 687 687 compatible = "ti,composite-gate-clock"; 688 688 clocks = <&func_32k_ck>; ··· 690 690 reg = <0x0200>; 691 691 }; 692 692 693 - gpt6_mux_fck: gpt6_mux_fck { 693 + gpt6_mux_fck: gpt6_mux_fck@244 { 694 694 #clock-cells = <0>; 695 695 compatible = "ti,composite-mux-clock"; 696 696 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 704 704 clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>; 705 705 }; 706 706 707 - gpt7_ick: gpt7_ick { 707 + gpt7_ick: gpt7_ick@210 { 708 708 #clock-cells = <0>; 709 709 compatible = "ti,omap3-interface-clock"; 710 710 clocks = <&l4_ck>; ··· 712 712 reg = <0x0210>; 713 713 }; 714 714 715 - gpt7_gate_fck: gpt7_gate_fck { 715 + gpt7_gate_fck: gpt7_gate_fck@200 { 716 716 #clock-cells = <0>; 717 717 compatible = "ti,composite-gate-clock"; 718 718 clocks = <&func_32k_ck>; ··· 720 720 reg = <0x0200>; 721 721 }; 722 722 723 - gpt7_mux_fck: gpt7_mux_fck { 723 + gpt7_mux_fck: gpt7_mux_fck@244 { 724 724 #clock-cells = <0>; 725 725 compatible = "ti,composite-mux-clock"; 726 726 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 734 734 clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>; 735 735 }; 736 736 737 - gpt8_ick: gpt8_ick { 737 + gpt8_ick: gpt8_ick@210 { 738 738 #clock-cells = <0>; 739 739 compatible = "ti,omap3-interface-clock"; 740 740 clocks = <&l4_ck>; ··· 742 742 reg = <0x0210>; 743 743 }; 744 744 745 - gpt8_gate_fck: gpt8_gate_fck { 745 + gpt8_gate_fck: gpt8_gate_fck@200 { 746 746 #clock-cells = <0>; 747 747 compatible = "ti,composite-gate-clock"; 748 748 clocks = <&func_32k_ck>; ··· 750 750 reg = <0x0200>; 751 751 }; 752 752 753 - gpt8_mux_fck: gpt8_mux_fck { 753 + gpt8_mux_fck: gpt8_mux_fck@244 { 754 754 #clock-cells = <0>; 755 755 compatible = "ti,composite-mux-clock"; 756 756 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 764 764 clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>; 765 765 }; 766 766 767 - gpt9_ick: gpt9_ick { 767 + gpt9_ick: gpt9_ick@210 { 768 768 #clock-cells = <0>; 769 769 compatible = "ti,omap3-interface-clock"; 770 770 clocks = <&l4_ck>; ··· 772 772 reg = <0x0210>; 773 773 }; 774 774 775 - gpt9_gate_fck: gpt9_gate_fck { 775 + gpt9_gate_fck: gpt9_gate_fck@200 { 776 776 #clock-cells = <0>; 777 777 compatible = "ti,composite-gate-clock"; 778 778 clocks = <&func_32k_ck>; ··· 780 780 reg = <0x0200>; 781 781 }; 782 782 783 - gpt9_mux_fck: gpt9_mux_fck { 783 + gpt9_mux_fck: gpt9_mux_fck@244 { 784 784 #clock-cells = <0>; 785 785 compatible = "ti,composite-mux-clock"; 786 786 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 794 794 clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>; 795 795 }; 796 796 797 - gpt10_ick: gpt10_ick { 797 + gpt10_ick: gpt10_ick@210 { 798 798 #clock-cells = <0>; 799 799 compatible = "ti,omap3-interface-clock"; 800 800 clocks = <&l4_ck>; ··· 802 802 reg = <0x0210>; 803 803 }; 804 804 805 - gpt10_gate_fck: gpt10_gate_fck { 805 + gpt10_gate_fck: gpt10_gate_fck@200 { 806 806 #clock-cells = <0>; 807 807 compatible = "ti,composite-gate-clock"; 808 808 clocks = <&func_32k_ck>; ··· 810 810 reg = <0x0200>; 811 811 }; 812 812 813 - gpt10_mux_fck: gpt10_mux_fck { 813 + gpt10_mux_fck: gpt10_mux_fck@244 { 814 814 #clock-cells = <0>; 815 815 compatible = "ti,composite-mux-clock"; 816 816 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 824 824 clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>; 825 825 }; 826 826 827 - gpt11_ick: gpt11_ick { 827 + gpt11_ick: gpt11_ick@210 { 828 828 #clock-cells = <0>; 829 829 compatible = "ti,omap3-interface-clock"; 830 830 clocks = <&l4_ck>; ··· 832 832 reg = <0x0210>; 833 833 }; 834 834 835 - gpt11_gate_fck: gpt11_gate_fck { 835 + gpt11_gate_fck: gpt11_gate_fck@200 { 836 836 #clock-cells = <0>; 837 837 compatible = "ti,composite-gate-clock"; 838 838 clocks = <&func_32k_ck>; ··· 840 840 reg = <0x0200>; 841 841 }; 842 842 843 - gpt11_mux_fck: gpt11_mux_fck { 843 + gpt11_mux_fck: gpt11_mux_fck@244 { 844 844 #clock-cells = <0>; 845 845 compatible = "ti,composite-mux-clock"; 846 846 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 854 854 clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>; 855 855 }; 856 856 857 - gpt12_ick: gpt12_ick { 857 + gpt12_ick: gpt12_ick@210 { 858 858 #clock-cells = <0>; 859 859 compatible = "ti,omap3-interface-clock"; 860 860 clocks = <&l4_ck>; ··· 862 862 reg = <0x0210>; 863 863 }; 864 864 865 - gpt12_gate_fck: gpt12_gate_fck { 865 + gpt12_gate_fck: gpt12_gate_fck@200 { 866 866 #clock-cells = <0>; 867 867 compatible = "ti,composite-gate-clock"; 868 868 clocks = <&func_32k_ck>; ··· 870 870 reg = <0x0200>; 871 871 }; 872 872 873 - gpt12_mux_fck: gpt12_mux_fck { 873 + gpt12_mux_fck: gpt12_mux_fck@244 { 874 874 #clock-cells = <0>; 875 875 compatible = "ti,composite-mux-clock"; 876 876 clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; ··· 884 884 clocks = <&gpt12_gate_fck>, <&gpt12_mux_fck>; 885 885 }; 886 886 887 - mcbsp1_ick: mcbsp1_ick { 887 + mcbsp1_ick: mcbsp1_ick@210 { 888 888 #clock-cells = <0>; 889 889 compatible = "ti,omap3-interface-clock"; 890 890 clocks = <&l4_ck>; ··· 892 892 reg = <0x0210>; 893 893 }; 894 894 895 - mcbsp1_gate_fck: mcbsp1_gate_fck { 895 + mcbsp1_gate_fck: mcbsp1_gate_fck@200 { 896 896 #clock-cells = <0>; 897 897 compatible = "ti,composite-gate-clock"; 898 898 clocks = <&mcbsp_clks>; ··· 900 900 reg = <0x0200>; 901 901 }; 902 902 903 - mcbsp2_ick: mcbsp2_ick { 903 + mcbsp2_ick: mcbsp2_ick@210 { 904 904 #clock-cells = <0>; 905 905 compatible = "ti,omap3-interface-clock"; 906 906 clocks = <&l4_ck>; ··· 908 908 reg = <0x0210>; 909 909 }; 910 910 911 - mcbsp2_gate_fck: mcbsp2_gate_fck { 911 + mcbsp2_gate_fck: mcbsp2_gate_fck@200 { 912 912 #clock-cells = <0>; 913 913 compatible = "ti,composite-gate-clock"; 914 914 clocks = <&mcbsp_clks>; ··· 916 916 reg = <0x0200>; 917 917 }; 918 918 919 - mcspi1_ick: mcspi1_ick { 919 + mcspi1_ick: mcspi1_ick@210 { 920 920 #clock-cells = <0>; 921 921 compatible = "ti,omap3-interface-clock"; 922 922 clocks = <&l4_ck>; ··· 924 924 reg = <0x0210>; 925 925 }; 926 926 927 - mcspi1_fck: mcspi1_fck { 927 + mcspi1_fck: mcspi1_fck@200 { 928 928 #clock-cells = <0>; 929 929 compatible = "ti,wait-gate-clock"; 930 930 clocks = <&func_48m_ck>; ··· 932 932 reg = <0x0200>; 933 933 }; 934 934 935 - mcspi2_ick: mcspi2_ick { 935 + mcspi2_ick: mcspi2_ick@210 { 936 936 #clock-cells = <0>; 937 937 compatible = "ti,omap3-interface-clock"; 938 938 clocks = <&l4_ck>; ··· 940 940 reg = <0x0210>; 941 941 }; 942 942 943 - mcspi2_fck: mcspi2_fck { 943 + mcspi2_fck: mcspi2_fck@200 { 944 944 #clock-cells = <0>; 945 945 compatible = "ti,wait-gate-clock"; 946 946 clocks = <&func_48m_ck>; ··· 948 948 reg = <0x0200>; 949 949 }; 950 950 951 - uart1_ick: uart1_ick { 951 + uart1_ick: uart1_ick@210 { 952 952 #clock-cells = <0>; 953 953 compatible = "ti,omap3-interface-clock"; 954 954 clocks = <&l4_ck>; ··· 956 956 reg = <0x0210>; 957 957 }; 958 958 959 - uart1_fck: uart1_fck { 959 + uart1_fck: uart1_fck@200 { 960 960 #clock-cells = <0>; 961 961 compatible = "ti,wait-gate-clock"; 962 962 clocks = <&func_48m_ck>; ··· 964 964 reg = <0x0200>; 965 965 }; 966 966 967 - uart2_ick: uart2_ick { 967 + uart2_ick: uart2_ick@210 { 968 968 #clock-cells = <0>; 969 969 compatible = "ti,omap3-interface-clock"; 970 970 clocks = <&l4_ck>; ··· 972 972 reg = <0x0210>; 973 973 }; 974 974 975 - uart2_fck: uart2_fck { 975 + uart2_fck: uart2_fck@200 { 976 976 #clock-cells = <0>; 977 977 compatible = "ti,wait-gate-clock"; 978 978 clocks = <&func_48m_ck>; ··· 980 980 reg = <0x0200>; 981 981 }; 982 982 983 - uart3_ick: uart3_ick { 983 + uart3_ick: uart3_ick@214 { 984 984 #clock-cells = <0>; 985 985 compatible = "ti,omap3-interface-clock"; 986 986 clocks = <&l4_ck>; ··· 988 988 reg = <0x0214>; 989 989 }; 990 990 991 - uart3_fck: uart3_fck { 991 + uart3_fck: uart3_fck@204 { 992 992 #clock-cells = <0>; 993 993 compatible = "ti,wait-gate-clock"; 994 994 clocks = <&func_48m_ck>; ··· 996 996 reg = <0x0204>; 997 997 }; 998 998 999 - gpios_ick: gpios_ick { 999 + gpios_ick: gpios_ick@410 { 1000 1000 #clock-cells = <0>; 1001 1001 compatible = "ti,omap3-interface-clock"; 1002 1002 clocks = <&sys_ck>; ··· 1004 1004 reg = <0x0410>; 1005 1005 }; 1006 1006 1007 - gpios_fck: gpios_fck { 1007 + gpios_fck: gpios_fck@400 { 1008 1008 #clock-cells = <0>; 1009 1009 compatible = "ti,wait-gate-clock"; 1010 1010 clocks = <&func_32k_ck>; ··· 1012 1012 reg = <0x0400>; 1013 1013 }; 1014 1014 1015 - mpu_wdt_ick: mpu_wdt_ick { 1015 + mpu_wdt_ick: mpu_wdt_ick@410 { 1016 1016 #clock-cells = <0>; 1017 1017 compatible = "ti,omap3-interface-clock"; 1018 1018 clocks = <&sys_ck>; ··· 1020 1020 reg = <0x0410>; 1021 1021 }; 1022 1022 1023 - mpu_wdt_fck: mpu_wdt_fck { 1023 + mpu_wdt_fck: mpu_wdt_fck@400 { 1024 1024 #clock-cells = <0>; 1025 1025 compatible = "ti,wait-gate-clock"; 1026 1026 clocks = <&func_32k_ck>; ··· 1028 1028 reg = <0x0400>; 1029 1029 }; 1030 1030 1031 - sync_32k_ick: sync_32k_ick { 1031 + sync_32k_ick: sync_32k_ick@410 { 1032 1032 #clock-cells = <0>; 1033 1033 compatible = "ti,omap3-interface-clock"; 1034 1034 clocks = <&sys_ck>; ··· 1036 1036 reg = <0x0410>; 1037 1037 }; 1038 1038 1039 - wdt1_ick: wdt1_ick { 1039 + wdt1_ick: wdt1_ick@410 { 1040 1040 #clock-cells = <0>; 1041 1041 compatible = "ti,omap3-interface-clock"; 1042 1042 clocks = <&sys_ck>; ··· 1044 1044 reg = <0x0410>; 1045 1045 }; 1046 1046 1047 - omapctrl_ick: omapctrl_ick { 1047 + omapctrl_ick: omapctrl_ick@410 { 1048 1048 #clock-cells = <0>; 1049 1049 compatible = "ti,omap3-interface-clock"; 1050 1050 clocks = <&sys_ck>; ··· 1052 1052 reg = <0x0410>; 1053 1053 }; 1054 1054 1055 - cam_fck: cam_fck { 1055 + cam_fck: cam_fck@200 { 1056 1056 #clock-cells = <0>; 1057 1057 compatible = "ti,gate-clock"; 1058 1058 clocks = <&func_96m_ck>; ··· 1060 1060 reg = <0x0200>; 1061 1061 }; 1062 1062 1063 - cam_ick: cam_ick { 1063 + cam_ick: cam_ick@210 { 1064 1064 #clock-cells = <0>; 1065 1065 compatible = "ti,omap3-no-wait-interface-clock"; 1066 1066 clocks = <&l4_ck>; ··· 1068 1068 reg = <0x0210>; 1069 1069 }; 1070 1070 1071 - mailboxes_ick: mailboxes_ick { 1071 + mailboxes_ick: mailboxes_ick@210 { 1072 1072 #clock-cells = <0>; 1073 1073 compatible = "ti,omap3-interface-clock"; 1074 1074 clocks = <&l4_ck>; ··· 1076 1076 reg = <0x0210>; 1077 1077 }; 1078 1078 1079 - wdt4_ick: wdt4_ick { 1079 + wdt4_ick: wdt4_ick@210 { 1080 1080 #clock-cells = <0>; 1081 1081 compatible = "ti,omap3-interface-clock"; 1082 1082 clocks = <&l4_ck>; ··· 1084 1084 reg = <0x0210>; 1085 1085 }; 1086 1086 1087 - wdt4_fck: wdt4_fck { 1087 + wdt4_fck: wdt4_fck@200 { 1088 1088 #clock-cells = <0>; 1089 1089 compatible = "ti,wait-gate-clock"; 1090 1090 clocks = <&func_32k_ck>; ··· 1092 1092 reg = <0x0200>; 1093 1093 }; 1094 1094 1095 - mspro_ick: mspro_ick { 1095 + mspro_ick: mspro_ick@210 { 1096 1096 #clock-cells = <0>; 1097 1097 compatible = "ti,omap3-interface-clock"; 1098 1098 clocks = <&l4_ck>; ··· 1100 1100 reg = <0x0210>; 1101 1101 }; 1102 1102 1103 - mspro_fck: mspro_fck { 1103 + mspro_fck: mspro_fck@200 { 1104 1104 #clock-cells = <0>; 1105 1105 compatible = "ti,wait-gate-clock"; 1106 1106 clocks = <&func_96m_ck>; ··· 1108 1108 reg = <0x0200>; 1109 1109 }; 1110 1110 1111 - fac_ick: fac_ick { 1111 + fac_ick: fac_ick@210 { 1112 1112 #clock-cells = <0>; 1113 1113 compatible = "ti,omap3-interface-clock"; 1114 1114 clocks = <&l4_ck>; ··· 1116 1116 reg = <0x0210>; 1117 1117 }; 1118 1118 1119 - fac_fck: fac_fck { 1119 + fac_fck: fac_fck@200 { 1120 1120 #clock-cells = <0>; 1121 1121 compatible = "ti,wait-gate-clock"; 1122 1122 clocks = <&func_12m_ck>; ··· 1124 1124 reg = <0x0200>; 1125 1125 }; 1126 1126 1127 - hdq_ick: hdq_ick { 1127 + hdq_ick: hdq_ick@210 { 1128 1128 #clock-cells = <0>; 1129 1129 compatible = "ti,omap3-interface-clock"; 1130 1130 clocks = <&l4_ck>; ··· 1132 1132 reg = <0x0210>; 1133 1133 }; 1134 1134 1135 - hdq_fck: hdq_fck { 1135 + hdq_fck: hdq_fck@200 { 1136 1136 #clock-cells = <0>; 1137 1137 compatible = "ti,wait-gate-clock"; 1138 1138 clocks = <&func_12m_ck>; ··· 1140 1140 reg = <0x0200>; 1141 1141 }; 1142 1142 1143 - i2c1_ick: i2c1_ick { 1143 + i2c1_ick: i2c1_ick@210 { 1144 1144 #clock-cells = <0>; 1145 1145 compatible = "ti,omap3-interface-clock"; 1146 1146 clocks = <&l4_ck>; ··· 1148 1148 reg = <0x0210>; 1149 1149 }; 1150 1150 1151 - i2c2_ick: i2c2_ick { 1151 + i2c2_ick: i2c2_ick@210 { 1152 1152 #clock-cells = <0>; 1153 1153 compatible = "ti,omap3-interface-clock"; 1154 1154 clocks = <&l4_ck>; ··· 1156 1156 reg = <0x0210>; 1157 1157 }; 1158 1158 1159 - gpmc_fck: gpmc_fck { 1159 + gpmc_fck: gpmc_fck@238 { 1160 1160 #clock-cells = <0>; 1161 1161 compatible = "ti,fixed-factor-clock"; 1162 1162 clocks = <&core_l3_ck>; ··· 1174 1174 clock-div = <1>; 1175 1175 }; 1176 1176 1177 - sdma_ick: sdma_ick { 1177 + sdma_ick: sdma_ick@238 { 1178 1178 #clock-cells = <0>; 1179 1179 compatible = "ti,fixed-factor-clock"; 1180 1180 clocks = <&core_l3_ck>; ··· 1184 1184 ti,clock-mult = <1>; 1185 1185 }; 1186 1186 1187 - sdrc_ick: sdrc_ick { 1187 + sdrc_ick: sdrc_ick@238 { 1188 1188 #clock-cells = <0>; 1189 1189 compatible = "ti,fixed-factor-clock"; 1190 1190 clocks = <&core_l3_ck>; ··· 1194 1194 ti,clock-mult = <1>; 1195 1195 }; 1196 1196 1197 - des_ick: des_ick { 1197 + des_ick: des_ick@21c { 1198 1198 #clock-cells = <0>; 1199 1199 compatible = "ti,omap3-interface-clock"; 1200 1200 clocks = <&l4_ck>; ··· 1202 1202 reg = <0x021c>; 1203 1203 }; 1204 1204 1205 - sha_ick: sha_ick { 1205 + sha_ick: sha_ick@21c { 1206 1206 #clock-cells = <0>; 1207 1207 compatible = "ti,omap3-interface-clock"; 1208 1208 clocks = <&l4_ck>; ··· 1210 1210 reg = <0x021c>; 1211 1211 }; 1212 1212 1213 - rng_ick: rng_ick { 1213 + rng_ick: rng_ick@21c { 1214 1214 #clock-cells = <0>; 1215 1215 compatible = "ti,omap3-interface-clock"; 1216 1216 clocks = <&l4_ck>; ··· 1218 1218 reg = <0x021c>; 1219 1219 }; 1220 1220 1221 - aes_ick: aes_ick { 1221 + aes_ick: aes_ick@21c { 1222 1222 #clock-cells = <0>; 1223 1223 compatible = "ti,omap3-interface-clock"; 1224 1224 clocks = <&l4_ck>; ··· 1226 1226 reg = <0x021c>; 1227 1227 }; 1228 1228 1229 - pka_ick: pka_ick { 1229 + pka_ick: pka_ick@21c { 1230 1230 #clock-cells = <0>; 1231 1231 compatible = "ti,omap3-interface-clock"; 1232 1232 clocks = <&l4_ck>; ··· 1234 1234 reg = <0x021c>; 1235 1235 }; 1236 1236 1237 - usb_fck: usb_fck { 1237 + usb_fck: usb_fck@204 { 1238 1238 #clock-cells = <0>; 1239 1239 compatible = "ti,wait-gate-clock"; 1240 1240 clocks = <&func_48m_ck>;