Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

Merge branch 'for-arm-soc' of git://ftp.arm.linux.org.uk/~rmk/linux-arm into next/cleanup

Merge cleanups from Russell King:

* 'for-arm-soc' of git://ftp.arm.linux.org.uk/~rmk/linux-arm:
ARM: Show proper respect for Heinrich Hertz by using the correct unit for frequency

+17 -17
+1 -1
arch/arm/boot/dts/exynos5260-xyref5260.dts
··· 70 70 broken-cd; 71 71 bypass-smu; 72 72 cap-mmc-highspeed; 73 - supports-hs200-mode; /* 200 Mhz */ 73 + supports-hs200-mode; /* 200 MHz */ 74 74 card-detect-delay = <200>; 75 75 samsung,dw-mshc-ciu-div = <3>; 76 76 samsung,dw-mshc-sdr-timing = <0 4>;
+1 -1
arch/arm/boot/dts/omap3-cm-t3517.dts
··· 66 66 67 67 otg_drv_vbus: pinmux_otg_drv_vbus { 68 68 pinctrl-single,pins = < 69 - OMAP3_CORE1_IOPAD(0x2210, PIN_INPUT_PULLDOWN | MUX_MODE0) /* rmii_50Mhz_clk.usb0_drvvbus */ 69 + OMAP3_CORE1_IOPAD(0x2210, PIN_INPUT_PULLDOWN | MUX_MODE0) /* rmii_50MHz_clk.usb0_drvvbus */ 70 70 >; 71 71 }; 72 72
+1 -1
arch/arm/mach-davinci/include/mach/da8xx.h
··· 36 36 37 37 /* 38 38 * If the DA850/OMAP-L138/AM18x SoC on board is of a higher speed grade 39 - * (than the regular 300Mhz variant), the board code should set this up 39 + * (than the regular 300MHz variant), the board code should set this up 40 40 * with the supported speed before calling da850_register_cpufreq(). 41 41 */ 42 42 extern unsigned int da850_max_speed;
+2 -2
arch/arm/mach-imx/clk-imx6sx.c
··· 216 216 clks[IMX6SX_CLK_USBPHY1_GATE] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); 217 217 clks[IMX6SX_CLK_USBPHY2_GATE] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); 218 218 219 - /* FIXME 100Mhz is used for pcie ref for all imx6 pcie, excepted imx6q */ 219 + /* FIXME 100MHz is used for pcie ref for all imx6 pcie, excepted imx6q */ 220 220 clks[IMX6SX_CLK_PCIE_REF] = imx_clk_fixed_factor("pcie_ref", "pll6_enet", 1, 5); 221 221 clks[IMX6SX_CLK_PCIE_REF_125M] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); 222 222 ··· 520 520 pr_err("Failed to set pcie parent clk.\n"); 521 521 522 522 /* 523 - * Init enet system AHB clock, set to 200Mhz 523 + * Init enet system AHB clock, set to 200MHz 524 524 * pll2_pfd2_396m-> ENET_PODF-> ENET_AHB 525 525 */ 526 526 clk_set_parent(clks[IMX6SX_CLK_ENET_PRE_SEL], clks[IMX6SX_CLK_PLL2_PFD2]);
+1 -1
arch/arm/mach-iop13xx/include/mach/time.h
··· 42 42 case IOP13XX_CORE_FREQ_1200: 43 43 return 1200000000; 44 44 default: 45 - printk("%s: warning unknown frequency, defaulting to 800Mhz\n", 45 + printk("%s: warning unknown frequency, defaulting to 800MHz\n", 46 46 __func__); 47 47 } 48 48
+1 -1
arch/arm/mach-ixp4xx/include/mach/platform.h
··· 74 74 /* 75 75 * Clock Speed Definitions. 76 76 */ 77 - #define IXP4XX_PERIPHERAL_BUS_CLOCK (66) /* 66Mhzi APB BUS */ 77 + #define IXP4XX_PERIPHERAL_BUS_CLOCK (66) /* 66MHzi APB BUS */ 78 78 #define IXP4XX_UART_XTAL 14745600 79 79 80 80 /*
+1 -1
arch/arm/mach-ks8695/include/mach/hardware.h
··· 17 17 #include <asm/sizes.h> 18 18 19 19 /* 20 - * Clocks are derived from MCLK, which is 25Mhz 20 + * Clocks are derived from MCLK, which is 25MHz 21 21 */ 22 22 #define KS8695_CLOCK_RATE 25000000 23 23
+2 -2
arch/arm/mach-omap2/gpmc-onenand.c
··· 216 216 217 217 div = gpmc_calc_divider(min_gpmc_clk_period); 218 218 gpmc_clk_ns = gpmc_ticks_to_ns(div); 219 - if (gpmc_clk_ns < 15) /* >66Mhz */ 219 + if (gpmc_clk_ns < 15) /* >66MHz */ 220 220 onenand_flags |= ONENAND_FLAG_HF; 221 221 else 222 222 onenand_flags &= ~ONENAND_FLAG_HF; 223 - if (gpmc_clk_ns < 12) /* >83Mhz */ 223 + if (gpmc_clk_ns < 12) /* >83MHz */ 224 224 onenand_flags |= ONENAND_FLAG_VHF; 225 225 else 226 226 onenand_flags &= ~ONENAND_FLAG_VHF;
+1 -1
arch/arm/mach-omap2/hsmmc.c
··· 70 70 71 71 reg = omap_ctrl_readl(control_pbias_offset); 72 72 if (cpu_is_omap3630()) { 73 - /* Set MMC I/O to 52Mhz */ 73 + /* Set MMC I/O to 52MHz */ 74 74 prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1); 75 75 prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL; 76 76 omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
+2 -2
arch/arm/mach-omap2/opp2430_data.c
··· 116 116 RATE_IN_243X}, 117 117 118 118 /* PRCM-boot/bypass */ 119 - {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */ 119 + {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13MHz */ 120 120 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL, 121 121 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL, 122 122 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL, ··· 124 124 RATE_IN_243X}, 125 125 126 126 /* PRCM-boot/bypass */ 127 - {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */ 127 + {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12MHz */ 128 128 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL, 129 129 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL, 130 130 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
+1 -1
arch/arm/mach-omap2/sdrc2xxx.c
··· 164 164 mem_timings.slow_dll_ctrl |= 165 165 ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2)); 166 166 167 - /* 90 degree phase for anything below 133Mhz + disable DLL filter */ 167 + /* 90 degree phase for anything below 133MHz + disable DLL filter */ 168 168 mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8)); 169 169 }
+1 -1
arch/arm/mach-omap2/sram242x.S
··· 64 64 mvn r9, #0x4 @ mask to get clear bit2 65 65 and r10, r10, r9 @ clear bit2 for lock mode. 66 66 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos) 67 - orr r10, r10, #0x2 @ 90 degree phase for all below 133Mhz 67 + orr r10, r10, #0x2 @ 90 degree phase for all below 133MHz 68 68 str r10, [r11] @ commit to DLLA_CTRL 69 69 bl i_dll_wait @ wait for dll to lock 70 70
+1 -1
arch/arm/mach-omap2/sram243x.S
··· 64 64 mvn r9, #0x4 @ mask to get clear bit2 65 65 and r10, r10, r9 @ clear bit2 for lock mode. 66 66 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos) 67 - orr r10, r10, #0x2 @ 90 degree phase for all below 133Mhz 67 + orr r10, r10, #0x2 @ 90 degree phase for all below 133MHz 68 68 str r10, [r11] @ commit to DLLA_CTRL 69 69 bl i_dll_wait @ wait for dll to lock 70 70
+1 -1
arch/arm/mach-pxa/mp900.c
··· 28 28 static void isp116x_pfm_delay(struct device *dev, int delay) 29 29 { 30 30 31 - /* 400Mhz PXA2 = 2.5ns / instruction */ 31 + /* 400MHz PXA2 = 2.5ns / instruction */ 32 32 33 33 int cyc = delay / 10; 34 34