Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

drm/amd/display: Refactor INIT into component folder

[why]
Move all init files to hwss folder.

[how]
moved the dcnxx_init.c and .h files into inside the hwss and cleared the
linkage errors.

Tested-by: Daniel Wheeler <daniel.wheeler@amd.com>
Reviewed-by: Martin Leung <martin.leung@amd.com>
Acked-by: Rodrigo Siqueira <rodrigo.siqueira@amd.com>
Signed-off-by: Revalla <hrevalla@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

authored by

Revalla and committed by
Alex Deucher
f6154d8b 6b2b782a

+249 -40
-2
drivers/gpu/drm/amd/display/dc/Makefile
··· 34 34 DC_LIBS += dcn201 35 35 DC_LIBS += dcn30 36 36 DC_LIBS += dcn301 37 - DC_LIBS += dcn302 38 - DC_LIBS += dcn303 39 37 DC_LIBS += dcn31 40 38 DC_LIBS += dcn314 41 39 DC_LIBS += dcn32
+1 -1
drivers/gpu/drm/amd/display/dc/dcn10/Makefile
··· 22 22 # 23 23 # Makefile for DCN. 24 24 25 - DCN10 = dcn10_init.o dcn10_ipp.o \ 25 + DCN10 = dcn10_ipp.o \ 26 26 dcn10_hw_sequencer_debug.o \ 27 27 dcn10_dpp.o dcn10_opp.o \ 28 28 dcn10_hubp.o dcn10_mpc.o \
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn10/dcn10_init.c
drivers/gpu/drm/amd/display/dc/dcn10/dcn10_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn10/dcn10_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn20/Makefile
··· 2 2 # 3 3 # Makefile for DCN. 4 4 5 - DCN20 = dcn20_init.o dcn20_dpp.o dcn20_dpp_cm.o dcn20_hubp.o \ 5 + DCN20 = dcn20_dpp.o dcn20_dpp_cm.o dcn20_hubp.o \ 6 6 dcn20_mpc.o dcn20_opp.o dcn20_hubbub.o dcn20_mmhubbub.o \ 7 7 dcn20_stream_encoder.o dcn20_link_encoder.o dcn20_dccg.o \ 8 8 dcn20_vmid.o dcn20_dwb.o dcn20_dwb_scl.o
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn20/dcn20_init.c
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn20/dcn20_init.h
+1 -2
drivers/gpu/drm/amd/display/dc/dcn201/Makefile
··· 1 1 # SPDX-License-Identifier: MIT 2 2 # 3 3 # Makefile for DCN. 4 - DCN201 = dcn201_init.o \ 5 - dcn201_hubbub.o\ 4 + DCN201 = dcn201_hubbub.o\ 6 5 dcn201_mpc.o dcn201_hubp.o dcn201_opp.o dcn201_dpp.o \ 7 6 dcn201_dccg.o dcn201_link_encoder.o 8 7
drivers/gpu/drm/amd/display/dc/dcn201/dcn201_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn201/dcn201_init.c
drivers/gpu/drm/amd/display/dc/dcn201/dcn201_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn201/dcn201_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn21/Makefile
··· 2 2 # 3 3 # Makefile for DCN21. 4 4 5 - DCN21 = dcn21_init.o dcn21_hubp.o dcn21_hubbub.o \ 5 + DCN21 = dcn21_hubp.o dcn21_hubbub.o \ 6 6 dcn21_link_encoder.o dcn21_dccg.o 7 7 8 8 AMD_DAL_DCN21 = $(addprefix $(AMDDALPATH)/dc/dcn21/,$(DCN21))
drivers/gpu/drm/amd/display/dc/dcn21/dcn21_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn21/dcn21_init.c
drivers/gpu/drm/amd/display/dc/dcn21/dcn21_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn21/dcn21_init.h
+1 -3
drivers/gpu/drm/amd/display/dc/dcn30/Makefile
··· 23 23 # 24 24 # 25 25 26 - DCN30 := \ 27 - dcn30_init.o \ 28 - dcn30_hubbub.o \ 26 + DCN30 := dcn30_hubbub.o \ 29 27 dcn30_hubp.o \ 30 28 dcn30_dpp.o \ 31 29 dcn30_dccg.o \
drivers/gpu/drm/amd/display/dc/dcn30/dcn30_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn30/dcn30_init.c
drivers/gpu/drm/amd/display/dc/dcn30/dcn30_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn30/dcn30_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn301/Makefile
··· 10 10 # 11 11 # Makefile for dcn30. 12 12 13 - DCN301 = dcn301_init.o dcn301_dccg.o \ 13 + DCN301 = dcn301_dccg.o \ 14 14 dcn301_dio_link_encoder.o dcn301_panel_cntl.o dcn301_hubbub.o 15 15 16 16 AMD_DAL_DCN301 = $(addprefix $(AMDDALPATH)/dc/dcn301/,$(DCN301))
drivers/gpu/drm/amd/display/dc/dcn301/dcn301_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn301/dcn301_init.c
drivers/gpu/drm/amd/display/dc/dcn301/dcn301_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn301/dcn301_init.h
-12
drivers/gpu/drm/amd/display/dc/dcn302/Makefile
··· 1 - # 2 - # (c) Copyright 2020 Advanced Micro Devices, Inc. All the rights reserved 3 - # 4 - # Authors: AMD 5 - # 6 - # Makefile for dcn302. 7 - 8 - DCN3_02 = dcn302_init.o 9 - 10 - AMD_DAL_DCN3_02 = $(addprefix $(AMDDALPATH)/dc/dcn302/,$(DCN3_02)) 11 - 12 - AMD_DISPLAY_FILES += $(AMD_DAL_DCN3_02)
drivers/gpu/drm/amd/display/dc/dcn302/dcn302_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn302/dcn302_init.c
drivers/gpu/drm/amd/display/dc/dcn302/dcn302_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn302/dcn302_init.h
drivers/gpu/drm/amd/display/dc/dcn303/dcn303_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn303/dcn303_init.c
drivers/gpu/drm/amd/display/dc/dcn303/dcn303_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn303/dcn303_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn31/Makefile
··· 10 10 # 11 11 # Makefile for dcn31. 12 12 13 - DCN31 = dcn31_hubbub.o dcn31_init.o dcn31_hubp.o \ 13 + DCN31 = dcn31_hubbub.o dcn31_hubp.o \ 14 14 dcn31_dccg.o dcn31_dio_link_encoder.o dcn31_panel_cntl.o \ 15 15 dcn31_apg.o dcn31_hpo_dp_stream_encoder.o dcn31_hpo_dp_link_encoder.o \ 16 16 dcn31_afmt.o dcn31_vpg.o
drivers/gpu/drm/amd/display/dc/dcn31/dcn31_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn31/dcn31_init.c
drivers/gpu/drm/amd/display/dc/dcn31/dcn31_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn31/dcn31_init.h
+1 -2
drivers/gpu/drm/amd/display/dc/dcn314/Makefile
··· 10 10 # 11 11 # Makefile for dcn314. 12 12 13 - DCN314 = dcn314_init.o \ 14 - dcn314_dio_stream_encoder.o dcn314_dccg.o 13 + DCN314 = dcn314_dio_stream_encoder.o dcn314_dccg.o 15 14 16 15 AMD_DAL_DCN314 = $(addprefix $(AMDDALPATH)/dc/dcn314/,$(DCN314)) 17 16
drivers/gpu/drm/amd/display/dc/dcn314/dcn314_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn314/dcn314_init.c
drivers/gpu/drm/amd/display/dc/dcn314/dcn314_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn314/dcn314_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn32/Makefile
··· 10 10 # 11 11 # Makefile for dcn32. 12 12 13 - DCN32 = dcn32_hubbub.o dcn32_init.o dcn32_dccg.o \ 13 + DCN32 = dcn32_hubbub.o dcn32_dccg.o \ 14 14 dcn32_mmhubbub.o dcn32_dpp.o dcn32_hubp.o dcn32_mpc.o \ 15 15 dcn32_dio_stream_encoder.o dcn32_dio_link_encoder.o dcn32_resource_helpers.o \ 16 16 dcn32_hpo_dp_link_encoder.o
drivers/gpu/drm/amd/display/dc/dcn32/dcn32_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn32/dcn32_init.c
drivers/gpu/drm/amd/display/dc/dcn32/dcn32_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn32/dcn32_init.h
+1 -1
drivers/gpu/drm/amd/display/dc/dcn35/Makefile
··· 10 10 # 11 11 # Makefile for DCN35. 12 12 13 - DCN35 = dcn35_init.o dcn35_dio_stream_encoder.o \ 13 + DCN35 = dcn35_dio_stream_encoder.o \ 14 14 dcn35_dio_link_encoder.o dcn35_dccg.o \ 15 15 dcn35_hubp.o dcn35_hubbub.o \ 16 16 dcn35_mmhubbub.o dcn35_opp.o dcn35_dpp.o dcn35_pg_cntl.o dcn35_dwb.o
drivers/gpu/drm/amd/display/dc/dcn35/dcn35_init.c drivers/gpu/drm/amd/display/dc/hwss/dcn35/dcn35_init.c
drivers/gpu/drm/amd/display/dc/dcn35/dcn35_init.h drivers/gpu/drm/amd/display/dc/hwss/dcn35/dcn35_init.h
+14 -12
drivers/gpu/drm/amd/display/dc/hwss/Makefile
··· 78 78 # DCN 79 79 ############################################################################### 80 80 81 - HWSS_DCN10 = dcn10_hwseq.o 81 + HWSS_DCN10 = dcn10_hwseq.o dcn10_init.o 82 82 83 83 AMD_DAL_HWSS_DCN10 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn10/,$(HWSS_DCN10)) 84 84 ··· 86 86 87 87 ############################################################################### 88 88 89 - HWSS_DCN20 = dcn20_hwseq.o 89 + HWSS_DCN20 = dcn20_hwseq.o dcn20_init.o 90 90 91 91 AMD_DAL_HWSS_DCN20 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn20/,$(HWSS_DCN20)) 92 92 ··· 94 94 95 95 ############################################################################### 96 96 97 - HWSS_DCN201 = dcn201_hwseq.o 97 + HWSS_DCN201 = dcn201_hwseq.o dcn201_init.o 98 98 99 99 AMD_DAL_HWSS_DCN201 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn201/,$(HWSS_DCN201)) 100 100 ··· 102 102 103 103 ############################################################################### 104 104 105 - HWSS_DCN21 = dcn21_hwseq.o 105 + HWSS_DCN21 = dcn21_hwseq.o dcn21_init.o 106 106 107 107 AMD_DAL_HWSS_DCN21 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn21/,$(HWSS_DCN21)) 108 108 ··· 114 114 115 115 ############################################################################### 116 116 117 - HWSS_DCN30 = dcn30_hwseq.o 117 + HWSS_DCN30 = dcn30_hwseq.o dcn30_init.o 118 118 119 119 AMD_DAL_HWSS_DCN30 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn30/,$(HWSS_DCN30)) 120 120 ··· 122 122 123 123 ############################################################################### 124 124 125 - HWSS_DCN301 = dcn301_hwseq.o 125 + HWSS_DCN301 = dcn301_hwseq.o dcn301_init.o 126 126 127 127 AMD_DAL_HWSS_DCN301 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn301/,$(HWSS_DCN301)) 128 128 ··· 130 130 131 131 ############################################################################### 132 132 133 - HWSS_DCN302 = dcn302_hwseq.o 133 + HWSS_DCN302 = dcn302_hwseq.o dcn302_init.o 134 134 135 135 AMD_DAL_HWSS_DCN302 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn302/,$(HWSS_DCN302)) 136 136 137 137 AMD_DISPLAY_FILES += $(AMD_DAL_HWSS_DCN302) 138 138 139 + 140 + 139 141 ############################################################################### 140 142 141 - HWSS_DCN303 = dcn303_hwseq.o 143 + HWSS_DCN303 = dcn303_hwseq.o dcn303_init.o 142 144 143 145 AMD_DAL_HWSS_DCN303 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn303/,$(HWSS_DCN303)) 144 146 ··· 148 146 149 147 ############################################################################### 150 148 151 - HWSS_DCN31 = dcn31_hwseq.o 149 + HWSS_DCN31 = dcn31_hwseq.o dcn31_init.o 152 150 153 151 AMD_DAL_HWSS_DCN31 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn31/,$(HWSS_DCN31)) 154 152 ··· 156 154 157 155 ############################################################################### 158 156 159 - HWSS_DCN314 = dcn314_hwseq.o 157 + HWSS_DCN314 = dcn314_hwseq.o dcn314_init.o 160 158 161 159 AMD_DAL_HWSS_DCN314 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn314/,$(HWSS_DCN314)) 162 160 ··· 164 162 165 163 ############################################################################### 166 164 167 - HWSS_DCN32 = dcn32_hwseq.o 165 + HWSS_DCN32 = dcn32_hwseq.o dcn32_init.o 168 166 169 167 AMD_DAL_HWSS_DCN32 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn32/,$(HWSS_DCN32)) 170 168 ··· 172 170 173 171 ############################################################################### 174 172 175 - HWSS_DCN35 = dcn35_hwseq.o 173 + HWSS_DCN35 = dcn35_hwseq.o dcn35_init.o 176 174 177 175 AMD_DAL_HWSS_DCN35 = $(addprefix $(AMDDALPATH)/dc/hwss/dcn35/,$(HWSS_DCN35)) 178 176
+4
drivers/gpu/drm/amd/display/dc/hwss/dcn351/CMakeLists.txt
··· 1 + dal3_subdirectory_sources( 2 + dcn351_init.c 3 + dcn351_init.h 4 + )
+17
drivers/gpu/drm/amd/display/dc/hwss/dcn351/Makefile
··· 1 + # 2 + # (c) Copyright 2022 Advanced Micro Devices, Inc. All the rights reserved 3 + # 4 + # All rights reserved. This notice is intended as a precaution against 5 + # inadvertent publication and does not imply publication or any waiver 6 + # of confidentiality. The year included in the foregoing notice is the 7 + # year of creation of the work. 8 + # 9 + # Authors: AMD 10 + # 11 + # Makefile for DCN351. 12 + 13 + DCN351 = dcn351_init.o 14 + 15 + AMD_DAL_DCN351 = $(addprefix $(AMDDALPATH)/dc/dcn351/,$(DCN351)) 16 + 17 + AMD_DISPLAY_FILES += $(AMD_DAL_DCN351)
+171
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.c
··· 1 + /* 2 + * Copyright 2023 Advanced Micro Devices, Inc. 3 + * 4 + * Permission is hereby granted, free of charge, to any person obtaining a 5 + * copy of this software and associated documentation files (the "Software"), 6 + * to deal in the Software without restriction, including without limitation 7 + * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 + * and/or sell copies of the Software, and to permit persons to whom the 9 + * Software is furnished to do so, subject to the following conditions: 10 + * 11 + * The above copyright notice and this permission notice shall be included in 12 + * all copies or substantial portions of the Software. 13 + * 14 + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 + * OTHER DEALINGS IN THE SOFTWARE. 21 + * 22 + * Authors: AMD 23 + * 24 + */ 25 + 26 + #include "dce110/dce110_hwseq.h" 27 + #include "dcn10/dcn10_hwseq.h" 28 + #include "dcn20/dcn20_hwseq.h" 29 + #include "dcn21/dcn21_hwseq.h" 30 + #include "dcn30/dcn30_hwseq.h" 31 + #include "dcn301/dcn301_hwseq.h" 32 + #include "dcn31/dcn31_hwseq.h" 33 + #include "dcn32/dcn32_hwseq.h" 34 + #include "dcn35/dcn35_hwseq.h" 35 + 36 + #include "dcn351_init.h" 37 + 38 + static const struct hw_sequencer_funcs dcn351_funcs = { 39 + .program_gamut_remap = dcn30_program_gamut_remap, 40 + .init_hw = dcn35_init_hw, 41 + .power_down_on_boot = dcn35_power_down_on_boot, 42 + .apply_ctx_to_hw = dce110_apply_ctx_to_hw, 43 + .apply_ctx_for_surface = NULL, 44 + .program_front_end_for_ctx = dcn20_program_front_end_for_ctx, 45 + .wait_for_pending_cleared = dcn10_wait_for_pending_cleared, 46 + .post_unlock_program_front_end = dcn20_post_unlock_program_front_end, 47 + .update_plane_addr = dcn20_update_plane_addr, 48 + .update_dchub = dcn10_update_dchub, 49 + .update_pending_status = dcn10_update_pending_status, 50 + .program_output_csc = dcn20_program_output_csc, 51 + .enable_accelerated_mode = dce110_enable_accelerated_mode, 52 + .enable_timing_synchronization = dcn10_enable_timing_synchronization, 53 + .enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset, 54 + .update_info_frame = dcn31_update_info_frame, 55 + .send_immediate_sdp_message = dcn10_send_immediate_sdp_message, 56 + .enable_stream = dcn20_enable_stream, 57 + .disable_stream = dce110_disable_stream, 58 + .unblank_stream = dcn32_unblank_stream, 59 + .blank_stream = dce110_blank_stream, 60 + .enable_audio_stream = dce110_enable_audio_stream, 61 + .disable_audio_stream = dce110_disable_audio_stream, 62 + .disable_plane = dcn35_disable_plane, 63 + .disable_pixel_data = dcn20_disable_pixel_data, 64 + .pipe_control_lock = dcn20_pipe_control_lock, 65 + .interdependent_update_lock = dcn10_lock_all_pipes, 66 + .cursor_lock = dcn10_cursor_lock, 67 + .prepare_bandwidth = dcn35_prepare_bandwidth, 68 + .optimize_bandwidth = dcn35_optimize_bandwidth, 69 + .update_bandwidth = dcn20_update_bandwidth, 70 + .set_drr = dcn10_set_drr, 71 + .get_position = dcn10_get_position, 72 + .set_static_screen_control = dcn30_set_static_screen_control, 73 + .setup_stereo = dcn10_setup_stereo, 74 + .set_avmute = dcn30_set_avmute, 75 + .log_hw_state = dcn10_log_hw_state, 76 + .get_hw_state = dcn10_get_hw_state, 77 + .clear_status_bits = dcn10_clear_status_bits, 78 + .wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect, 79 + .edp_backlight_control = dce110_edp_backlight_control, 80 + .edp_power_control = dce110_edp_power_control, 81 + .edp_wait_for_T12 = dce110_edp_wait_for_T12, 82 + .edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready, 83 + .set_cursor_position = dcn10_set_cursor_position, 84 + .set_cursor_attribute = dcn10_set_cursor_attribute, 85 + .set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level, 86 + .setup_periodic_interrupt = dcn10_setup_periodic_interrupt, 87 + .set_clock = dcn10_set_clock, 88 + .get_clock = dcn10_get_clock, 89 + .program_triplebuffer = dcn20_program_triple_buffer, 90 + .enable_writeback = dcn30_enable_writeback, 91 + .disable_writeback = dcn30_disable_writeback, 92 + .update_writeback = dcn30_update_writeback, 93 + .mmhubbub_warmup = dcn30_mmhubbub_warmup, 94 + .dmdata_status_done = dcn20_dmdata_status_done, 95 + .program_dmdata_engine = dcn30_program_dmdata_engine, 96 + .set_dmdata_attributes = dcn20_set_dmdata_attributes, 97 + .init_sys_ctx = dcn31_init_sys_ctx, 98 + .init_vm_ctx = dcn20_init_vm_ctx, 99 + .set_flip_control_gsl = dcn20_set_flip_control_gsl, 100 + .get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync, 101 + .calc_vupdate_position = dcn10_calc_vupdate_position, 102 + .power_down = dce110_power_down, 103 + .set_backlight_level = dcn21_set_backlight_level, 104 + .set_abm_immediate_disable = dcn21_set_abm_immediate_disable, 105 + .set_pipe = dcn21_set_pipe, 106 + .enable_lvds_link_output = dce110_enable_lvds_link_output, 107 + .enable_tmds_link_output = dce110_enable_tmds_link_output, 108 + .enable_dp_link_output = dce110_enable_dp_link_output, 109 + .disable_link_output = dcn32_disable_link_output, 110 + .z10_restore = dcn35_z10_restore, 111 + .z10_save_init = dcn31_z10_save_init, 112 + .set_disp_pattern_generator = dcn30_set_disp_pattern_generator, 113 + .optimize_pwr_state = dcn21_optimize_pwr_state, 114 + .exit_optimized_pwr_state = dcn21_exit_optimized_pwr_state, 115 + .update_visual_confirm_color = dcn10_update_visual_confirm_color, 116 + .apply_idle_power_optimizations = dcn35_apply_idle_power_optimizations, 117 + .update_dsc_pg = dcn32_update_dsc_pg, 118 + .calc_blocks_to_gate = dcn35_calc_blocks_to_gate, 119 + .calc_blocks_to_ungate = dcn35_calc_blocks_to_ungate, 120 + .hw_block_power_up = dcn35_hw_block_power_up, 121 + .hw_block_power_down = dcn35_hw_block_power_down, 122 + .root_clock_control = dcn35_root_clock_control, 123 + .set_idle_state = dcn35_set_idle_state, 124 + .get_idle_state = dcn35_get_idle_state 125 + }; 126 + 127 + static const struct hwseq_private_funcs dcn351_private_funcs = { 128 + .init_pipes = dcn35_init_pipes, 129 + .update_plane_addr = dcn20_update_plane_addr, 130 + .plane_atomic_disconnect = dcn10_plane_atomic_disconnect, 131 + .update_mpcc = dcn20_update_mpcc, 132 + .set_input_transfer_func = dcn32_set_input_transfer_func, 133 + .set_output_transfer_func = dcn32_set_output_transfer_func, 134 + .power_down = dce110_power_down, 135 + .enable_display_power_gating = dcn10_dummy_display_power_gating, 136 + .blank_pixel_data = dcn20_blank_pixel_data, 137 + .reset_hw_ctx_wrap = dcn31_reset_hw_ctx_wrap, 138 + .enable_stream_timing = dcn20_enable_stream_timing, 139 + .edp_backlight_control = dce110_edp_backlight_control, 140 + .setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt, 141 + .did_underflow_occur = dcn10_did_underflow_occur, 142 + .init_blank = dcn20_init_blank, 143 + .disable_vga = NULL, 144 + .bios_golden_init = dcn10_bios_golden_init, 145 + .plane_atomic_disable = dcn35_plane_atomic_disable, 146 + //.plane_atomic_disable = dcn20_plane_atomic_disable,/*todo*/ 147 + //.hubp_pg_control = dcn35_hubp_pg_control, 148 + .enable_power_gating_plane = dcn35_enable_power_gating_plane, 149 + .dpp_root_clock_control = dcn35_dpp_root_clock_control, 150 + .program_all_writeback_pipes_in_tree = dcn30_program_all_writeback_pipes_in_tree, 151 + .update_odm = dcn35_update_odm, 152 + .set_hdr_multiplier = dcn10_set_hdr_multiplier, 153 + .verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high, 154 + .wait_for_blank_complete = dcn20_wait_for_blank_complete, 155 + .dccg_init = dcn20_dccg_init, 156 + .set_mcm_luts = dcn32_set_mcm_luts, 157 + .setup_hpo_hw_control = dcn35_setup_hpo_hw_control, 158 + .calculate_dccg_k1_k2_values = dcn32_calculate_dccg_k1_k2_values, 159 + .set_pixels_per_cycle = dcn32_set_pixels_per_cycle, 160 + .is_dp_dig_pixel_rate_div_policy = dcn32_is_dp_dig_pixel_rate_div_policy, 161 + .dsc_pg_control = dcn35_dsc_pg_control, 162 + .dsc_pg_status = dcn32_dsc_pg_status, 163 + .enable_plane = dcn35_enable_plane, 164 + }; 165 + 166 + void dcn351_hw_sequencer_construct(struct dc *dc) 167 + { 168 + dc->hwss = dcn351_funcs; 169 + dc->hwseq->funcs = dcn351_private_funcs; 170 + 171 + }
+33
drivers/gpu/drm/amd/display/dc/hwss/dcn351/dcn351_init.h
··· 1 + /* 2 + * Copyright 2023 Advanced Micro Devices, Inc. 3 + * 4 + * Permission is hereby granted, free of charge, to any person obtaining a 5 + * copy of this software and associated documentation files (the "Software"), 6 + * to deal in the Software without restriction, including without limitation 7 + * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 + * and/or sell copies of the Software, and to permit persons to whom the 9 + * Software is furnished to do so, subject to the following conditions: 10 + * 11 + * The above copyright notice and this permission notice shall be included in 12 + * all copies or substantial portions of the Software. 13 + * 14 + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 + * OTHER DEALINGS IN THE SOFTWARE. 21 + * 22 + * Authors: AMD 23 + * 24 + */ 25 + 26 + #ifndef __DC_DCN351_INIT_H__ 27 + #define __DC_DCN351_INIT_H__ 28 + 29 + struct dc; 30 + 31 + void dcn351_hw_sequencer_construct(struct dc *dc); 32 + 33 + #endif /* __DC_DCN351_INIT_H__ */