Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

phy: qcom-qmp-ufs: Add SM8475 support

Add the tables and constants for init sequences for UFS QMP phy found in
SM8475 SoC.

Signed-off-by: Danila Tikhonov <danila@jiaxyga.com>
Link: https://lore.kernel.org/r/20240327180642.20146-3-danila@jiaxyga.com
Signed-off-by: Vinod Koul <vkoul@kernel.org>

authored by

Danila Tikhonov and committed by
Vinod Koul
ef2bd6c9 5787731c

+71
+71
drivers/phy/qualcomm/phy-qcom-qmp-ufs.c
··· 722 722 QMP_PHY_INIT_CFG(QPHY_V5_PCS_UFS_BIST_FIXED_PAT_CTRL, 0x0a), 723 723 }; 724 724 725 + static const struct qmp_phy_init_tbl sm8475_ufsphy_serdes[] = { 726 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYSCLK_EN_SEL, 0xd9), 727 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_CONFIG_1, 0x16), 728 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_SEL_1, 0x11), 729 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_HSCLK_HS_SWITCH_SEL_1, 0x00), 730 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP_EN, 0x01), 731 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_VCO_TUNE_INITVAL2, 0x00), 732 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE0, 0x82), 733 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE0, 0x18), 734 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE0, 0x18), 735 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE0, 0xff), 736 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE0, 0x0c), 737 + }; 738 + 739 + static const struct qmp_phy_init_tbl sm8475_ufsphy_g4_serdes[] = { 740 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_VCO_TUNE_MAP, 0x04), 741 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_IVCO, 0x0f), 742 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE0, 0x14), 743 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_DEC_START_MODE1, 0x98), 744 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_CP_CTRL_MODE1, 0x14), 745 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_RCTRL_MODE1, 0x18), 746 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_PLL_CCTRL_MODE1, 0x18), 747 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP1_MODE1, 0x32), 748 + QMP_PHY_INIT_CFG(QSERDES_V6_COM_LOCK_CMP2_MODE1, 0x0f), 749 + }; 750 + 751 + static const struct qmp_phy_init_tbl sm8475_ufsphy_g4_pcs[] = { 752 + QMP_PHY_INIT_CFG(QPHY_V6_PCS_UFS_PLL_CNTL, 0x0b), 753 + QMP_PHY_INIT_CFG(QPHY_V6_PCS_UFS_TX_HSGEAR_CAPABILITY, 0x04), 754 + QMP_PHY_INIT_CFG(QPHY_V6_PCS_UFS_RX_HSGEAR_CAPABILITY, 0x04), 755 + }; 756 + 725 757 static const struct qmp_phy_init_tbl sm8550_ufsphy_serdes[] = { 726 758 QMP_PHY_INIT_CFG(QSERDES_V6_COM_SYSCLK_EN_SEL, 0xd9), 727 759 QMP_PHY_INIT_CFG(QSERDES_V6_COM_CMN_CONFIG_1, 0x16), ··· 1378 1346 .regs = ufsphy_v5_regs_layout, 1379 1347 }; 1380 1348 1349 + static const struct qmp_phy_cfg sm8475_ufsphy_cfg = { 1350 + .lanes = 2, 1351 + 1352 + .offsets = &qmp_ufs_offsets_v6, 1353 + .max_supported_gear = UFS_HS_G4, 1354 + 1355 + .tbls = { 1356 + .serdes = sm8475_ufsphy_serdes, 1357 + .serdes_num = ARRAY_SIZE(sm8475_ufsphy_serdes), 1358 + .tx = sm8550_ufsphy_tx, 1359 + .tx_num = ARRAY_SIZE(sm8550_ufsphy_tx), 1360 + .rx = sm8550_ufsphy_rx, 1361 + .rx_num = ARRAY_SIZE(sm8550_ufsphy_rx), 1362 + .pcs = sm8550_ufsphy_pcs, 1363 + .pcs_num = ARRAY_SIZE(sm8550_ufsphy_pcs), 1364 + }, 1365 + .tbls_hs_b = { 1366 + .serdes = sm8550_ufsphy_hs_b_serdes, 1367 + .serdes_num = ARRAY_SIZE(sm8550_ufsphy_hs_b_serdes), 1368 + }, 1369 + .tbls_hs_overlay[0] = { 1370 + .serdes = sm8475_ufsphy_g4_serdes, 1371 + .serdes_num = ARRAY_SIZE(sm8475_ufsphy_g4_serdes), 1372 + .tx = sm8550_ufsphy_g4_tx, 1373 + .tx_num = ARRAY_SIZE(sm8550_ufsphy_g4_tx), 1374 + .rx = sm8550_ufsphy_g4_rx, 1375 + .rx_num = ARRAY_SIZE(sm8550_ufsphy_g4_rx), 1376 + .pcs = sm8475_ufsphy_g4_pcs, 1377 + .pcs_num = ARRAY_SIZE(sm8475_ufsphy_g4_pcs), 1378 + .max_gear = UFS_HS_G4, 1379 + }, 1380 + .vreg_list = qmp_phy_vreg_l, 1381 + .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 1382 + .regs = ufsphy_v6_regs_layout, 1383 + }; 1384 + 1381 1385 static const struct qmp_phy_cfg sm8550_ufsphy_cfg = { 1382 1386 .lanes = 2, 1383 1387 ··· 2009 1941 }, { 2010 1942 .compatible = "qcom,sm8450-qmp-ufs-phy", 2011 1943 .data = &sm8450_ufsphy_cfg, 1944 + }, { 1945 + .compatible = "qcom,sm8475-qmp-ufs-phy", 1946 + .data = &sm8475_ufsphy_cfg, 2012 1947 }, { 2013 1948 .compatible = "qcom,sm8550-qmp-ufs-phy", 2014 1949 .data = &sm8550_ufsphy_cfg,