Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

clk: qcom: smd: Add support for SM6125 rpm clocks

Add rpm smd clocks, PMIC and bus clocks which are required on SM6125
for clients to vote on.

Signed-off-by: Martin Botka <martin.botka@somainline.org>
Link: https://lore.kernel.org/r/20210730215924.733350-2-martin.botka@somainline.org
Signed-off-by: Stephen Boyd <sboyd@kernel.org>

authored by

Martin Botka and committed by
Stephen Boyd
edeb2ca7 4b1ec711

+57
+56
drivers/clk/qcom/clk-smd-rpm.c
··· 913 913 .num_clks = ARRAY_SIZE(sdm660_clks), 914 914 }; 915 915 916 + /* SM6125 */ 917 + DEFINE_CLK_SMD_RPM(sm6125, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1); 918 + DEFINE_CLK_SMD_RPM(sm6125, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2); 919 + DEFINE_CLK_SMD_RPM_BRANCH(sm6125, qdss_clk, qdss_a_clk, 920 + QCOM_SMD_RPM_MISC_CLK, 1, 19200000); 921 + DEFINE_CLK_SMD_RPM(sm6125, qup_clk, qup_a_clk, QCOM_SMD_RPM_QUP_CLK, 0); 922 + DEFINE_CLK_SMD_RPM(sm6125, mmnrt_clk, mmnrt_a_clk, QCOM_SMD_RPM_MMAXI_CLK, 0); 923 + DEFINE_CLK_SMD_RPM(sm6125, mmrt_clk, mmrt_a_clk, QCOM_SMD_RPM_MMAXI_CLK, 1); 924 + DEFINE_CLK_SMD_RPM(sm6125, snoc_periph_clk, snoc_periph_a_clk, 925 + QCOM_SMD_RPM_BUS_CLK, 0); 926 + DEFINE_CLK_SMD_RPM(sm6125, snoc_lpass_clk, snoc_lpass_a_clk, 927 + QCOM_SMD_RPM_BUS_CLK, 5); 928 + 929 + static struct clk_smd_rpm *sm6125_clks[] = { 930 + [RPM_SMD_XO_CLK_SRC] = &sdm660_bi_tcxo, 931 + [RPM_SMD_XO_A_CLK_SRC] = &sdm660_bi_tcxo_a, 932 + [RPM_SMD_SNOC_CLK] = &sm6125_snoc_clk, 933 + [RPM_SMD_SNOC_A_CLK] = &sm6125_snoc_a_clk, 934 + [RPM_SMD_BIMC_CLK] = &msm8916_bimc_clk, 935 + [RPM_SMD_BIMC_A_CLK] = &msm8916_bimc_a_clk, 936 + [RPM_SMD_QDSS_CLK] = &sm6125_qdss_clk, 937 + [RPM_SMD_QDSS_A_CLK] = &sm6125_qdss_a_clk, 938 + [RPM_SMD_RF_CLK1] = &msm8916_rf_clk1, 939 + [RPM_SMD_RF_CLK1_A] = &msm8916_rf_clk1_a, 940 + [RPM_SMD_RF_CLK2] = &msm8916_rf_clk2, 941 + [RPM_SMD_RF_CLK2_A] = &msm8916_rf_clk2_a, 942 + [RPM_SMD_CNOC_CLK] = &sm6125_cnoc_clk, 943 + [RPM_SMD_CNOC_A_CLK] = &sm6125_cnoc_a_clk, 944 + [RPM_SMD_IPA_CLK] = &msm8976_ipa_clk, 945 + [RPM_SMD_IPA_A_CLK] = &msm8976_ipa_a_clk, 946 + [RPM_SMD_CE1_CLK] = &msm8992_ce1_clk, 947 + [RPM_SMD_CE1_A_CLK] = &msm8992_ce1_a_clk, 948 + [RPM_SMD_LN_BB_CLK1] = &msm8916_bb_clk1, 949 + [RPM_SMD_LN_BB_CLK1_A] = &msm8916_bb_clk1_a, 950 + [RPM_SMD_LN_BB_CLK2] = &msm8916_bb_clk2, 951 + [RPM_SMD_LN_BB_CLK2_A] = &msm8916_bb_clk2_a, 952 + [RPM_SMD_LN_BB_CLK3] = &sdm660_ln_bb_clk3, 953 + [RPM_SMD_LN_BB_CLK3_A] = &sdm660_ln_bb_clk3_a, 954 + [RPM_SMD_QUP_CLK] = &sm6125_qup_clk, 955 + [RPM_SMD_QUP_A_CLK] = &sm6125_qup_a_clk, 956 + [RPM_SMD_MMRT_CLK] = &sm6125_mmrt_clk, 957 + [RPM_SMD_MMRT_A_CLK] = &sm6125_mmrt_a_clk, 958 + [RPM_SMD_MMNRT_CLK] = &sm6125_mmnrt_clk, 959 + [RPM_SMD_MMNRT_A_CLK] = &sm6125_mmnrt_a_clk, 960 + [RPM_SMD_SNOC_PERIPH_CLK] = &sm6125_snoc_periph_clk, 961 + [RPM_SMD_SNOC_PERIPH_A_CLK] = &sm6125_snoc_periph_a_clk, 962 + [RPM_SMD_SNOC_LPASS_CLK] = &sm6125_snoc_lpass_clk, 963 + [RPM_SMD_SNOC_LPASS_A_CLK] = &sm6125_snoc_lpass_a_clk, 964 + }; 965 + 966 + static const struct rpm_smd_clk_desc rpm_clk_sm6125 = { 967 + .clks = sm6125_clks, 968 + .num_clks = ARRAY_SIZE(sm6125_clks), 969 + }; 970 + 916 971 static const struct of_device_id rpm_smd_clk_match_table[] = { 917 972 { .compatible = "qcom,rpmcc-msm8226", .data = &rpm_clk_msm8974 }, 918 973 { .compatible = "qcom,rpmcc-msm8916", .data = &rpm_clk_msm8916 }, ··· 980 925 { .compatible = "qcom,rpmcc-msm8998", .data = &rpm_clk_msm8998 }, 981 926 { .compatible = "qcom,rpmcc-qcs404", .data = &rpm_clk_qcs404 }, 982 927 { .compatible = "qcom,rpmcc-sdm660", .data = &rpm_clk_sdm660 }, 928 + { .compatible = "qcom,rpmcc-sm6125", .data = &rpm_clk_sm6125 }, 983 929 { } 984 930 }; 985 931 MODULE_DEVICE_TABLE(of, rpm_smd_clk_match_table);
+1
include/linux/soc/qcom/smd-rpm.h
··· 29 29 #define QCOM_SMD_RPM_NCPB 0x6270636E 30 30 #define QCOM_SMD_RPM_OCMEM_PWR 0x706d636f 31 31 #define QCOM_SMD_RPM_QPIC_CLK 0x63697071 32 + #define QCOM_SMD_RPM_QUP_CLK 0x707571 32 33 #define QCOM_SMD_RPM_SMPA 0x61706d73 33 34 #define QCOM_SMD_RPM_SMPB 0x62706d73 34 35 #define QCOM_SMD_RPM_SPDM 0x63707362