MIPS: Rename MIPS_CPU_ISA_M{32,64} -> MIPS_CPU_ISA_M{32,64}R1. Signed-off-by: Ralf Baechle <ralf@linux-mips.org>

authored by

Ralf Baechle and committed by
e7958bb9 571e0bed

+16 -19
+6 -6
arch/mips/kernel/cpu-probe.c
··· 447 isa = (config0 & MIPS_CONF_AT) >> 13; 448 switch (isa) { 449 case 0: 450 - c->isa_level = MIPS_CPU_ISA_M32; 451 break; 452 case 2: 453 - c->isa_level = MIPS_CPU_ISA_M64; 454 break; 455 default: 456 panic("Unsupported ISA type, cp0.config0.at: %d.", isa); ··· 568 break; 569 case PRID_IMP_34K: 570 c->cputype = CPU_34K; 571 - c->isa_level = MIPS_CPU_ISA_M32; 572 break; 573 } 574 } ··· 647 switch (c->processor_id & 0xff00) { 648 case PRID_IMP_PR4450: 649 c->cputype = CPU_PR4450; 650 - c->isa_level = MIPS_CPU_ISA_M32; 651 break; 652 default: 653 panic("Unknown Philips Core!"); /* REVISIT: die? */ ··· 690 if (c->options & MIPS_CPU_FPU) { 691 c->fpu_id = cpu_get_fpu_id(); 692 693 - if (c->isa_level == MIPS_CPU_ISA_M32 || 694 - c->isa_level == MIPS_CPU_ISA_M64) { 695 if (c->fpu_id & MIPS_FPIR_3D) 696 c->ases |= MIPS_ASE_MIPS3D; 697 }
··· 447 isa = (config0 & MIPS_CONF_AT) >> 13; 448 switch (isa) { 449 case 0: 450 + c->isa_level = MIPS_CPU_ISA_M32R1; 451 break; 452 case 2: 453 + c->isa_level = MIPS_CPU_ISA_M64R1; 454 break; 455 default: 456 panic("Unsupported ISA type, cp0.config0.at: %d.", isa); ··· 568 break; 569 case PRID_IMP_34K: 570 c->cputype = CPU_34K; 571 + c->isa_level = MIPS_CPU_ISA_M32R1; 572 break; 573 } 574 } ··· 647 switch (c->processor_id & 0xff00) { 648 case PRID_IMP_PR4450: 649 c->cputype = CPU_PR4450; 650 + c->isa_level = MIPS_CPU_ISA_M32R1; 651 break; 652 default: 653 panic("Unknown Philips Core!"); /* REVISIT: die? */ ··· 690 if (c->options & MIPS_CPU_FPU) { 691 c->fpu_id = cpu_get_fpu_id(); 692 693 + if (c->isa_level == MIPS_CPU_ISA_M32R1 || 694 + c->isa_level == MIPS_CPU_ISA_M64R1) { 695 if (c->fpu_id & MIPS_FPIR_3D) 696 c->ases |= MIPS_ASE_MIPS3D; 697 }
+1 -1
arch/mips/kernel/time.c
··· 628 mips_hpt_init = c0_hpt_init; 629 } 630 631 - if ((current_cpu_data.isa_level == MIPS_CPU_ISA_M32) || 632 (current_cpu_data.isa_level == MIPS_CPU_ISA_I) || 633 (current_cpu_data.isa_level == MIPS_CPU_ISA_II)) 634 /*
··· 628 mips_hpt_init = c0_hpt_init; 629 } 630 631 + if ((current_cpu_data.isa_level == MIPS_CPU_ISA_M32R1) || 632 (current_cpu_data.isa_level == MIPS_CPU_ISA_I) || 633 (current_cpu_data.isa_level == MIPS_CPU_ISA_II)) 634 /*
+2 -2
arch/mips/mm/c-r4k.c
··· 1183 if (!sc_present) 1184 return; 1185 1186 - if ((c->isa_level == MIPS_CPU_ISA_M32 || 1187 - c->isa_level == MIPS_CPU_ISA_M64) && 1188 !(c->scache.flags & MIPS_CACHE_NOT_PRESENT)) 1189 panic("Dunno how to handle MIPS32 / MIPS64 second level cache"); 1190
··· 1183 if (!sc_present) 1184 return; 1185 1186 + if ((c->isa_level == MIPS_CPU_ISA_M32R1 || 1187 + c->isa_level == MIPS_CPU_ISA_M64R1) && 1188 !(c->scache.flags & MIPS_CACHE_NOT_PRESENT)) 1189 panic("Dunno how to handle MIPS32 / MIPS64 second level cache"); 1190
+7 -10
include/asm-mips/cpu.h
··· 202 * ISA Level encodings 203 * 204 */ 205 #define MIPS_CPU_ISA_I 0x00000001 206 #define MIPS_CPU_ISA_II 0x00000002 207 - #define MIPS_CPU_ISA_III 0x00008003 208 - #define MIPS_CPU_ISA_IV 0x00008004 209 - #define MIPS_CPU_ISA_V 0x00008005 210 - #define MIPS_CPU_ISA_M32 0x00000020 211 - #define MIPS_CPU_ISA_M64 0x00008040 212 - 213 - /* 214 - * Bit 15 encodes if an ISA level supports 64-bit operations. 215 - */ 216 - #define MIPS_CPU_ISA_64BIT 0x00008000 217 218 /* 219 * CPU Option encodings
··· 202 * ISA Level encodings 203 * 204 */ 205 + #define MIPS_CPU_ISA_64BIT 0x00008000 206 + 207 #define MIPS_CPU_ISA_I 0x00000001 208 #define MIPS_CPU_ISA_II 0x00000002 209 + #define MIPS_CPU_ISA_III (0x00000003 | MIPS_CPU_ISA_64BIT) 210 + #define MIPS_CPU_ISA_IV (0x00000004 | MIPS_CPU_ISA_64BIT) 211 + #define MIPS_CPU_ISA_V (0x00000005 | MIPS_CPU_ISA_64BIT) 212 + #define MIPS_CPU_ISA_M32R1 0x00000020 213 + #define MIPS_CPU_ISA_M64R1 (0x00000040 | MIPS_CPU_ISA_64BIT) 214 215 /* 216 * CPU Option encodings