Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

Revert "drm/amdgpu: support access regs outside of mmio bar"

This reverts commit 2eee0229f65e897134566888e5321bcb3af0df7a.
Fallback to a stable base until we have a correct new one

Signed-off-by:Hawking Zhang <Hawking.Zhang@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

authored by

Hawking Zhang and committed by
Alex Deucher
e78b579d 2c738637

+39 -29
+9 -10
drivers/gpu/drm/amd/amdgpu/amdgpu.h
··· 1010 1010 1011 1011 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 1012 1012 uint32_t *buf, size_t size, bool write); 1013 - uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, uint32_t reg, 1014 - uint32_t acc_flags); 1015 - void amdgpu_device_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 1013 + uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 1016 1014 uint32_t acc_flags); 1015 + void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 1016 + uint32_t acc_flags); 1017 1017 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 1018 1018 uint32_t acc_flags); 1019 1019 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value); ··· 1032 1032 */ 1033 1033 #define AMDGPU_REGS_NO_KIQ (1<<1) 1034 1034 1035 - #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 1036 - #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 1035 + #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 1036 + #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 1037 1037 1038 1038 #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg)) 1039 1039 #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v)) ··· 1041 1041 #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg)) 1042 1042 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) 1043 1043 1044 - #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0) 1045 - #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0)) 1046 - #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0) 1044 + #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0) 1045 + #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0)) 1046 + #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0) 1047 1047 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1048 1048 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1049 1049 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) ··· 1081 1081 WREG32_PLL(reg, tmp_); \ 1082 1082 } while (0) 1083 1083 1084 - 1085 1084 #define WREG32_SMC_P(_Reg, _Val, _Mask) \ 1086 1085 do { \ 1087 1086 u32 tmp = RREG32_SMC(_Reg); \ ··· 1089 1090 WREG32_SMC(_Reg, tmp); \ 1090 1091 } while (0) 1091 1092 1092 - #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false)) 1093 + #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false)) 1093 1094 #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg)) 1094 1095 #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v)) 1095 1096
+28 -17
drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
··· 301 301 } 302 302 303 303 /* 304 - * device register access helper functions. 304 + * MMIO register access helper functions. 305 305 */ 306 306 /** 307 - * amdgpu_device_rreg - read a register 307 + * amdgpu_mm_rreg - read a memory mapped IO register 308 308 * 309 309 * @adev: amdgpu_device pointer 310 310 * @reg: dword aligned register offset ··· 312 312 * 313 313 * Returns the 32 bit value from the offset specified. 314 314 */ 315 - uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, uint32_t reg, 316 - uint32_t acc_flags) 315 + uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg, 316 + uint32_t acc_flags) 317 317 { 318 318 uint32_t ret; 319 319 ··· 322 322 323 323 if ((reg * 4) < adev->rmmio_size) 324 324 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 325 - else 326 - ret = adev->pcie_rreg(adev, (reg * 4)); 327 - trace_amdgpu_device_rreg(adev->pdev->device, reg, ret); 325 + else { 326 + unsigned long flags; 327 + 328 + spin_lock_irqsave(&adev->mmio_idx_lock, flags); 329 + writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 330 + ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 331 + spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 332 + } 333 + trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret); 328 334 return ret; 329 335 } 330 336 ··· 376 370 BUG(); 377 371 } 378 372 379 - void static inline amdgpu_device_wreg_no_kiq(struct amdgpu_device *adev, uint32_t reg, 380 - uint32_t v, uint32_t acc_flags) 373 + void static inline amdgpu_mm_wreg_mmio(struct amdgpu_device *adev, uint32_t reg, uint32_t v, uint32_t acc_flags) 381 374 { 382 - trace_amdgpu_device_wreg(adev->pdev->device, reg, v); 375 + trace_amdgpu_mm_wreg(adev->pdev->device, reg, v); 383 376 384 377 if ((reg * 4) < adev->rmmio_size) 385 378 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 386 - else 387 - adev->pcie_wreg(adev, (reg * 4), v); 379 + else { 380 + unsigned long flags; 381 + 382 + spin_lock_irqsave(&adev->mmio_idx_lock, flags); 383 + writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4)); 384 + writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4)); 385 + spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 386 + } 388 387 } 389 388 390 389 /** 391 - * amdgpu_device_wreg - write to a register 390 + * amdgpu_mm_wreg - write to a memory mapped IO register 392 391 * 393 392 * @adev: amdgpu_device pointer 394 393 * @reg: dword aligned register offset ··· 402 391 * 403 392 * Writes the value specified to the offset specified. 404 393 */ 405 - void amdgpu_device_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 406 - uint32_t acc_flags) 394 + void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, 395 + uint32_t acc_flags) 407 396 { 408 397 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) 409 398 return amdgpu_kiq_wreg(adev, reg, v); 410 399 411 - amdgpu_device_wreg_no_kiq(adev, reg, v, acc_flags); 400 + amdgpu_mm_wreg_mmio(adev, reg, v, acc_flags); 412 401 } 413 402 414 403 /* ··· 427 416 return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v); 428 417 } 429 418 430 - amdgpu_device_wreg_no_kiq(adev, reg, v, acc_flags); 419 + amdgpu_mm_wreg_mmio(adev, reg, v, acc_flags); 431 420 } 432 421 433 422 /**
+2 -2
drivers/gpu/drm/amd/amdgpu/amdgpu_trace.h
··· 35 35 #define AMDGPU_JOB_GET_TIMELINE_NAME(job) \ 36 36 job->base.s_fence->finished.ops->get_timeline_name(&job->base.s_fence->finished) 37 37 38 - TRACE_EVENT(amdgpu_device_rreg, 38 + TRACE_EVENT(amdgpu_mm_rreg, 39 39 TP_PROTO(unsigned did, uint32_t reg, uint32_t value), 40 40 TP_ARGS(did, reg, value), 41 41 TP_STRUCT__entry( ··· 54 54 (unsigned long)__entry->value) 55 55 ); 56 56 57 - TRACE_EVENT(amdgpu_device_wreg, 57 + TRACE_EVENT(amdgpu_mm_wreg, 58 58 TP_PROTO(unsigned did, uint32_t reg, uint32_t value), 59 59 TP_ARGS(did, reg, value), 60 60 TP_STRUCT__entry(