Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

clk:spear1310:Fix: Rename clk ids within predefined limit

The max limit of con_id is 16 and dev_id is 20. As of now for spear1310, many
clk ids are exceeding this predefined limit.

This patch is intended to rename clk ids like:
mux_clk -> _mclk
gate_clk -> _gclk
synth_clk -> syn_clk
gmac_phy -> phy_
gmii_125m_pad -> gmii_pad

Signed-off-by: Vipul Kumar Samar <vipulkumar.samar@st.com>
Signed-off-by: Shiraz Hashim <shiraz.hashim@st.com>
Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
Acked-by: Arnd Bergmann <arnd@arndb.de>

authored by

Vipul Kumar Samar and committed by
Shiraz Hashim
e28f1aa1 5cb6a9bc

+155 -157
+155 -157
drivers/clk/spear/spear1310_clock.c
··· 345 345 /* clock parents */ 346 346 static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", }; 347 347 static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", }; 348 - static const char *uart0_parents[] = { "pll5_clk", "uart_synth_gate_clk", }; 349 - static const char *c3_parents[] = { "pll5_clk", "c3_synth_gate_clk", }; 350 - static const char *gmac_phy_input_parents[] = { "gmii_125m_pad_clk", "pll2_clk", 348 + static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", }; 349 + static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", }; 350 + static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk", 351 351 "osc_25m_clk", }; 352 - static const char *gmac_phy_parents[] = { "gmac_phy_input_mux_clk", 353 - "gmac_phy_synth_gate_clk", }; 352 + static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", }; 354 353 static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", }; 355 - static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_synth_clk", }; 354 + static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", }; 356 355 static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk", 357 356 "i2s_src_pad_clk", }; 358 - static const char *i2s_ref_parents[] = { "i2s_src_mux_clk", "i2s_prs1_clk", }; 357 + static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", }; 359 358 static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk", 360 359 "pll3_clk", }; 361 360 static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk", 362 361 "pll2_clk", }; 363 362 static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none", 364 - "ras_pll2_clk", "ras_synth0_clk", }; 363 + "ras_pll2_clk", "ras_syn0_clk", }; 365 364 static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk", 366 - "ras_pll2_clk", "ras_synth0_clk", }; 367 - static const char *uart_parents[] = { "ras_apb_clk", "gen_synth3_clk", }; 368 - static const char *i2c_parents[] = { "ras_apb_clk", "gen_synth1_clk", }; 369 - static const char *ssp1_parents[] = { "ras_apb_clk", "gen_synth1_clk", 365 + "ras_pll2_clk", "ras_syn0_clk", }; 366 + static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", }; 367 + static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", }; 368 + static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk", 370 369 "ras_plclk0_clk", }; 371 - static const char *pci_parents[] = { "ras_pll3_clk", "gen_synth2_clk", }; 372 - static const char *tdm_parents[] = { "ras_pll3_clk", "gen_synth1_clk", }; 370 + static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", }; 371 + static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", }; 373 372 374 373 void __init spear1310_clk_init(void) 375 374 { ··· 389 390 25000000); 390 391 clk_register_clkdev(clk, "osc_25m_clk", NULL); 391 392 392 - clk = clk_register_fixed_rate(NULL, "gmii_125m_pad_clk", NULL, 393 - CLK_IS_ROOT, 125000000); 394 - clk_register_clkdev(clk, "gmii_125m_pad_clk", NULL); 393 + clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, CLK_IS_ROOT, 394 + 125000000); 395 + clk_register_clkdev(clk, "gmii_pad_clk", NULL); 395 396 396 397 clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 397 398 CLK_IS_ROOT, 12288000); ··· 405 406 406 407 /* clock derived from 24 or 25 MHz osc clk */ 407 408 /* vco-pll */ 408 - clk = clk_register_mux(NULL, "vco1_mux_clk", vco_parents, 409 + clk = clk_register_mux(NULL, "vco1_mclk", vco_parents, 409 410 ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, 410 411 SPEAR1310_PLL1_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, 411 412 &_lock); 412 - clk_register_clkdev(clk, "vco1_mux_clk", NULL); 413 - clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mux_clk", 413 + clk_register_clkdev(clk, "vco1_mclk", NULL); 414 + clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk", 414 415 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl, 415 416 ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); 416 417 clk_register_clkdev(clk, "vco1_clk", NULL); 417 418 clk_register_clkdev(clk1, "pll1_clk", NULL); 418 419 419 - clk = clk_register_mux(NULL, "vco2_mux_clk", vco_parents, 420 + clk = clk_register_mux(NULL, "vco2_mclk", vco_parents, 420 421 ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, 421 422 SPEAR1310_PLL2_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, 422 423 &_lock); 423 - clk_register_clkdev(clk, "vco2_mux_clk", NULL); 424 - clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mux_clk", 424 + clk_register_clkdev(clk, "vco2_mclk", NULL); 425 + clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk", 425 426 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl, 426 427 ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); 427 428 clk_register_clkdev(clk, "vco2_clk", NULL); 428 429 clk_register_clkdev(clk1, "pll2_clk", NULL); 429 430 430 - clk = clk_register_mux(NULL, "vco3_mux_clk", vco_parents, 431 + clk = clk_register_mux(NULL, "vco3_mclk", vco_parents, 431 432 ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, 432 433 SPEAR1310_PLL3_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, 433 434 &_lock); 434 - clk_register_clkdev(clk, "vco3_mux_clk", NULL); 435 - clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mux_clk", 435 + clk_register_clkdev(clk, "vco3_mclk", NULL); 436 + clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk", 436 437 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl, 437 438 ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); 438 439 clk_register_clkdev(clk, "vco3_clk", NULL); ··· 472 473 /* peripherals */ 473 474 clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1, 474 475 128); 475 - clk = clk_register_gate(NULL, "thermal_gate_clk", "thermal_clk", 0, 476 + clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0, 476 477 SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0, 477 478 &_lock); 478 479 clk_register_clkdev(clk, NULL, "spear_thermal"); ··· 499 500 clk_register_clkdev(clk, "apb_clk", NULL); 500 501 501 502 /* gpt clocks */ 502 - clk = clk_register_mux(NULL, "gpt0_mux_clk", gpt_parents, 503 + clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents, 503 504 ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, 504 505 SPEAR1310_GPT0_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, 505 506 &_lock); 506 - clk_register_clkdev(clk, "gpt0_mux_clk", NULL); 507 - clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mux_clk", 0, 507 + clk_register_clkdev(clk, "gpt0_mclk", NULL); 508 + clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0, 508 509 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0, 509 510 &_lock); 510 511 clk_register_clkdev(clk, NULL, "gpt0"); 511 512 512 - clk = clk_register_mux(NULL, "gpt1_mux_clk", gpt_parents, 513 + clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents, 513 514 ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, 514 515 SPEAR1310_GPT1_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, 515 516 &_lock); 516 - clk_register_clkdev(clk, "gpt1_mux_clk", NULL); 517 - clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mux_clk", 0, 517 + clk_register_clkdev(clk, "gpt1_mclk", NULL); 518 + clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0, 518 519 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0, 519 520 &_lock); 520 521 clk_register_clkdev(clk, NULL, "gpt1"); 521 522 522 - clk = clk_register_mux(NULL, "gpt2_mux_clk", gpt_parents, 523 + clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents, 523 524 ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, 524 525 SPEAR1310_GPT2_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, 525 526 &_lock); 526 - clk_register_clkdev(clk, "gpt2_mux_clk", NULL); 527 - clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mux_clk", 0, 527 + clk_register_clkdev(clk, "gpt2_mclk", NULL); 528 + clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0, 528 529 SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0, 529 530 &_lock); 530 531 clk_register_clkdev(clk, NULL, "gpt2"); 531 532 532 - clk = clk_register_mux(NULL, "gpt3_mux_clk", gpt_parents, 533 + clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents, 533 534 ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, 534 535 SPEAR1310_GPT3_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, 535 536 &_lock); 536 - clk_register_clkdev(clk, "gpt3_mux_clk", NULL); 537 - clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mux_clk", 0, 537 + clk_register_clkdev(clk, "gpt3_mclk", NULL); 538 + clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0, 538 539 SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0, 539 540 &_lock); 540 541 clk_register_clkdev(clk, NULL, "gpt3"); 541 542 542 543 /* others */ 543 - clk = clk_register_aux("uart_synth_clk", "uart_synth_gate_clk", 544 - "vco1div2_clk", 0, SPEAR1310_UART_CLK_SYNT, NULL, 545 - aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 546 - clk_register_clkdev(clk, "uart_synth_clk", NULL); 547 - clk_register_clkdev(clk1, "uart_synth_gate_clk", NULL); 544 + clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk", 545 + 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl, 546 + ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 547 + clk_register_clkdev(clk, "uart_syn_clk", NULL); 548 + clk_register_clkdev(clk1, "uart_syn_gclk", NULL); 548 549 549 - clk = clk_register_mux(NULL, "uart0_mux_clk", uart0_parents, 550 + clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents, 550 551 ARRAY_SIZE(uart0_parents), 0, SPEAR1310_PERIP_CLK_CFG, 551 552 SPEAR1310_UART_CLK_SHIFT, SPEAR1310_UART_CLK_MASK, 0, 552 553 &_lock); 553 - clk_register_clkdev(clk, "uart0_mux_clk", NULL); 554 + clk_register_clkdev(clk, "uart0_mclk", NULL); 554 555 555 - clk = clk_register_gate(NULL, "uart0_clk", "uart0_mux_clk", 0, 556 + clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk", 0, 556 557 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UART_CLK_ENB, 0, 557 558 &_lock); 558 559 clk_register_clkdev(clk, NULL, "e0000000.serial"); 559 560 560 - clk = clk_register_aux("sdhci_synth_clk", "sdhci_synth_gate_clk", 561 + clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk", 561 562 "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL, 562 563 aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 563 - clk_register_clkdev(clk, "sdhci_synth_clk", NULL); 564 - clk_register_clkdev(clk1, "sdhci_synth_gate_clk", NULL); 564 + clk_register_clkdev(clk, "sdhci_syn_clk", NULL); 565 + clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL); 565 566 566 - clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_synth_gate_clk", 0, 567 + clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk", 0, 567 568 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SDHCI_CLK_ENB, 0, 568 569 &_lock); 569 570 clk_register_clkdev(clk, NULL, "b3000000.sdhci"); 570 571 571 - clk = clk_register_aux("cfxd_synth_clk", "cfxd_synth_gate_clk", 572 - "vco1div2_clk", 0, SPEAR1310_CFXD_CLK_SYNT, NULL, 573 - aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 574 - clk_register_clkdev(clk, "cfxd_synth_clk", NULL); 575 - clk_register_clkdev(clk1, "cfxd_synth_gate_clk", NULL); 572 + clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk", 573 + 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl, 574 + ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 575 + clk_register_clkdev(clk, "cfxd_syn_clk", NULL); 576 + clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL); 576 577 577 - clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_synth_gate_clk", 0, 578 + clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk", 0, 578 579 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CFXD_CLK_ENB, 0, 579 580 &_lock); 580 581 clk_register_clkdev(clk, NULL, "b2800000.cf"); 581 582 clk_register_clkdev(clk, NULL, "arasan_xd"); 582 583 583 - clk = clk_register_aux("c3_synth_clk", "c3_synth_gate_clk", 584 - "vco1div2_clk", 0, SPEAR1310_C3_CLK_SYNT, NULL, 585 - aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 586 - clk_register_clkdev(clk, "c3_synth_clk", NULL); 587 - clk_register_clkdev(clk1, "c3_synth_gate_clk", NULL); 584 + clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk", 585 + 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl, 586 + ARRAY_SIZE(aux_rtbl), &_lock, &clk1); 587 + clk_register_clkdev(clk, "c3_syn_clk", NULL); 588 + clk_register_clkdev(clk1, "c3_syn_gclk", NULL); 588 589 589 - clk = clk_register_mux(NULL, "c3_mux_clk", c3_parents, 590 + clk = clk_register_mux(NULL, "c3_mclk", c3_parents, 590 591 ARRAY_SIZE(c3_parents), 0, SPEAR1310_PERIP_CLK_CFG, 591 592 SPEAR1310_C3_CLK_SHIFT, SPEAR1310_C3_CLK_MASK, 0, 592 593 &_lock); 593 - clk_register_clkdev(clk, "c3_mux_clk", NULL); 594 + clk_register_clkdev(clk, "c3_mclk", NULL); 594 595 595 - clk = clk_register_gate(NULL, "c3_clk", "c3_mux_clk", 0, 596 + clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0, 596 597 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0, 597 598 &_lock); 598 599 clk_register_clkdev(clk, NULL, "c3"); 599 600 600 601 /* gmac */ 601 - clk = clk_register_mux(NULL, "gmac_phy_input_mux_clk", 602 - gmac_phy_input_parents, 602 + clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents, 603 603 ARRAY_SIZE(gmac_phy_input_parents), 0, 604 604 SPEAR1310_GMAC_CLK_CFG, 605 605 SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT, 606 606 SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock); 607 - clk_register_clkdev(clk, "gmac_phy_input_mux_clk", NULL); 607 + clk_register_clkdev(clk, "phy_input_mclk", NULL); 608 608 609 - clk = clk_register_aux("gmac_phy_synth_clk", "gmac_phy_synth_gate_clk", 610 - "gmac_phy_input_mux_clk", 0, SPEAR1310_GMAC_CLK_SYNT, 611 - NULL, gmac_rtbl, ARRAY_SIZE(gmac_rtbl), &_lock, &clk1); 612 - clk_register_clkdev(clk, "gmac_phy_synth_clk", NULL); 613 - clk_register_clkdev(clk1, "gmac_phy_synth_gate_clk", NULL); 609 + clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk", 610 + 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl, 611 + ARRAY_SIZE(gmac_rtbl), &_lock, &clk1); 612 + clk_register_clkdev(clk, "phy_syn_clk", NULL); 613 + clk_register_clkdev(clk1, "phy_syn_gclk", NULL); 614 614 615 - clk = clk_register_mux(NULL, "gmac_phy_mux_clk", gmac_phy_parents, 615 + clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents, 616 616 ARRAY_SIZE(gmac_phy_parents), 0, 617 617 SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT, 618 618 SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock); 619 619 clk_register_clkdev(clk, NULL, "stmmacphy.0"); 620 620 621 621 /* clcd */ 622 - clk = clk_register_mux(NULL, "clcd_synth_mux_clk", clcd_synth_parents, 622 + clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents, 623 623 ARRAY_SIZE(clcd_synth_parents), 0, 624 624 SPEAR1310_CLCD_CLK_SYNT, SPEAR1310_CLCD_SYNT_CLK_SHIFT, 625 625 SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock); 626 - clk_register_clkdev(clk, "clcd_synth_mux_clk", NULL); 626 + clk_register_clkdev(clk, "clcd_syn_mclk", NULL); 627 627 628 - clk = clk_register_frac("clcd_synth_clk", "clcd_synth_mux_clk", 0, 628 + clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0, 629 629 SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl, 630 630 ARRAY_SIZE(clcd_rtbl), &_lock); 631 - clk_register_clkdev(clk, "clcd_synth_clk", NULL); 631 + clk_register_clkdev(clk, "clcd_syn_clk", NULL); 632 632 633 - clk = clk_register_mux(NULL, "clcd_pixel_mux_clk", clcd_pixel_parents, 633 + clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents, 634 634 ARRAY_SIZE(clcd_pixel_parents), 0, 635 635 SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT, 636 636 SPEAR1310_CLCD_CLK_MASK, 0, &_lock); 637 637 clk_register_clkdev(clk, "clcd_pixel_clk", NULL); 638 638 639 - clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mux_clk", 0, 639 + clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0, 640 640 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0, 641 641 &_lock); 642 642 clk_register_clkdev(clk, "clcd_clk", NULL); 643 643 644 644 /* i2s */ 645 - clk = clk_register_mux(NULL, "i2s_src_mux_clk", i2s_src_parents, 645 + clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents, 646 646 ARRAY_SIZE(i2s_src_parents), 0, SPEAR1310_I2S_CLK_CFG, 647 647 SPEAR1310_I2S_SRC_CLK_SHIFT, SPEAR1310_I2S_SRC_CLK_MASK, 648 648 0, &_lock); 649 649 clk_register_clkdev(clk, "i2s_src_clk", NULL); 650 650 651 - clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mux_clk", 0, 651 + clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0, 652 652 SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl, 653 653 ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL); 654 654 clk_register_clkdev(clk, "i2s_prs1_clk", NULL); 655 655 656 - clk = clk_register_mux(NULL, "i2s_ref_mux_clk", i2s_ref_parents, 656 + clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents, 657 657 ARRAY_SIZE(i2s_ref_parents), 0, SPEAR1310_I2S_CLK_CFG, 658 658 SPEAR1310_I2S_REF_SHIFT, SPEAR1310_I2S_REF_SEL_MASK, 0, 659 659 &_lock); 660 660 clk_register_clkdev(clk, "i2s_ref_clk", NULL); 661 661 662 - clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mux_clk", 0, 662 + clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0, 663 663 SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB, 664 664 0, &_lock); 665 665 clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL); 666 666 667 - clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gate_clk", 667 + clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk", 668 668 "i2s_ref_pad_clk", 0, SPEAR1310_I2S_CLK_CFG, 669 669 &i2s_sclk_masks, i2s_sclk_rtbl, 670 670 ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1); 671 671 clk_register_clkdev(clk, "i2s_sclk_clk", NULL); 672 - clk_register_clkdev(clk1, "i2s_sclk_gate_clk", NULL); 672 + clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL); 673 673 674 674 /* clock derived from ahb clk */ 675 675 clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, ··· 745 747 &_lock); 746 748 clk_register_clkdev(clk, "sysram1_clk", NULL); 747 749 748 - clk = clk_register_aux("adc_synth_clk", "adc_synth_gate_clk", "ahb_clk", 750 + clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk", 749 751 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl, 750 752 ARRAY_SIZE(adc_rtbl), &_lock, &clk1); 751 - clk_register_clkdev(clk, "adc_synth_clk", NULL); 752 - clk_register_clkdev(clk1, "adc_synth_gate_clk", NULL); 753 + clk_register_clkdev(clk, "adc_syn_clk", NULL); 754 + clk_register_clkdev(clk1, "adc_syn_gclk", NULL); 753 755 754 - clk = clk_register_gate(NULL, "adc_clk", "adc_synth_gate_clk", 0, 756 + clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk", 0, 755 757 SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_ADC_CLK_ENB, 0, 756 758 &_lock); 757 759 clk_register_clkdev(clk, NULL, "adc_clk"); ··· 788 790 clk_register_clkdev(clk, NULL, "e0300000.kbd"); 789 791 790 792 /* RAS clks */ 791 - clk = clk_register_mux(NULL, "gen_synth0_1_mux_clk", 792 - gen_synth0_1_parents, ARRAY_SIZE(gen_synth0_1_parents), 793 - 0, SPEAR1310_PLL_CFG, SPEAR1310_RAS_SYNT0_1_CLK_SHIFT, 793 + clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents, 794 + ARRAY_SIZE(gen_synth0_1_parents), 0, SPEAR1310_PLL_CFG, 795 + SPEAR1310_RAS_SYNT0_1_CLK_SHIFT, 794 796 SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock); 795 - clk_register_clkdev(clk, "gen_synth0_1_clk", NULL); 797 + clk_register_clkdev(clk, "gen_syn0_1_clk", NULL); 796 798 797 - clk = clk_register_mux(NULL, "gen_synth2_3_mux_clk", 798 - gen_synth2_3_parents, ARRAY_SIZE(gen_synth2_3_parents), 799 - 0, SPEAR1310_PLL_CFG, SPEAR1310_RAS_SYNT2_3_CLK_SHIFT, 799 + clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents, 800 + ARRAY_SIZE(gen_synth2_3_parents), 0, SPEAR1310_PLL_CFG, 801 + SPEAR1310_RAS_SYNT2_3_CLK_SHIFT, 800 802 SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock); 801 - clk_register_clkdev(clk, "gen_synth2_3_clk", NULL); 803 + clk_register_clkdev(clk, "gen_syn2_3_clk", NULL); 802 804 803 - clk = clk_register_frac("gen_synth0_clk", "gen_synth0_1_clk", 0, 805 + clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0, 804 806 SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl), 805 807 &_lock); 806 - clk_register_clkdev(clk, "gen_synth0_clk", NULL); 808 + clk_register_clkdev(clk, "gen_syn0_clk", NULL); 807 809 808 - clk = clk_register_frac("gen_synth1_clk", "gen_synth0_1_clk", 0, 810 + clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0, 809 811 SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl), 810 812 &_lock); 811 - clk_register_clkdev(clk, "gen_synth1_clk", NULL); 813 + clk_register_clkdev(clk, "gen_syn1_clk", NULL); 812 814 813 - clk = clk_register_frac("gen_synth2_clk", "gen_synth2_3_clk", 0, 815 + clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0, 814 816 SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl), 815 817 &_lock); 816 - clk_register_clkdev(clk, "gen_synth2_clk", NULL); 818 + clk_register_clkdev(clk, "gen_syn2_clk", NULL); 817 819 818 - clk = clk_register_frac("gen_synth3_clk", "gen_synth2_3_clk", 0, 820 + clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0, 819 821 SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl), 820 822 &_lock); 821 - clk_register_clkdev(clk, "gen_synth3_clk", NULL); 823 + clk_register_clkdev(clk, "gen_syn3_clk", NULL); 822 824 823 825 clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0, 824 826 SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0, ··· 845 847 &_lock); 846 848 clk_register_clkdev(clk, "ras_pll3_clk", NULL); 847 849 848 - clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_125m_pad_clk", 0, 850 + clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0, 849 851 SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0, 850 852 &_lock); 851 853 clk_register_clkdev(clk, "ras_tx125_clk", NULL); ··· 910 912 &_lock); 911 913 clk_register_clkdev(clk, NULL, "5c700000.eth"); 912 914 913 - clk = clk_register_mux(NULL, "smii_rgmii_phy_mux_clk", 915 + clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk", 914 916 smii_rgmii_phy_parents, 915 917 ARRAY_SIZE(smii_rgmii_phy_parents), 0, 916 918 SPEAR1310_RAS_CTRL_REG1, ··· 920 922 clk_register_clkdev(clk, NULL, "stmmacphy.2"); 921 923 clk_register_clkdev(clk, NULL, "stmmacphy.4"); 922 924 923 - clk = clk_register_mux(NULL, "rmii_phy_mux_clk", rmii_phy_parents, 925 + clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents, 924 926 ARRAY_SIZE(rmii_phy_parents), 0, 925 927 SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT, 926 928 SPEAR1310_PHY_CLK_MASK, 0, &_lock); 927 929 clk_register_clkdev(clk, NULL, "stmmacphy.3"); 928 930 929 - clk = clk_register_mux(NULL, "uart1_mux_clk", uart_parents, 931 + clk = clk_register_mux(NULL, "uart1_mclk", uart_parents, 930 932 ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, 931 933 SPEAR1310_UART1_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, 932 934 0, &_lock); 933 - clk_register_clkdev(clk, "uart1_mux_clk", NULL); 935 + clk_register_clkdev(clk, "uart1_mclk", NULL); 934 936 935 - clk = clk_register_gate(NULL, "uart1_clk", "uart1_mux_clk", 0, 937 + clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0, 936 938 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0, 937 939 &_lock); 938 940 clk_register_clkdev(clk, NULL, "5c800000.serial"); 939 941 940 - clk = clk_register_mux(NULL, "uart2_mux_clk", uart_parents, 942 + clk = clk_register_mux(NULL, "uart2_mclk", uart_parents, 941 943 ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, 942 944 SPEAR1310_UART2_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, 943 945 0, &_lock); 944 - clk_register_clkdev(clk, "uart2_mux_clk", NULL); 946 + clk_register_clkdev(clk, "uart2_mclk", NULL); 945 947 946 - clk = clk_register_gate(NULL, "uart2_clk", "uart2_mux_clk", 0, 948 + clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0, 947 949 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0, 948 950 &_lock); 949 951 clk_register_clkdev(clk, NULL, "5c900000.serial"); 950 952 951 - clk = clk_register_mux(NULL, "uart3_mux_clk", uart_parents, 953 + clk = clk_register_mux(NULL, "uart3_mclk", uart_parents, 952 954 ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, 953 955 SPEAR1310_UART3_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, 954 956 0, &_lock); 955 - clk_register_clkdev(clk, "uart3_mux_clk", NULL); 957 + clk_register_clkdev(clk, "uart3_mclk", NULL); 956 958 957 - clk = clk_register_gate(NULL, "uart3_clk", "uart3_mux_clk", 0, 959 + clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0, 958 960 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0, 959 961 &_lock); 960 962 clk_register_clkdev(clk, NULL, "5ca00000.serial"); 961 963 962 - clk = clk_register_mux(NULL, "uart4_mux_clk", uart_parents, 964 + clk = clk_register_mux(NULL, "uart4_mclk", uart_parents, 963 965 ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, 964 966 SPEAR1310_UART4_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, 965 967 0, &_lock); 966 - clk_register_clkdev(clk, "uart4_mux_clk", NULL); 968 + clk_register_clkdev(clk, "uart4_mclk", NULL); 967 969 968 - clk = clk_register_gate(NULL, "uart4_clk", "uart4_mux_clk", 0, 970 + clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0, 969 971 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0, 970 972 &_lock); 971 973 clk_register_clkdev(clk, NULL, "5cb00000.serial"); 972 974 973 - clk = clk_register_mux(NULL, "uart5_mux_clk", uart_parents, 975 + clk = clk_register_mux(NULL, "uart5_mclk", uart_parents, 974 976 ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, 975 977 SPEAR1310_UART5_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, 976 978 0, &_lock); 977 - clk_register_clkdev(clk, "uart5_mux_clk", NULL); 979 + clk_register_clkdev(clk, "uart5_mclk", NULL); 978 980 979 - clk = clk_register_gate(NULL, "uart5_clk", "uart5_mux_clk", 0, 981 + clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0, 980 982 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0, 981 983 &_lock); 982 984 clk_register_clkdev(clk, NULL, "5cc00000.serial"); 983 985 984 - clk = clk_register_mux(NULL, "i2c1_mux_clk", i2c_parents, 986 + clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents, 985 987 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 986 988 SPEAR1310_I2C1_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 987 989 &_lock); 988 - clk_register_clkdev(clk, "i2c1_mux_clk", NULL); 990 + clk_register_clkdev(clk, "i2c1_mclk", NULL); 989 991 990 - clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mux_clk", 0, 992 + clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0, 991 993 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0, 992 994 &_lock); 993 995 clk_register_clkdev(clk, NULL, "5cd00000.i2c"); 994 996 995 - clk = clk_register_mux(NULL, "i2c2_mux_clk", i2c_parents, 997 + clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents, 996 998 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 997 999 SPEAR1310_I2C2_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 998 1000 &_lock); 999 - clk_register_clkdev(clk, "i2c2_mux_clk", NULL); 1001 + clk_register_clkdev(clk, "i2c2_mclk", NULL); 1000 1002 1001 - clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mux_clk", 0, 1003 + clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0, 1002 1004 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0, 1003 1005 &_lock); 1004 1006 clk_register_clkdev(clk, NULL, "5ce00000.i2c"); 1005 1007 1006 - clk = clk_register_mux(NULL, "i2c3_mux_clk", i2c_parents, 1008 + clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents, 1007 1009 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1008 1010 SPEAR1310_I2C3_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 1009 1011 &_lock); 1010 - clk_register_clkdev(clk, "i2c3_mux_clk", NULL); 1012 + clk_register_clkdev(clk, "i2c3_mclk", NULL); 1011 1013 1012 - clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mux_clk", 0, 1014 + clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0, 1013 1015 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0, 1014 1016 &_lock); 1015 1017 clk_register_clkdev(clk, NULL, "5cf00000.i2c"); 1016 1018 1017 - clk = clk_register_mux(NULL, "i2c4_mux_clk", i2c_parents, 1019 + clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents, 1018 1020 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1019 1021 SPEAR1310_I2C4_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 1020 1022 &_lock); 1021 - clk_register_clkdev(clk, "i2c4_mux_clk", NULL); 1023 + clk_register_clkdev(clk, "i2c4_mclk", NULL); 1022 1024 1023 - clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mux_clk", 0, 1025 + clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0, 1024 1026 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0, 1025 1027 &_lock); 1026 1028 clk_register_clkdev(clk, NULL, "5d000000.i2c"); 1027 1029 1028 - clk = clk_register_mux(NULL, "i2c5_mux_clk", i2c_parents, 1030 + clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents, 1029 1031 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1030 1032 SPEAR1310_I2C5_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 1031 1033 &_lock); 1032 - clk_register_clkdev(clk, "i2c5_mux_clk", NULL); 1034 + clk_register_clkdev(clk, "i2c5_mclk", NULL); 1033 1035 1034 - clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mux_clk", 0, 1036 + clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0, 1035 1037 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0, 1036 1038 &_lock); 1037 1039 clk_register_clkdev(clk, NULL, "5d100000.i2c"); 1038 1040 1039 - clk = clk_register_mux(NULL, "i2c6_mux_clk", i2c_parents, 1041 + clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents, 1040 1042 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1041 1043 SPEAR1310_I2C6_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 1042 1044 &_lock); 1043 - clk_register_clkdev(clk, "i2c6_mux_clk", NULL); 1045 + clk_register_clkdev(clk, "i2c6_mclk", NULL); 1044 1046 1045 - clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mux_clk", 0, 1047 + clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0, 1046 1048 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0, 1047 1049 &_lock); 1048 1050 clk_register_clkdev(clk, NULL, "5d200000.i2c"); 1049 1051 1050 - clk = clk_register_mux(NULL, "i2c7_mux_clk", i2c_parents, 1052 + clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents, 1051 1053 ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1052 1054 SPEAR1310_I2C7_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, 1053 1055 &_lock); 1054 - clk_register_clkdev(clk, "i2c7_mux_clk", NULL); 1056 + clk_register_clkdev(clk, "i2c7_mclk", NULL); 1055 1057 1056 - clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mux_clk", 0, 1058 + clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0, 1057 1059 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0, 1058 1060 &_lock); 1059 1061 clk_register_clkdev(clk, NULL, "5d300000.i2c"); 1060 1062 1061 - clk = clk_register_mux(NULL, "ssp1_mux_clk", ssp1_parents, 1063 + clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents, 1062 1064 ARRAY_SIZE(ssp1_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1063 1065 SPEAR1310_SSP1_CLK_SHIFT, SPEAR1310_SSP1_CLK_MASK, 0, 1064 1066 &_lock); 1065 - clk_register_clkdev(clk, "ssp1_mux_clk", NULL); 1067 + clk_register_clkdev(clk, "ssp1_mclk", NULL); 1066 1068 1067 - clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mux_clk", 0, 1069 + clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0, 1068 1070 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0, 1069 1071 &_lock); 1070 1072 clk_register_clkdev(clk, NULL, "5d400000.spi"); 1071 1073 1072 - clk = clk_register_mux(NULL, "pci_mux_clk", pci_parents, 1074 + clk = clk_register_mux(NULL, "pci_mclk", pci_parents, 1073 1075 ARRAY_SIZE(pci_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1074 1076 SPEAR1310_PCI_CLK_SHIFT, SPEAR1310_PCI_CLK_MASK, 0, 1075 1077 &_lock); 1076 - clk_register_clkdev(clk, "pci_mux_clk", NULL); 1078 + clk_register_clkdev(clk, "pci_mclk", NULL); 1077 1079 1078 - clk = clk_register_gate(NULL, "pci_clk", "pci_mux_clk", 0, 1080 + clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0, 1079 1081 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0, 1080 1082 &_lock); 1081 1083 clk_register_clkdev(clk, NULL, "pci"); 1082 1084 1083 - clk = clk_register_mux(NULL, "tdm1_mux_clk", tdm_parents, 1085 + clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents, 1084 1086 ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1085 1087 SPEAR1310_TDM1_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0, 1086 1088 &_lock); 1087 - clk_register_clkdev(clk, "tdm1_mux_clk", NULL); 1089 + clk_register_clkdev(clk, "tdm1_mclk", NULL); 1088 1090 1089 - clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mux_clk", 0, 1091 + clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0, 1090 1092 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0, 1091 1093 &_lock); 1092 1094 clk_register_clkdev(clk, NULL, "tdm_hdlc.0"); 1093 1095 1094 - clk = clk_register_mux(NULL, "tdm2_mux_clk", tdm_parents, 1096 + clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents, 1095 1097 ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0, 1096 1098 SPEAR1310_TDM2_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0, 1097 1099 &_lock); 1098 - clk_register_clkdev(clk, "tdm2_mux_clk", NULL); 1100 + clk_register_clkdev(clk, "tdm2_mclk", NULL); 1099 1101 1100 - clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mux_clk", 0, 1102 + clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0, 1101 1103 SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0, 1102 1104 &_lock); 1103 1105 clk_register_clkdev(clk, NULL, "tdm_hdlc.1");