Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

pinctrl: imx: move hard-coding data into device tree

Currently, all imx pinctrl drivers maintain a big array of struct
imx_pin_reg which hard-codes data like register offset and mux mode
setting for each pin function. Every time a new imx SoC support is
added, we need to add such a big mount of data. With moving to single
kernel build, it's only matter of time to be blamed on memory consuming.

With DTC pre-processor support in place, the patch moves all these data
into device tree by redefining the PIN_FUNC_ID in imxXX-pinfunc.h and
changing the PIN_FUNC_ID parsing code a little bit.

The pin id gets re-numbered based on mux register offset, or config
register offset if the pin has no mux register, so that kernel can
identify the pin id from register offsets provided by device tree.

As a bonus point of the change, those arbitrary magic numbers standing
for particular PIN_FUNC_ID in device tree sources are now replaced by
macros to improve the readability of dts files.

Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Acked-by: Dong Aisheng <dong.aisheng@linaro.org>
Acked-by: Linus Walleij <linus.walleij@linaro.org>

Shawn Guo e1641531 36dffd8f

+6246 -10841
+3 -3
Documentation/devicetree/bindings/pinctrl/fsl,imx-pinctrl.txt
··· 24 24 Required properties for pin configuration node: 25 25 - fsl,pins: two integers array, represents a group of pins mux and config 26 26 setting. The format is fsl,pins = <PIN_FUNC_ID CONFIG>, PIN_FUNC_ID is a 27 - pin working on a specific function, CONFIG is the pad setting value like 28 - pull-up on this pin. Please refer to fsl,<soc>-pinctrl.txt for the valid 29 - pins and functions of each SoC. 27 + pin working on a specific function, which consists of a tuple of 28 + <mux_reg conf_reg input_reg mux_val input_val>. CONFIG is the pad setting 29 + value like pull-up on this pin. 30 30 31 31 Bits used for CONFIG: 32 32 NO_PAD_CTL(1 << 31): indicate this pin does not need config.
+2 -953
Documentation/devicetree/bindings/pinctrl/fsl,imx35-pinctrl.txt
··· 29 29 PAD_CTL_SRE_FAST (1 << 0) 30 30 PAD_CTL_SRE_SLOW (0 << 0) 31 31 32 - See below for available PIN_FUNC_ID for imx35: 33 - 0 MX35_PAD_CAPTURE__GPT_CAPIN1 34 - 1 MX35_PAD_CAPTURE__GPT_CMPOUT2 35 - 2 MX35_PAD_CAPTURE__CSPI2_SS1 36 - 3 MX35_PAD_CAPTURE__EPIT1_EPITO 37 - 4 MX35_PAD_CAPTURE__CCM_CLK32K 38 - 5 MX35_PAD_CAPTURE__GPIO1_4 39 - 6 MX35_PAD_COMPARE__GPT_CMPOUT1 40 - 7 MX35_PAD_COMPARE__GPT_CAPIN2 41 - 8 MX35_PAD_COMPARE__GPT_CMPOUT3 42 - 9 MX35_PAD_COMPARE__EPIT2_EPITO 43 - 10 MX35_PAD_COMPARE__GPIO1_5 44 - 11 MX35_PAD_COMPARE__SDMA_EXTDMA_2 45 - 12 MX35_PAD_WDOG_RST__WDOG_WDOG_B 46 - 13 MX35_PAD_WDOG_RST__IPU_FLASH_STROBE 47 - 14 MX35_PAD_WDOG_RST__GPIO1_6 48 - 15 MX35_PAD_GPIO1_0__GPIO1_0 49 - 16 MX35_PAD_GPIO1_0__CCM_PMIC_RDY 50 - 17 MX35_PAD_GPIO1_0__OWIRE_LINE 51 - 18 MX35_PAD_GPIO1_0__SDMA_EXTDMA_0 52 - 19 MX35_PAD_GPIO1_1__GPIO1_1 53 - 20 MX35_PAD_GPIO1_1__PWM_PWMO 54 - 21 MX35_PAD_GPIO1_1__CSPI1_SS2 55 - 22 MX35_PAD_GPIO1_1__SCC_TAMPER_DETECT 56 - 23 MX35_PAD_GPIO1_1__SDMA_EXTDMA_1 57 - 24 MX35_PAD_GPIO2_0__GPIO2_0 58 - 25 MX35_PAD_GPIO2_0__USB_TOP_USBOTG_CLK 59 - 26 MX35_PAD_GPIO3_0__GPIO3_0 60 - 27 MX35_PAD_GPIO3_0__USB_TOP_USBH2_CLK 61 - 28 MX35_PAD_RESET_IN_B__CCM_RESET_IN_B 62 - 29 MX35_PAD_POR_B__CCM_POR_B 63 - 30 MX35_PAD_CLKO__CCM_CLKO 64 - 31 MX35_PAD_CLKO__GPIO1_8 65 - 32 MX35_PAD_BOOT_MODE0__CCM_BOOT_MODE_0 66 - 33 MX35_PAD_BOOT_MODE1__CCM_BOOT_MODE_1 67 - 34 MX35_PAD_CLK_MODE0__CCM_CLK_MODE_0 68 - 35 MX35_PAD_CLK_MODE1__CCM_CLK_MODE_1 69 - 36 MX35_PAD_POWER_FAIL__CCM_DSM_WAKEUP_INT_26 70 - 37 MX35_PAD_VSTBY__CCM_VSTBY 71 - 38 MX35_PAD_VSTBY__GPIO1_7 72 - 39 MX35_PAD_A0__EMI_EIM_DA_L_0 73 - 40 MX35_PAD_A1__EMI_EIM_DA_L_1 74 - 41 MX35_PAD_A2__EMI_EIM_DA_L_2 75 - 42 MX35_PAD_A3__EMI_EIM_DA_L_3 76 - 43 MX35_PAD_A4__EMI_EIM_DA_L_4 77 - 44 MX35_PAD_A5__EMI_EIM_DA_L_5 78 - 45 MX35_PAD_A6__EMI_EIM_DA_L_6 79 - 46 MX35_PAD_A7__EMI_EIM_DA_L_7 80 - 47 MX35_PAD_A8__EMI_EIM_DA_H_8 81 - 48 MX35_PAD_A9__EMI_EIM_DA_H_9 82 - 49 MX35_PAD_A10__EMI_EIM_DA_H_10 83 - 50 MX35_PAD_MA10__EMI_MA10 84 - 51 MX35_PAD_A11__EMI_EIM_DA_H_11 85 - 52 MX35_PAD_A12__EMI_EIM_DA_H_12 86 - 53 MX35_PAD_A13__EMI_EIM_DA_H_13 87 - 54 MX35_PAD_A14__EMI_EIM_DA_H2_14 88 - 55 MX35_PAD_A15__EMI_EIM_DA_H2_15 89 - 56 MX35_PAD_A16__EMI_EIM_A_16 90 - 57 MX35_PAD_A17__EMI_EIM_A_17 91 - 58 MX35_PAD_A18__EMI_EIM_A_18 92 - 59 MX35_PAD_A19__EMI_EIM_A_19 93 - 60 MX35_PAD_A20__EMI_EIM_A_20 94 - 61 MX35_PAD_A21__EMI_EIM_A_21 95 - 62 MX35_PAD_A22__EMI_EIM_A_22 96 - 63 MX35_PAD_A23__EMI_EIM_A_23 97 - 64 MX35_PAD_A24__EMI_EIM_A_24 98 - 65 MX35_PAD_A25__EMI_EIM_A_25 99 - 66 MX35_PAD_SDBA1__EMI_EIM_SDBA1 100 - 67 MX35_PAD_SDBA0__EMI_EIM_SDBA0 101 - 68 MX35_PAD_SD0__EMI_DRAM_D_0 102 - 69 MX35_PAD_SD1__EMI_DRAM_D_1 103 - 70 MX35_PAD_SD2__EMI_DRAM_D_2 104 - 71 MX35_PAD_SD3__EMI_DRAM_D_3 105 - 72 MX35_PAD_SD4__EMI_DRAM_D_4 106 - 73 MX35_PAD_SD5__EMI_DRAM_D_5 107 - 74 MX35_PAD_SD6__EMI_DRAM_D_6 108 - 75 MX35_PAD_SD7__EMI_DRAM_D_7 109 - 76 MX35_PAD_SD8__EMI_DRAM_D_8 110 - 77 MX35_PAD_SD9__EMI_DRAM_D_9 111 - 78 MX35_PAD_SD10__EMI_DRAM_D_10 112 - 79 MX35_PAD_SD11__EMI_DRAM_D_11 113 - 80 MX35_PAD_SD12__EMI_DRAM_D_12 114 - 81 MX35_PAD_SD13__EMI_DRAM_D_13 115 - 82 MX35_PAD_SD14__EMI_DRAM_D_14 116 - 83 MX35_PAD_SD15__EMI_DRAM_D_15 117 - 84 MX35_PAD_SD16__EMI_DRAM_D_16 118 - 85 MX35_PAD_SD17__EMI_DRAM_D_17 119 - 86 MX35_PAD_SD18__EMI_DRAM_D_18 120 - 87 MX35_PAD_SD19__EMI_DRAM_D_19 121 - 88 MX35_PAD_SD20__EMI_DRAM_D_20 122 - 89 MX35_PAD_SD21__EMI_DRAM_D_21 123 - 90 MX35_PAD_SD22__EMI_DRAM_D_22 124 - 91 MX35_PAD_SD23__EMI_DRAM_D_23 125 - 92 MX35_PAD_SD24__EMI_DRAM_D_24 126 - 93 MX35_PAD_SD25__EMI_DRAM_D_25 127 - 94 MX35_PAD_SD26__EMI_DRAM_D_26 128 - 95 MX35_PAD_SD27__EMI_DRAM_D_27 129 - 96 MX35_PAD_SD28__EMI_DRAM_D_28 130 - 97 MX35_PAD_SD29__EMI_DRAM_D_29 131 - 98 MX35_PAD_SD30__EMI_DRAM_D_30 132 - 99 MX35_PAD_SD31__EMI_DRAM_D_31 133 - 100 MX35_PAD_DQM0__EMI_DRAM_DQM_0 134 - 101 MX35_PAD_DQM1__EMI_DRAM_DQM_1 135 - 102 MX35_PAD_DQM2__EMI_DRAM_DQM_2 136 - 103 MX35_PAD_DQM3__EMI_DRAM_DQM_3 137 - 104 MX35_PAD_EB0__EMI_EIM_EB0_B 138 - 105 MX35_PAD_EB1__EMI_EIM_EB1_B 139 - 106 MX35_PAD_OE__EMI_EIM_OE 140 - 107 MX35_PAD_CS0__EMI_EIM_CS0 141 - 108 MX35_PAD_CS1__EMI_EIM_CS1 142 - 109 MX35_PAD_CS1__EMI_NANDF_CE3 143 - 110 MX35_PAD_CS2__EMI_EIM_CS2 144 - 111 MX35_PAD_CS3__EMI_EIM_CS3 145 - 112 MX35_PAD_CS4__EMI_EIM_CS4 146 - 113 MX35_PAD_CS4__EMI_DTACK_B 147 - 114 MX35_PAD_CS4__EMI_NANDF_CE1 148 - 115 MX35_PAD_CS4__GPIO1_20 149 - 116 MX35_PAD_CS5__EMI_EIM_CS5 150 - 117 MX35_PAD_CS5__CSPI2_SS2 151 - 118 MX35_PAD_CS5__CSPI1_SS2 152 - 119 MX35_PAD_CS5__EMI_NANDF_CE2 153 - 120 MX35_PAD_CS5__GPIO1_21 154 - 121 MX35_PAD_NF_CE0__EMI_NANDF_CE0 155 - 122 MX35_PAD_NF_CE0__GPIO1_22 156 - 123 MX35_PAD_ECB__EMI_EIM_ECB 157 - 124 MX35_PAD_LBA__EMI_EIM_LBA 158 - 125 MX35_PAD_BCLK__EMI_EIM_BCLK 159 - 126 MX35_PAD_RW__EMI_EIM_RW 160 - 127 MX35_PAD_RAS__EMI_DRAM_RAS 161 - 128 MX35_PAD_CAS__EMI_DRAM_CAS 162 - 129 MX35_PAD_SDWE__EMI_DRAM_SDWE 163 - 130 MX35_PAD_SDCKE0__EMI_DRAM_SDCKE_0 164 - 131 MX35_PAD_SDCKE1__EMI_DRAM_SDCKE_1 165 - 132 MX35_PAD_SDCLK__EMI_DRAM_SDCLK 166 - 133 MX35_PAD_SDQS0__EMI_DRAM_SDQS_0 167 - 134 MX35_PAD_SDQS1__EMI_DRAM_SDQS_1 168 - 135 MX35_PAD_SDQS2__EMI_DRAM_SDQS_2 169 - 136 MX35_PAD_SDQS3__EMI_DRAM_SDQS_3 170 - 137 MX35_PAD_NFWE_B__EMI_NANDF_WE_B 171 - 138 MX35_PAD_NFWE_B__USB_TOP_USBH2_DATA_3 172 - 139 MX35_PAD_NFWE_B__IPU_DISPB_D0_VSYNC 173 - 140 MX35_PAD_NFWE_B__GPIO2_18 174 - 141 MX35_PAD_NFWE_B__ARM11P_TOP_TRACE_0 175 - 142 MX35_PAD_NFRE_B__EMI_NANDF_RE_B 176 - 143 MX35_PAD_NFRE_B__USB_TOP_USBH2_DIR 177 - 144 MX35_PAD_NFRE_B__IPU_DISPB_BCLK 178 - 145 MX35_PAD_NFRE_B__GPIO2_19 179 - 146 MX35_PAD_NFRE_B__ARM11P_TOP_TRACE_1 180 - 147 MX35_PAD_NFALE__EMI_NANDF_ALE 181 - 148 MX35_PAD_NFALE__USB_TOP_USBH2_STP 182 - 149 MX35_PAD_NFALE__IPU_DISPB_CS0 183 - 150 MX35_PAD_NFALE__GPIO2_20 184 - 151 MX35_PAD_NFALE__ARM11P_TOP_TRACE_2 185 - 152 MX35_PAD_NFCLE__EMI_NANDF_CLE 186 - 153 MX35_PAD_NFCLE__USB_TOP_USBH2_NXT 187 - 154 MX35_PAD_NFCLE__IPU_DISPB_PAR_RS 188 - 155 MX35_PAD_NFCLE__GPIO2_21 189 - 156 MX35_PAD_NFCLE__ARM11P_TOP_TRACE_3 190 - 157 MX35_PAD_NFWP_B__EMI_NANDF_WP_B 191 - 158 MX35_PAD_NFWP_B__USB_TOP_USBH2_DATA_7 192 - 159 MX35_PAD_NFWP_B__IPU_DISPB_WR 193 - 160 MX35_PAD_NFWP_B__GPIO2_22 194 - 161 MX35_PAD_NFWP_B__ARM11P_TOP_TRCTL 195 - 162 MX35_PAD_NFRB__EMI_NANDF_RB 196 - 163 MX35_PAD_NFRB__IPU_DISPB_RD 197 - 164 MX35_PAD_NFRB__GPIO2_23 198 - 165 MX35_PAD_NFRB__ARM11P_TOP_TRCLK 199 - 166 MX35_PAD_D15__EMI_EIM_D_15 200 - 167 MX35_PAD_D14__EMI_EIM_D_14 201 - 168 MX35_PAD_D13__EMI_EIM_D_13 202 - 169 MX35_PAD_D12__EMI_EIM_D_12 203 - 170 MX35_PAD_D11__EMI_EIM_D_11 204 - 171 MX35_PAD_D10__EMI_EIM_D_10 205 - 172 MX35_PAD_D9__EMI_EIM_D_9 206 - 173 MX35_PAD_D8__EMI_EIM_D_8 207 - 174 MX35_PAD_D7__EMI_EIM_D_7 208 - 175 MX35_PAD_D6__EMI_EIM_D_6 209 - 176 MX35_PAD_D5__EMI_EIM_D_5 210 - 177 MX35_PAD_D4__EMI_EIM_D_4 211 - 178 MX35_PAD_D3__EMI_EIM_D_3 212 - 179 MX35_PAD_D2__EMI_EIM_D_2 213 - 180 MX35_PAD_D1__EMI_EIM_D_1 214 - 181 MX35_PAD_D0__EMI_EIM_D_0 215 - 182 MX35_PAD_CSI_D8__IPU_CSI_D_8 216 - 183 MX35_PAD_CSI_D8__KPP_COL_0 217 - 184 MX35_PAD_CSI_D8__GPIO1_20 218 - 185 MX35_PAD_CSI_D8__ARM11P_TOP_EVNTBUS_13 219 - 186 MX35_PAD_CSI_D9__IPU_CSI_D_9 220 - 187 MX35_PAD_CSI_D9__KPP_COL_1 221 - 188 MX35_PAD_CSI_D9__GPIO1_21 222 - 189 MX35_PAD_CSI_D9__ARM11P_TOP_EVNTBUS_14 223 - 190 MX35_PAD_CSI_D10__IPU_CSI_D_10 224 - 191 MX35_PAD_CSI_D10__KPP_COL_2 225 - 192 MX35_PAD_CSI_D10__GPIO1_22 226 - 193 MX35_PAD_CSI_D10__ARM11P_TOP_EVNTBUS_15 227 - 194 MX35_PAD_CSI_D11__IPU_CSI_D_11 228 - 195 MX35_PAD_CSI_D11__KPP_COL_3 229 - 196 MX35_PAD_CSI_D11__GPIO1_23 230 - 197 MX35_PAD_CSI_D12__IPU_CSI_D_12 231 - 198 MX35_PAD_CSI_D12__KPP_ROW_0 232 - 199 MX35_PAD_CSI_D12__GPIO1_24 233 - 200 MX35_PAD_CSI_D13__IPU_CSI_D_13 234 - 201 MX35_PAD_CSI_D13__KPP_ROW_1 235 - 202 MX35_PAD_CSI_D13__GPIO1_25 236 - 203 MX35_PAD_CSI_D14__IPU_CSI_D_14 237 - 204 MX35_PAD_CSI_D14__KPP_ROW_2 238 - 205 MX35_PAD_CSI_D14__GPIO1_26 239 - 206 MX35_PAD_CSI_D15__IPU_CSI_D_15 240 - 207 MX35_PAD_CSI_D15__KPP_ROW_3 241 - 208 MX35_PAD_CSI_D15__GPIO1_27 242 - 209 MX35_PAD_CSI_MCLK__IPU_CSI_MCLK 243 - 210 MX35_PAD_CSI_MCLK__GPIO1_28 244 - 211 MX35_PAD_CSI_VSYNC__IPU_CSI_VSYNC 245 - 212 MX35_PAD_CSI_VSYNC__GPIO1_29 246 - 213 MX35_PAD_CSI_HSYNC__IPU_CSI_HSYNC 247 - 214 MX35_PAD_CSI_HSYNC__GPIO1_30 248 - 215 MX35_PAD_CSI_PIXCLK__IPU_CSI_PIXCLK 249 - 216 MX35_PAD_CSI_PIXCLK__GPIO1_31 250 - 217 MX35_PAD_I2C1_CLK__I2C1_SCL 251 - 218 MX35_PAD_I2C1_CLK__GPIO2_24 252 - 219 MX35_PAD_I2C1_CLK__CCM_USB_BYP_CLK 253 - 220 MX35_PAD_I2C1_DAT__I2C1_SDA 254 - 221 MX35_PAD_I2C1_DAT__GPIO2_25 255 - 222 MX35_PAD_I2C2_CLK__I2C2_SCL 256 - 223 MX35_PAD_I2C2_CLK__CAN1_TXCAN 257 - 224 MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR 258 - 225 MX35_PAD_I2C2_CLK__GPIO2_26 259 - 226 MX35_PAD_I2C2_CLK__SDMA_DEBUG_BUS_DEVICE_2 260 - 227 MX35_PAD_I2C2_DAT__I2C2_SDA 261 - 228 MX35_PAD_I2C2_DAT__CAN1_RXCAN 262 - 229 MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC 263 - 230 MX35_PAD_I2C2_DAT__GPIO2_27 264 - 231 MX35_PAD_I2C2_DAT__SDMA_DEBUG_BUS_DEVICE_3 265 - 232 MX35_PAD_STXD4__AUDMUX_AUD4_TXD 266 - 233 MX35_PAD_STXD4__GPIO2_28 267 - 234 MX35_PAD_STXD4__ARM11P_TOP_ARM_COREASID0 268 - 235 MX35_PAD_SRXD4__AUDMUX_AUD4_RXD 269 - 236 MX35_PAD_SRXD4__GPIO2_29 270 - 237 MX35_PAD_SRXD4__ARM11P_TOP_ARM_COREASID1 271 - 238 MX35_PAD_SCK4__AUDMUX_AUD4_TXC 272 - 239 MX35_PAD_SCK4__GPIO2_30 273 - 240 MX35_PAD_SCK4__ARM11P_TOP_ARM_COREASID2 274 - 241 MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS 275 - 242 MX35_PAD_STXFS4__GPIO2_31 276 - 243 MX35_PAD_STXFS4__ARM11P_TOP_ARM_COREASID3 277 - 244 MX35_PAD_STXD5__AUDMUX_AUD5_TXD 278 - 245 MX35_PAD_STXD5__SPDIF_SPDIF_OUT1 279 - 246 MX35_PAD_STXD5__CSPI2_MOSI 280 - 247 MX35_PAD_STXD5__GPIO1_0 281 - 248 MX35_PAD_STXD5__ARM11P_TOP_ARM_COREASID4 282 - 249 MX35_PAD_SRXD5__AUDMUX_AUD5_RXD 283 - 250 MX35_PAD_SRXD5__SPDIF_SPDIF_IN1 284 - 251 MX35_PAD_SRXD5__CSPI2_MISO 285 - 252 MX35_PAD_SRXD5__GPIO1_1 286 - 253 MX35_PAD_SRXD5__ARM11P_TOP_ARM_COREASID5 287 - 254 MX35_PAD_SCK5__AUDMUX_AUD5_TXC 288 - 255 MX35_PAD_SCK5__SPDIF_SPDIF_EXTCLK 289 - 256 MX35_PAD_SCK5__CSPI2_SCLK 290 - 257 MX35_PAD_SCK5__GPIO1_2 291 - 258 MX35_PAD_SCK5__ARM11P_TOP_ARM_COREASID6 292 - 259 MX35_PAD_STXFS5__AUDMUX_AUD5_TXFS 293 - 260 MX35_PAD_STXFS5__CSPI2_RDY 294 - 261 MX35_PAD_STXFS5__GPIO1_3 295 - 262 MX35_PAD_STXFS5__ARM11P_TOP_ARM_COREASID7 296 - 263 MX35_PAD_SCKR__ESAI_SCKR 297 - 264 MX35_PAD_SCKR__GPIO1_4 298 - 265 MX35_PAD_SCKR__ARM11P_TOP_EVNTBUS_10 299 - 266 MX35_PAD_FSR__ESAI_FSR 300 - 267 MX35_PAD_FSR__GPIO1_5 301 - 268 MX35_PAD_FSR__ARM11P_TOP_EVNTBUS_11 302 - 269 MX35_PAD_HCKR__ESAI_HCKR 303 - 270 MX35_PAD_HCKR__AUDMUX_AUD5_RXFS 304 - 271 MX35_PAD_HCKR__CSPI2_SS0 305 - 272 MX35_PAD_HCKR__IPU_FLASH_STROBE 306 - 273 MX35_PAD_HCKR__GPIO1_6 307 - 274 MX35_PAD_HCKR__ARM11P_TOP_EVNTBUS_12 308 - 275 MX35_PAD_SCKT__ESAI_SCKT 309 - 276 MX35_PAD_SCKT__GPIO1_7 310 - 277 MX35_PAD_SCKT__IPU_CSI_D_0 311 - 278 MX35_PAD_SCKT__KPP_ROW_2 312 - 279 MX35_PAD_FST__ESAI_FST 313 - 280 MX35_PAD_FST__GPIO1_8 314 - 281 MX35_PAD_FST__IPU_CSI_D_1 315 - 282 MX35_PAD_FST__KPP_ROW_3 316 - 283 MX35_PAD_HCKT__ESAI_HCKT 317 - 284 MX35_PAD_HCKT__AUDMUX_AUD5_RXC 318 - 285 MX35_PAD_HCKT__GPIO1_9 319 - 286 MX35_PAD_HCKT__IPU_CSI_D_2 320 - 287 MX35_PAD_HCKT__KPP_COL_3 321 - 288 MX35_PAD_TX5_RX0__ESAI_TX5_RX0 322 - 289 MX35_PAD_TX5_RX0__AUDMUX_AUD4_RXC 323 - 290 MX35_PAD_TX5_RX0__CSPI2_SS2 324 - 291 MX35_PAD_TX5_RX0__CAN2_TXCAN 325 - 292 MX35_PAD_TX5_RX0__UART2_DTR 326 - 293 MX35_PAD_TX5_RX0__GPIO1_10 327 - 294 MX35_PAD_TX5_RX0__EMI_M3IF_CHOSEN_MASTER_0 328 - 295 MX35_PAD_TX4_RX1__ESAI_TX4_RX1 329 - 296 MX35_PAD_TX4_RX1__AUDMUX_AUD4_RXFS 330 - 297 MX35_PAD_TX4_RX1__CSPI2_SS3 331 - 298 MX35_PAD_TX4_RX1__CAN2_RXCAN 332 - 299 MX35_PAD_TX4_RX1__UART2_DSR 333 - 300 MX35_PAD_TX4_RX1__GPIO1_11 334 - 301 MX35_PAD_TX4_RX1__IPU_CSI_D_3 335 - 302 MX35_PAD_TX4_RX1__KPP_ROW_0 336 - 303 MX35_PAD_TX3_RX2__ESAI_TX3_RX2 337 - 304 MX35_PAD_TX3_RX2__I2C3_SCL 338 - 305 MX35_PAD_TX3_RX2__EMI_NANDF_CE1 339 - 306 MX35_PAD_TX3_RX2__GPIO1_12 340 - 307 MX35_PAD_TX3_RX2__IPU_CSI_D_4 341 - 308 MX35_PAD_TX3_RX2__KPP_ROW_1 342 - 309 MX35_PAD_TX2_RX3__ESAI_TX2_RX3 343 - 310 MX35_PAD_TX2_RX3__I2C3_SDA 344 - 311 MX35_PAD_TX2_RX3__EMI_NANDF_CE2 345 - 312 MX35_PAD_TX2_RX3__GPIO1_13 346 - 313 MX35_PAD_TX2_RX3__IPU_CSI_D_5 347 - 314 MX35_PAD_TX2_RX3__KPP_COL_0 348 - 315 MX35_PAD_TX1__ESAI_TX1 349 - 316 MX35_PAD_TX1__CCM_PMIC_RDY 350 - 317 MX35_PAD_TX1__CSPI1_SS2 351 - 318 MX35_PAD_TX1__EMI_NANDF_CE3 352 - 319 MX35_PAD_TX1__UART2_RI 353 - 320 MX35_PAD_TX1__GPIO1_14 354 - 321 MX35_PAD_TX1__IPU_CSI_D_6 355 - 322 MX35_PAD_TX1__KPP_COL_1 356 - 323 MX35_PAD_TX0__ESAI_TX0 357 - 324 MX35_PAD_TX0__SPDIF_SPDIF_EXTCLK 358 - 325 MX35_PAD_TX0__CSPI1_SS3 359 - 326 MX35_PAD_TX0__EMI_DTACK_B 360 - 327 MX35_PAD_TX0__UART2_DCD 361 - 328 MX35_PAD_TX0__GPIO1_15 362 - 329 MX35_PAD_TX0__IPU_CSI_D_7 363 - 330 MX35_PAD_TX0__KPP_COL_2 364 - 331 MX35_PAD_CSPI1_MOSI__CSPI1_MOSI 365 - 332 MX35_PAD_CSPI1_MOSI__GPIO1_16 366 - 333 MX35_PAD_CSPI1_MOSI__ECT_CTI_TRIG_OUT1_2 367 - 334 MX35_PAD_CSPI1_MISO__CSPI1_MISO 368 - 335 MX35_PAD_CSPI1_MISO__GPIO1_17 369 - 336 MX35_PAD_CSPI1_MISO__ECT_CTI_TRIG_OUT1_3 370 - 337 MX35_PAD_CSPI1_SS0__CSPI1_SS0 371 - 338 MX35_PAD_CSPI1_SS0__OWIRE_LINE 372 - 339 MX35_PAD_CSPI1_SS0__CSPI2_SS3 373 - 340 MX35_PAD_CSPI1_SS0__GPIO1_18 374 - 341 MX35_PAD_CSPI1_SS0__ECT_CTI_TRIG_OUT1_4 375 - 342 MX35_PAD_CSPI1_SS1__CSPI1_SS1 376 - 343 MX35_PAD_CSPI1_SS1__PWM_PWMO 377 - 344 MX35_PAD_CSPI1_SS1__CCM_CLK32K 378 - 345 MX35_PAD_CSPI1_SS1__GPIO1_19 379 - 346 MX35_PAD_CSPI1_SS1__IPU_DIAGB_29 380 - 347 MX35_PAD_CSPI1_SS1__ECT_CTI_TRIG_OUT1_5 381 - 348 MX35_PAD_CSPI1_SCLK__CSPI1_SCLK 382 - 349 MX35_PAD_CSPI1_SCLK__GPIO3_4 383 - 350 MX35_PAD_CSPI1_SCLK__IPU_DIAGB_30 384 - 351 MX35_PAD_CSPI1_SCLK__EMI_M3IF_CHOSEN_MASTER_1 385 - 352 MX35_PAD_CSPI1_SPI_RDY__CSPI1_RDY 386 - 353 MX35_PAD_CSPI1_SPI_RDY__GPIO3_5 387 - 354 MX35_PAD_CSPI1_SPI_RDY__IPU_DIAGB_31 388 - 355 MX35_PAD_CSPI1_SPI_RDY__EMI_M3IF_CHOSEN_MASTER_2 389 - 356 MX35_PAD_RXD1__UART1_RXD_MUX 390 - 357 MX35_PAD_RXD1__CSPI2_MOSI 391 - 358 MX35_PAD_RXD1__KPP_COL_4 392 - 359 MX35_PAD_RXD1__GPIO3_6 393 - 360 MX35_PAD_RXD1__ARM11P_TOP_EVNTBUS_16 394 - 361 MX35_PAD_TXD1__UART1_TXD_MUX 395 - 362 MX35_PAD_TXD1__CSPI2_MISO 396 - 363 MX35_PAD_TXD1__KPP_COL_5 397 - 364 MX35_PAD_TXD1__GPIO3_7 398 - 365 MX35_PAD_TXD1__ARM11P_TOP_EVNTBUS_17 399 - 366 MX35_PAD_RTS1__UART1_RTS 400 - 367 MX35_PAD_RTS1__CSPI2_SCLK 401 - 368 MX35_PAD_RTS1__I2C3_SCL 402 - 369 MX35_PAD_RTS1__IPU_CSI_D_0 403 - 370 MX35_PAD_RTS1__KPP_COL_6 404 - 371 MX35_PAD_RTS1__GPIO3_8 405 - 372 MX35_PAD_RTS1__EMI_NANDF_CE1 406 - 373 MX35_PAD_RTS1__ARM11P_TOP_EVNTBUS_18 407 - 374 MX35_PAD_CTS1__UART1_CTS 408 - 375 MX35_PAD_CTS1__CSPI2_RDY 409 - 376 MX35_PAD_CTS1__I2C3_SDA 410 - 377 MX35_PAD_CTS1__IPU_CSI_D_1 411 - 378 MX35_PAD_CTS1__KPP_COL_7 412 - 379 MX35_PAD_CTS1__GPIO3_9 413 - 380 MX35_PAD_CTS1__EMI_NANDF_CE2 414 - 381 MX35_PAD_CTS1__ARM11P_TOP_EVNTBUS_19 415 - 382 MX35_PAD_RXD2__UART2_RXD_MUX 416 - 383 MX35_PAD_RXD2__KPP_ROW_4 417 - 384 MX35_PAD_RXD2__GPIO3_10 418 - 385 MX35_PAD_TXD2__UART2_TXD_MUX 419 - 386 MX35_PAD_TXD2__SPDIF_SPDIF_EXTCLK 420 - 387 MX35_PAD_TXD2__KPP_ROW_5 421 - 388 MX35_PAD_TXD2__GPIO3_11 422 - 389 MX35_PAD_RTS2__UART2_RTS 423 - 390 MX35_PAD_RTS2__SPDIF_SPDIF_IN1 424 - 391 MX35_PAD_RTS2__CAN2_RXCAN 425 - 392 MX35_PAD_RTS2__IPU_CSI_D_2 426 - 393 MX35_PAD_RTS2__KPP_ROW_6 427 - 394 MX35_PAD_RTS2__GPIO3_12 428 - 395 MX35_PAD_RTS2__AUDMUX_AUD5_RXC 429 - 396 MX35_PAD_RTS2__UART3_RXD_MUX 430 - 397 MX35_PAD_CTS2__UART2_CTS 431 - 398 MX35_PAD_CTS2__SPDIF_SPDIF_OUT1 432 - 399 MX35_PAD_CTS2__CAN2_TXCAN 433 - 400 MX35_PAD_CTS2__IPU_CSI_D_3 434 - 401 MX35_PAD_CTS2__KPP_ROW_7 435 - 402 MX35_PAD_CTS2__GPIO3_13 436 - 403 MX35_PAD_CTS2__AUDMUX_AUD5_RXFS 437 - 404 MX35_PAD_CTS2__UART3_TXD_MUX 438 - 405 MX35_PAD_RTCK__ARM11P_TOP_RTCK 439 - 406 MX35_PAD_TCK__SJC_TCK 440 - 407 MX35_PAD_TMS__SJC_TMS 441 - 408 MX35_PAD_TDI__SJC_TDI 442 - 409 MX35_PAD_TDO__SJC_TDO 443 - 410 MX35_PAD_TRSTB__SJC_TRSTB 444 - 411 MX35_PAD_DE_B__SJC_DE_B 445 - 412 MX35_PAD_SJC_MOD__SJC_MOD 446 - 413 MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR 447 - 414 MX35_PAD_USBOTG_PWR__USB_TOP_USBH2_PWR 448 - 415 MX35_PAD_USBOTG_PWR__GPIO3_14 449 - 416 MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC 450 - 417 MX35_PAD_USBOTG_OC__USB_TOP_USBH2_OC 451 - 418 MX35_PAD_USBOTG_OC__GPIO3_15 452 - 419 MX35_PAD_LD0__IPU_DISPB_DAT_0 453 - 420 MX35_PAD_LD0__GPIO2_0 454 - 421 MX35_PAD_LD0__SDMA_SDMA_DEBUG_PC_0 455 - 422 MX35_PAD_LD1__IPU_DISPB_DAT_1 456 - 423 MX35_PAD_LD1__GPIO2_1 457 - 424 MX35_PAD_LD1__SDMA_SDMA_DEBUG_PC_1 458 - 425 MX35_PAD_LD2__IPU_DISPB_DAT_2 459 - 426 MX35_PAD_LD2__GPIO2_2 460 - 427 MX35_PAD_LD2__SDMA_SDMA_DEBUG_PC_2 461 - 428 MX35_PAD_LD3__IPU_DISPB_DAT_3 462 - 429 MX35_PAD_LD3__GPIO2_3 463 - 430 MX35_PAD_LD3__SDMA_SDMA_DEBUG_PC_3 464 - 431 MX35_PAD_LD4__IPU_DISPB_DAT_4 465 - 432 MX35_PAD_LD4__GPIO2_4 466 - 433 MX35_PAD_LD4__SDMA_SDMA_DEBUG_PC_4 467 - 434 MX35_PAD_LD5__IPU_DISPB_DAT_5 468 - 435 MX35_PAD_LD5__GPIO2_5 469 - 436 MX35_PAD_LD5__SDMA_SDMA_DEBUG_PC_5 470 - 437 MX35_PAD_LD6__IPU_DISPB_DAT_6 471 - 438 MX35_PAD_LD6__GPIO2_6 472 - 439 MX35_PAD_LD6__SDMA_SDMA_DEBUG_PC_6 473 - 440 MX35_PAD_LD7__IPU_DISPB_DAT_7 474 - 441 MX35_PAD_LD7__GPIO2_7 475 - 442 MX35_PAD_LD7__SDMA_SDMA_DEBUG_PC_7 476 - 443 MX35_PAD_LD8__IPU_DISPB_DAT_8 477 - 444 MX35_PAD_LD8__GPIO2_8 478 - 445 MX35_PAD_LD8__SDMA_SDMA_DEBUG_PC_8 479 - 446 MX35_PAD_LD9__IPU_DISPB_DAT_9 480 - 447 MX35_PAD_LD9__GPIO2_9 481 - 448 MX35_PAD_LD9__SDMA_SDMA_DEBUG_PC_9 482 - 449 MX35_PAD_LD10__IPU_DISPB_DAT_10 483 - 450 MX35_PAD_LD10__GPIO2_10 484 - 451 MX35_PAD_LD10__SDMA_SDMA_DEBUG_PC_10 485 - 452 MX35_PAD_LD11__IPU_DISPB_DAT_11 486 - 453 MX35_PAD_LD11__GPIO2_11 487 - 454 MX35_PAD_LD11__SDMA_SDMA_DEBUG_PC_11 488 - 455 MX35_PAD_LD11__ARM11P_TOP_TRACE_4 489 - 456 MX35_PAD_LD12__IPU_DISPB_DAT_12 490 - 457 MX35_PAD_LD12__GPIO2_12 491 - 458 MX35_PAD_LD12__SDMA_SDMA_DEBUG_PC_12 492 - 459 MX35_PAD_LD12__ARM11P_TOP_TRACE_5 493 - 460 MX35_PAD_LD13__IPU_DISPB_DAT_13 494 - 461 MX35_PAD_LD13__GPIO2_13 495 - 462 MX35_PAD_LD13__SDMA_SDMA_DEBUG_PC_13 496 - 463 MX35_PAD_LD13__ARM11P_TOP_TRACE_6 497 - 464 MX35_PAD_LD14__IPU_DISPB_DAT_14 498 - 465 MX35_PAD_LD14__GPIO2_14 499 - 466 MX35_PAD_LD14__SDMA_SDMA_DEBUG_EVENT_CHANNEL_0 500 - 467 MX35_PAD_LD14__ARM11P_TOP_TRACE_7 501 - 468 MX35_PAD_LD15__IPU_DISPB_DAT_15 502 - 469 MX35_PAD_LD15__GPIO2_15 503 - 470 MX35_PAD_LD15__SDMA_SDMA_DEBUG_EVENT_CHANNEL_1 504 - 471 MX35_PAD_LD15__ARM11P_TOP_TRACE_8 505 - 472 MX35_PAD_LD16__IPU_DISPB_DAT_16 506 - 473 MX35_PAD_LD16__IPU_DISPB_D12_VSYNC 507 - 474 MX35_PAD_LD16__GPIO2_16 508 - 475 MX35_PAD_LD16__SDMA_SDMA_DEBUG_EVENT_CHANNEL_2 509 - 476 MX35_PAD_LD16__ARM11P_TOP_TRACE_9 510 - 477 MX35_PAD_LD17__IPU_DISPB_DAT_17 511 - 478 MX35_PAD_LD17__IPU_DISPB_CS2 512 - 479 MX35_PAD_LD17__GPIO2_17 513 - 480 MX35_PAD_LD17__SDMA_SDMA_DEBUG_EVENT_CHANNEL_3 514 - 481 MX35_PAD_LD17__ARM11P_TOP_TRACE_10 515 - 482 MX35_PAD_LD18__IPU_DISPB_DAT_18 516 - 483 MX35_PAD_LD18__IPU_DISPB_D0_VSYNC 517 - 484 MX35_PAD_LD18__IPU_DISPB_D12_VSYNC 518 - 485 MX35_PAD_LD18__ESDHC3_CMD 519 - 486 MX35_PAD_LD18__USB_TOP_USBOTG_DATA_3 520 - 487 MX35_PAD_LD18__GPIO3_24 521 - 488 MX35_PAD_LD18__SDMA_SDMA_DEBUG_EVENT_CHANNEL_4 522 - 489 MX35_PAD_LD18__ARM11P_TOP_TRACE_11 523 - 490 MX35_PAD_LD19__IPU_DISPB_DAT_19 524 - 491 MX35_PAD_LD19__IPU_DISPB_BCLK 525 - 492 MX35_PAD_LD19__IPU_DISPB_CS1 526 - 493 MX35_PAD_LD19__ESDHC3_CLK 527 - 494 MX35_PAD_LD19__USB_TOP_USBOTG_DIR 528 - 495 MX35_PAD_LD19__GPIO3_25 529 - 496 MX35_PAD_LD19__SDMA_SDMA_DEBUG_EVENT_CHANNEL_5 530 - 497 MX35_PAD_LD19__ARM11P_TOP_TRACE_12 531 - 498 MX35_PAD_LD20__IPU_DISPB_DAT_20 532 - 499 MX35_PAD_LD20__IPU_DISPB_CS0 533 - 500 MX35_PAD_LD20__IPU_DISPB_SD_CLK 534 - 501 MX35_PAD_LD20__ESDHC3_DAT0 535 - 502 MX35_PAD_LD20__GPIO3_26 536 - 503 MX35_PAD_LD20__SDMA_SDMA_DEBUG_CORE_STATUS_3 537 - 504 MX35_PAD_LD20__ARM11P_TOP_TRACE_13 538 - 505 MX35_PAD_LD21__IPU_DISPB_DAT_21 539 - 506 MX35_PAD_LD21__IPU_DISPB_PAR_RS 540 - 507 MX35_PAD_LD21__IPU_DISPB_SER_RS 541 - 508 MX35_PAD_LD21__ESDHC3_DAT1 542 - 509 MX35_PAD_LD21__USB_TOP_USBOTG_STP 543 - 510 MX35_PAD_LD21__GPIO3_27 544 - 511 MX35_PAD_LD21__SDMA_DEBUG_EVENT_CHANNEL_SEL 545 - 512 MX35_PAD_LD21__ARM11P_TOP_TRACE_14 546 - 513 MX35_PAD_LD22__IPU_DISPB_DAT_22 547 - 514 MX35_PAD_LD22__IPU_DISPB_WR 548 - 515 MX35_PAD_LD22__IPU_DISPB_SD_D_I 549 - 516 MX35_PAD_LD22__ESDHC3_DAT2 550 - 517 MX35_PAD_LD22__USB_TOP_USBOTG_NXT 551 - 518 MX35_PAD_LD22__GPIO3_28 552 - 519 MX35_PAD_LD22__SDMA_DEBUG_BUS_ERROR 553 - 520 MX35_PAD_LD22__ARM11P_TOP_TRCTL 554 - 521 MX35_PAD_LD23__IPU_DISPB_DAT_23 555 - 522 MX35_PAD_LD23__IPU_DISPB_RD 556 - 523 MX35_PAD_LD23__IPU_DISPB_SD_D_IO 557 - 524 MX35_PAD_LD23__ESDHC3_DAT3 558 - 525 MX35_PAD_LD23__USB_TOP_USBOTG_DATA_7 559 - 526 MX35_PAD_LD23__GPIO3_29 560 - 527 MX35_PAD_LD23__SDMA_DEBUG_MATCHED_DMBUS 561 - 528 MX35_PAD_LD23__ARM11P_TOP_TRCLK 562 - 529 MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC 563 - 530 MX35_PAD_D3_HSYNC__IPU_DISPB_SD_D_IO 564 - 531 MX35_PAD_D3_HSYNC__GPIO3_30 565 - 532 MX35_PAD_D3_HSYNC__SDMA_DEBUG_RTBUFFER_WRITE 566 - 533 MX35_PAD_D3_HSYNC__ARM11P_TOP_TRACE_15 567 - 534 MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK 568 - 535 MX35_PAD_D3_FPSHIFT__IPU_DISPB_SD_CLK 569 - 536 MX35_PAD_D3_FPSHIFT__GPIO3_31 570 - 537 MX35_PAD_D3_FPSHIFT__SDMA_SDMA_DEBUG_CORE_STATUS_0 571 - 538 MX35_PAD_D3_FPSHIFT__ARM11P_TOP_TRACE_16 572 - 539 MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY 573 - 540 MX35_PAD_D3_DRDY__IPU_DISPB_SD_D_O 574 - 541 MX35_PAD_D3_DRDY__GPIO1_0 575 - 542 MX35_PAD_D3_DRDY__SDMA_SDMA_DEBUG_CORE_STATUS_1 576 - 543 MX35_PAD_D3_DRDY__ARM11P_TOP_TRACE_17 577 - 544 MX35_PAD_CONTRAST__IPU_DISPB_CONTR 578 - 545 MX35_PAD_CONTRAST__GPIO1_1 579 - 546 MX35_PAD_CONTRAST__SDMA_SDMA_DEBUG_CORE_STATUS_2 580 - 547 MX35_PAD_CONTRAST__ARM11P_TOP_TRACE_18 581 - 548 MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC 582 - 549 MX35_PAD_D3_VSYNC__IPU_DISPB_CS1 583 - 550 MX35_PAD_D3_VSYNC__GPIO1_2 584 - 551 MX35_PAD_D3_VSYNC__SDMA_DEBUG_YIELD 585 - 552 MX35_PAD_D3_VSYNC__ARM11P_TOP_TRACE_19 586 - 553 MX35_PAD_D3_REV__IPU_DISPB_D3_REV 587 - 554 MX35_PAD_D3_REV__IPU_DISPB_SER_RS 588 - 555 MX35_PAD_D3_REV__GPIO1_3 589 - 556 MX35_PAD_D3_REV__SDMA_DEBUG_BUS_RWB 590 - 557 MX35_PAD_D3_REV__ARM11P_TOP_TRACE_20 591 - 558 MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS 592 - 559 MX35_PAD_D3_CLS__IPU_DISPB_CS2 593 - 560 MX35_PAD_D3_CLS__GPIO1_4 594 - 561 MX35_PAD_D3_CLS__SDMA_DEBUG_BUS_DEVICE_0 595 - 562 MX35_PAD_D3_CLS__ARM11P_TOP_TRACE_21 596 - 563 MX35_PAD_D3_SPL__IPU_DISPB_D3_SPL 597 - 564 MX35_PAD_D3_SPL__IPU_DISPB_D12_VSYNC 598 - 565 MX35_PAD_D3_SPL__GPIO1_5 599 - 566 MX35_PAD_D3_SPL__SDMA_DEBUG_BUS_DEVICE_1 600 - 567 MX35_PAD_D3_SPL__ARM11P_TOP_TRACE_22 601 - 568 MX35_PAD_SD1_CMD__ESDHC1_CMD 602 - 569 MX35_PAD_SD1_CMD__MSHC_SCLK 603 - 570 MX35_PAD_SD1_CMD__IPU_DISPB_D0_VSYNC 604 - 571 MX35_PAD_SD1_CMD__USB_TOP_USBOTG_DATA_4 605 - 572 MX35_PAD_SD1_CMD__GPIO1_6 606 - 573 MX35_PAD_SD1_CMD__ARM11P_TOP_TRCTL 607 - 574 MX35_PAD_SD1_CLK__ESDHC1_CLK 608 - 575 MX35_PAD_SD1_CLK__MSHC_BS 609 - 576 MX35_PAD_SD1_CLK__IPU_DISPB_BCLK 610 - 577 MX35_PAD_SD1_CLK__USB_TOP_USBOTG_DATA_5 611 - 578 MX35_PAD_SD1_CLK__GPIO1_7 612 - 579 MX35_PAD_SD1_CLK__ARM11P_TOP_TRCLK 613 - 580 MX35_PAD_SD1_DATA0__ESDHC1_DAT0 614 - 581 MX35_PAD_SD1_DATA0__MSHC_DATA_0 615 - 582 MX35_PAD_SD1_DATA0__IPU_DISPB_CS0 616 - 583 MX35_PAD_SD1_DATA0__USB_TOP_USBOTG_DATA_6 617 - 584 MX35_PAD_SD1_DATA0__GPIO1_8 618 - 585 MX35_PAD_SD1_DATA0__ARM11P_TOP_TRACE_23 619 - 586 MX35_PAD_SD1_DATA1__ESDHC1_DAT1 620 - 587 MX35_PAD_SD1_DATA1__MSHC_DATA_1 621 - 588 MX35_PAD_SD1_DATA1__IPU_DISPB_PAR_RS 622 - 589 MX35_PAD_SD1_DATA1__USB_TOP_USBOTG_DATA_0 623 - 590 MX35_PAD_SD1_DATA1__GPIO1_9 624 - 591 MX35_PAD_SD1_DATA1__ARM11P_TOP_TRACE_24 625 - 592 MX35_PAD_SD1_DATA2__ESDHC1_DAT2 626 - 593 MX35_PAD_SD1_DATA2__MSHC_DATA_2 627 - 594 MX35_PAD_SD1_DATA2__IPU_DISPB_WR 628 - 595 MX35_PAD_SD1_DATA2__USB_TOP_USBOTG_DATA_1 629 - 596 MX35_PAD_SD1_DATA2__GPIO1_10 630 - 597 MX35_PAD_SD1_DATA2__ARM11P_TOP_TRACE_25 631 - 598 MX35_PAD_SD1_DATA3__ESDHC1_DAT3 632 - 599 MX35_PAD_SD1_DATA3__MSHC_DATA_3 633 - 600 MX35_PAD_SD1_DATA3__IPU_DISPB_RD 634 - 601 MX35_PAD_SD1_DATA3__USB_TOP_USBOTG_DATA_2 635 - 602 MX35_PAD_SD1_DATA3__GPIO1_11 636 - 603 MX35_PAD_SD1_DATA3__ARM11P_TOP_TRACE_26 637 - 604 MX35_PAD_SD2_CMD__ESDHC2_CMD 638 - 605 MX35_PAD_SD2_CMD__I2C3_SCL 639 - 606 MX35_PAD_SD2_CMD__ESDHC1_DAT4 640 - 607 MX35_PAD_SD2_CMD__IPU_CSI_D_2 641 - 608 MX35_PAD_SD2_CMD__USB_TOP_USBH2_DATA_4 642 - 609 MX35_PAD_SD2_CMD__GPIO2_0 643 - 610 MX35_PAD_SD2_CMD__SPDIF_SPDIF_OUT1 644 - 611 MX35_PAD_SD2_CMD__IPU_DISPB_D12_VSYNC 645 - 612 MX35_PAD_SD2_CLK__ESDHC2_CLK 646 - 613 MX35_PAD_SD2_CLK__I2C3_SDA 647 - 614 MX35_PAD_SD2_CLK__ESDHC1_DAT5 648 - 615 MX35_PAD_SD2_CLK__IPU_CSI_D_3 649 - 616 MX35_PAD_SD2_CLK__USB_TOP_USBH2_DATA_5 650 - 617 MX35_PAD_SD2_CLK__GPIO2_1 651 - 618 MX35_PAD_SD2_CLK__SPDIF_SPDIF_IN1 652 - 619 MX35_PAD_SD2_CLK__IPU_DISPB_CS2 653 - 620 MX35_PAD_SD2_DATA0__ESDHC2_DAT0 654 - 621 MX35_PAD_SD2_DATA0__UART3_RXD_MUX 655 - 622 MX35_PAD_SD2_DATA0__ESDHC1_DAT6 656 - 623 MX35_PAD_SD2_DATA0__IPU_CSI_D_4 657 - 624 MX35_PAD_SD2_DATA0__USB_TOP_USBH2_DATA_6 658 - 625 MX35_PAD_SD2_DATA0__GPIO2_2 659 - 626 MX35_PAD_SD2_DATA0__SPDIF_SPDIF_EXTCLK 660 - 627 MX35_PAD_SD2_DATA1__ESDHC2_DAT1 661 - 628 MX35_PAD_SD2_DATA1__UART3_TXD_MUX 662 - 629 MX35_PAD_SD2_DATA1__ESDHC1_DAT7 663 - 630 MX35_PAD_SD2_DATA1__IPU_CSI_D_5 664 - 631 MX35_PAD_SD2_DATA1__USB_TOP_USBH2_DATA_0 665 - 632 MX35_PAD_SD2_DATA1__GPIO2_3 666 - 633 MX35_PAD_SD2_DATA2__ESDHC2_DAT2 667 - 634 MX35_PAD_SD2_DATA2__UART3_RTS 668 - 635 MX35_PAD_SD2_DATA2__CAN1_RXCAN 669 - 636 MX35_PAD_SD2_DATA2__IPU_CSI_D_6 670 - 637 MX35_PAD_SD2_DATA2__USB_TOP_USBH2_DATA_1 671 - 638 MX35_PAD_SD2_DATA2__GPIO2_4 672 - 639 MX35_PAD_SD2_DATA3__ESDHC2_DAT3 673 - 640 MX35_PAD_SD2_DATA3__UART3_CTS 674 - 641 MX35_PAD_SD2_DATA3__CAN1_TXCAN 675 - 642 MX35_PAD_SD2_DATA3__IPU_CSI_D_7 676 - 643 MX35_PAD_SD2_DATA3__USB_TOP_USBH2_DATA_2 677 - 644 MX35_PAD_SD2_DATA3__GPIO2_5 678 - 645 MX35_PAD_ATA_CS0__ATA_CS0 679 - 646 MX35_PAD_ATA_CS0__CSPI1_SS3 680 - 647 MX35_PAD_ATA_CS0__IPU_DISPB_CS1 681 - 648 MX35_PAD_ATA_CS0__GPIO2_6 682 - 649 MX35_PAD_ATA_CS0__IPU_DIAGB_0 683 - 650 MX35_PAD_ATA_CS0__ARM11P_TOP_MAX1_HMASTER_0 684 - 651 MX35_PAD_ATA_CS1__ATA_CS1 685 - 652 MX35_PAD_ATA_CS1__IPU_DISPB_CS2 686 - 653 MX35_PAD_ATA_CS1__CSPI2_SS0 687 - 654 MX35_PAD_ATA_CS1__GPIO2_7 688 - 655 MX35_PAD_ATA_CS1__IPU_DIAGB_1 689 - 656 MX35_PAD_ATA_CS1__ARM11P_TOP_MAX1_HMASTER_1 690 - 657 MX35_PAD_ATA_DIOR__ATA_DIOR 691 - 658 MX35_PAD_ATA_DIOR__ESDHC3_DAT0 692 - 659 MX35_PAD_ATA_DIOR__USB_TOP_USBOTG_DIR 693 - 660 MX35_PAD_ATA_DIOR__IPU_DISPB_BE0 694 - 661 MX35_PAD_ATA_DIOR__CSPI2_SS1 695 - 662 MX35_PAD_ATA_DIOR__GPIO2_8 696 - 663 MX35_PAD_ATA_DIOR__IPU_DIAGB_2 697 - 664 MX35_PAD_ATA_DIOR__ARM11P_TOP_MAX1_HMASTER_2 698 - 665 MX35_PAD_ATA_DIOW__ATA_DIOW 699 - 666 MX35_PAD_ATA_DIOW__ESDHC3_DAT1 700 - 667 MX35_PAD_ATA_DIOW__USB_TOP_USBOTG_STP 701 - 668 MX35_PAD_ATA_DIOW__IPU_DISPB_BE1 702 - 669 MX35_PAD_ATA_DIOW__CSPI2_MOSI 703 - 670 MX35_PAD_ATA_DIOW__GPIO2_9 704 - 671 MX35_PAD_ATA_DIOW__IPU_DIAGB_3 705 - 672 MX35_PAD_ATA_DIOW__ARM11P_TOP_MAX1_HMASTER_3 706 - 673 MX35_PAD_ATA_DMACK__ATA_DMACK 707 - 674 MX35_PAD_ATA_DMACK__ESDHC3_DAT2 708 - 675 MX35_PAD_ATA_DMACK__USB_TOP_USBOTG_NXT 709 - 676 MX35_PAD_ATA_DMACK__CSPI2_MISO 710 - 677 MX35_PAD_ATA_DMACK__GPIO2_10 711 - 678 MX35_PAD_ATA_DMACK__IPU_DIAGB_4 712 - 679 MX35_PAD_ATA_DMACK__ARM11P_TOP_MAX0_HMASTER_0 713 - 680 MX35_PAD_ATA_RESET_B__ATA_RESET_B 714 - 681 MX35_PAD_ATA_RESET_B__ESDHC3_DAT3 715 - 682 MX35_PAD_ATA_RESET_B__USB_TOP_USBOTG_DATA_0 716 - 683 MX35_PAD_ATA_RESET_B__IPU_DISPB_SD_D_O 717 - 684 MX35_PAD_ATA_RESET_B__CSPI2_RDY 718 - 685 MX35_PAD_ATA_RESET_B__GPIO2_11 719 - 686 MX35_PAD_ATA_RESET_B__IPU_DIAGB_5 720 - 687 MX35_PAD_ATA_RESET_B__ARM11P_TOP_MAX0_HMASTER_1 721 - 688 MX35_PAD_ATA_IORDY__ATA_IORDY 722 - 689 MX35_PAD_ATA_IORDY__ESDHC3_DAT4 723 - 690 MX35_PAD_ATA_IORDY__USB_TOP_USBOTG_DATA_1 724 - 691 MX35_PAD_ATA_IORDY__IPU_DISPB_SD_D_IO 725 - 692 MX35_PAD_ATA_IORDY__ESDHC2_DAT4 726 - 693 MX35_PAD_ATA_IORDY__GPIO2_12 727 - 694 MX35_PAD_ATA_IORDY__IPU_DIAGB_6 728 - 695 MX35_PAD_ATA_IORDY__ARM11P_TOP_MAX0_HMASTER_2 729 - 696 MX35_PAD_ATA_DATA0__ATA_DATA_0 730 - 697 MX35_PAD_ATA_DATA0__ESDHC3_DAT5 731 - 698 MX35_PAD_ATA_DATA0__USB_TOP_USBOTG_DATA_2 732 - 699 MX35_PAD_ATA_DATA0__IPU_DISPB_D12_VSYNC 733 - 700 MX35_PAD_ATA_DATA0__ESDHC2_DAT5 734 - 701 MX35_PAD_ATA_DATA0__GPIO2_13 735 - 702 MX35_PAD_ATA_DATA0__IPU_DIAGB_7 736 - 703 MX35_PAD_ATA_DATA0__ARM11P_TOP_MAX0_HMASTER_3 737 - 704 MX35_PAD_ATA_DATA1__ATA_DATA_1 738 - 705 MX35_PAD_ATA_DATA1__ESDHC3_DAT6 739 - 706 MX35_PAD_ATA_DATA1__USB_TOP_USBOTG_DATA_3 740 - 707 MX35_PAD_ATA_DATA1__IPU_DISPB_SD_CLK 741 - 708 MX35_PAD_ATA_DATA1__ESDHC2_DAT6 742 - 709 MX35_PAD_ATA_DATA1__GPIO2_14 743 - 710 MX35_PAD_ATA_DATA1__IPU_DIAGB_8 744 - 711 MX35_PAD_ATA_DATA1__ARM11P_TOP_TRACE_27 745 - 712 MX35_PAD_ATA_DATA2__ATA_DATA_2 746 - 713 MX35_PAD_ATA_DATA2__ESDHC3_DAT7 747 - 714 MX35_PAD_ATA_DATA2__USB_TOP_USBOTG_DATA_4 748 - 715 MX35_PAD_ATA_DATA2__IPU_DISPB_SER_RS 749 - 716 MX35_PAD_ATA_DATA2__ESDHC2_DAT7 750 - 717 MX35_PAD_ATA_DATA2__GPIO2_15 751 - 718 MX35_PAD_ATA_DATA2__IPU_DIAGB_9 752 - 719 MX35_PAD_ATA_DATA2__ARM11P_TOP_TRACE_28 753 - 720 MX35_PAD_ATA_DATA3__ATA_DATA_3 754 - 721 MX35_PAD_ATA_DATA3__ESDHC3_CLK 755 - 722 MX35_PAD_ATA_DATA3__USB_TOP_USBOTG_DATA_5 756 - 723 MX35_PAD_ATA_DATA3__CSPI2_SCLK 757 - 724 MX35_PAD_ATA_DATA3__GPIO2_16 758 - 725 MX35_PAD_ATA_DATA3__IPU_DIAGB_10 759 - 726 MX35_PAD_ATA_DATA3__ARM11P_TOP_TRACE_29 760 - 727 MX35_PAD_ATA_DATA4__ATA_DATA_4 761 - 728 MX35_PAD_ATA_DATA4__ESDHC3_CMD 762 - 729 MX35_PAD_ATA_DATA4__USB_TOP_USBOTG_DATA_6 763 - 730 MX35_PAD_ATA_DATA4__GPIO2_17 764 - 731 MX35_PAD_ATA_DATA4__IPU_DIAGB_11 765 - 732 MX35_PAD_ATA_DATA4__ARM11P_TOP_TRACE_30 766 - 733 MX35_PAD_ATA_DATA5__ATA_DATA_5 767 - 734 MX35_PAD_ATA_DATA5__USB_TOP_USBOTG_DATA_7 768 - 735 MX35_PAD_ATA_DATA5__GPIO2_18 769 - 736 MX35_PAD_ATA_DATA5__IPU_DIAGB_12 770 - 737 MX35_PAD_ATA_DATA5__ARM11P_TOP_TRACE_31 771 - 738 MX35_PAD_ATA_DATA6__ATA_DATA_6 772 - 739 MX35_PAD_ATA_DATA6__CAN1_TXCAN 773 - 740 MX35_PAD_ATA_DATA6__UART1_DTR 774 - 741 MX35_PAD_ATA_DATA6__AUDMUX_AUD6_TXD 775 - 742 MX35_PAD_ATA_DATA6__GPIO2_19 776 - 743 MX35_PAD_ATA_DATA6__IPU_DIAGB_13 777 - 744 MX35_PAD_ATA_DATA7__ATA_DATA_7 778 - 745 MX35_PAD_ATA_DATA7__CAN1_RXCAN 779 - 746 MX35_PAD_ATA_DATA7__UART1_DSR 780 - 747 MX35_PAD_ATA_DATA7__AUDMUX_AUD6_RXD 781 - 748 MX35_PAD_ATA_DATA7__GPIO2_20 782 - 749 MX35_PAD_ATA_DATA7__IPU_DIAGB_14 783 - 750 MX35_PAD_ATA_DATA8__ATA_DATA_8 784 - 751 MX35_PAD_ATA_DATA8__UART3_RTS 785 - 752 MX35_PAD_ATA_DATA8__UART1_RI 786 - 753 MX35_PAD_ATA_DATA8__AUDMUX_AUD6_TXC 787 - 754 MX35_PAD_ATA_DATA8__GPIO2_21 788 - 755 MX35_PAD_ATA_DATA8__IPU_DIAGB_15 789 - 756 MX35_PAD_ATA_DATA9__ATA_DATA_9 790 - 757 MX35_PAD_ATA_DATA9__UART3_CTS 791 - 758 MX35_PAD_ATA_DATA9__UART1_DCD 792 - 759 MX35_PAD_ATA_DATA9__AUDMUX_AUD6_TXFS 793 - 760 MX35_PAD_ATA_DATA9__GPIO2_22 794 - 761 MX35_PAD_ATA_DATA9__IPU_DIAGB_16 795 - 762 MX35_PAD_ATA_DATA10__ATA_DATA_10 796 - 763 MX35_PAD_ATA_DATA10__UART3_RXD_MUX 797 - 764 MX35_PAD_ATA_DATA10__AUDMUX_AUD6_RXC 798 - 765 MX35_PAD_ATA_DATA10__GPIO2_23 799 - 766 MX35_PAD_ATA_DATA10__IPU_DIAGB_17 800 - 767 MX35_PAD_ATA_DATA11__ATA_DATA_11 801 - 768 MX35_PAD_ATA_DATA11__UART3_TXD_MUX 802 - 769 MX35_PAD_ATA_DATA11__AUDMUX_AUD6_RXFS 803 - 770 MX35_PAD_ATA_DATA11__GPIO2_24 804 - 771 MX35_PAD_ATA_DATA11__IPU_DIAGB_18 805 - 772 MX35_PAD_ATA_DATA12__ATA_DATA_12 806 - 773 MX35_PAD_ATA_DATA12__I2C3_SCL 807 - 774 MX35_PAD_ATA_DATA12__GPIO2_25 808 - 775 MX35_PAD_ATA_DATA12__IPU_DIAGB_19 809 - 776 MX35_PAD_ATA_DATA13__ATA_DATA_13 810 - 777 MX35_PAD_ATA_DATA13__I2C3_SDA 811 - 778 MX35_PAD_ATA_DATA13__GPIO2_26 812 - 779 MX35_PAD_ATA_DATA13__IPU_DIAGB_20 813 - 780 MX35_PAD_ATA_DATA14__ATA_DATA_14 814 - 781 MX35_PAD_ATA_DATA14__IPU_CSI_D_0 815 - 782 MX35_PAD_ATA_DATA14__KPP_ROW_0 816 - 783 MX35_PAD_ATA_DATA14__GPIO2_27 817 - 784 MX35_PAD_ATA_DATA14__IPU_DIAGB_21 818 - 785 MX35_PAD_ATA_DATA15__ATA_DATA_15 819 - 786 MX35_PAD_ATA_DATA15__IPU_CSI_D_1 820 - 787 MX35_PAD_ATA_DATA15__KPP_ROW_1 821 - 788 MX35_PAD_ATA_DATA15__GPIO2_28 822 - 789 MX35_PAD_ATA_DATA15__IPU_DIAGB_22 823 - 790 MX35_PAD_ATA_INTRQ__ATA_INTRQ 824 - 791 MX35_PAD_ATA_INTRQ__IPU_CSI_D_2 825 - 792 MX35_PAD_ATA_INTRQ__KPP_ROW_2 826 - 793 MX35_PAD_ATA_INTRQ__GPIO2_29 827 - 794 MX35_PAD_ATA_INTRQ__IPU_DIAGB_23 828 - 795 MX35_PAD_ATA_BUFF_EN__ATA_BUFFER_EN 829 - 796 MX35_PAD_ATA_BUFF_EN__IPU_CSI_D_3 830 - 797 MX35_PAD_ATA_BUFF_EN__KPP_ROW_3 831 - 798 MX35_PAD_ATA_BUFF_EN__GPIO2_30 832 - 799 MX35_PAD_ATA_BUFF_EN__IPU_DIAGB_24 833 - 800 MX35_PAD_ATA_DMARQ__ATA_DMARQ 834 - 801 MX35_PAD_ATA_DMARQ__IPU_CSI_D_4 835 - 802 MX35_PAD_ATA_DMARQ__KPP_COL_0 836 - 803 MX35_PAD_ATA_DMARQ__GPIO2_31 837 - 804 MX35_PAD_ATA_DMARQ__IPU_DIAGB_25 838 - 805 MX35_PAD_ATA_DMARQ__ECT_CTI_TRIG_IN1_4 839 - 806 MX35_PAD_ATA_DA0__ATA_DA_0 840 - 807 MX35_PAD_ATA_DA0__IPU_CSI_D_5 841 - 808 MX35_PAD_ATA_DA0__KPP_COL_1 842 - 809 MX35_PAD_ATA_DA0__GPIO3_0 843 - 810 MX35_PAD_ATA_DA0__IPU_DIAGB_26 844 - 811 MX35_PAD_ATA_DA0__ECT_CTI_TRIG_IN1_5 845 - 812 MX35_PAD_ATA_DA1__ATA_DA_1 846 - 813 MX35_PAD_ATA_DA1__IPU_CSI_D_6 847 - 814 MX35_PAD_ATA_DA1__KPP_COL_2 848 - 815 MX35_PAD_ATA_DA1__GPIO3_1 849 - 816 MX35_PAD_ATA_DA1__IPU_DIAGB_27 850 - 817 MX35_PAD_ATA_DA1__ECT_CTI_TRIG_IN1_6 851 - 818 MX35_PAD_ATA_DA2__ATA_DA_2 852 - 819 MX35_PAD_ATA_DA2__IPU_CSI_D_7 853 - 820 MX35_PAD_ATA_DA2__KPP_COL_3 854 - 821 MX35_PAD_ATA_DA2__GPIO3_2 855 - 822 MX35_PAD_ATA_DA2__IPU_DIAGB_28 856 - 823 MX35_PAD_ATA_DA2__ECT_CTI_TRIG_IN1_7 857 - 824 MX35_PAD_MLB_CLK__MLB_MLBCLK 858 - 825 MX35_PAD_MLB_CLK__GPIO3_3 859 - 826 MX35_PAD_MLB_DAT__MLB_MLBDAT 860 - 827 MX35_PAD_MLB_DAT__GPIO3_4 861 - 828 MX35_PAD_MLB_SIG__MLB_MLBSIG 862 - 829 MX35_PAD_MLB_SIG__GPIO3_5 863 - 830 MX35_PAD_FEC_TX_CLK__FEC_TX_CLK 864 - 831 MX35_PAD_FEC_TX_CLK__ESDHC1_DAT4 865 - 832 MX35_PAD_FEC_TX_CLK__UART3_RXD_MUX 866 - 833 MX35_PAD_FEC_TX_CLK__USB_TOP_USBH2_DIR 867 - 834 MX35_PAD_FEC_TX_CLK__CSPI2_MOSI 868 - 835 MX35_PAD_FEC_TX_CLK__GPIO3_6 869 - 836 MX35_PAD_FEC_TX_CLK__IPU_DISPB_D12_VSYNC 870 - 837 MX35_PAD_FEC_TX_CLK__ARM11P_TOP_EVNTBUS_0 871 - 838 MX35_PAD_FEC_RX_CLK__FEC_RX_CLK 872 - 839 MX35_PAD_FEC_RX_CLK__ESDHC1_DAT5 873 - 840 MX35_PAD_FEC_RX_CLK__UART3_TXD_MUX 874 - 841 MX35_PAD_FEC_RX_CLK__USB_TOP_USBH2_STP 875 - 842 MX35_PAD_FEC_RX_CLK__CSPI2_MISO 876 - 843 MX35_PAD_FEC_RX_CLK__GPIO3_7 877 - 844 MX35_PAD_FEC_RX_CLK__IPU_DISPB_SD_D_I 878 - 845 MX35_PAD_FEC_RX_CLK__ARM11P_TOP_EVNTBUS_1 879 - 846 MX35_PAD_FEC_RX_DV__FEC_RX_DV 880 - 847 MX35_PAD_FEC_RX_DV__ESDHC1_DAT6 881 - 848 MX35_PAD_FEC_RX_DV__UART3_RTS 882 - 849 MX35_PAD_FEC_RX_DV__USB_TOP_USBH2_NXT 883 - 850 MX35_PAD_FEC_RX_DV__CSPI2_SCLK 884 - 851 MX35_PAD_FEC_RX_DV__GPIO3_8 885 - 852 MX35_PAD_FEC_RX_DV__IPU_DISPB_SD_CLK 886 - 853 MX35_PAD_FEC_RX_DV__ARM11P_TOP_EVNTBUS_2 887 - 854 MX35_PAD_FEC_COL__FEC_COL 888 - 855 MX35_PAD_FEC_COL__ESDHC1_DAT7 889 - 856 MX35_PAD_FEC_COL__UART3_CTS 890 - 857 MX35_PAD_FEC_COL__USB_TOP_USBH2_DATA_0 891 - 858 MX35_PAD_FEC_COL__CSPI2_RDY 892 - 859 MX35_PAD_FEC_COL__GPIO3_9 893 - 860 MX35_PAD_FEC_COL__IPU_DISPB_SER_RS 894 - 861 MX35_PAD_FEC_COL__ARM11P_TOP_EVNTBUS_3 895 - 862 MX35_PAD_FEC_RDATA0__FEC_RDATA_0 896 - 863 MX35_PAD_FEC_RDATA0__PWM_PWMO 897 - 864 MX35_PAD_FEC_RDATA0__UART3_DTR 898 - 865 MX35_PAD_FEC_RDATA0__USB_TOP_USBH2_DATA_1 899 - 866 MX35_PAD_FEC_RDATA0__CSPI2_SS0 900 - 867 MX35_PAD_FEC_RDATA0__GPIO3_10 901 - 868 MX35_PAD_FEC_RDATA0__IPU_DISPB_CS1 902 - 869 MX35_PAD_FEC_RDATA0__ARM11P_TOP_EVNTBUS_4 903 - 870 MX35_PAD_FEC_TDATA0__FEC_TDATA_0 904 - 871 MX35_PAD_FEC_TDATA0__SPDIF_SPDIF_OUT1 905 - 872 MX35_PAD_FEC_TDATA0__UART3_DSR 906 - 873 MX35_PAD_FEC_TDATA0__USB_TOP_USBH2_DATA_2 907 - 874 MX35_PAD_FEC_TDATA0__CSPI2_SS1 908 - 875 MX35_PAD_FEC_TDATA0__GPIO3_11 909 - 876 MX35_PAD_FEC_TDATA0__IPU_DISPB_CS0 910 - 877 MX35_PAD_FEC_TDATA0__ARM11P_TOP_EVNTBUS_5 911 - 878 MX35_PAD_FEC_TX_EN__FEC_TX_EN 912 - 879 MX35_PAD_FEC_TX_EN__SPDIF_SPDIF_IN1 913 - 880 MX35_PAD_FEC_TX_EN__UART3_RI 914 - 881 MX35_PAD_FEC_TX_EN__USB_TOP_USBH2_DATA_3 915 - 882 MX35_PAD_FEC_TX_EN__GPIO3_12 916 - 883 MX35_PAD_FEC_TX_EN__IPU_DISPB_PAR_RS 917 - 884 MX35_PAD_FEC_TX_EN__ARM11P_TOP_EVNTBUS_6 918 - 885 MX35_PAD_FEC_MDC__FEC_MDC 919 - 886 MX35_PAD_FEC_MDC__CAN2_TXCAN 920 - 887 MX35_PAD_FEC_MDC__UART3_DCD 921 - 888 MX35_PAD_FEC_MDC__USB_TOP_USBH2_DATA_4 922 - 889 MX35_PAD_FEC_MDC__GPIO3_13 923 - 890 MX35_PAD_FEC_MDC__IPU_DISPB_WR 924 - 891 MX35_PAD_FEC_MDC__ARM11P_TOP_EVNTBUS_7 925 - 892 MX35_PAD_FEC_MDIO__FEC_MDIO 926 - 893 MX35_PAD_FEC_MDIO__CAN2_RXCAN 927 - 894 MX35_PAD_FEC_MDIO__USB_TOP_USBH2_DATA_5 928 - 895 MX35_PAD_FEC_MDIO__GPIO3_14 929 - 896 MX35_PAD_FEC_MDIO__IPU_DISPB_RD 930 - 897 MX35_PAD_FEC_MDIO__ARM11P_TOP_EVNTBUS_8 931 - 898 MX35_PAD_FEC_TX_ERR__FEC_TX_ERR 932 - 899 MX35_PAD_FEC_TX_ERR__OWIRE_LINE 933 - 900 MX35_PAD_FEC_TX_ERR__SPDIF_SPDIF_EXTCLK 934 - 901 MX35_PAD_FEC_TX_ERR__USB_TOP_USBH2_DATA_6 935 - 902 MX35_PAD_FEC_TX_ERR__GPIO3_15 936 - 903 MX35_PAD_FEC_TX_ERR__IPU_DISPB_D0_VSYNC 937 - 904 MX35_PAD_FEC_TX_ERR__ARM11P_TOP_EVNTBUS_9 938 - 905 MX35_PAD_FEC_RX_ERR__FEC_RX_ERR 939 - 906 MX35_PAD_FEC_RX_ERR__IPU_CSI_D_0 940 - 907 MX35_PAD_FEC_RX_ERR__USB_TOP_USBH2_DATA_7 941 - 908 MX35_PAD_FEC_RX_ERR__KPP_COL_4 942 - 909 MX35_PAD_FEC_RX_ERR__GPIO3_16 943 - 910 MX35_PAD_FEC_RX_ERR__IPU_DISPB_SD_D_IO 944 - 911 MX35_PAD_FEC_CRS__FEC_CRS 945 - 912 MX35_PAD_FEC_CRS__IPU_CSI_D_1 946 - 913 MX35_PAD_FEC_CRS__USB_TOP_USBH2_PWR 947 - 914 MX35_PAD_FEC_CRS__KPP_COL_5 948 - 915 MX35_PAD_FEC_CRS__GPIO3_17 949 - 916 MX35_PAD_FEC_CRS__IPU_FLASH_STROBE 950 - 917 MX35_PAD_FEC_RDATA1__FEC_RDATA_1 951 - 918 MX35_PAD_FEC_RDATA1__IPU_CSI_D_2 952 - 919 MX35_PAD_FEC_RDATA1__AUDMUX_AUD6_RXC 953 - 920 MX35_PAD_FEC_RDATA1__USB_TOP_USBH2_OC 954 - 921 MX35_PAD_FEC_RDATA1__KPP_COL_6 955 - 922 MX35_PAD_FEC_RDATA1__GPIO3_18 956 - 923 MX35_PAD_FEC_RDATA1__IPU_DISPB_BE0 957 - 924 MX35_PAD_FEC_TDATA1__FEC_TDATA_1 958 - 925 MX35_PAD_FEC_TDATA1__IPU_CSI_D_3 959 - 926 MX35_PAD_FEC_TDATA1__AUDMUX_AUD6_RXFS 960 - 927 MX35_PAD_FEC_TDATA1__KPP_COL_7 961 - 928 MX35_PAD_FEC_TDATA1__GPIO3_19 962 - 929 MX35_PAD_FEC_TDATA1__IPU_DISPB_BE1 963 - 930 MX35_PAD_FEC_RDATA2__FEC_RDATA_2 964 - 931 MX35_PAD_FEC_RDATA2__IPU_CSI_D_4 965 - 932 MX35_PAD_FEC_RDATA2__AUDMUX_AUD6_TXD 966 - 933 MX35_PAD_FEC_RDATA2__KPP_ROW_4 967 - 934 MX35_PAD_FEC_RDATA2__GPIO3_20 968 - 935 MX35_PAD_FEC_TDATA2__FEC_TDATA_2 969 - 936 MX35_PAD_FEC_TDATA2__IPU_CSI_D_5 970 - 937 MX35_PAD_FEC_TDATA2__AUDMUX_AUD6_RXD 971 - 938 MX35_PAD_FEC_TDATA2__KPP_ROW_5 972 - 939 MX35_PAD_FEC_TDATA2__GPIO3_21 973 - 940 MX35_PAD_FEC_RDATA3__FEC_RDATA_3 974 - 941 MX35_PAD_FEC_RDATA3__IPU_CSI_D_6 975 - 942 MX35_PAD_FEC_RDATA3__AUDMUX_AUD6_TXC 976 - 943 MX35_PAD_FEC_RDATA3__KPP_ROW_6 977 - 944 MX35_PAD_FEC_RDATA3__GPIO3_22 978 - 945 MX35_PAD_FEC_TDATA3__FEC_TDATA_3 979 - 946 MX35_PAD_FEC_TDATA3__IPU_CSI_D_7 980 - 947 MX35_PAD_FEC_TDATA3__AUDMUX_AUD6_TXFS 981 - 948 MX35_PAD_FEC_TDATA3__KPP_ROW_7 982 - 949 MX35_PAD_FEC_TDATA3__GPIO3_23 983 - 950 MX35_PAD_EXT_ARMCLK__CCM_EXT_ARMCLK 984 - 951 MX35_PAD_TEST_MODE__TCU_TEST_MODE 32 + Refer to imx35-pinfunc.h in device tree source folder for all available 33 + imx35 PIN_FUNC_ID.
+2 -757
Documentation/devicetree/bindings/pinctrl/fsl,imx51-pinctrl.txt
··· 28 28 PAD_CTL_SRE_FAST (1 << 0) 29 29 PAD_CTL_SRE_SLOW (0 << 0) 30 30 31 - See below for available PIN_FUNC_ID for imx51: 32 - MX51_PAD_EIM_D16__AUD4_RXFS 0 33 - MX51_PAD_EIM_D16__AUD5_TXD 1 34 - MX51_PAD_EIM_D16__EIM_D16 2 35 - MX51_PAD_EIM_D16__GPIO2_0 3 36 - MX51_PAD_EIM_D16__I2C1_SDA 4 37 - MX51_PAD_EIM_D16__UART2_CTS 5 38 - MX51_PAD_EIM_D16__USBH2_DATA0 6 39 - MX51_PAD_EIM_D17__AUD5_RXD 7 40 - MX51_PAD_EIM_D17__EIM_D17 8 41 - MX51_PAD_EIM_D17__GPIO2_1 9 42 - MX51_PAD_EIM_D17__UART2_RXD 10 43 - MX51_PAD_EIM_D17__UART3_CTS 11 44 - MX51_PAD_EIM_D17__USBH2_DATA1 12 45 - MX51_PAD_EIM_D18__AUD5_TXC 13 46 - MX51_PAD_EIM_D18__EIM_D18 14 47 - MX51_PAD_EIM_D18__GPIO2_2 15 48 - MX51_PAD_EIM_D18__UART2_TXD 16 49 - MX51_PAD_EIM_D18__UART3_RTS 17 50 - MX51_PAD_EIM_D18__USBH2_DATA2 18 51 - MX51_PAD_EIM_D19__AUD4_RXC 19 52 - MX51_PAD_EIM_D19__AUD5_TXFS 20 53 - MX51_PAD_EIM_D19__EIM_D19 21 54 - MX51_PAD_EIM_D19__GPIO2_3 22 55 - MX51_PAD_EIM_D19__I2C1_SCL 23 56 - MX51_PAD_EIM_D19__UART2_RTS 24 57 - MX51_PAD_EIM_D19__USBH2_DATA3 25 58 - MX51_PAD_EIM_D20__AUD4_TXD 26 59 - MX51_PAD_EIM_D20__EIM_D20 27 60 - MX51_PAD_EIM_D20__GPIO2_4 28 61 - MX51_PAD_EIM_D20__SRTC_ALARM_DEB 29 62 - MX51_PAD_EIM_D20__USBH2_DATA4 30 63 - MX51_PAD_EIM_D21__AUD4_RXD 31 64 - MX51_PAD_EIM_D21__EIM_D21 32 65 - MX51_PAD_EIM_D21__GPIO2_5 33 66 - MX51_PAD_EIM_D21__SRTC_ALARM_DEB 34 67 - MX51_PAD_EIM_D21__USBH2_DATA5 35 68 - MX51_PAD_EIM_D22__AUD4_TXC 36 69 - MX51_PAD_EIM_D22__EIM_D22 37 70 - MX51_PAD_EIM_D22__GPIO2_6 38 71 - MX51_PAD_EIM_D22__USBH2_DATA6 39 72 - MX51_PAD_EIM_D23__AUD4_TXFS 40 73 - MX51_PAD_EIM_D23__EIM_D23 41 74 - MX51_PAD_EIM_D23__GPIO2_7 42 75 - MX51_PAD_EIM_D23__SPDIF_OUT1 43 76 - MX51_PAD_EIM_D23__USBH2_DATA7 44 77 - MX51_PAD_EIM_D24__AUD6_RXFS 45 78 - MX51_PAD_EIM_D24__EIM_D24 46 79 - MX51_PAD_EIM_D24__GPIO2_8 47 80 - MX51_PAD_EIM_D24__I2C2_SDA 48 81 - MX51_PAD_EIM_D24__UART3_CTS 49 82 - MX51_PAD_EIM_D24__USBOTG_DATA0 50 83 - MX51_PAD_EIM_D25__EIM_D25 51 84 - MX51_PAD_EIM_D25__KEY_COL6 52 85 - MX51_PAD_EIM_D25__UART2_CTS 53 86 - MX51_PAD_EIM_D25__UART3_RXD 54 87 - MX51_PAD_EIM_D25__USBOTG_DATA1 55 88 - MX51_PAD_EIM_D26__EIM_D26 56 89 - MX51_PAD_EIM_D26__KEY_COL7 57 90 - MX51_PAD_EIM_D26__UART2_RTS 58 91 - MX51_PAD_EIM_D26__UART3_TXD 59 92 - MX51_PAD_EIM_D26__USBOTG_DATA2 60 93 - MX51_PAD_EIM_D27__AUD6_RXC 61 94 - MX51_PAD_EIM_D27__EIM_D27 62 95 - MX51_PAD_EIM_D27__GPIO2_9 63 96 - MX51_PAD_EIM_D27__I2C2_SCL 64 97 - MX51_PAD_EIM_D27__UART3_RTS 65 98 - MX51_PAD_EIM_D27__USBOTG_DATA3 66 99 - MX51_PAD_EIM_D28__AUD6_TXD 67 100 - MX51_PAD_EIM_D28__EIM_D28 68 101 - MX51_PAD_EIM_D28__KEY_ROW4 69 102 - MX51_PAD_EIM_D28__USBOTG_DATA4 70 103 - MX51_PAD_EIM_D29__AUD6_RXD 71 104 - MX51_PAD_EIM_D29__EIM_D29 72 105 - MX51_PAD_EIM_D29__KEY_ROW5 73 106 - MX51_PAD_EIM_D29__USBOTG_DATA5 74 107 - MX51_PAD_EIM_D30__AUD6_TXC 75 108 - MX51_PAD_EIM_D30__EIM_D30 76 109 - MX51_PAD_EIM_D30__KEY_ROW6 77 110 - MX51_PAD_EIM_D30__USBOTG_DATA6 78 111 - MX51_PAD_EIM_D31__AUD6_TXFS 79 112 - MX51_PAD_EIM_D31__EIM_D31 80 113 - MX51_PAD_EIM_D31__KEY_ROW7 81 114 - MX51_PAD_EIM_D31__USBOTG_DATA7 82 115 - MX51_PAD_EIM_A16__EIM_A16 83 116 - MX51_PAD_EIM_A16__GPIO2_10 84 117 - MX51_PAD_EIM_A16__OSC_FREQ_SEL0 85 118 - MX51_PAD_EIM_A17__EIM_A17 86 119 - MX51_PAD_EIM_A17__GPIO2_11 87 120 - MX51_PAD_EIM_A17__OSC_FREQ_SEL1 88 121 - MX51_PAD_EIM_A18__BOOT_LPB0 89 122 - MX51_PAD_EIM_A18__EIM_A18 90 123 - MX51_PAD_EIM_A18__GPIO2_12 91 124 - MX51_PAD_EIM_A19__BOOT_LPB1 92 125 - MX51_PAD_EIM_A19__EIM_A19 93 126 - MX51_PAD_EIM_A19__GPIO2_13 94 127 - MX51_PAD_EIM_A20__BOOT_UART_SRC0 95 128 - MX51_PAD_EIM_A20__EIM_A20 96 129 - MX51_PAD_EIM_A20__GPIO2_14 97 130 - MX51_PAD_EIM_A21__BOOT_UART_SRC1 98 131 - MX51_PAD_EIM_A21__EIM_A21 99 132 - MX51_PAD_EIM_A21__GPIO2_15 100 133 - MX51_PAD_EIM_A22__EIM_A22 101 134 - MX51_PAD_EIM_A22__GPIO2_16 102 135 - MX51_PAD_EIM_A23__BOOT_HPN_EN 103 136 - MX51_PAD_EIM_A23__EIM_A23 104 137 - MX51_PAD_EIM_A23__GPIO2_17 105 138 - MX51_PAD_EIM_A24__EIM_A24 106 139 - MX51_PAD_EIM_A24__GPIO2_18 107 140 - MX51_PAD_EIM_A24__USBH2_CLK 108 141 - MX51_PAD_EIM_A25__DISP1_PIN4 109 142 - MX51_PAD_EIM_A25__EIM_A25 110 143 - MX51_PAD_EIM_A25__GPIO2_19 111 144 - MX51_PAD_EIM_A25__USBH2_DIR 112 145 - MX51_PAD_EIM_A26__CSI1_DATA_EN 113 146 - MX51_PAD_EIM_A26__DISP2_EXT_CLK 114 147 - MX51_PAD_EIM_A26__EIM_A26 115 148 - MX51_PAD_EIM_A26__GPIO2_20 116 149 - MX51_PAD_EIM_A26__USBH2_STP 117 150 - MX51_PAD_EIM_A27__CSI2_DATA_EN 118 151 - MX51_PAD_EIM_A27__DISP1_PIN1 119 152 - MX51_PAD_EIM_A27__EIM_A27 120 153 - MX51_PAD_EIM_A27__GPIO2_21 121 154 - MX51_PAD_EIM_A27__USBH2_NXT 122 155 - MX51_PAD_EIM_EB0__EIM_EB0 123 156 - MX51_PAD_EIM_EB1__EIM_EB1 124 157 - MX51_PAD_EIM_EB2__AUD5_RXFS 125 158 - MX51_PAD_EIM_EB2__CSI1_D2 126 159 - MX51_PAD_EIM_EB2__EIM_EB2 127 160 - MX51_PAD_EIM_EB2__FEC_MDIO 128 161 - MX51_PAD_EIM_EB2__GPIO2_22 129 162 - MX51_PAD_EIM_EB2__GPT_CMPOUT1 130 163 - MX51_PAD_EIM_EB3__AUD5_RXC 131 164 - MX51_PAD_EIM_EB3__CSI1_D3 132 165 - MX51_PAD_EIM_EB3__EIM_EB3 133 166 - MX51_PAD_EIM_EB3__FEC_RDATA1 134 167 - MX51_PAD_EIM_EB3__GPIO2_23 135 168 - MX51_PAD_EIM_EB3__GPT_CMPOUT2 136 169 - MX51_PAD_EIM_OE__EIM_OE 137 170 - MX51_PAD_EIM_OE__GPIO2_24 138 171 - MX51_PAD_EIM_CS0__EIM_CS0 139 172 - MX51_PAD_EIM_CS0__GPIO2_25 140 173 - MX51_PAD_EIM_CS1__EIM_CS1 141 174 - MX51_PAD_EIM_CS1__GPIO2_26 142 175 - MX51_PAD_EIM_CS2__AUD5_TXD 143 176 - MX51_PAD_EIM_CS2__CSI1_D4 144 177 - MX51_PAD_EIM_CS2__EIM_CS2 145 178 - MX51_PAD_EIM_CS2__FEC_RDATA2 146 179 - MX51_PAD_EIM_CS2__GPIO2_27 147 180 - MX51_PAD_EIM_CS2__USBOTG_STP 148 181 - MX51_PAD_EIM_CS3__AUD5_RXD 149 182 - MX51_PAD_EIM_CS3__CSI1_D5 150 183 - MX51_PAD_EIM_CS3__EIM_CS3 151 184 - MX51_PAD_EIM_CS3__FEC_RDATA3 152 185 - MX51_PAD_EIM_CS3__GPIO2_28 153 186 - MX51_PAD_EIM_CS3__USBOTG_NXT 154 187 - MX51_PAD_EIM_CS4__AUD5_TXC 155 188 - MX51_PAD_EIM_CS4__CSI1_D6 156 189 - MX51_PAD_EIM_CS4__EIM_CS4 157 190 - MX51_PAD_EIM_CS4__FEC_RX_ER 158 191 - MX51_PAD_EIM_CS4__GPIO2_29 159 192 - MX51_PAD_EIM_CS4__USBOTG_CLK 160 193 - MX51_PAD_EIM_CS5__AUD5_TXFS 161 194 - MX51_PAD_EIM_CS5__CSI1_D7 162 195 - MX51_PAD_EIM_CS5__DISP1_EXT_CLK 163 196 - MX51_PAD_EIM_CS5__EIM_CS5 164 197 - MX51_PAD_EIM_CS5__FEC_CRS 165 198 - MX51_PAD_EIM_CS5__GPIO2_30 166 199 - MX51_PAD_EIM_CS5__USBOTG_DIR 167 200 - MX51_PAD_EIM_DTACK__EIM_DTACK 168 201 - MX51_PAD_EIM_DTACK__GPIO2_31 169 202 - MX51_PAD_EIM_LBA__EIM_LBA 170 203 - MX51_PAD_EIM_LBA__GPIO3_1 171 204 - MX51_PAD_EIM_CRE__EIM_CRE 172 205 - MX51_PAD_EIM_CRE__GPIO3_2 173 206 - MX51_PAD_DRAM_CS1__DRAM_CS1 174 207 - MX51_PAD_NANDF_WE_B__GPIO3_3 175 208 - MX51_PAD_NANDF_WE_B__NANDF_WE_B 176 209 - MX51_PAD_NANDF_WE_B__PATA_DIOW 177 210 - MX51_PAD_NANDF_WE_B__SD3_DATA0 178 211 - MX51_PAD_NANDF_RE_B__GPIO3_4 179 212 - MX51_PAD_NANDF_RE_B__NANDF_RE_B 180 213 - MX51_PAD_NANDF_RE_B__PATA_DIOR 181 214 - MX51_PAD_NANDF_RE_B__SD3_DATA1 182 215 - MX51_PAD_NANDF_ALE__GPIO3_5 183 216 - MX51_PAD_NANDF_ALE__NANDF_ALE 184 217 - MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 185 218 - MX51_PAD_NANDF_CLE__GPIO3_6 186 219 - MX51_PAD_NANDF_CLE__NANDF_CLE 187 220 - MX51_PAD_NANDF_CLE__PATA_RESET_B 188 221 - MX51_PAD_NANDF_WP_B__GPIO3_7 189 222 - MX51_PAD_NANDF_WP_B__NANDF_WP_B 190 223 - MX51_PAD_NANDF_WP_B__PATA_DMACK 191 224 - MX51_PAD_NANDF_WP_B__SD3_DATA2 192 225 - MX51_PAD_NANDF_RB0__ECSPI2_SS1 193 226 - MX51_PAD_NANDF_RB0__GPIO3_8 194 227 - MX51_PAD_NANDF_RB0__NANDF_RB0 195 228 - MX51_PAD_NANDF_RB0__PATA_DMARQ 196 229 - MX51_PAD_NANDF_RB0__SD3_DATA3 197 230 - MX51_PAD_NANDF_RB1__CSPI_MOSI 198 231 - MX51_PAD_NANDF_RB1__ECSPI2_RDY 199 232 - MX51_PAD_NANDF_RB1__GPIO3_9 200 233 - MX51_PAD_NANDF_RB1__NANDF_RB1 201 234 - MX51_PAD_NANDF_RB1__PATA_IORDY 202 235 - MX51_PAD_NANDF_RB1__SD4_CMD 203 236 - MX51_PAD_NANDF_RB2__DISP2_WAIT 204 237 - MX51_PAD_NANDF_RB2__ECSPI2_SCLK 205 238 - MX51_PAD_NANDF_RB2__FEC_COL 206 239 - MX51_PAD_NANDF_RB2__GPIO3_10 207 240 - MX51_PAD_NANDF_RB2__NANDF_RB2 208 241 - MX51_PAD_NANDF_RB2__USBH3_H3_DP 209 242 - MX51_PAD_NANDF_RB2__USBH3_NXT 210 243 - MX51_PAD_NANDF_RB3__DISP1_WAIT 211 244 - MX51_PAD_NANDF_RB3__ECSPI2_MISO 212 245 - MX51_PAD_NANDF_RB3__FEC_RX_CLK 213 246 - MX51_PAD_NANDF_RB3__GPIO3_11 214 247 - MX51_PAD_NANDF_RB3__NANDF_RB3 215 248 - MX51_PAD_NANDF_RB3__USBH3_CLK 216 249 - MX51_PAD_NANDF_RB3__USBH3_H3_DM 217 250 - MX51_PAD_GPIO_NAND__GPIO_NAND 218 251 - MX51_PAD_GPIO_NAND__PATA_INTRQ 219 252 - MX51_PAD_NANDF_CS0__GPIO3_16 220 253 - MX51_PAD_NANDF_CS0__NANDF_CS0 221 254 - MX51_PAD_NANDF_CS1__GPIO3_17 222 255 - MX51_PAD_NANDF_CS1__NANDF_CS1 223 256 - MX51_PAD_NANDF_CS2__CSPI_SCLK 224 257 - MX51_PAD_NANDF_CS2__FEC_TX_ER 225 258 - MX51_PAD_NANDF_CS2__GPIO3_18 226 259 - MX51_PAD_NANDF_CS2__NANDF_CS2 227 260 - MX51_PAD_NANDF_CS2__PATA_CS_0 228 261 - MX51_PAD_NANDF_CS2__SD4_CLK 229 262 - MX51_PAD_NANDF_CS2__USBH3_H1_DP 230 263 - MX51_PAD_NANDF_CS3__FEC_MDC 231 264 - MX51_PAD_NANDF_CS3__GPIO3_19 232 265 - MX51_PAD_NANDF_CS3__NANDF_CS3 233 266 - MX51_PAD_NANDF_CS3__PATA_CS_1 234 267 - MX51_PAD_NANDF_CS3__SD4_DAT0 235 268 - MX51_PAD_NANDF_CS3__USBH3_H1_DM 236 269 - MX51_PAD_NANDF_CS4__FEC_TDATA1 237 270 - MX51_PAD_NANDF_CS4__GPIO3_20 238 271 - MX51_PAD_NANDF_CS4__NANDF_CS4 239 272 - MX51_PAD_NANDF_CS4__PATA_DA_0 240 273 - MX51_PAD_NANDF_CS4__SD4_DAT1 241 274 - MX51_PAD_NANDF_CS4__USBH3_STP 242 275 - MX51_PAD_NANDF_CS5__FEC_TDATA2 243 276 - MX51_PAD_NANDF_CS5__GPIO3_21 244 277 - MX51_PAD_NANDF_CS5__NANDF_CS5 245 278 - MX51_PAD_NANDF_CS5__PATA_DA_1 246 279 - MX51_PAD_NANDF_CS5__SD4_DAT2 247 280 - MX51_PAD_NANDF_CS5__USBH3_DIR 248 281 - MX51_PAD_NANDF_CS6__CSPI_SS3 249 282 - MX51_PAD_NANDF_CS6__FEC_TDATA3 250 283 - MX51_PAD_NANDF_CS6__GPIO3_22 251 284 - MX51_PAD_NANDF_CS6__NANDF_CS6 252 285 - MX51_PAD_NANDF_CS6__PATA_DA_2 253 286 - MX51_PAD_NANDF_CS6__SD4_DAT3 254 287 - MX51_PAD_NANDF_CS7__FEC_TX_EN 255 288 - MX51_PAD_NANDF_CS7__GPIO3_23 256 289 - MX51_PAD_NANDF_CS7__NANDF_CS7 257 290 - MX51_PAD_NANDF_CS7__SD3_CLK 258 291 - MX51_PAD_NANDF_RDY_INT__ECSPI2_SS0 259 292 - MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 260 293 - MX51_PAD_NANDF_RDY_INT__GPIO3_24 261 294 - MX51_PAD_NANDF_RDY_INT__NANDF_RDY_INT 262 295 - MX51_PAD_NANDF_RDY_INT__SD3_CMD 263 296 - MX51_PAD_NANDF_D15__ECSPI2_MOSI 264 297 - MX51_PAD_NANDF_D15__GPIO3_25 265 298 - MX51_PAD_NANDF_D15__NANDF_D15 266 299 - MX51_PAD_NANDF_D15__PATA_DATA15 267 300 - MX51_PAD_NANDF_D15__SD3_DAT7 268 301 - MX51_PAD_NANDF_D14__ECSPI2_SS3 269 302 - MX51_PAD_NANDF_D14__GPIO3_26 270 303 - MX51_PAD_NANDF_D14__NANDF_D14 271 304 - MX51_PAD_NANDF_D14__PATA_DATA14 272 305 - MX51_PAD_NANDF_D14__SD3_DAT6 273 306 - MX51_PAD_NANDF_D13__ECSPI2_SS2 274 307 - MX51_PAD_NANDF_D13__GPIO3_27 275 308 - MX51_PAD_NANDF_D13__NANDF_D13 276 309 - MX51_PAD_NANDF_D13__PATA_DATA13 277 310 - MX51_PAD_NANDF_D13__SD3_DAT5 278 311 - MX51_PAD_NANDF_D12__ECSPI2_SS1 279 312 - MX51_PAD_NANDF_D12__GPIO3_28 280 313 - MX51_PAD_NANDF_D12__NANDF_D12 281 314 - MX51_PAD_NANDF_D12__PATA_DATA12 282 315 - MX51_PAD_NANDF_D12__SD3_DAT4 283 316 - MX51_PAD_NANDF_D11__FEC_RX_DV 284 317 - MX51_PAD_NANDF_D11__GPIO3_29 285 318 - MX51_PAD_NANDF_D11__NANDF_D11 286 319 - MX51_PAD_NANDF_D11__PATA_DATA11 287 320 - MX51_PAD_NANDF_D11__SD3_DATA3 288 321 - MX51_PAD_NANDF_D10__GPIO3_30 289 322 - MX51_PAD_NANDF_D10__NANDF_D10 290 323 - MX51_PAD_NANDF_D10__PATA_DATA10 291 324 - MX51_PAD_NANDF_D10__SD3_DATA2 292 325 - MX51_PAD_NANDF_D9__FEC_RDATA0 293 326 - MX51_PAD_NANDF_D9__GPIO3_31 294 327 - MX51_PAD_NANDF_D9__NANDF_D9 295 328 - MX51_PAD_NANDF_D9__PATA_DATA9 296 329 - MX51_PAD_NANDF_D9__SD3_DATA1 297 330 - MX51_PAD_NANDF_D8__FEC_TDATA0 298 331 - MX51_PAD_NANDF_D8__GPIO4_0 299 332 - MX51_PAD_NANDF_D8__NANDF_D8 300 333 - MX51_PAD_NANDF_D8__PATA_DATA8 301 334 - MX51_PAD_NANDF_D8__SD3_DATA0 302 335 - MX51_PAD_NANDF_D7__GPIO4_1 303 336 - MX51_PAD_NANDF_D7__NANDF_D7 304 337 - MX51_PAD_NANDF_D7__PATA_DATA7 305 338 - MX51_PAD_NANDF_D7__USBH3_DATA0 306 339 - MX51_PAD_NANDF_D6__GPIO4_2 307 340 - MX51_PAD_NANDF_D6__NANDF_D6 308 341 - MX51_PAD_NANDF_D6__PATA_DATA6 309 342 - MX51_PAD_NANDF_D6__SD4_LCTL 310 343 - MX51_PAD_NANDF_D6__USBH3_DATA1 311 344 - MX51_PAD_NANDF_D5__GPIO4_3 312 345 - MX51_PAD_NANDF_D5__NANDF_D5 313 346 - MX51_PAD_NANDF_D5__PATA_DATA5 314 347 - MX51_PAD_NANDF_D5__SD4_WP 315 348 - MX51_PAD_NANDF_D5__USBH3_DATA2 316 349 - MX51_PAD_NANDF_D4__GPIO4_4 317 350 - MX51_PAD_NANDF_D4__NANDF_D4 318 351 - MX51_PAD_NANDF_D4__PATA_DATA4 319 352 - MX51_PAD_NANDF_D4__SD4_CD 320 353 - MX51_PAD_NANDF_D4__USBH3_DATA3 321 354 - MX51_PAD_NANDF_D3__GPIO4_5 322 355 - MX51_PAD_NANDF_D3__NANDF_D3 323 356 - MX51_PAD_NANDF_D3__PATA_DATA3 324 357 - MX51_PAD_NANDF_D3__SD4_DAT4 325 358 - MX51_PAD_NANDF_D3__USBH3_DATA4 326 359 - MX51_PAD_NANDF_D2__GPIO4_6 327 360 - MX51_PAD_NANDF_D2__NANDF_D2 328 361 - MX51_PAD_NANDF_D2__PATA_DATA2 329 362 - MX51_PAD_NANDF_D2__SD4_DAT5 330 363 - MX51_PAD_NANDF_D2__USBH3_DATA5 331 364 - MX51_PAD_NANDF_D1__GPIO4_7 332 365 - MX51_PAD_NANDF_D1__NANDF_D1 333 366 - MX51_PAD_NANDF_D1__PATA_DATA1 334 367 - MX51_PAD_NANDF_D1__SD4_DAT6 335 368 - MX51_PAD_NANDF_D1__USBH3_DATA6 336 369 - MX51_PAD_NANDF_D0__GPIO4_8 337 370 - MX51_PAD_NANDF_D0__NANDF_D0 338 371 - MX51_PAD_NANDF_D0__PATA_DATA0 339 372 - MX51_PAD_NANDF_D0__SD4_DAT7 340 373 - MX51_PAD_NANDF_D0__USBH3_DATA7 341 374 - MX51_PAD_CSI1_D8__CSI1_D8 342 375 - MX51_PAD_CSI1_D8__GPIO3_12 343 376 - MX51_PAD_CSI1_D9__CSI1_D9 344 377 - MX51_PAD_CSI1_D9__GPIO3_13 345 378 - MX51_PAD_CSI1_D10__CSI1_D10 346 379 - MX51_PAD_CSI1_D11__CSI1_D11 347 380 - MX51_PAD_CSI1_D12__CSI1_D12 348 381 - MX51_PAD_CSI1_D13__CSI1_D13 349 382 - MX51_PAD_CSI1_D14__CSI1_D14 350 383 - MX51_PAD_CSI1_D15__CSI1_D15 351 384 - MX51_PAD_CSI1_D16__CSI1_D16 352 385 - MX51_PAD_CSI1_D17__CSI1_D17 353 386 - MX51_PAD_CSI1_D18__CSI1_D18 354 387 - MX51_PAD_CSI1_D19__CSI1_D19 355 388 - MX51_PAD_CSI1_VSYNC__CSI1_VSYNC 356 389 - MX51_PAD_CSI1_VSYNC__GPIO3_14 357 390 - MX51_PAD_CSI1_HSYNC__CSI1_HSYNC 358 391 - MX51_PAD_CSI1_HSYNC__GPIO3_15 359 392 - MX51_PAD_CSI1_PIXCLK__CSI1_PIXCLK 360 393 - MX51_PAD_CSI1_MCLK__CSI1_MCLK 361 394 - MX51_PAD_CSI2_D12__CSI2_D12 362 395 - MX51_PAD_CSI2_D12__GPIO4_9 363 396 - MX51_PAD_CSI2_D13__CSI2_D13 364 397 - MX51_PAD_CSI2_D13__GPIO4_10 365 398 - MX51_PAD_CSI2_D14__CSI2_D14 366 399 - MX51_PAD_CSI2_D15__CSI2_D15 367 400 - MX51_PAD_CSI2_D16__CSI2_D16 368 401 - MX51_PAD_CSI2_D17__CSI2_D17 369 402 - MX51_PAD_CSI2_D18__CSI2_D18 370 403 - MX51_PAD_CSI2_D18__GPIO4_11 371 404 - MX51_PAD_CSI2_D19__CSI2_D19 372 405 - MX51_PAD_CSI2_D19__GPIO4_12 373 406 - MX51_PAD_CSI2_VSYNC__CSI2_VSYNC 374 407 - MX51_PAD_CSI2_VSYNC__GPIO4_13 375 408 - MX51_PAD_CSI2_HSYNC__CSI2_HSYNC 376 409 - MX51_PAD_CSI2_HSYNC__GPIO4_14 377 410 - MX51_PAD_CSI2_PIXCLK__CSI2_PIXCLK 378 411 - MX51_PAD_CSI2_PIXCLK__GPIO4_15 379 412 - MX51_PAD_I2C1_CLK__GPIO4_16 380 413 - MX51_PAD_I2C1_CLK__I2C1_CLK 381 414 - MX51_PAD_I2C1_DAT__GPIO4_17 382 415 - MX51_PAD_I2C1_DAT__I2C1_DAT 383 416 - MX51_PAD_AUD3_BB_TXD__AUD3_TXD 384 417 - MX51_PAD_AUD3_BB_TXD__GPIO4_18 385 418 - MX51_PAD_AUD3_BB_RXD__AUD3_RXD 386 419 - MX51_PAD_AUD3_BB_RXD__GPIO4_19 387 420 - MX51_PAD_AUD3_BB_RXD__UART3_RXD 388 421 - MX51_PAD_AUD3_BB_CK__AUD3_TXC 389 422 - MX51_PAD_AUD3_BB_CK__GPIO4_20 390 423 - MX51_PAD_AUD3_BB_FS__AUD3_TXFS 391 424 - MX51_PAD_AUD3_BB_FS__GPIO4_21 392 425 - MX51_PAD_AUD3_BB_FS__UART3_TXD 393 426 - MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 394 427 - MX51_PAD_CSPI1_MOSI__GPIO4_22 395 428 - MX51_PAD_CSPI1_MOSI__I2C1_SDA 396 429 - MX51_PAD_CSPI1_MISO__AUD4_RXD 397 430 - MX51_PAD_CSPI1_MISO__ECSPI1_MISO 398 431 - MX51_PAD_CSPI1_MISO__GPIO4_23 399 432 - MX51_PAD_CSPI1_SS0__AUD4_TXC 400 433 - MX51_PAD_CSPI1_SS0__ECSPI1_SS0 401 434 - MX51_PAD_CSPI1_SS0__GPIO4_24 402 435 - MX51_PAD_CSPI1_SS1__AUD4_TXD 403 436 - MX51_PAD_CSPI1_SS1__ECSPI1_SS1 404 437 - MX51_PAD_CSPI1_SS1__GPIO4_25 405 438 - MX51_PAD_CSPI1_RDY__AUD4_TXFS 406 439 - MX51_PAD_CSPI1_RDY__ECSPI1_RDY 407 440 - MX51_PAD_CSPI1_RDY__GPIO4_26 408 441 - MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 409 442 - MX51_PAD_CSPI1_SCLK__GPIO4_27 410 443 - MX51_PAD_CSPI1_SCLK__I2C1_SCL 411 444 - MX51_PAD_UART1_RXD__GPIO4_28 412 445 - MX51_PAD_UART1_RXD__UART1_RXD 413 446 - MX51_PAD_UART1_TXD__GPIO4_29 414 447 - MX51_PAD_UART1_TXD__PWM2_PWMO 415 448 - MX51_PAD_UART1_TXD__UART1_TXD 416 449 - MX51_PAD_UART1_RTS__GPIO4_30 417 450 - MX51_PAD_UART1_RTS__UART1_RTS 418 451 - MX51_PAD_UART1_CTS__GPIO4_31 419 452 - MX51_PAD_UART1_CTS__UART1_CTS 420 453 - MX51_PAD_UART2_RXD__FIRI_TXD 421 454 - MX51_PAD_UART2_RXD__GPIO1_20 422 455 - MX51_PAD_UART2_RXD__UART2_RXD 423 456 - MX51_PAD_UART2_TXD__FIRI_RXD 424 457 - MX51_PAD_UART2_TXD__GPIO1_21 425 458 - MX51_PAD_UART2_TXD__UART2_TXD 426 459 - MX51_PAD_UART3_RXD__CSI1_D0 427 460 - MX51_PAD_UART3_RXD__GPIO1_22 428 461 - MX51_PAD_UART3_RXD__UART1_DTR 429 462 - MX51_PAD_UART3_RXD__UART3_RXD 430 463 - MX51_PAD_UART3_TXD__CSI1_D1 431 464 - MX51_PAD_UART3_TXD__GPIO1_23 432 465 - MX51_PAD_UART3_TXD__UART1_DSR 433 466 - MX51_PAD_UART3_TXD__UART3_TXD 434 467 - MX51_PAD_OWIRE_LINE__GPIO1_24 435 468 - MX51_PAD_OWIRE_LINE__OWIRE_LINE 436 469 - MX51_PAD_OWIRE_LINE__SPDIF_OUT 437 470 - MX51_PAD_KEY_ROW0__KEY_ROW0 438 471 - MX51_PAD_KEY_ROW1__KEY_ROW1 439 472 - MX51_PAD_KEY_ROW2__KEY_ROW2 440 473 - MX51_PAD_KEY_ROW3__KEY_ROW3 441 474 - MX51_PAD_KEY_COL0__KEY_COL0 442 475 - MX51_PAD_KEY_COL0__PLL1_BYP 443 476 - MX51_PAD_KEY_COL1__KEY_COL1 444 477 - MX51_PAD_KEY_COL1__PLL2_BYP 445 478 - MX51_PAD_KEY_COL2__KEY_COL2 446 479 - MX51_PAD_KEY_COL2__PLL3_BYP 447 480 - MX51_PAD_KEY_COL3__KEY_COL3 448 481 - MX51_PAD_KEY_COL4__I2C2_SCL 449 482 - MX51_PAD_KEY_COL4__KEY_COL4 450 483 - MX51_PAD_KEY_COL4__SPDIF_OUT1 451 484 - MX51_PAD_KEY_COL4__UART1_RI 452 485 - MX51_PAD_KEY_COL4__UART3_RTS 453 486 - MX51_PAD_KEY_COL5__I2C2_SDA 454 487 - MX51_PAD_KEY_COL5__KEY_COL5 455 488 - MX51_PAD_KEY_COL5__UART1_DCD 456 489 - MX51_PAD_KEY_COL5__UART3_CTS 457 490 - MX51_PAD_USBH1_CLK__CSPI_SCLK 458 491 - MX51_PAD_USBH1_CLK__GPIO1_25 459 492 - MX51_PAD_USBH1_CLK__I2C2_SCL 460 493 - MX51_PAD_USBH1_CLK__USBH1_CLK 461 494 - MX51_PAD_USBH1_DIR__CSPI_MOSI 462 495 - MX51_PAD_USBH1_DIR__GPIO1_26 463 496 - MX51_PAD_USBH1_DIR__I2C2_SDA 464 497 - MX51_PAD_USBH1_DIR__USBH1_DIR 465 498 - MX51_PAD_USBH1_STP__CSPI_RDY 466 499 - MX51_PAD_USBH1_STP__GPIO1_27 467 500 - MX51_PAD_USBH1_STP__UART3_RXD 468 501 - MX51_PAD_USBH1_STP__USBH1_STP 469 502 - MX51_PAD_USBH1_NXT__CSPI_MISO 470 503 - MX51_PAD_USBH1_NXT__GPIO1_28 471 504 - MX51_PAD_USBH1_NXT__UART3_TXD 472 505 - MX51_PAD_USBH1_NXT__USBH1_NXT 473 506 - MX51_PAD_USBH1_DATA0__GPIO1_11 474 507 - MX51_PAD_USBH1_DATA0__UART2_CTS 475 508 - MX51_PAD_USBH1_DATA0__USBH1_DATA0 476 509 - MX51_PAD_USBH1_DATA1__GPIO1_12 477 510 - MX51_PAD_USBH1_DATA1__UART2_RXD 478 511 - MX51_PAD_USBH1_DATA1__USBH1_DATA1 479 512 - MX51_PAD_USBH1_DATA2__GPIO1_13 480 513 - MX51_PAD_USBH1_DATA2__UART2_TXD 481 514 - MX51_PAD_USBH1_DATA2__USBH1_DATA2 482 515 - MX51_PAD_USBH1_DATA3__GPIO1_14 483 516 - MX51_PAD_USBH1_DATA3__UART2_RTS 484 517 - MX51_PAD_USBH1_DATA3__USBH1_DATA3 485 518 - MX51_PAD_USBH1_DATA4__CSPI_SS0 486 519 - MX51_PAD_USBH1_DATA4__GPIO1_15 487 520 - MX51_PAD_USBH1_DATA4__USBH1_DATA4 488 521 - MX51_PAD_USBH1_DATA5__CSPI_SS1 489 522 - MX51_PAD_USBH1_DATA5__GPIO1_16 490 523 - MX51_PAD_USBH1_DATA5__USBH1_DATA5 491 524 - MX51_PAD_USBH1_DATA6__CSPI_SS3 492 525 - MX51_PAD_USBH1_DATA6__GPIO1_17 493 526 - MX51_PAD_USBH1_DATA6__USBH1_DATA6 494 527 - MX51_PAD_USBH1_DATA7__ECSPI1_SS3 495 528 - MX51_PAD_USBH1_DATA7__ECSPI2_SS3 496 529 - MX51_PAD_USBH1_DATA7__GPIO1_18 497 530 - MX51_PAD_USBH1_DATA7__USBH1_DATA7 498 531 - MX51_PAD_DI1_PIN11__DI1_PIN11 499 532 - MX51_PAD_DI1_PIN11__ECSPI1_SS2 500 533 - MX51_PAD_DI1_PIN11__GPIO3_0 501 534 - MX51_PAD_DI1_PIN12__DI1_PIN12 502 535 - MX51_PAD_DI1_PIN12__GPIO3_1 503 536 - MX51_PAD_DI1_PIN13__DI1_PIN13 504 537 - MX51_PAD_DI1_PIN13__GPIO3_2 505 538 - MX51_PAD_DI1_D0_CS__DI1_D0_CS 506 539 - MX51_PAD_DI1_D0_CS__GPIO3_3 507 540 - MX51_PAD_DI1_D1_CS__DI1_D1_CS 508 541 - MX51_PAD_DI1_D1_CS__DISP1_PIN14 509 542 - MX51_PAD_DI1_D1_CS__DISP1_PIN5 510 543 - MX51_PAD_DI1_D1_CS__GPIO3_4 511 544 - MX51_PAD_DISPB2_SER_DIN__DISP1_PIN1 512 545 - MX51_PAD_DISPB2_SER_DIN__DISPB2_SER_DIN 513 546 - MX51_PAD_DISPB2_SER_DIN__GPIO3_5 514 547 - MX51_PAD_DISPB2_SER_DIO__DISP1_PIN6 515 548 - MX51_PAD_DISPB2_SER_DIO__DISPB2_SER_DIO 516 549 - MX51_PAD_DISPB2_SER_DIO__GPIO3_6 517 550 - MX51_PAD_DISPB2_SER_CLK__DISP1_PIN17 518 551 - MX51_PAD_DISPB2_SER_CLK__DISP1_PIN7 519 552 - MX51_PAD_DISPB2_SER_CLK__DISPB2_SER_CLK 520 553 - MX51_PAD_DISPB2_SER_CLK__GPIO3_7 521 554 - MX51_PAD_DISPB2_SER_RS__DISP1_EXT_CLK 522 555 - MX51_PAD_DISPB2_SER_RS__DISP1_PIN16 523 556 - MX51_PAD_DISPB2_SER_RS__DISP1_PIN8 524 557 - MX51_PAD_DISPB2_SER_RS__DISPB2_SER_RS 525 558 - MX51_PAD_DISPB2_SER_RS__DISPB2_SER_RS 526 559 - MX51_PAD_DISPB2_SER_RS__GPIO3_8 527 560 - MX51_PAD_DISP1_DAT0__DISP1_DAT0 528 561 - MX51_PAD_DISP1_DAT1__DISP1_DAT1 529 562 - MX51_PAD_DISP1_DAT2__DISP1_DAT2 530 563 - MX51_PAD_DISP1_DAT3__DISP1_DAT3 531 564 - MX51_PAD_DISP1_DAT4__DISP1_DAT4 532 565 - MX51_PAD_DISP1_DAT5__DISP1_DAT5 533 566 - MX51_PAD_DISP1_DAT6__BOOT_USB_SRC 534 567 - MX51_PAD_DISP1_DAT6__DISP1_DAT6 535 568 - MX51_PAD_DISP1_DAT7__BOOT_EEPROM_CFG 536 569 - MX51_PAD_DISP1_DAT7__DISP1_DAT7 537 570 - MX51_PAD_DISP1_DAT8__BOOT_SRC0 538 571 - MX51_PAD_DISP1_DAT8__DISP1_DAT8 539 572 - MX51_PAD_DISP1_DAT9__BOOT_SRC1 540 573 - MX51_PAD_DISP1_DAT9__DISP1_DAT9 541 574 - MX51_PAD_DISP1_DAT10__BOOT_SPARE_SIZE 542 575 - MX51_PAD_DISP1_DAT10__DISP1_DAT10 543 576 - MX51_PAD_DISP1_DAT11__BOOT_LPB_FREQ2 544 577 - MX51_PAD_DISP1_DAT11__DISP1_DAT11 545 578 - MX51_PAD_DISP1_DAT12__BOOT_MLC_SEL 546 579 - MX51_PAD_DISP1_DAT12__DISP1_DAT12 547 580 - MX51_PAD_DISP1_DAT13__BOOT_MEM_CTL0 548 581 - MX51_PAD_DISP1_DAT13__DISP1_DAT13 549 582 - MX51_PAD_DISP1_DAT14__BOOT_MEM_CTL1 550 583 - MX51_PAD_DISP1_DAT14__DISP1_DAT14 551 584 - MX51_PAD_DISP1_DAT15__BOOT_BUS_WIDTH 552 585 - MX51_PAD_DISP1_DAT15__DISP1_DAT15 553 586 - MX51_PAD_DISP1_DAT16__BOOT_PAGE_SIZE0 554 587 - MX51_PAD_DISP1_DAT16__DISP1_DAT16 555 588 - MX51_PAD_DISP1_DAT17__BOOT_PAGE_SIZE1 556 589 - MX51_PAD_DISP1_DAT17__DISP1_DAT17 557 590 - MX51_PAD_DISP1_DAT18__BOOT_WEIM_MUXED0 558 591 - MX51_PAD_DISP1_DAT18__DISP1_DAT18 559 592 - MX51_PAD_DISP1_DAT18__DISP2_PIN11 560 593 - MX51_PAD_DISP1_DAT18__DISP2_PIN5 561 594 - MX51_PAD_DISP1_DAT19__BOOT_WEIM_MUXED1 562 595 - MX51_PAD_DISP1_DAT19__DISP1_DAT19 563 596 - MX51_PAD_DISP1_DAT19__DISP2_PIN12 564 597 - MX51_PAD_DISP1_DAT19__DISP2_PIN6 565 598 - MX51_PAD_DISP1_DAT20__BOOT_MEM_TYPE0 566 599 - MX51_PAD_DISP1_DAT20__DISP1_DAT20 567 600 - MX51_PAD_DISP1_DAT20__DISP2_PIN13 568 601 - MX51_PAD_DISP1_DAT20__DISP2_PIN7 569 602 - MX51_PAD_DISP1_DAT21__BOOT_MEM_TYPE1 570 603 - MX51_PAD_DISP1_DAT21__DISP1_DAT21 571 604 - MX51_PAD_DISP1_DAT21__DISP2_PIN14 572 605 - MX51_PAD_DISP1_DAT21__DISP2_PIN8 573 606 - MX51_PAD_DISP1_DAT22__BOOT_LPB_FREQ0 574 607 - MX51_PAD_DISP1_DAT22__DISP1_DAT22 575 608 - MX51_PAD_DISP1_DAT22__DISP2_D0_CS 576 609 - MX51_PAD_DISP1_DAT22__DISP2_DAT16 577 610 - MX51_PAD_DISP1_DAT23__BOOT_LPB_FREQ1 578 611 - MX51_PAD_DISP1_DAT23__DISP1_DAT23 579 612 - MX51_PAD_DISP1_DAT23__DISP2_D1_CS 580 613 - MX51_PAD_DISP1_DAT23__DISP2_DAT17 581 614 - MX51_PAD_DISP1_DAT23__DISP2_SER_CS 582 615 - MX51_PAD_DI1_PIN3__DI1_PIN3 583 616 - MX51_PAD_DI1_PIN2__DI1_PIN2 584 617 - MX51_PAD_DI_GP2__DISP1_SER_CLK 585 618 - MX51_PAD_DI_GP2__DISP2_WAIT 586 619 - MX51_PAD_DI_GP3__CSI1_DATA_EN 587 620 - MX51_PAD_DI_GP3__DISP1_SER_DIO 588 621 - MX51_PAD_DI_GP3__FEC_TX_ER 589 622 - MX51_PAD_DI2_PIN4__CSI2_DATA_EN 590 623 - MX51_PAD_DI2_PIN4__DI2_PIN4 591 624 - MX51_PAD_DI2_PIN4__FEC_CRS 592 625 - MX51_PAD_DI2_PIN2__DI2_PIN2 593 626 - MX51_PAD_DI2_PIN2__FEC_MDC 594 627 - MX51_PAD_DI2_PIN3__DI2_PIN3 595 628 - MX51_PAD_DI2_PIN3__FEC_MDIO 596 629 - MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 597 630 - MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 598 631 - MX51_PAD_DI_GP4__DI2_PIN15 599 632 - MX51_PAD_DI_GP4__DISP1_SER_DIN 600 633 - MX51_PAD_DI_GP4__DISP2_PIN1 601 634 - MX51_PAD_DI_GP4__FEC_RDATA2 602 635 - MX51_PAD_DISP2_DAT0__DISP2_DAT0 603 636 - MX51_PAD_DISP2_DAT0__FEC_RDATA3 604 637 - MX51_PAD_DISP2_DAT0__KEY_COL6 605 638 - MX51_PAD_DISP2_DAT0__UART3_RXD 606 639 - MX51_PAD_DISP2_DAT0__USBH3_CLK 607 640 - MX51_PAD_DISP2_DAT1__DISP2_DAT1 608 641 - MX51_PAD_DISP2_DAT1__FEC_RX_ER 609 642 - MX51_PAD_DISP2_DAT1__KEY_COL7 610 643 - MX51_PAD_DISP2_DAT1__UART3_TXD 611 644 - MX51_PAD_DISP2_DAT1__USBH3_DIR 612 645 - MX51_PAD_DISP2_DAT2__DISP2_DAT2 613 646 - MX51_PAD_DISP2_DAT3__DISP2_DAT3 614 647 - MX51_PAD_DISP2_DAT4__DISP2_DAT4 615 648 - MX51_PAD_DISP2_DAT5__DISP2_DAT5 616 649 - MX51_PAD_DISP2_DAT6__DISP2_DAT6 617 650 - MX51_PAD_DISP2_DAT6__FEC_TDATA1 618 651 - MX51_PAD_DISP2_DAT6__GPIO1_19 619 652 - MX51_PAD_DISP2_DAT6__KEY_ROW4 620 653 - MX51_PAD_DISP2_DAT6__USBH3_STP 621 654 - MX51_PAD_DISP2_DAT7__DISP2_DAT7 622 655 - MX51_PAD_DISP2_DAT7__FEC_TDATA2 623 656 - MX51_PAD_DISP2_DAT7__GPIO1_29 624 657 - MX51_PAD_DISP2_DAT7__KEY_ROW5 625 658 - MX51_PAD_DISP2_DAT7__USBH3_NXT 626 659 - MX51_PAD_DISP2_DAT8__DISP2_DAT8 627 660 - MX51_PAD_DISP2_DAT8__FEC_TDATA3 628 661 - MX51_PAD_DISP2_DAT8__GPIO1_30 629 662 - MX51_PAD_DISP2_DAT8__KEY_ROW6 630 663 - MX51_PAD_DISP2_DAT8__USBH3_DATA0 631 664 - MX51_PAD_DISP2_DAT9__AUD6_RXC 632 665 - MX51_PAD_DISP2_DAT9__DISP2_DAT9 633 666 - MX51_PAD_DISP2_DAT9__FEC_TX_EN 634 667 - MX51_PAD_DISP2_DAT9__GPIO1_31 635 668 - MX51_PAD_DISP2_DAT9__USBH3_DATA1 636 669 - MX51_PAD_DISP2_DAT10__DISP2_DAT10 637 670 - MX51_PAD_DISP2_DAT10__DISP2_SER_CS 638 671 - MX51_PAD_DISP2_DAT10__FEC_COL 639 672 - MX51_PAD_DISP2_DAT10__KEY_ROW7 640 673 - MX51_PAD_DISP2_DAT10__USBH3_DATA2 641 674 - MX51_PAD_DISP2_DAT11__AUD6_TXD 642 675 - MX51_PAD_DISP2_DAT11__DISP2_DAT11 643 676 - MX51_PAD_DISP2_DAT11__FEC_RX_CLK 644 677 - MX51_PAD_DISP2_DAT11__GPIO1_10 645 678 - MX51_PAD_DISP2_DAT11__USBH3_DATA3 646 679 - MX51_PAD_DISP2_DAT12__AUD6_RXD 647 680 - MX51_PAD_DISP2_DAT12__DISP2_DAT12 648 681 - MX51_PAD_DISP2_DAT12__FEC_RX_DV 649 682 - MX51_PAD_DISP2_DAT12__USBH3_DATA4 650 683 - MX51_PAD_DISP2_DAT13__AUD6_TXC 651 684 - MX51_PAD_DISP2_DAT13__DISP2_DAT13 652 685 - MX51_PAD_DISP2_DAT13__FEC_TX_CLK 653 686 - MX51_PAD_DISP2_DAT13__USBH3_DATA5 654 687 - MX51_PAD_DISP2_DAT14__AUD6_TXFS 655 688 - MX51_PAD_DISP2_DAT14__DISP2_DAT14 656 689 - MX51_PAD_DISP2_DAT14__FEC_RDATA0 657 690 - MX51_PAD_DISP2_DAT14__USBH3_DATA6 658 691 - MX51_PAD_DISP2_DAT15__AUD6_RXFS 659 692 - MX51_PAD_DISP2_DAT15__DISP1_SER_CS 660 693 - MX51_PAD_DISP2_DAT15__DISP2_DAT15 661 694 - MX51_PAD_DISP2_DAT15__FEC_TDATA0 662 695 - MX51_PAD_DISP2_DAT15__USBH3_DATA7 663 696 - MX51_PAD_SD1_CMD__AUD5_RXFS 664 697 - MX51_PAD_SD1_CMD__CSPI_MOSI 665 698 - MX51_PAD_SD1_CMD__SD1_CMD 666 699 - MX51_PAD_SD1_CLK__AUD5_RXC 667 700 - MX51_PAD_SD1_CLK__CSPI_SCLK 668 701 - MX51_PAD_SD1_CLK__SD1_CLK 669 702 - MX51_PAD_SD1_DATA0__AUD5_TXD 670 703 - MX51_PAD_SD1_DATA0__CSPI_MISO 671 704 - MX51_PAD_SD1_DATA0__SD1_DATA0 672 705 - MX51_PAD_EIM_DA0__EIM_DA0 673 706 - MX51_PAD_EIM_DA1__EIM_DA1 674 707 - MX51_PAD_EIM_DA2__EIM_DA2 675 708 - MX51_PAD_EIM_DA3__EIM_DA3 676 709 - MX51_PAD_SD1_DATA1__AUD5_RXD 677 710 - MX51_PAD_SD1_DATA1__SD1_DATA1 678 711 - MX51_PAD_EIM_DA4__EIM_DA4 679 712 - MX51_PAD_EIM_DA5__EIM_DA5 680 713 - MX51_PAD_EIM_DA6__EIM_DA6 681 714 - MX51_PAD_EIM_DA7__EIM_DA7 682 715 - MX51_PAD_SD1_DATA2__AUD5_TXC 683 716 - MX51_PAD_SD1_DATA2__SD1_DATA2 684 717 - MX51_PAD_EIM_DA10__EIM_DA10 685 718 - MX51_PAD_EIM_DA11__EIM_DA11 686 719 - MX51_PAD_EIM_DA8__EIM_DA8 687 720 - MX51_PAD_EIM_DA9__EIM_DA9 688 721 - MX51_PAD_SD1_DATA3__AUD5_TXFS 689 722 - MX51_PAD_SD1_DATA3__CSPI_SS1 690 723 - MX51_PAD_SD1_DATA3__SD1_DATA3 691 724 - MX51_PAD_GPIO1_0__CSPI_SS2 692 725 - MX51_PAD_GPIO1_0__GPIO1_0 693 726 - MX51_PAD_GPIO1_0__SD1_CD 694 727 - MX51_PAD_GPIO1_1__CSPI_MISO 695 728 - MX51_PAD_GPIO1_1__GPIO1_1 696 729 - MX51_PAD_GPIO1_1__SD1_WP 697 730 - MX51_PAD_EIM_DA12__EIM_DA12 698 731 - MX51_PAD_EIM_DA13__EIM_DA13 699 732 - MX51_PAD_EIM_DA14__EIM_DA14 700 733 - MX51_PAD_EIM_DA15__EIM_DA15 701 734 - MX51_PAD_SD2_CMD__CSPI_MOSI 702 735 - MX51_PAD_SD2_CMD__I2C1_SCL 703 736 - MX51_PAD_SD2_CMD__SD2_CMD 704 737 - MX51_PAD_SD2_CLK__CSPI_SCLK 705 738 - MX51_PAD_SD2_CLK__I2C1_SDA 706 739 - MX51_PAD_SD2_CLK__SD2_CLK 707 740 - MX51_PAD_SD2_DATA0__CSPI_MISO 708 741 - MX51_PAD_SD2_DATA0__SD1_DAT4 709 742 - MX51_PAD_SD2_DATA0__SD2_DATA0 710 743 - MX51_PAD_SD2_DATA1__SD1_DAT5 711 744 - MX51_PAD_SD2_DATA1__SD2_DATA1 712 745 - MX51_PAD_SD2_DATA1__USBH3_H2_DP 713 746 - MX51_PAD_SD2_DATA2__SD1_DAT6 714 747 - MX51_PAD_SD2_DATA2__SD2_DATA2 715 748 - MX51_PAD_SD2_DATA2__USBH3_H2_DM 716 749 - MX51_PAD_SD2_DATA3__CSPI_SS2 717 750 - MX51_PAD_SD2_DATA3__SD1_DAT7 718 751 - MX51_PAD_SD2_DATA3__SD2_DATA3 719 752 - MX51_PAD_GPIO1_2__CCM_OUT_2 720 753 - MX51_PAD_GPIO1_2__GPIO1_2 721 754 - MX51_PAD_GPIO1_2__I2C2_SCL 722 755 - MX51_PAD_GPIO1_2__PLL1_BYP 723 756 - MX51_PAD_GPIO1_2__PWM1_PWMO 724 757 - MX51_PAD_GPIO1_3__GPIO1_3 725 758 - MX51_PAD_GPIO1_3__I2C2_SDA 726 759 - MX51_PAD_GPIO1_3__PLL2_BYP 727 760 - MX51_PAD_GPIO1_3__PWM2_PWMO 728 761 - MX51_PAD_PMIC_INT_REQ__PMIC_INT_REQ 729 762 - MX51_PAD_PMIC_INT_REQ__PMIC_PMU_IRQ_B 730 763 - MX51_PAD_GPIO1_4__DISP2_EXT_CLK 731 764 - MX51_PAD_GPIO1_4__EIM_RDY 732 765 - MX51_PAD_GPIO1_4__GPIO1_4 733 766 - MX51_PAD_GPIO1_4__WDOG1_WDOG_B 734 767 - MX51_PAD_GPIO1_5__CSI2_MCLK 735 768 - MX51_PAD_GPIO1_5__DISP2_PIN16 736 769 - MX51_PAD_GPIO1_5__GPIO1_5 737 770 - MX51_PAD_GPIO1_5__WDOG2_WDOG_B 738 771 - MX51_PAD_GPIO1_6__DISP2_PIN17 739 772 - MX51_PAD_GPIO1_6__GPIO1_6 740 773 - MX51_PAD_GPIO1_6__REF_EN_B 741 774 - MX51_PAD_GPIO1_7__CCM_OUT_0 742 775 - MX51_PAD_GPIO1_7__GPIO1_7 743 776 - MX51_PAD_GPIO1_7__SD2_WP 744 777 - MX51_PAD_GPIO1_7__SPDIF_OUT1 745 778 - MX51_PAD_GPIO1_8__CSI2_DATA_EN 746 779 - MX51_PAD_GPIO1_8__GPIO1_8 747 780 - MX51_PAD_GPIO1_8__SD2_CD 748 781 - MX51_PAD_GPIO1_8__USBH3_PWR 749 782 - MX51_PAD_GPIO1_9__CCM_OUT_1 750 783 - MX51_PAD_GPIO1_9__DISP2_D1_CS 751 784 - MX51_PAD_GPIO1_9__DISP2_SER_CS 752 785 - MX51_PAD_GPIO1_9__GPIO1_9 753 786 - MX51_PAD_GPIO1_9__SD2_LCTL 754 787 - MX51_PAD_GPIO1_9__USBH3_OC 755 31 + Refer to imx51-pinfunc.h in device tree source folder for all available 32 + imx51 PIN_FUNC_ID.
+2 -1172
Documentation/devicetree/bindings/pinctrl/fsl,imx53-pinctrl.txt
··· 28 28 PAD_CTL_SRE_FAST (1 << 0) 29 29 PAD_CTL_SRE_SLOW (0 << 0) 30 30 31 - See below for available PIN_FUNC_ID for imx53: 32 - MX53_PAD_GPIO_19__KPP_COL_5 0 33 - MX53_PAD_GPIO_19__GPIO4_5 1 34 - MX53_PAD_GPIO_19__CCM_CLKO 2 35 - MX53_PAD_GPIO_19__SPDIF_OUT1 3 36 - MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 4 37 - MX53_PAD_GPIO_19__ECSPI1_RDY 5 38 - MX53_PAD_GPIO_19__FEC_TDATA_3 6 39 - MX53_PAD_GPIO_19__SRC_INT_BOOT 7 40 - MX53_PAD_KEY_COL0__KPP_COL_0 8 41 - MX53_PAD_KEY_COL0__GPIO4_6 9 42 - MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 10 43 - MX53_PAD_KEY_COL0__UART4_TXD_MUX 11 44 - MX53_PAD_KEY_COL0__ECSPI1_SCLK 12 45 - MX53_PAD_KEY_COL0__FEC_RDATA_3 13 46 - MX53_PAD_KEY_COL0__SRC_ANY_PU_RST 14 47 - MX53_PAD_KEY_ROW0__KPP_ROW_0 15 48 - MX53_PAD_KEY_ROW0__GPIO4_7 16 49 - MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 17 50 - MX53_PAD_KEY_ROW0__UART4_RXD_MUX 18 51 - MX53_PAD_KEY_ROW0__ECSPI1_MOSI 19 52 - MX53_PAD_KEY_ROW0__FEC_TX_ER 20 53 - MX53_PAD_KEY_COL1__KPP_COL_1 21 54 - MX53_PAD_KEY_COL1__GPIO4_8 22 55 - MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 23 56 - MX53_PAD_KEY_COL1__UART5_TXD_MUX 24 57 - MX53_PAD_KEY_COL1__ECSPI1_MISO 25 58 - MX53_PAD_KEY_COL1__FEC_RX_CLK 26 59 - MX53_PAD_KEY_COL1__USBPHY1_TXREADY 27 60 - MX53_PAD_KEY_ROW1__KPP_ROW_1 28 61 - MX53_PAD_KEY_ROW1__GPIO4_9 29 62 - MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 30 63 - MX53_PAD_KEY_ROW1__UART5_RXD_MUX 31 64 - MX53_PAD_KEY_ROW1__ECSPI1_SS0 32 65 - MX53_PAD_KEY_ROW1__FEC_COL 33 66 - MX53_PAD_KEY_ROW1__USBPHY1_RXVALID 34 67 - MX53_PAD_KEY_COL2__KPP_COL_2 35 68 - MX53_PAD_KEY_COL2__GPIO4_10 36 69 - MX53_PAD_KEY_COL2__CAN1_TXCAN 37 70 - MX53_PAD_KEY_COL2__FEC_MDIO 38 71 - MX53_PAD_KEY_COL2__ECSPI1_SS1 39 72 - MX53_PAD_KEY_COL2__FEC_RDATA_2 40 73 - MX53_PAD_KEY_COL2__USBPHY1_RXACTIVE 41 74 - MX53_PAD_KEY_ROW2__KPP_ROW_2 42 75 - MX53_PAD_KEY_ROW2__GPIO4_11 43 76 - MX53_PAD_KEY_ROW2__CAN1_RXCAN 44 77 - MX53_PAD_KEY_ROW2__FEC_MDC 45 78 - MX53_PAD_KEY_ROW2__ECSPI1_SS2 46 79 - MX53_PAD_KEY_ROW2__FEC_TDATA_2 47 80 - MX53_PAD_KEY_ROW2__USBPHY1_RXERROR 48 81 - MX53_PAD_KEY_COL3__KPP_COL_3 49 82 - MX53_PAD_KEY_COL3__GPIO4_12 50 83 - MX53_PAD_KEY_COL3__USBOH3_H2_DP 51 84 - MX53_PAD_KEY_COL3__SPDIF_IN1 52 85 - MX53_PAD_KEY_COL3__I2C2_SCL 53 86 - MX53_PAD_KEY_COL3__ECSPI1_SS3 54 87 - MX53_PAD_KEY_COL3__FEC_CRS 55 88 - MX53_PAD_KEY_COL3__USBPHY1_SIECLOCK 56 89 - MX53_PAD_KEY_ROW3__KPP_ROW_3 57 90 - MX53_PAD_KEY_ROW3__GPIO4_13 58 91 - MX53_PAD_KEY_ROW3__USBOH3_H2_DM 59 92 - MX53_PAD_KEY_ROW3__CCM_ASRC_EXT_CLK 60 93 - MX53_PAD_KEY_ROW3__I2C2_SDA 61 94 - MX53_PAD_KEY_ROW3__OSC32K_32K_OUT 62 95 - MX53_PAD_KEY_ROW3__CCM_PLL4_BYP 63 96 - MX53_PAD_KEY_ROW3__USBPHY1_LINESTATE_0 64 97 - MX53_PAD_KEY_COL4__KPP_COL_4 65 98 - MX53_PAD_KEY_COL4__GPIO4_14 66 99 - MX53_PAD_KEY_COL4__CAN2_TXCAN 67 100 - MX53_PAD_KEY_COL4__IPU_SISG_4 68 101 - MX53_PAD_KEY_COL4__UART5_RTS 69 102 - MX53_PAD_KEY_COL4__USBOH3_USBOTG_OC 70 103 - MX53_PAD_KEY_COL4__USBPHY1_LINESTATE_1 71 104 - MX53_PAD_KEY_ROW4__KPP_ROW_4 72 105 - MX53_PAD_KEY_ROW4__GPIO4_15 73 106 - MX53_PAD_KEY_ROW4__CAN2_RXCAN 74 107 - MX53_PAD_KEY_ROW4__IPU_SISG_5 75 108 - MX53_PAD_KEY_ROW4__UART5_CTS 76 109 - MX53_PAD_KEY_ROW4__USBOH3_USBOTG_PWR 77 110 - MX53_PAD_KEY_ROW4__USBPHY1_VBUSVALID 78 111 - MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 79 112 - MX53_PAD_DI0_DISP_CLK__GPIO4_16 80 113 - MX53_PAD_DI0_DISP_CLK__USBOH3_USBH2_DIR 81 114 - MX53_PAD_DI0_DISP_CLK__SDMA_DEBUG_CORE_STATE_0 82 115 - MX53_PAD_DI0_DISP_CLK__EMI_EMI_DEBUG_0 83 116 - MX53_PAD_DI0_DISP_CLK__USBPHY1_AVALID 84 117 - MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 85 118 - MX53_PAD_DI0_PIN15__GPIO4_17 86 119 - MX53_PAD_DI0_PIN15__AUDMUX_AUD6_TXC 87 120 - MX53_PAD_DI0_PIN15__SDMA_DEBUG_CORE_STATE_1 88 121 - MX53_PAD_DI0_PIN15__EMI_EMI_DEBUG_1 89 122 - MX53_PAD_DI0_PIN15__USBPHY1_BVALID 90 123 - MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 91 124 - MX53_PAD_DI0_PIN2__GPIO4_18 92 125 - MX53_PAD_DI0_PIN2__AUDMUX_AUD6_TXD 93 126 - MX53_PAD_DI0_PIN2__SDMA_DEBUG_CORE_STATE_2 94 127 - MX53_PAD_DI0_PIN2__EMI_EMI_DEBUG_2 95 128 - MX53_PAD_DI0_PIN2__USBPHY1_ENDSESSION 96 129 - MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 97 130 - MX53_PAD_DI0_PIN3__GPIO4_19 98 131 - MX53_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS 99 132 - MX53_PAD_DI0_PIN3__SDMA_DEBUG_CORE_STATE_3 100 133 - MX53_PAD_DI0_PIN3__EMI_EMI_DEBUG_3 101 134 - MX53_PAD_DI0_PIN3__USBPHY1_IDDIG 102 135 - MX53_PAD_DI0_PIN4__IPU_DI0_PIN4 103 136 - MX53_PAD_DI0_PIN4__GPIO4_20 104 137 - MX53_PAD_DI0_PIN4__AUDMUX_AUD6_RXD 105 138 - MX53_PAD_DI0_PIN4__ESDHC1_WP 106 139 - MX53_PAD_DI0_PIN4__SDMA_DEBUG_YIELD 107 140 - MX53_PAD_DI0_PIN4__EMI_EMI_DEBUG_4 108 141 - MX53_PAD_DI0_PIN4__USBPHY1_HOSTDISCONNECT 109 142 - MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 110 143 - MX53_PAD_DISP0_DAT0__GPIO4_21 111 144 - MX53_PAD_DISP0_DAT0__CSPI_SCLK 112 145 - MX53_PAD_DISP0_DAT0__USBOH3_USBH2_DATA_0 113 146 - MX53_PAD_DISP0_DAT0__SDMA_DEBUG_CORE_RUN 114 147 - MX53_PAD_DISP0_DAT0__EMI_EMI_DEBUG_5 115 148 - MX53_PAD_DISP0_DAT0__USBPHY2_TXREADY 116 149 - MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 117 150 - MX53_PAD_DISP0_DAT1__GPIO4_22 118 151 - MX53_PAD_DISP0_DAT1__CSPI_MOSI 119 152 - MX53_PAD_DISP0_DAT1__USBOH3_USBH2_DATA_1 120 153 - MX53_PAD_DISP0_DAT1__SDMA_DEBUG_EVENT_CHANNEL_SEL 121 154 - MX53_PAD_DISP0_DAT1__EMI_EMI_DEBUG_6 122 155 - MX53_PAD_DISP0_DAT1__USBPHY2_RXVALID 123 156 - MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 124 157 - MX53_PAD_DISP0_DAT2__GPIO4_23 125 158 - MX53_PAD_DISP0_DAT2__CSPI_MISO 126 159 - MX53_PAD_DISP0_DAT2__USBOH3_USBH2_DATA_2 127 160 - MX53_PAD_DISP0_DAT2__SDMA_DEBUG_MODE 128 161 - MX53_PAD_DISP0_DAT2__EMI_EMI_DEBUG_7 129 162 - MX53_PAD_DISP0_DAT2__USBPHY2_RXACTIVE 130 163 - MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 131 164 - MX53_PAD_DISP0_DAT3__GPIO4_24 132 165 - MX53_PAD_DISP0_DAT3__CSPI_SS0 133 166 - MX53_PAD_DISP0_DAT3__USBOH3_USBH2_DATA_3 134 167 - MX53_PAD_DISP0_DAT3__SDMA_DEBUG_BUS_ERROR 135 168 - MX53_PAD_DISP0_DAT3__EMI_EMI_DEBUG_8 136 169 - MX53_PAD_DISP0_DAT3__USBPHY2_RXERROR 137 170 - MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 138 171 - MX53_PAD_DISP0_DAT4__GPIO4_25 139 172 - MX53_PAD_DISP0_DAT4__CSPI_SS1 140 173 - MX53_PAD_DISP0_DAT4__USBOH3_USBH2_DATA_4 141 174 - MX53_PAD_DISP0_DAT4__SDMA_DEBUG_BUS_RWB 142 175 - MX53_PAD_DISP0_DAT4__EMI_EMI_DEBUG_9 143 176 - MX53_PAD_DISP0_DAT4__USBPHY2_SIECLOCK 144 177 - MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 145 178 - MX53_PAD_DISP0_DAT5__GPIO4_26 146 179 - MX53_PAD_DISP0_DAT5__CSPI_SS2 147 180 - MX53_PAD_DISP0_DAT5__USBOH3_USBH2_DATA_5 148 181 - MX53_PAD_DISP0_DAT5__SDMA_DEBUG_MATCHED_DMBUS 149 182 - MX53_PAD_DISP0_DAT5__EMI_EMI_DEBUG_10 150 183 - MX53_PAD_DISP0_DAT5__USBPHY2_LINESTATE_0 151 184 - MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 152 185 - MX53_PAD_DISP0_DAT6__GPIO4_27 153 186 - MX53_PAD_DISP0_DAT6__CSPI_SS3 154 187 - MX53_PAD_DISP0_DAT6__USBOH3_USBH2_DATA_6 155 188 - MX53_PAD_DISP0_DAT6__SDMA_DEBUG_RTBUFFER_WRITE 156 189 - MX53_PAD_DISP0_DAT6__EMI_EMI_DEBUG_11 157 190 - MX53_PAD_DISP0_DAT6__USBPHY2_LINESTATE_1 158 191 - MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 159 192 - MX53_PAD_DISP0_DAT7__GPIO4_28 160 193 - MX53_PAD_DISP0_DAT7__CSPI_RDY 161 194 - MX53_PAD_DISP0_DAT7__USBOH3_USBH2_DATA_7 162 195 - MX53_PAD_DISP0_DAT7__SDMA_DEBUG_EVENT_CHANNEL_0 163 196 - MX53_PAD_DISP0_DAT7__EMI_EMI_DEBUG_12 164 197 - MX53_PAD_DISP0_DAT7__USBPHY2_VBUSVALID 165 198 - MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 166 199 - MX53_PAD_DISP0_DAT8__GPIO4_29 167 200 - MX53_PAD_DISP0_DAT8__PWM1_PWMO 168 201 - MX53_PAD_DISP0_DAT8__WDOG1_WDOG_B 169 202 - MX53_PAD_DISP0_DAT8__SDMA_DEBUG_EVENT_CHANNEL_1 170 203 - MX53_PAD_DISP0_DAT8__EMI_EMI_DEBUG_13 171 204 - MX53_PAD_DISP0_DAT8__USBPHY2_AVALID 172 205 - MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 173 206 - MX53_PAD_DISP0_DAT9__GPIO4_30 174 207 - MX53_PAD_DISP0_DAT9__PWM2_PWMO 175 208 - MX53_PAD_DISP0_DAT9__WDOG2_WDOG_B 176 209 - MX53_PAD_DISP0_DAT9__SDMA_DEBUG_EVENT_CHANNEL_2 177 210 - MX53_PAD_DISP0_DAT9__EMI_EMI_DEBUG_14 178 211 - MX53_PAD_DISP0_DAT9__USBPHY2_VSTATUS_0 179 212 - MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 180 213 - MX53_PAD_DISP0_DAT10__GPIO4_31 181 214 - MX53_PAD_DISP0_DAT10__USBOH3_USBH2_STP 182 215 - MX53_PAD_DISP0_DAT10__SDMA_DEBUG_EVENT_CHANNEL_3 183 216 - MX53_PAD_DISP0_DAT10__EMI_EMI_DEBUG_15 184 217 - MX53_PAD_DISP0_DAT10__USBPHY2_VSTATUS_1 185 218 - MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 186 219 - MX53_PAD_DISP0_DAT11__GPIO5_5 187 220 - MX53_PAD_DISP0_DAT11__USBOH3_USBH2_NXT 188 221 - MX53_PAD_DISP0_DAT11__SDMA_DEBUG_EVENT_CHANNEL_4 189 222 - MX53_PAD_DISP0_DAT11__EMI_EMI_DEBUG_16 190 223 - MX53_PAD_DISP0_DAT11__USBPHY2_VSTATUS_2 191 224 - MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 192 225 - MX53_PAD_DISP0_DAT12__GPIO5_6 193 226 - MX53_PAD_DISP0_DAT12__USBOH3_USBH2_CLK 194 227 - MX53_PAD_DISP0_DAT12__SDMA_DEBUG_EVENT_CHANNEL_5 195 228 - MX53_PAD_DISP0_DAT12__EMI_EMI_DEBUG_17 196 229 - MX53_PAD_DISP0_DAT12__USBPHY2_VSTATUS_3 197 230 - MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 198 231 - MX53_PAD_DISP0_DAT13__GPIO5_7 199 232 - MX53_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS 200 233 - MX53_PAD_DISP0_DAT13__SDMA_DEBUG_EVT_CHN_LINES_0 201 234 - MX53_PAD_DISP0_DAT13__EMI_EMI_DEBUG_18 202 235 - MX53_PAD_DISP0_DAT13__USBPHY2_VSTATUS_4 203 236 - MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 204 237 - MX53_PAD_DISP0_DAT14__GPIO5_8 205 238 - MX53_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC 206 239 - MX53_PAD_DISP0_DAT14__SDMA_DEBUG_EVT_CHN_LINES_1 207 240 - MX53_PAD_DISP0_DAT14__EMI_EMI_DEBUG_19 208 241 - MX53_PAD_DISP0_DAT14__USBPHY2_VSTATUS_5 209 242 - MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 210 243 - MX53_PAD_DISP0_DAT15__GPIO5_9 211 244 - MX53_PAD_DISP0_DAT15__ECSPI1_SS1 212 245 - MX53_PAD_DISP0_DAT15__ECSPI2_SS1 213 246 - MX53_PAD_DISP0_DAT15__SDMA_DEBUG_EVT_CHN_LINES_2 214 247 - MX53_PAD_DISP0_DAT15__EMI_EMI_DEBUG_20 215 248 - MX53_PAD_DISP0_DAT15__USBPHY2_VSTATUS_6 216 249 - MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 217 250 - MX53_PAD_DISP0_DAT16__GPIO5_10 218 251 - MX53_PAD_DISP0_DAT16__ECSPI2_MOSI 219 252 - MX53_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC 220 253 - MX53_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0 221 254 - MX53_PAD_DISP0_DAT16__SDMA_DEBUG_EVT_CHN_LINES_3 222 255 - MX53_PAD_DISP0_DAT16__EMI_EMI_DEBUG_21 223 256 - MX53_PAD_DISP0_DAT16__USBPHY2_VSTATUS_7 224 257 - MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 225 258 - MX53_PAD_DISP0_DAT17__GPIO5_11 226 259 - MX53_PAD_DISP0_DAT17__ECSPI2_MISO 227 260 - MX53_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD 228 261 - MX53_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1 229 262 - MX53_PAD_DISP0_DAT17__SDMA_DEBUG_EVT_CHN_LINES_4 230 263 - MX53_PAD_DISP0_DAT17__EMI_EMI_DEBUG_22 231 264 - MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 232 265 - MX53_PAD_DISP0_DAT18__GPIO5_12 233 266 - MX53_PAD_DISP0_DAT18__ECSPI2_SS0 234 267 - MX53_PAD_DISP0_DAT18__AUDMUX_AUD5_TXFS 235 268 - MX53_PAD_DISP0_DAT18__AUDMUX_AUD4_RXFS 236 269 - MX53_PAD_DISP0_DAT18__SDMA_DEBUG_EVT_CHN_LINES_5 237 270 - MX53_PAD_DISP0_DAT18__EMI_EMI_DEBUG_23 238 271 - MX53_PAD_DISP0_DAT18__EMI_WEIM_CS_2 239 272 - MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 240 273 - MX53_PAD_DISP0_DAT19__GPIO5_13 241 274 - MX53_PAD_DISP0_DAT19__ECSPI2_SCLK 242 275 - MX53_PAD_DISP0_DAT19__AUDMUX_AUD5_RXD 243 276 - MX53_PAD_DISP0_DAT19__AUDMUX_AUD4_RXC 244 277 - MX53_PAD_DISP0_DAT19__SDMA_DEBUG_EVT_CHN_LINES_6 245 278 - MX53_PAD_DISP0_DAT19__EMI_EMI_DEBUG_24 246 279 - MX53_PAD_DISP0_DAT19__EMI_WEIM_CS_3 247 280 - MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 248 281 - MX53_PAD_DISP0_DAT20__GPIO5_14 249 282 - MX53_PAD_DISP0_DAT20__ECSPI1_SCLK 250 283 - MX53_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC 251 284 - MX53_PAD_DISP0_DAT20__SDMA_DEBUG_EVT_CHN_LINES_7 252 285 - MX53_PAD_DISP0_DAT20__EMI_EMI_DEBUG_25 253 286 - MX53_PAD_DISP0_DAT20__SATA_PHY_TDI 254 287 - MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 255 288 - MX53_PAD_DISP0_DAT21__GPIO5_15 256 289 - MX53_PAD_DISP0_DAT21__ECSPI1_MOSI 257 290 - MX53_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD 258 291 - MX53_PAD_DISP0_DAT21__SDMA_DEBUG_BUS_DEVICE_0 259 292 - MX53_PAD_DISP0_DAT21__EMI_EMI_DEBUG_26 260 293 - MX53_PAD_DISP0_DAT21__SATA_PHY_TDO 261 294 - MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 262 295 - MX53_PAD_DISP0_DAT22__GPIO5_16 263 296 - MX53_PAD_DISP0_DAT22__ECSPI1_MISO 264 297 - MX53_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS 265 298 - MX53_PAD_DISP0_DAT22__SDMA_DEBUG_BUS_DEVICE_1 266 299 - MX53_PAD_DISP0_DAT22__EMI_EMI_DEBUG_27 267 300 - MX53_PAD_DISP0_DAT22__SATA_PHY_TCK 268 301 - MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 269 302 - MX53_PAD_DISP0_DAT23__GPIO5_17 270 303 - MX53_PAD_DISP0_DAT23__ECSPI1_SS0 271 304 - MX53_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD 272 305 - MX53_PAD_DISP0_DAT23__SDMA_DEBUG_BUS_DEVICE_2 273 306 - MX53_PAD_DISP0_DAT23__EMI_EMI_DEBUG_28 274 307 - MX53_PAD_DISP0_DAT23__SATA_PHY_TMS 275 308 - MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 276 309 - MX53_PAD_CSI0_PIXCLK__GPIO5_18 277 310 - MX53_PAD_CSI0_PIXCLK__SDMA_DEBUG_PC_0 278 311 - MX53_PAD_CSI0_PIXCLK__EMI_EMI_DEBUG_29 279 312 - MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 280 313 - MX53_PAD_CSI0_MCLK__GPIO5_19 281 314 - MX53_PAD_CSI0_MCLK__CCM_CSI0_MCLK 282 315 - MX53_PAD_CSI0_MCLK__SDMA_DEBUG_PC_1 283 316 - MX53_PAD_CSI0_MCLK__EMI_EMI_DEBUG_30 284 317 - MX53_PAD_CSI0_MCLK__TPIU_TRCTL 285 318 - MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 286 319 - MX53_PAD_CSI0_DATA_EN__GPIO5_20 287 320 - MX53_PAD_CSI0_DATA_EN__SDMA_DEBUG_PC_2 288 321 - MX53_PAD_CSI0_DATA_EN__EMI_EMI_DEBUG_31 289 322 - MX53_PAD_CSI0_DATA_EN__TPIU_TRCLK 290 323 - MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 291 324 - MX53_PAD_CSI0_VSYNC__GPIO5_21 292 325 - MX53_PAD_CSI0_VSYNC__SDMA_DEBUG_PC_3 293 326 - MX53_PAD_CSI0_VSYNC__EMI_EMI_DEBUG_32 294 327 - MX53_PAD_CSI0_VSYNC__TPIU_TRACE_0 295 328 - MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 296 329 - MX53_PAD_CSI0_DAT4__GPIO5_22 297 330 - MX53_PAD_CSI0_DAT4__KPP_COL_5 298 331 - MX53_PAD_CSI0_DAT4__ECSPI1_SCLK 299 332 - MX53_PAD_CSI0_DAT4__USBOH3_USBH3_STP 300 333 - MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 301 334 - MX53_PAD_CSI0_DAT4__EMI_EMI_DEBUG_33 302 335 - MX53_PAD_CSI0_DAT4__TPIU_TRACE_1 303 336 - MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 304 337 - MX53_PAD_CSI0_DAT5__GPIO5_23 305 338 - MX53_PAD_CSI0_DAT5__KPP_ROW_5 306 339 - MX53_PAD_CSI0_DAT5__ECSPI1_MOSI 307 340 - MX53_PAD_CSI0_DAT5__USBOH3_USBH3_NXT 308 341 - MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 309 342 - MX53_PAD_CSI0_DAT5__EMI_EMI_DEBUG_34 310 343 - MX53_PAD_CSI0_DAT5__TPIU_TRACE_2 311 344 - MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 312 345 - MX53_PAD_CSI0_DAT6__GPIO5_24 313 346 - MX53_PAD_CSI0_DAT6__KPP_COL_6 314 347 - MX53_PAD_CSI0_DAT6__ECSPI1_MISO 315 348 - MX53_PAD_CSI0_DAT6__USBOH3_USBH3_CLK 316 349 - MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 317 350 - MX53_PAD_CSI0_DAT6__EMI_EMI_DEBUG_35 318 351 - MX53_PAD_CSI0_DAT6__TPIU_TRACE_3 319 352 - MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 320 353 - MX53_PAD_CSI0_DAT7__GPIO5_25 321 354 - MX53_PAD_CSI0_DAT7__KPP_ROW_6 322 355 - MX53_PAD_CSI0_DAT7__ECSPI1_SS0 323 356 - MX53_PAD_CSI0_DAT7__USBOH3_USBH3_DIR 324 357 - MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 325 358 - MX53_PAD_CSI0_DAT7__EMI_EMI_DEBUG_36 326 359 - MX53_PAD_CSI0_DAT7__TPIU_TRACE_4 327 360 - MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 328 361 - MX53_PAD_CSI0_DAT8__GPIO5_26 329 362 - MX53_PAD_CSI0_DAT8__KPP_COL_7 330 363 - MX53_PAD_CSI0_DAT8__ECSPI2_SCLK 331 364 - MX53_PAD_CSI0_DAT8__USBOH3_USBH3_OC 332 365 - MX53_PAD_CSI0_DAT8__I2C1_SDA 333 366 - MX53_PAD_CSI0_DAT8__EMI_EMI_DEBUG_37 334 367 - MX53_PAD_CSI0_DAT8__TPIU_TRACE_5 335 368 - MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 336 369 - MX53_PAD_CSI0_DAT9__GPIO5_27 337 370 - MX53_PAD_CSI0_DAT9__KPP_ROW_7 338 371 - MX53_PAD_CSI0_DAT9__ECSPI2_MOSI 339 372 - MX53_PAD_CSI0_DAT9__USBOH3_USBH3_PWR 340 373 - MX53_PAD_CSI0_DAT9__I2C1_SCL 341 374 - MX53_PAD_CSI0_DAT9__EMI_EMI_DEBUG_38 342 375 - MX53_PAD_CSI0_DAT9__TPIU_TRACE_6 343 376 - MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 344 377 - MX53_PAD_CSI0_DAT10__GPIO5_28 345 378 - MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 346 379 - MX53_PAD_CSI0_DAT10__ECSPI2_MISO 347 380 - MX53_PAD_CSI0_DAT10__AUDMUX_AUD3_RXC 348 381 - MX53_PAD_CSI0_DAT10__SDMA_DEBUG_PC_4 349 382 - MX53_PAD_CSI0_DAT10__EMI_EMI_DEBUG_39 350 383 - MX53_PAD_CSI0_DAT10__TPIU_TRACE_7 351 384 - MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 352 385 - MX53_PAD_CSI0_DAT11__GPIO5_29 353 386 - MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 354 387 - MX53_PAD_CSI0_DAT11__ECSPI2_SS0 355 388 - MX53_PAD_CSI0_DAT11__AUDMUX_AUD3_RXFS 356 389 - MX53_PAD_CSI0_DAT11__SDMA_DEBUG_PC_5 357 390 - MX53_PAD_CSI0_DAT11__EMI_EMI_DEBUG_40 358 391 - MX53_PAD_CSI0_DAT11__TPIU_TRACE_8 359 392 - MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 360 393 - MX53_PAD_CSI0_DAT12__GPIO5_30 361 394 - MX53_PAD_CSI0_DAT12__UART4_TXD_MUX 362 395 - MX53_PAD_CSI0_DAT12__USBOH3_USBH3_DATA_0 363 396 - MX53_PAD_CSI0_DAT12__SDMA_DEBUG_PC_6 364 397 - MX53_PAD_CSI0_DAT12__EMI_EMI_DEBUG_41 365 398 - MX53_PAD_CSI0_DAT12__TPIU_TRACE_9 366 399 - MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 367 400 - MX53_PAD_CSI0_DAT13__GPIO5_31 368 401 - MX53_PAD_CSI0_DAT13__UART4_RXD_MUX 369 402 - MX53_PAD_CSI0_DAT13__USBOH3_USBH3_DATA_1 370 403 - MX53_PAD_CSI0_DAT13__SDMA_DEBUG_PC_7 371 404 - MX53_PAD_CSI0_DAT13__EMI_EMI_DEBUG_42 372 405 - MX53_PAD_CSI0_DAT13__TPIU_TRACE_10 373 406 - MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 374 407 - MX53_PAD_CSI0_DAT14__GPIO6_0 375 408 - MX53_PAD_CSI0_DAT14__UART5_TXD_MUX 376 409 - MX53_PAD_CSI0_DAT14__USBOH3_USBH3_DATA_2 377 410 - MX53_PAD_CSI0_DAT14__SDMA_DEBUG_PC_8 378 411 - MX53_PAD_CSI0_DAT14__EMI_EMI_DEBUG_43 379 412 - MX53_PAD_CSI0_DAT14__TPIU_TRACE_11 380 413 - MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 381 414 - MX53_PAD_CSI0_DAT15__GPIO6_1 382 415 - MX53_PAD_CSI0_DAT15__UART5_RXD_MUX 383 416 - MX53_PAD_CSI0_DAT15__USBOH3_USBH3_DATA_3 384 417 - MX53_PAD_CSI0_DAT15__SDMA_DEBUG_PC_9 385 418 - MX53_PAD_CSI0_DAT15__EMI_EMI_DEBUG_44 386 419 - MX53_PAD_CSI0_DAT15__TPIU_TRACE_12 387 420 - MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 388 421 - MX53_PAD_CSI0_DAT16__GPIO6_2 389 422 - MX53_PAD_CSI0_DAT16__UART4_RTS 390 423 - MX53_PAD_CSI0_DAT16__USBOH3_USBH3_DATA_4 391 424 - MX53_PAD_CSI0_DAT16__SDMA_DEBUG_PC_10 392 425 - MX53_PAD_CSI0_DAT16__EMI_EMI_DEBUG_45 393 426 - MX53_PAD_CSI0_DAT16__TPIU_TRACE_13 394 427 - MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 395 428 - MX53_PAD_CSI0_DAT17__GPIO6_3 396 429 - MX53_PAD_CSI0_DAT17__UART4_CTS 397 430 - MX53_PAD_CSI0_DAT17__USBOH3_USBH3_DATA_5 398 431 - MX53_PAD_CSI0_DAT17__SDMA_DEBUG_PC_11 399 432 - MX53_PAD_CSI0_DAT17__EMI_EMI_DEBUG_46 400 433 - MX53_PAD_CSI0_DAT17__TPIU_TRACE_14 401 434 - MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 402 435 - MX53_PAD_CSI0_DAT18__GPIO6_4 403 436 - MX53_PAD_CSI0_DAT18__UART5_RTS 404 437 - MX53_PAD_CSI0_DAT18__USBOH3_USBH3_DATA_6 405 438 - MX53_PAD_CSI0_DAT18__SDMA_DEBUG_PC_12 406 439 - MX53_PAD_CSI0_DAT18__EMI_EMI_DEBUG_47 407 440 - MX53_PAD_CSI0_DAT18__TPIU_TRACE_15 408 441 - MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 409 442 - MX53_PAD_CSI0_DAT19__GPIO6_5 410 443 - MX53_PAD_CSI0_DAT19__UART5_CTS 411 444 - MX53_PAD_CSI0_DAT19__USBOH3_USBH3_DATA_7 412 445 - MX53_PAD_CSI0_DAT19__SDMA_DEBUG_PC_13 413 446 - MX53_PAD_CSI0_DAT19__EMI_EMI_DEBUG_48 414 447 - MX53_PAD_CSI0_DAT19__USBPHY2_BISTOK 415 448 - MX53_PAD_EIM_A25__EMI_WEIM_A_25 416 449 - MX53_PAD_EIM_A25__GPIO5_2 417 450 - MX53_PAD_EIM_A25__ECSPI2_RDY 418 451 - MX53_PAD_EIM_A25__IPU_DI1_PIN12 419 452 - MX53_PAD_EIM_A25__CSPI_SS1 420 453 - MX53_PAD_EIM_A25__IPU_DI0_D1_CS 421 454 - MX53_PAD_EIM_A25__USBPHY1_BISTOK 422 455 - MX53_PAD_EIM_EB2__EMI_WEIM_EB_2 423 456 - MX53_PAD_EIM_EB2__GPIO2_30 424 457 - MX53_PAD_EIM_EB2__CCM_DI1_EXT_CLK 425 458 - MX53_PAD_EIM_EB2__IPU_SER_DISP1_CS 426 459 - MX53_PAD_EIM_EB2__ECSPI1_SS0 427 460 - MX53_PAD_EIM_EB2__I2C2_SCL 428 461 - MX53_PAD_EIM_D16__EMI_WEIM_D_16 429 462 - MX53_PAD_EIM_D16__GPIO3_16 430 463 - MX53_PAD_EIM_D16__IPU_DI0_PIN5 431 464 - MX53_PAD_EIM_D16__IPU_DISPB1_SER_CLK 432 465 - MX53_PAD_EIM_D16__ECSPI1_SCLK 433 466 - MX53_PAD_EIM_D16__I2C2_SDA 434 467 - MX53_PAD_EIM_D17__EMI_WEIM_D_17 435 468 - MX53_PAD_EIM_D17__GPIO3_17 436 469 - MX53_PAD_EIM_D17__IPU_DI0_PIN6 437 470 - MX53_PAD_EIM_D17__IPU_DISPB1_SER_DIN 438 471 - MX53_PAD_EIM_D17__ECSPI1_MISO 439 472 - MX53_PAD_EIM_D17__I2C3_SCL 440 473 - MX53_PAD_EIM_D18__EMI_WEIM_D_18 441 474 - MX53_PAD_EIM_D18__GPIO3_18 442 475 - MX53_PAD_EIM_D18__IPU_DI0_PIN7 443 476 - MX53_PAD_EIM_D18__IPU_DISPB1_SER_DIO 444 477 - MX53_PAD_EIM_D18__ECSPI1_MOSI 445 478 - MX53_PAD_EIM_D18__I2C3_SDA 446 479 - MX53_PAD_EIM_D18__IPU_DI1_D0_CS 447 480 - MX53_PAD_EIM_D19__EMI_WEIM_D_19 448 481 - MX53_PAD_EIM_D19__GPIO3_19 449 482 - MX53_PAD_EIM_D19__IPU_DI0_PIN8 450 483 - MX53_PAD_EIM_D19__IPU_DISPB1_SER_RS 451 484 - MX53_PAD_EIM_D19__ECSPI1_SS1 452 485 - MX53_PAD_EIM_D19__EPIT1_EPITO 453 486 - MX53_PAD_EIM_D19__UART1_CTS 454 487 - MX53_PAD_EIM_D19__USBOH3_USBH2_OC 455 488 - MX53_PAD_EIM_D20__EMI_WEIM_D_20 456 489 - MX53_PAD_EIM_D20__GPIO3_20 457 490 - MX53_PAD_EIM_D20__IPU_DI0_PIN16 458 491 - MX53_PAD_EIM_D20__IPU_SER_DISP0_CS 459 492 - MX53_PAD_EIM_D20__CSPI_SS0 460 493 - MX53_PAD_EIM_D20__EPIT2_EPITO 461 494 - MX53_PAD_EIM_D20__UART1_RTS 462 495 - MX53_PAD_EIM_D20__USBOH3_USBH2_PWR 463 496 - MX53_PAD_EIM_D21__EMI_WEIM_D_21 464 497 - MX53_PAD_EIM_D21__GPIO3_21 465 498 - MX53_PAD_EIM_D21__IPU_DI0_PIN17 466 499 - MX53_PAD_EIM_D21__IPU_DISPB0_SER_CLK 467 500 - MX53_PAD_EIM_D21__CSPI_SCLK 468 501 - MX53_PAD_EIM_D21__I2C1_SCL 469 502 - MX53_PAD_EIM_D21__USBOH3_USBOTG_OC 470 503 - MX53_PAD_EIM_D22__EMI_WEIM_D_22 471 504 - MX53_PAD_EIM_D22__GPIO3_22 472 505 - MX53_PAD_EIM_D22__IPU_DI0_PIN1 473 506 - MX53_PAD_EIM_D22__IPU_DISPB0_SER_DIN 474 507 - MX53_PAD_EIM_D22__CSPI_MISO 475 508 - MX53_PAD_EIM_D22__USBOH3_USBOTG_PWR 476 509 - MX53_PAD_EIM_D23__EMI_WEIM_D_23 477 510 - MX53_PAD_EIM_D23__GPIO3_23 478 511 - MX53_PAD_EIM_D23__UART3_CTS 479 512 - MX53_PAD_EIM_D23__UART1_DCD 480 513 - MX53_PAD_EIM_D23__IPU_DI0_D0_CS 481 514 - MX53_PAD_EIM_D23__IPU_DI1_PIN2 482 515 - MX53_PAD_EIM_D23__IPU_CSI1_DATA_EN 483 516 - MX53_PAD_EIM_D23__IPU_DI1_PIN14 484 517 - MX53_PAD_EIM_EB3__EMI_WEIM_EB_3 485 518 - MX53_PAD_EIM_EB3__GPIO2_31 486 519 - MX53_PAD_EIM_EB3__UART3_RTS 487 520 - MX53_PAD_EIM_EB3__UART1_RI 488 521 - MX53_PAD_EIM_EB3__IPU_DI1_PIN3 489 522 - MX53_PAD_EIM_EB3__IPU_CSI1_HSYNC 490 523 - MX53_PAD_EIM_EB3__IPU_DI1_PIN16 491 524 - MX53_PAD_EIM_D24__EMI_WEIM_D_24 492 525 - MX53_PAD_EIM_D24__GPIO3_24 493 526 - MX53_PAD_EIM_D24__UART3_TXD_MUX 494 527 - MX53_PAD_EIM_D24__ECSPI1_SS2 495 528 - MX53_PAD_EIM_D24__CSPI_SS2 496 529 - MX53_PAD_EIM_D24__AUDMUX_AUD5_RXFS 497 530 - MX53_PAD_EIM_D24__ECSPI2_SS2 498 531 - MX53_PAD_EIM_D24__UART1_DTR 499 532 - MX53_PAD_EIM_D25__EMI_WEIM_D_25 500 533 - MX53_PAD_EIM_D25__GPIO3_25 501 534 - MX53_PAD_EIM_D25__UART3_RXD_MUX 502 535 - MX53_PAD_EIM_D25__ECSPI1_SS3 503 536 - MX53_PAD_EIM_D25__CSPI_SS3 504 537 - MX53_PAD_EIM_D25__AUDMUX_AUD5_RXC 505 538 - MX53_PAD_EIM_D25__ECSPI2_SS3 506 539 - MX53_PAD_EIM_D25__UART1_DSR 507 540 - MX53_PAD_EIM_D26__EMI_WEIM_D_26 508 541 - MX53_PAD_EIM_D26__GPIO3_26 509 542 - MX53_PAD_EIM_D26__UART2_TXD_MUX 510 543 - MX53_PAD_EIM_D26__FIRI_RXD 511 544 - MX53_PAD_EIM_D26__IPU_CSI0_D_1 512 545 - MX53_PAD_EIM_D26__IPU_DI1_PIN11 513 546 - MX53_PAD_EIM_D26__IPU_SISG_2 514 547 - MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 515 548 - MX53_PAD_EIM_D27__EMI_WEIM_D_27 516 549 - MX53_PAD_EIM_D27__GPIO3_27 517 550 - MX53_PAD_EIM_D27__UART2_RXD_MUX 518 551 - MX53_PAD_EIM_D27__FIRI_TXD 519 552 - MX53_PAD_EIM_D27__IPU_CSI0_D_0 520 553 - MX53_PAD_EIM_D27__IPU_DI1_PIN13 521 554 - MX53_PAD_EIM_D27__IPU_SISG_3 522 555 - MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 523 556 - MX53_PAD_EIM_D28__EMI_WEIM_D_28 524 557 - MX53_PAD_EIM_D28__GPIO3_28 525 558 - MX53_PAD_EIM_D28__UART2_CTS 526 559 - MX53_PAD_EIM_D28__IPU_DISPB0_SER_DIO 527 560 - MX53_PAD_EIM_D28__CSPI_MOSI 528 561 - MX53_PAD_EIM_D28__I2C1_SDA 529 562 - MX53_PAD_EIM_D28__IPU_EXT_TRIG 530 563 - MX53_PAD_EIM_D28__IPU_DI0_PIN13 531 564 - MX53_PAD_EIM_D29__EMI_WEIM_D_29 532 565 - MX53_PAD_EIM_D29__GPIO3_29 533 566 - MX53_PAD_EIM_D29__UART2_RTS 534 567 - MX53_PAD_EIM_D29__IPU_DISPB0_SER_RS 535 568 - MX53_PAD_EIM_D29__CSPI_SS0 536 569 - MX53_PAD_EIM_D29__IPU_DI1_PIN15 537 570 - MX53_PAD_EIM_D29__IPU_CSI1_VSYNC 538 571 - MX53_PAD_EIM_D29__IPU_DI0_PIN14 539 572 - MX53_PAD_EIM_D30__EMI_WEIM_D_30 540 573 - MX53_PAD_EIM_D30__GPIO3_30 541 574 - MX53_PAD_EIM_D30__UART3_CTS 542 575 - MX53_PAD_EIM_D30__IPU_CSI0_D_3 543 576 - MX53_PAD_EIM_D30__IPU_DI0_PIN11 544 577 - MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 545 578 - MX53_PAD_EIM_D30__USBOH3_USBH1_OC 546 579 - MX53_PAD_EIM_D30__USBOH3_USBH2_OC 547 580 - MX53_PAD_EIM_D31__EMI_WEIM_D_31 548 581 - MX53_PAD_EIM_D31__GPIO3_31 549 582 - MX53_PAD_EIM_D31__UART3_RTS 550 583 - MX53_PAD_EIM_D31__IPU_CSI0_D_2 551 584 - MX53_PAD_EIM_D31__IPU_DI0_PIN12 552 585 - MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 553 586 - MX53_PAD_EIM_D31__USBOH3_USBH1_PWR 554 587 - MX53_PAD_EIM_D31__USBOH3_USBH2_PWR 555 588 - MX53_PAD_EIM_A24__EMI_WEIM_A_24 556 589 - MX53_PAD_EIM_A24__GPIO5_4 557 590 - MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 558 591 - MX53_PAD_EIM_A24__IPU_CSI1_D_19 559 592 - MX53_PAD_EIM_A24__IPU_SISG_2 560 593 - MX53_PAD_EIM_A24__USBPHY2_BVALID 561 594 - MX53_PAD_EIM_A23__EMI_WEIM_A_23 562 595 - MX53_PAD_EIM_A23__GPIO6_6 563 596 - MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 564 597 - MX53_PAD_EIM_A23__IPU_CSI1_D_18 565 598 - MX53_PAD_EIM_A23__IPU_SISG_3 566 599 - MX53_PAD_EIM_A23__USBPHY2_ENDSESSION 567 600 - MX53_PAD_EIM_A22__EMI_WEIM_A_22 568 601 - MX53_PAD_EIM_A22__GPIO2_16 569 602 - MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 570 603 - MX53_PAD_EIM_A22__IPU_CSI1_D_17 571 604 - MX53_PAD_EIM_A22__SRC_BT_CFG1_7 572 605 - MX53_PAD_EIM_A21__EMI_WEIM_A_21 573 606 - MX53_PAD_EIM_A21__GPIO2_17 574 607 - MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 575 608 - MX53_PAD_EIM_A21__IPU_CSI1_D_16 576 609 - MX53_PAD_EIM_A21__SRC_BT_CFG1_6 577 610 - MX53_PAD_EIM_A20__EMI_WEIM_A_20 578 611 - MX53_PAD_EIM_A20__GPIO2_18 579 612 - MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 580 613 - MX53_PAD_EIM_A20__IPU_CSI1_D_15 581 614 - MX53_PAD_EIM_A20__SRC_BT_CFG1_5 582 615 - MX53_PAD_EIM_A19__EMI_WEIM_A_19 583 616 - MX53_PAD_EIM_A19__GPIO2_19 584 617 - MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 585 618 - MX53_PAD_EIM_A19__IPU_CSI1_D_14 586 619 - MX53_PAD_EIM_A19__SRC_BT_CFG1_4 587 620 - MX53_PAD_EIM_A18__EMI_WEIM_A_18 588 621 - MX53_PAD_EIM_A18__GPIO2_20 589 622 - MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 590 623 - MX53_PAD_EIM_A18__IPU_CSI1_D_13 591 624 - MX53_PAD_EIM_A18__SRC_BT_CFG1_3 592 625 - MX53_PAD_EIM_A17__EMI_WEIM_A_17 593 626 - MX53_PAD_EIM_A17__GPIO2_21 594 627 - MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 595 628 - MX53_PAD_EIM_A17__IPU_CSI1_D_12 596 629 - MX53_PAD_EIM_A17__SRC_BT_CFG1_2 597 630 - MX53_PAD_EIM_A16__EMI_WEIM_A_16 598 631 - MX53_PAD_EIM_A16__GPIO2_22 599 632 - MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 600 633 - MX53_PAD_EIM_A16__IPU_CSI1_PIXCLK 601 634 - MX53_PAD_EIM_A16__SRC_BT_CFG1_1 602 635 - MX53_PAD_EIM_CS0__EMI_WEIM_CS_0 603 636 - MX53_PAD_EIM_CS0__GPIO2_23 604 637 - MX53_PAD_EIM_CS0__ECSPI2_SCLK 605 638 - MX53_PAD_EIM_CS0__IPU_DI1_PIN5 606 639 - MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 607 640 - MX53_PAD_EIM_CS1__GPIO2_24 608 641 - MX53_PAD_EIM_CS1__ECSPI2_MOSI 609 642 - MX53_PAD_EIM_CS1__IPU_DI1_PIN6 610 643 - MX53_PAD_EIM_OE__EMI_WEIM_OE 611 644 - MX53_PAD_EIM_OE__GPIO2_25 612 645 - MX53_PAD_EIM_OE__ECSPI2_MISO 613 646 - MX53_PAD_EIM_OE__IPU_DI1_PIN7 614 647 - MX53_PAD_EIM_OE__USBPHY2_IDDIG 615 648 - MX53_PAD_EIM_RW__EMI_WEIM_RW 616 649 - MX53_PAD_EIM_RW__GPIO2_26 617 650 - MX53_PAD_EIM_RW__ECSPI2_SS0 618 651 - MX53_PAD_EIM_RW__IPU_DI1_PIN8 619 652 - MX53_PAD_EIM_RW__USBPHY2_HOSTDISCONNECT 620 653 - MX53_PAD_EIM_LBA__EMI_WEIM_LBA 621 654 - MX53_PAD_EIM_LBA__GPIO2_27 622 655 - MX53_PAD_EIM_LBA__ECSPI2_SS1 623 656 - MX53_PAD_EIM_LBA__IPU_DI1_PIN17 624 657 - MX53_PAD_EIM_LBA__SRC_BT_CFG1_0 625 658 - MX53_PAD_EIM_EB0__EMI_WEIM_EB_0 626 659 - MX53_PAD_EIM_EB0__GPIO2_28 627 660 - MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 628 661 - MX53_PAD_EIM_EB0__IPU_CSI1_D_11 629 662 - MX53_PAD_EIM_EB0__GPC_PMIC_RDY 630 663 - MX53_PAD_EIM_EB0__SRC_BT_CFG2_7 631 664 - MX53_PAD_EIM_EB1__EMI_WEIM_EB_1 632 665 - MX53_PAD_EIM_EB1__GPIO2_29 633 666 - MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 634 667 - MX53_PAD_EIM_EB1__IPU_CSI1_D_10 635 668 - MX53_PAD_EIM_EB1__SRC_BT_CFG2_6 636 669 - MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 637 670 - MX53_PAD_EIM_DA0__GPIO3_0 638 671 - MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 639 672 - MX53_PAD_EIM_DA0__IPU_CSI1_D_9 640 673 - MX53_PAD_EIM_DA0__SRC_BT_CFG2_5 641 674 - MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 642 675 - MX53_PAD_EIM_DA1__GPIO3_1 643 676 - MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 644 677 - MX53_PAD_EIM_DA1__IPU_CSI1_D_8 645 678 - MX53_PAD_EIM_DA1__SRC_BT_CFG2_4 646 679 - MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 647 680 - MX53_PAD_EIM_DA2__GPIO3_2 648 681 - MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 649 682 - MX53_PAD_EIM_DA2__IPU_CSI1_D_7 650 683 - MX53_PAD_EIM_DA2__SRC_BT_CFG2_3 651 684 - MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 652 685 - MX53_PAD_EIM_DA3__GPIO3_3 653 686 - MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 654 687 - MX53_PAD_EIM_DA3__IPU_CSI1_D_6 655 688 - MX53_PAD_EIM_DA3__SRC_BT_CFG2_2 656 689 - MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 657 690 - MX53_PAD_EIM_DA4__GPIO3_4 658 691 - MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 659 692 - MX53_PAD_EIM_DA4__IPU_CSI1_D_5 660 693 - MX53_PAD_EIM_DA4__SRC_BT_CFG3_7 661 694 - MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 662 695 - MX53_PAD_EIM_DA5__GPIO3_5 663 696 - MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 664 697 - MX53_PAD_EIM_DA5__IPU_CSI1_D_4 665 698 - MX53_PAD_EIM_DA5__SRC_BT_CFG3_6 666 699 - MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 667 700 - MX53_PAD_EIM_DA6__GPIO3_6 668 701 - MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 669 702 - MX53_PAD_EIM_DA6__IPU_CSI1_D_3 670 703 - MX53_PAD_EIM_DA6__SRC_BT_CFG3_5 671 704 - MX53_PAD_EIM_DA7__EMI_NAND_WEIM_DA_7 672 705 - MX53_PAD_EIM_DA7__GPIO3_7 673 706 - MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 674 707 - MX53_PAD_EIM_DA7__IPU_CSI1_D_2 675 708 - MX53_PAD_EIM_DA7__SRC_BT_CFG3_4 676 709 - MX53_PAD_EIM_DA8__EMI_NAND_WEIM_DA_8 677 710 - MX53_PAD_EIM_DA8__GPIO3_8 678 711 - MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 679 712 - MX53_PAD_EIM_DA8__IPU_CSI1_D_1 680 713 - MX53_PAD_EIM_DA8__SRC_BT_CFG3_3 681 714 - MX53_PAD_EIM_DA9__EMI_NAND_WEIM_DA_9 682 715 - MX53_PAD_EIM_DA9__GPIO3_9 683 716 - MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 684 717 - MX53_PAD_EIM_DA9__IPU_CSI1_D_0 685 718 - MX53_PAD_EIM_DA9__SRC_BT_CFG3_2 686 719 - MX53_PAD_EIM_DA10__EMI_NAND_WEIM_DA_10 687 720 - MX53_PAD_EIM_DA10__GPIO3_10 688 721 - MX53_PAD_EIM_DA10__IPU_DI1_PIN15 689 722 - MX53_PAD_EIM_DA10__IPU_CSI1_DATA_EN 690 723 - MX53_PAD_EIM_DA10__SRC_BT_CFG3_1 691 724 - MX53_PAD_EIM_DA11__EMI_NAND_WEIM_DA_11 692 725 - MX53_PAD_EIM_DA11__GPIO3_11 693 726 - MX53_PAD_EIM_DA11__IPU_DI1_PIN2 694 727 - MX53_PAD_EIM_DA11__IPU_CSI1_HSYNC 695 728 - MX53_PAD_EIM_DA12__EMI_NAND_WEIM_DA_12 696 729 - MX53_PAD_EIM_DA12__GPIO3_12 697 730 - MX53_PAD_EIM_DA12__IPU_DI1_PIN3 698 731 - MX53_PAD_EIM_DA12__IPU_CSI1_VSYNC 699 732 - MX53_PAD_EIM_DA13__EMI_NAND_WEIM_DA_13 700 733 - MX53_PAD_EIM_DA13__GPIO3_13 701 734 - MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 702 735 - MX53_PAD_EIM_DA13__CCM_DI1_EXT_CLK 703 736 - MX53_PAD_EIM_DA14__EMI_NAND_WEIM_DA_14 704 737 - MX53_PAD_EIM_DA14__GPIO3_14 705 738 - MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 706 739 - MX53_PAD_EIM_DA14__CCM_DI0_EXT_CLK 707 740 - MX53_PAD_EIM_DA15__EMI_NAND_WEIM_DA_15 708 741 - MX53_PAD_EIM_DA15__GPIO3_15 709 742 - MX53_PAD_EIM_DA15__IPU_DI1_PIN1 710 743 - MX53_PAD_EIM_DA15__IPU_DI1_PIN4 711 744 - MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 712 745 - MX53_PAD_NANDF_WE_B__GPIO6_12 713 746 - MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 714 747 - MX53_PAD_NANDF_RE_B__GPIO6_13 715 748 - MX53_PAD_EIM_WAIT__EMI_WEIM_WAIT 716 749 - MX53_PAD_EIM_WAIT__GPIO5_0 717 750 - MX53_PAD_EIM_WAIT__EMI_WEIM_DTACK_B 718 751 - MX53_PAD_LVDS1_TX3_P__GPIO6_22 719 752 - MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 720 753 - MX53_PAD_LVDS1_TX2_P__GPIO6_24 721 754 - MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 722 755 - MX53_PAD_LVDS1_CLK_P__GPIO6_26 723 756 - MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 724 757 - MX53_PAD_LVDS1_TX1_P__GPIO6_28 725 758 - MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 726 759 - MX53_PAD_LVDS1_TX0_P__GPIO6_30 727 760 - MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 728 761 - MX53_PAD_LVDS0_TX3_P__GPIO7_22 729 762 - MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 730 763 - MX53_PAD_LVDS0_CLK_P__GPIO7_24 731 764 - MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 732 765 - MX53_PAD_LVDS0_TX2_P__GPIO7_26 733 766 - MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 734 767 - MX53_PAD_LVDS0_TX1_P__GPIO7_28 735 768 - MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 736 769 - MX53_PAD_LVDS0_TX0_P__GPIO7_30 737 770 - MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 738 771 - MX53_PAD_GPIO_10__GPIO4_0 739 772 - MX53_PAD_GPIO_10__OSC32k_32K_OUT 740 773 - MX53_PAD_GPIO_11__GPIO4_1 741 774 - MX53_PAD_GPIO_12__GPIO4_2 742 775 - MX53_PAD_GPIO_13__GPIO4_3 743 776 - MX53_PAD_GPIO_14__GPIO4_4 744 777 - MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 745 778 - MX53_PAD_NANDF_CLE__GPIO6_7 746 779 - MX53_PAD_NANDF_CLE__USBPHY1_VSTATUS_0 747 780 - MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 748 781 - MX53_PAD_NANDF_ALE__GPIO6_8 749 782 - MX53_PAD_NANDF_ALE__USBPHY1_VSTATUS_1 750 783 - MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 751 784 - MX53_PAD_NANDF_WP_B__GPIO6_9 752 785 - MX53_PAD_NANDF_WP_B__USBPHY1_VSTATUS_2 753 786 - MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 754 787 - MX53_PAD_NANDF_RB0__GPIO6_10 755 788 - MX53_PAD_NANDF_RB0__USBPHY1_VSTATUS_3 756 789 - MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 757 790 - MX53_PAD_NANDF_CS0__GPIO6_11 758 791 - MX53_PAD_NANDF_CS0__USBPHY1_VSTATUS_4 759 792 - MX53_PAD_NANDF_CS1__EMI_NANDF_CS_1 760 793 - MX53_PAD_NANDF_CS1__GPIO6_14 761 794 - MX53_PAD_NANDF_CS1__MLB_MLBCLK 762 795 - MX53_PAD_NANDF_CS1__USBPHY1_VSTATUS_5 763 796 - MX53_PAD_NANDF_CS2__EMI_NANDF_CS_2 764 797 - MX53_PAD_NANDF_CS2__GPIO6_15 765 798 - MX53_PAD_NANDF_CS2__IPU_SISG_0 766 799 - MX53_PAD_NANDF_CS2__ESAI1_TX0 767 800 - MX53_PAD_NANDF_CS2__EMI_WEIM_CRE 768 801 - MX53_PAD_NANDF_CS2__CCM_CSI0_MCLK 769 802 - MX53_PAD_NANDF_CS2__MLB_MLBSIG 770 803 - MX53_PAD_NANDF_CS2__USBPHY1_VSTATUS_6 771 804 - MX53_PAD_NANDF_CS3__EMI_NANDF_CS_3 772 805 - MX53_PAD_NANDF_CS3__GPIO6_16 773 806 - MX53_PAD_NANDF_CS3__IPU_SISG_1 774 807 - MX53_PAD_NANDF_CS3__ESAI1_TX1 775 808 - MX53_PAD_NANDF_CS3__EMI_WEIM_A_26 776 809 - MX53_PAD_NANDF_CS3__MLB_MLBDAT 777 810 - MX53_PAD_NANDF_CS3__USBPHY1_VSTATUS_7 778 811 - MX53_PAD_FEC_MDIO__FEC_MDIO 779 812 - MX53_PAD_FEC_MDIO__GPIO1_22 780 813 - MX53_PAD_FEC_MDIO__ESAI1_SCKR 781 814 - MX53_PAD_FEC_MDIO__FEC_COL 782 815 - MX53_PAD_FEC_MDIO__RTC_CE_RTC_PS2 783 816 - MX53_PAD_FEC_MDIO__SDMA_DEBUG_BUS_DEVICE_3 784 817 - MX53_PAD_FEC_MDIO__EMI_EMI_DEBUG_49 785 818 - MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 786 819 - MX53_PAD_FEC_REF_CLK__GPIO1_23 787 820 - MX53_PAD_FEC_REF_CLK__ESAI1_FSR 788 821 - MX53_PAD_FEC_REF_CLK__SDMA_DEBUG_BUS_DEVICE_4 789 822 - MX53_PAD_FEC_REF_CLK__EMI_EMI_DEBUG_50 790 823 - MX53_PAD_FEC_RX_ER__FEC_RX_ER 791 824 - MX53_PAD_FEC_RX_ER__GPIO1_24 792 825 - MX53_PAD_FEC_RX_ER__ESAI1_HCKR 793 826 - MX53_PAD_FEC_RX_ER__FEC_RX_CLK 794 827 - MX53_PAD_FEC_RX_ER__RTC_CE_RTC_PS3 795 828 - MX53_PAD_FEC_CRS_DV__FEC_RX_DV 796 829 - MX53_PAD_FEC_CRS_DV__GPIO1_25 797 830 - MX53_PAD_FEC_CRS_DV__ESAI1_SCKT 798 831 - MX53_PAD_FEC_RXD1__FEC_RDATA_1 799 832 - MX53_PAD_FEC_RXD1__GPIO1_26 800 833 - MX53_PAD_FEC_RXD1__ESAI1_FST 801 834 - MX53_PAD_FEC_RXD1__MLB_MLBSIG 802 835 - MX53_PAD_FEC_RXD1__RTC_CE_RTC_PS1 803 836 - MX53_PAD_FEC_RXD0__FEC_RDATA_0 804 837 - MX53_PAD_FEC_RXD0__GPIO1_27 805 838 - MX53_PAD_FEC_RXD0__ESAI1_HCKT 806 839 - MX53_PAD_FEC_RXD0__OSC32k_32K_OUT 807 840 - MX53_PAD_FEC_TX_EN__FEC_TX_EN 808 841 - MX53_PAD_FEC_TX_EN__GPIO1_28 809 842 - MX53_PAD_FEC_TX_EN__ESAI1_TX3_RX2 810 843 - MX53_PAD_FEC_TXD1__FEC_TDATA_1 811 844 - MX53_PAD_FEC_TXD1__GPIO1_29 812 845 - MX53_PAD_FEC_TXD1__ESAI1_TX2_RX3 813 846 - MX53_PAD_FEC_TXD1__MLB_MLBCLK 814 847 - MX53_PAD_FEC_TXD1__RTC_CE_RTC_PRSC_CLK 815 848 - MX53_PAD_FEC_TXD0__FEC_TDATA_0 816 849 - MX53_PAD_FEC_TXD0__GPIO1_30 817 850 - MX53_PAD_FEC_TXD0__ESAI1_TX4_RX1 818 851 - MX53_PAD_FEC_TXD0__USBPHY2_DATAOUT_0 819 852 - MX53_PAD_FEC_MDC__FEC_MDC 820 853 - MX53_PAD_FEC_MDC__GPIO1_31 821 854 - MX53_PAD_FEC_MDC__ESAI1_TX5_RX0 822 855 - MX53_PAD_FEC_MDC__MLB_MLBDAT 823 856 - MX53_PAD_FEC_MDC__RTC_CE_RTC_ALARM1_TRIG 824 857 - MX53_PAD_FEC_MDC__USBPHY2_DATAOUT_1 825 858 - MX53_PAD_PATA_DIOW__PATA_DIOW 826 859 - MX53_PAD_PATA_DIOW__GPIO6_17 827 860 - MX53_PAD_PATA_DIOW__UART1_TXD_MUX 828 861 - MX53_PAD_PATA_DIOW__USBPHY2_DATAOUT_2 829 862 - MX53_PAD_PATA_DMACK__PATA_DMACK 830 863 - MX53_PAD_PATA_DMACK__GPIO6_18 831 864 - MX53_PAD_PATA_DMACK__UART1_RXD_MUX 832 865 - MX53_PAD_PATA_DMACK__USBPHY2_DATAOUT_3 833 866 - MX53_PAD_PATA_DMARQ__PATA_DMARQ 834 867 - MX53_PAD_PATA_DMARQ__GPIO7_0 835 868 - MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 836 869 - MX53_PAD_PATA_DMARQ__CCM_CCM_OUT_0 837 870 - MX53_PAD_PATA_DMARQ__USBPHY2_DATAOUT_4 838 871 - MX53_PAD_PATA_BUFFER_EN__PATA_BUFFER_EN 839 872 - MX53_PAD_PATA_BUFFER_EN__GPIO7_1 840 873 - MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 841 874 - MX53_PAD_PATA_BUFFER_EN__CCM_CCM_OUT_1 842 875 - MX53_PAD_PATA_BUFFER_EN__USBPHY2_DATAOUT_5 843 876 - MX53_PAD_PATA_INTRQ__PATA_INTRQ 844 877 - MX53_PAD_PATA_INTRQ__GPIO7_2 845 878 - MX53_PAD_PATA_INTRQ__UART2_CTS 846 879 - MX53_PAD_PATA_INTRQ__CAN1_TXCAN 847 880 - MX53_PAD_PATA_INTRQ__CCM_CCM_OUT_2 848 881 - MX53_PAD_PATA_INTRQ__USBPHY2_DATAOUT_6 849 882 - MX53_PAD_PATA_DIOR__PATA_DIOR 850 883 - MX53_PAD_PATA_DIOR__GPIO7_3 851 884 - MX53_PAD_PATA_DIOR__UART2_RTS 852 885 - MX53_PAD_PATA_DIOR__CAN1_RXCAN 853 886 - MX53_PAD_PATA_DIOR__USBPHY2_DATAOUT_7 854 887 - MX53_PAD_PATA_RESET_B__PATA_PATA_RESET_B 855 888 - MX53_PAD_PATA_RESET_B__GPIO7_4 856 889 - MX53_PAD_PATA_RESET_B__ESDHC3_CMD 857 890 - MX53_PAD_PATA_RESET_B__UART1_CTS 858 891 - MX53_PAD_PATA_RESET_B__CAN2_TXCAN 859 892 - MX53_PAD_PATA_RESET_B__USBPHY1_DATAOUT_0 860 893 - MX53_PAD_PATA_IORDY__PATA_IORDY 861 894 - MX53_PAD_PATA_IORDY__GPIO7_5 862 895 - MX53_PAD_PATA_IORDY__ESDHC3_CLK 863 896 - MX53_PAD_PATA_IORDY__UART1_RTS 864 897 - MX53_PAD_PATA_IORDY__CAN2_RXCAN 865 898 - MX53_PAD_PATA_IORDY__USBPHY1_DATAOUT_1 866 899 - MX53_PAD_PATA_DA_0__PATA_DA_0 867 900 - MX53_PAD_PATA_DA_0__GPIO7_6 868 901 - MX53_PAD_PATA_DA_0__ESDHC3_RST 869 902 - MX53_PAD_PATA_DA_0__OWIRE_LINE 870 903 - MX53_PAD_PATA_DA_0__USBPHY1_DATAOUT_2 871 904 - MX53_PAD_PATA_DA_1__PATA_DA_1 872 905 - MX53_PAD_PATA_DA_1__GPIO7_7 873 906 - MX53_PAD_PATA_DA_1__ESDHC4_CMD 874 907 - MX53_PAD_PATA_DA_1__UART3_CTS 875 908 - MX53_PAD_PATA_DA_1__USBPHY1_DATAOUT_3 876 909 - MX53_PAD_PATA_DA_2__PATA_DA_2 877 910 - MX53_PAD_PATA_DA_2__GPIO7_8 878 911 - MX53_PAD_PATA_DA_2__ESDHC4_CLK 879 912 - MX53_PAD_PATA_DA_2__UART3_RTS 880 913 - MX53_PAD_PATA_DA_2__USBPHY1_DATAOUT_4 881 914 - MX53_PAD_PATA_CS_0__PATA_CS_0 882 915 - MX53_PAD_PATA_CS_0__GPIO7_9 883 916 - MX53_PAD_PATA_CS_0__UART3_TXD_MUX 884 917 - MX53_PAD_PATA_CS_0__USBPHY1_DATAOUT_5 885 918 - MX53_PAD_PATA_CS_1__PATA_CS_1 886 919 - MX53_PAD_PATA_CS_1__GPIO7_10 887 920 - MX53_PAD_PATA_CS_1__UART3_RXD_MUX 888 921 - MX53_PAD_PATA_CS_1__USBPHY1_DATAOUT_6 889 922 - MX53_PAD_PATA_DATA0__PATA_DATA_0 890 923 - MX53_PAD_PATA_DATA0__GPIO2_0 891 924 - MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 892 925 - MX53_PAD_PATA_DATA0__ESDHC3_DAT4 893 926 - MX53_PAD_PATA_DATA0__GPU3d_GPU_DEBUG_OUT_0 894 927 - MX53_PAD_PATA_DATA0__IPU_DIAG_BUS_0 895 928 - MX53_PAD_PATA_DATA0__USBPHY1_DATAOUT_7 896 929 - MX53_PAD_PATA_DATA1__PATA_DATA_1 897 930 - MX53_PAD_PATA_DATA1__GPIO2_1 898 931 - MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 899 932 - MX53_PAD_PATA_DATA1__ESDHC3_DAT5 900 933 - MX53_PAD_PATA_DATA1__GPU3d_GPU_DEBUG_OUT_1 901 934 - MX53_PAD_PATA_DATA1__IPU_DIAG_BUS_1 902 935 - MX53_PAD_PATA_DATA2__PATA_DATA_2 903 936 - MX53_PAD_PATA_DATA2__GPIO2_2 904 937 - MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 905 938 - MX53_PAD_PATA_DATA2__ESDHC3_DAT6 906 939 - MX53_PAD_PATA_DATA2__GPU3d_GPU_DEBUG_OUT_2 907 940 - MX53_PAD_PATA_DATA2__IPU_DIAG_BUS_2 908 941 - MX53_PAD_PATA_DATA3__PATA_DATA_3 909 942 - MX53_PAD_PATA_DATA3__GPIO2_3 910 943 - MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 911 944 - MX53_PAD_PATA_DATA3__ESDHC3_DAT7 912 945 - MX53_PAD_PATA_DATA3__GPU3d_GPU_DEBUG_OUT_3 913 946 - MX53_PAD_PATA_DATA3__IPU_DIAG_BUS_3 914 947 - MX53_PAD_PATA_DATA4__PATA_DATA_4 915 948 - MX53_PAD_PATA_DATA4__GPIO2_4 916 949 - MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 917 950 - MX53_PAD_PATA_DATA4__ESDHC4_DAT4 918 951 - MX53_PAD_PATA_DATA4__GPU3d_GPU_DEBUG_OUT_4 919 952 - MX53_PAD_PATA_DATA4__IPU_DIAG_BUS_4 920 953 - MX53_PAD_PATA_DATA5__PATA_DATA_5 921 954 - MX53_PAD_PATA_DATA5__GPIO2_5 922 955 - MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 923 956 - MX53_PAD_PATA_DATA5__ESDHC4_DAT5 924 957 - MX53_PAD_PATA_DATA5__GPU3d_GPU_DEBUG_OUT_5 925 958 - MX53_PAD_PATA_DATA5__IPU_DIAG_BUS_5 926 959 - MX53_PAD_PATA_DATA6__PATA_DATA_6 927 960 - MX53_PAD_PATA_DATA6__GPIO2_6 928 961 - MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 929 962 - MX53_PAD_PATA_DATA6__ESDHC4_DAT6 930 963 - MX53_PAD_PATA_DATA6__GPU3d_GPU_DEBUG_OUT_6 931 964 - MX53_PAD_PATA_DATA6__IPU_DIAG_BUS_6 932 965 - MX53_PAD_PATA_DATA7__PATA_DATA_7 933 966 - MX53_PAD_PATA_DATA7__GPIO2_7 934 967 - MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 935 968 - MX53_PAD_PATA_DATA7__ESDHC4_DAT7 936 969 - MX53_PAD_PATA_DATA7__GPU3d_GPU_DEBUG_OUT_7 937 970 - MX53_PAD_PATA_DATA7__IPU_DIAG_BUS_7 938 971 - MX53_PAD_PATA_DATA8__PATA_DATA_8 939 972 - MX53_PAD_PATA_DATA8__GPIO2_8 940 973 - MX53_PAD_PATA_DATA8__ESDHC1_DAT4 941 974 - MX53_PAD_PATA_DATA8__EMI_NANDF_D_8 942 975 - MX53_PAD_PATA_DATA8__ESDHC3_DAT0 943 976 - MX53_PAD_PATA_DATA8__GPU3d_GPU_DEBUG_OUT_8 944 977 - MX53_PAD_PATA_DATA8__IPU_DIAG_BUS_8 945 978 - MX53_PAD_PATA_DATA9__PATA_DATA_9 946 979 - MX53_PAD_PATA_DATA9__GPIO2_9 947 980 - MX53_PAD_PATA_DATA9__ESDHC1_DAT5 948 981 - MX53_PAD_PATA_DATA9__EMI_NANDF_D_9 949 982 - MX53_PAD_PATA_DATA9__ESDHC3_DAT1 950 983 - MX53_PAD_PATA_DATA9__GPU3d_GPU_DEBUG_OUT_9 951 984 - MX53_PAD_PATA_DATA9__IPU_DIAG_BUS_9 952 985 - MX53_PAD_PATA_DATA10__PATA_DATA_10 953 986 - MX53_PAD_PATA_DATA10__GPIO2_10 954 987 - MX53_PAD_PATA_DATA10__ESDHC1_DAT6 955 988 - MX53_PAD_PATA_DATA10__EMI_NANDF_D_10 956 989 - MX53_PAD_PATA_DATA10__ESDHC3_DAT2 957 990 - MX53_PAD_PATA_DATA10__GPU3d_GPU_DEBUG_OUT_10 958 991 - MX53_PAD_PATA_DATA10__IPU_DIAG_BUS_10 959 992 - MX53_PAD_PATA_DATA11__PATA_DATA_11 960 993 - MX53_PAD_PATA_DATA11__GPIO2_11 961 994 - MX53_PAD_PATA_DATA11__ESDHC1_DAT7 962 995 - MX53_PAD_PATA_DATA11__EMI_NANDF_D_11 963 996 - MX53_PAD_PATA_DATA11__ESDHC3_DAT3 964 997 - MX53_PAD_PATA_DATA11__GPU3d_GPU_DEBUG_OUT_11 965 998 - MX53_PAD_PATA_DATA11__IPU_DIAG_BUS_11 966 999 - MX53_PAD_PATA_DATA12__PATA_DATA_12 967 1000 - MX53_PAD_PATA_DATA12__GPIO2_12 968 1001 - MX53_PAD_PATA_DATA12__ESDHC2_DAT4 969 1002 - MX53_PAD_PATA_DATA12__EMI_NANDF_D_12 970 1003 - MX53_PAD_PATA_DATA12__ESDHC4_DAT0 971 1004 - MX53_PAD_PATA_DATA12__GPU3d_GPU_DEBUG_OUT_12 972 1005 - MX53_PAD_PATA_DATA12__IPU_DIAG_BUS_12 973 1006 - MX53_PAD_PATA_DATA13__PATA_DATA_13 974 1007 - MX53_PAD_PATA_DATA13__GPIO2_13 975 1008 - MX53_PAD_PATA_DATA13__ESDHC2_DAT5 976 1009 - MX53_PAD_PATA_DATA13__EMI_NANDF_D_13 977 1010 - MX53_PAD_PATA_DATA13__ESDHC4_DAT1 978 1011 - MX53_PAD_PATA_DATA13__GPU3d_GPU_DEBUG_OUT_13 979 1012 - MX53_PAD_PATA_DATA13__IPU_DIAG_BUS_13 980 1013 - MX53_PAD_PATA_DATA14__PATA_DATA_14 981 1014 - MX53_PAD_PATA_DATA14__GPIO2_14 982 1015 - MX53_PAD_PATA_DATA14__ESDHC2_DAT6 983 1016 - MX53_PAD_PATA_DATA14__EMI_NANDF_D_14 984 1017 - MX53_PAD_PATA_DATA14__ESDHC4_DAT2 985 1018 - MX53_PAD_PATA_DATA14__GPU3d_GPU_DEBUG_OUT_14 986 1019 - MX53_PAD_PATA_DATA14__IPU_DIAG_BUS_14 987 1020 - MX53_PAD_PATA_DATA15__PATA_DATA_15 988 1021 - MX53_PAD_PATA_DATA15__GPIO2_15 989 1022 - MX53_PAD_PATA_DATA15__ESDHC2_DAT7 990 1023 - MX53_PAD_PATA_DATA15__EMI_NANDF_D_15 991 1024 - MX53_PAD_PATA_DATA15__ESDHC4_DAT3 992 1025 - MX53_PAD_PATA_DATA15__GPU3d_GPU_DEBUG_OUT_15 993 1026 - MX53_PAD_PATA_DATA15__IPU_DIAG_BUS_15 994 1027 - MX53_PAD_SD1_DATA0__ESDHC1_DAT0 995 1028 - MX53_PAD_SD1_DATA0__GPIO1_16 996 1029 - MX53_PAD_SD1_DATA0__GPT_CAPIN1 997 1030 - MX53_PAD_SD1_DATA0__CSPI_MISO 998 1031 - MX53_PAD_SD1_DATA0__CCM_PLL3_BYP 999 1032 - MX53_PAD_SD1_DATA1__ESDHC1_DAT1 1000 1033 - MX53_PAD_SD1_DATA1__GPIO1_17 1001 1034 - MX53_PAD_SD1_DATA1__GPT_CAPIN2 1002 1035 - MX53_PAD_SD1_DATA1__CSPI_SS0 1003 1036 - MX53_PAD_SD1_DATA1__CCM_PLL4_BYP 1004 1037 - MX53_PAD_SD1_CMD__ESDHC1_CMD 1005 1038 - MX53_PAD_SD1_CMD__GPIO1_18 1006 1039 - MX53_PAD_SD1_CMD__GPT_CMPOUT1 1007 1040 - MX53_PAD_SD1_CMD__CSPI_MOSI 1008 1041 - MX53_PAD_SD1_CMD__CCM_PLL1_BYP 1009 1042 - MX53_PAD_SD1_DATA2__ESDHC1_DAT2 1010 1043 - MX53_PAD_SD1_DATA2__GPIO1_19 1011 1044 - MX53_PAD_SD1_DATA2__GPT_CMPOUT2 1012 1045 - MX53_PAD_SD1_DATA2__PWM2_PWMO 1013 1046 - MX53_PAD_SD1_DATA2__WDOG1_WDOG_B 1014 1047 - MX53_PAD_SD1_DATA2__CSPI_SS1 1015 1048 - MX53_PAD_SD1_DATA2__WDOG1_WDOG_RST_B_DEB 1016 1049 - MX53_PAD_SD1_DATA2__CCM_PLL2_BYP 1017 1050 - MX53_PAD_SD1_CLK__ESDHC1_CLK 1018 1051 - MX53_PAD_SD1_CLK__GPIO1_20 1019 1052 - MX53_PAD_SD1_CLK__OSC32k_32K_OUT 1020 1053 - MX53_PAD_SD1_CLK__GPT_CLKIN 1021 1054 - MX53_PAD_SD1_CLK__CSPI_SCLK 1022 1055 - MX53_PAD_SD1_CLK__SATA_PHY_DTB_0 1023 1056 - MX53_PAD_SD1_DATA3__ESDHC1_DAT3 1024 1057 - MX53_PAD_SD1_DATA3__GPIO1_21 1025 1058 - MX53_PAD_SD1_DATA3__GPT_CMPOUT3 1026 1059 - MX53_PAD_SD1_DATA3__PWM1_PWMO 1027 1060 - MX53_PAD_SD1_DATA3__WDOG2_WDOG_B 1028 1061 - MX53_PAD_SD1_DATA3__CSPI_SS2 1029 1062 - MX53_PAD_SD1_DATA3__WDOG2_WDOG_RST_B_DEB 1030 1063 - MX53_PAD_SD1_DATA3__SATA_PHY_DTB_1 1031 1064 - MX53_PAD_SD2_CLK__ESDHC2_CLK 1032 1065 - MX53_PAD_SD2_CLK__GPIO1_10 1033 1066 - MX53_PAD_SD2_CLK__KPP_COL_5 1034 1067 - MX53_PAD_SD2_CLK__AUDMUX_AUD4_RXFS 1035 1068 - MX53_PAD_SD2_CLK__CSPI_SCLK 1036 1069 - MX53_PAD_SD2_CLK__SCC_RANDOM_V 1037 1070 - MX53_PAD_SD2_CMD__ESDHC2_CMD 1038 1071 - MX53_PAD_SD2_CMD__GPIO1_11 1039 1072 - MX53_PAD_SD2_CMD__KPP_ROW_5 1040 1073 - MX53_PAD_SD2_CMD__AUDMUX_AUD4_RXC 1041 1074 - MX53_PAD_SD2_CMD__CSPI_MOSI 1042 1075 - MX53_PAD_SD2_CMD__SCC_RANDOM 1043 1076 - MX53_PAD_SD2_DATA3__ESDHC2_DAT3 1044 1077 - MX53_PAD_SD2_DATA3__GPIO1_12 1045 1078 - MX53_PAD_SD2_DATA3__KPP_COL_6 1046 1079 - MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 1047 1080 - MX53_PAD_SD2_DATA3__CSPI_SS2 1048 1081 - MX53_PAD_SD2_DATA3__SJC_DONE 1049 1082 - MX53_PAD_SD2_DATA2__ESDHC2_DAT2 1050 1083 - MX53_PAD_SD2_DATA2__GPIO1_13 1051 1084 - MX53_PAD_SD2_DATA2__KPP_ROW_6 1052 1085 - MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 1053 1086 - MX53_PAD_SD2_DATA2__CSPI_SS1 1054 1087 - MX53_PAD_SD2_DATA2__SJC_FAIL 1055 1088 - MX53_PAD_SD2_DATA1__ESDHC2_DAT1 1056 1089 - MX53_PAD_SD2_DATA1__GPIO1_14 1057 1090 - MX53_PAD_SD2_DATA1__KPP_COL_7 1058 1091 - MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 1059 1092 - MX53_PAD_SD2_DATA1__CSPI_SS0 1060 1093 - MX53_PAD_SD2_DATA1__RTIC_SEC_VIO 1061 1094 - MX53_PAD_SD2_DATA0__ESDHC2_DAT0 1062 1095 - MX53_PAD_SD2_DATA0__GPIO1_15 1063 1096 - MX53_PAD_SD2_DATA0__KPP_ROW_7 1064 1097 - MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 1065 1098 - MX53_PAD_SD2_DATA0__CSPI_MISO 1066 1099 - MX53_PAD_SD2_DATA0__RTIC_DONE_INT 1067 1100 - MX53_PAD_GPIO_0__CCM_CLKO 1068 1101 - MX53_PAD_GPIO_0__GPIO1_0 1069 1102 - MX53_PAD_GPIO_0__KPP_COL_5 1070 1103 - MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK 1071 1104 - MX53_PAD_GPIO_0__EPIT1_EPITO 1072 1105 - MX53_PAD_GPIO_0__SRTC_ALARM_DEB 1073 1106 - MX53_PAD_GPIO_0__USBOH3_USBH1_PWR 1074 1107 - MX53_PAD_GPIO_0__CSU_TD 1075 1108 - MX53_PAD_GPIO_1__ESAI1_SCKR 1076 1109 - MX53_PAD_GPIO_1__GPIO1_1 1077 1110 - MX53_PAD_GPIO_1__KPP_ROW_5 1078 1111 - MX53_PAD_GPIO_1__CCM_SSI_EXT2_CLK 1079 1112 - MX53_PAD_GPIO_1__PWM2_PWMO 1080 1113 - MX53_PAD_GPIO_1__WDOG2_WDOG_B 1081 1114 - MX53_PAD_GPIO_1__ESDHC1_CD 1082 1115 - MX53_PAD_GPIO_1__SRC_TESTER_ACK 1083 1116 - MX53_PAD_GPIO_9__ESAI1_FSR 1084 1117 - MX53_PAD_GPIO_9__GPIO1_9 1085 1118 - MX53_PAD_GPIO_9__KPP_COL_6 1086 1119 - MX53_PAD_GPIO_9__CCM_REF_EN_B 1087 1120 - MX53_PAD_GPIO_9__PWM1_PWMO 1088 1121 - MX53_PAD_GPIO_9__WDOG1_WDOG_B 1089 1122 - MX53_PAD_GPIO_9__ESDHC1_WP 1090 1123 - MX53_PAD_GPIO_9__SCC_FAIL_STATE 1091 1124 - MX53_PAD_GPIO_3__ESAI1_HCKR 1092 1125 - MX53_PAD_GPIO_3__GPIO1_3 1093 1126 - MX53_PAD_GPIO_3__I2C3_SCL 1094 1127 - MX53_PAD_GPIO_3__DPLLIP1_TOG_EN 1095 1128 - MX53_PAD_GPIO_3__CCM_CLKO2 1096 1129 - MX53_PAD_GPIO_3__OBSERVE_MUX_OBSRV_INT_OUT0 1097 1130 - MX53_PAD_GPIO_3__USBOH3_USBH1_OC 1098 1131 - MX53_PAD_GPIO_3__MLB_MLBCLK 1099 1132 - MX53_PAD_GPIO_6__ESAI1_SCKT 1100 1133 - MX53_PAD_GPIO_6__GPIO1_6 1101 1134 - MX53_PAD_GPIO_6__I2C3_SDA 1102 1135 - MX53_PAD_GPIO_6__CCM_CCM_OUT_0 1103 1136 - MX53_PAD_GPIO_6__CSU_CSU_INT_DEB 1104 1137 - MX53_PAD_GPIO_6__OBSERVE_MUX_OBSRV_INT_OUT1 1105 1138 - MX53_PAD_GPIO_6__ESDHC2_LCTL 1106 1139 - MX53_PAD_GPIO_6__MLB_MLBSIG 1107 1140 - MX53_PAD_GPIO_2__ESAI1_FST 1108 1141 - MX53_PAD_GPIO_2__GPIO1_2 1109 1142 - MX53_PAD_GPIO_2__KPP_ROW_6 1110 1143 - MX53_PAD_GPIO_2__CCM_CCM_OUT_1 1111 1144 - MX53_PAD_GPIO_2__CSU_CSU_ALARM_AUT_0 1112 1145 - MX53_PAD_GPIO_2__OBSERVE_MUX_OBSRV_INT_OUT2 1113 1146 - MX53_PAD_GPIO_2__ESDHC2_WP 1114 1147 - MX53_PAD_GPIO_2__MLB_MLBDAT 1115 1148 - MX53_PAD_GPIO_4__ESAI1_HCKT 1116 1149 - MX53_PAD_GPIO_4__GPIO1_4 1117 1150 - MX53_PAD_GPIO_4__KPP_COL_7 1118 1151 - MX53_PAD_GPIO_4__CCM_CCM_OUT_2 1119 1152 - MX53_PAD_GPIO_4__CSU_CSU_ALARM_AUT_1 1120 1153 - MX53_PAD_GPIO_4__OBSERVE_MUX_OBSRV_INT_OUT3 1121 1154 - MX53_PAD_GPIO_4__ESDHC2_CD 1122 1155 - MX53_PAD_GPIO_4__SCC_SEC_STATE 1123 1156 - MX53_PAD_GPIO_5__ESAI1_TX2_RX3 1124 1157 - MX53_PAD_GPIO_5__GPIO1_5 1125 1158 - MX53_PAD_GPIO_5__KPP_ROW_7 1126 1159 - MX53_PAD_GPIO_5__CCM_CLKO 1127 1160 - MX53_PAD_GPIO_5__CSU_CSU_ALARM_AUT_2 1128 1161 - MX53_PAD_GPIO_5__OBSERVE_MUX_OBSRV_INT_OUT4 1129 1162 - MX53_PAD_GPIO_5__I2C3_SCL 1130 1163 - MX53_PAD_GPIO_5__CCM_PLL1_BYP 1131 1164 - MX53_PAD_GPIO_7__ESAI1_TX4_RX1 1132 1165 - MX53_PAD_GPIO_7__GPIO1_7 1133 1166 - MX53_PAD_GPIO_7__EPIT1_EPITO 1134 1167 - MX53_PAD_GPIO_7__CAN1_TXCAN 1135 1168 - MX53_PAD_GPIO_7__UART2_TXD_MUX 1136 1169 - MX53_PAD_GPIO_7__FIRI_RXD 1137 1170 - MX53_PAD_GPIO_7__SPDIF_PLOCK 1138 1171 - MX53_PAD_GPIO_7__CCM_PLL2_BYP 1139 1172 - MX53_PAD_GPIO_8__ESAI1_TX5_RX0 1140 1173 - MX53_PAD_GPIO_8__GPIO1_8 1141 1174 - MX53_PAD_GPIO_8__EPIT2_EPITO 1142 1175 - MX53_PAD_GPIO_8__CAN1_RXCAN 1143 1176 - MX53_PAD_GPIO_8__UART2_RXD_MUX 1144 1177 - MX53_PAD_GPIO_8__FIRI_TXD 1145 1178 - MX53_PAD_GPIO_8__SPDIF_SRCLK 1146 1179 - MX53_PAD_GPIO_8__CCM_PLL3_BYP 1147 1180 - MX53_PAD_GPIO_16__ESAI1_TX3_RX2 1148 1181 - MX53_PAD_GPIO_16__GPIO7_11 1149 1182 - MX53_PAD_GPIO_16__TZIC_PWRFAIL_INT 1150 1183 - MX53_PAD_GPIO_16__RTC_CE_RTC_EXT_TRIG1 1151 1184 - MX53_PAD_GPIO_16__SPDIF_IN1 1152 1185 - MX53_PAD_GPIO_16__I2C3_SDA 1153 1186 - MX53_PAD_GPIO_16__SJC_DE_B 1154 1187 - MX53_PAD_GPIO_17__ESAI1_TX0 1155 1188 - MX53_PAD_GPIO_17__GPIO7_12 1156 1189 - MX53_PAD_GPIO_17__SDMA_EXT_EVENT_0 1157 1190 - MX53_PAD_GPIO_17__GPC_PMIC_RDY 1158 1191 - MX53_PAD_GPIO_17__RTC_CE_RTC_FSV_TRIG 1159 1192 - MX53_PAD_GPIO_17__SPDIF_OUT1 1160 1193 - MX53_PAD_GPIO_17__IPU_SNOOP2 1161 1194 - MX53_PAD_GPIO_17__SJC_JTAG_ACT 1162 1195 - MX53_PAD_GPIO_18__ESAI1_TX1 1163 1196 - MX53_PAD_GPIO_18__GPIO7_13 1164 1197 - MX53_PAD_GPIO_18__SDMA_EXT_EVENT_1 1165 1198 - MX53_PAD_GPIO_18__OWIRE_LINE 1166 1199 - MX53_PAD_GPIO_18__RTC_CE_RTC_ALARM2_TRIG 1167 1200 - MX53_PAD_GPIO_18__CCM_ASRC_EXT_CLK 1168 1201 - MX53_PAD_GPIO_18__ESDHC1_LCTL 1169 1202 - MX53_PAD_GPIO_18__SRC_SYSTEM_RST 1170 31 + Refer to imx53-pinfunc.h in device tree source folder for all available 32 + imx53 PIN_FUNC_ID.
+2 -1594
Documentation/devicetree/bindings/pinctrl/fsl,imx6q-pinctrl.txt
··· 34 34 PAD_CTL_SRE_FAST (1 << 0) 35 35 PAD_CTL_SRE_SLOW (0 << 0) 36 36 37 - See below for available PIN_FUNC_ID for imx6q: 38 - MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 0 39 - MX6Q_PAD_SD2_DAT1__ECSPI5_SS0 1 40 - MX6Q_PAD_SD2_DAT1__WEIM_WEIM_CS_2 2 41 - MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS 3 42 - MX6Q_PAD_SD2_DAT1__KPP_COL_7 4 43 - MX6Q_PAD_SD2_DAT1__GPIO_1_14 5 44 - MX6Q_PAD_SD2_DAT1__CCM_WAIT 6 45 - MX6Q_PAD_SD2_DAT1__ANATOP_TESTO_0 7 46 - MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 8 47 - MX6Q_PAD_SD2_DAT2__ECSPI5_SS1 9 48 - MX6Q_PAD_SD2_DAT2__WEIM_WEIM_CS_3 10 49 - MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD 11 50 - MX6Q_PAD_SD2_DAT2__KPP_ROW_6 12 51 - MX6Q_PAD_SD2_DAT2__GPIO_1_13 13 52 - MX6Q_PAD_SD2_DAT2__CCM_STOP 14 53 - MX6Q_PAD_SD2_DAT2__ANATOP_TESTO_1 15 54 - MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 16 55 - MX6Q_PAD_SD2_DAT0__ECSPI5_MISO 17 56 - MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD 18 57 - MX6Q_PAD_SD2_DAT0__KPP_ROW_7 19 58 - MX6Q_PAD_SD2_DAT0__GPIO_1_15 20 59 - MX6Q_PAD_SD2_DAT0__DCIC2_DCIC_OUT 21 60 - MX6Q_PAD_SD2_DAT0__TESTO_2 22 61 - MX6Q_PAD_RGMII_TXC__USBOH3_H2_DATA 23 62 - MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC 24 63 - MX6Q_PAD_RGMII_TXC__SPDIF_SPDIF_EXTCLK 25 64 - MX6Q_PAD_RGMII_TXC__GPIO_6_19 26 65 - MX6Q_PAD_RGMII_TXC__MIPI_CORE_DPHY_IN_0 27 66 - MX6Q_PAD_RGMII_TXC__ANATOP_24M_OUT 28 67 - MX6Q_PAD_RGMII_TD0__MIPI_HSI_CRL_TX_RDY 29 68 - MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 30 69 - MX6Q_PAD_RGMII_TD0__GPIO_6_20 31 70 - MX6Q_PAD_RGMII_TD0__MIPI_CORE_DPHY_IN_1 32 71 - MX6Q_PAD_RGMII_TD1__MIPI_HSI_CRL_RX_FLG 33 72 - MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 34 73 - MX6Q_PAD_RGMII_TD1__GPIO_6_21 35 74 - MX6Q_PAD_RGMII_TD1__MIPI_CORE_DPHY_IN_2 36 75 - MX6Q_PAD_RGMII_TD1__CCM_PLL3_BYP 37 76 - MX6Q_PAD_RGMII_TD2__MIPI_HSI_CRL_RX_DTA 38 77 - MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 39 78 - MX6Q_PAD_RGMII_TD2__GPIO_6_22 40 79 - MX6Q_PAD_RGMII_TD2__MIPI_CORE_DPHY_IN_3 41 80 - MX6Q_PAD_RGMII_TD2__CCM_PLL2_BYP 42 81 - MX6Q_PAD_RGMII_TD3__MIPI_HSI_CRL_RX_WAK 43 82 - MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 44 83 - MX6Q_PAD_RGMII_TD3__GPIO_6_23 45 84 - MX6Q_PAD_RGMII_TD3__MIPI_CORE_DPHY_IN_4 46 85 - MX6Q_PAD_RGMII_RX_CTL__USBOH3_H3_DATA 47 86 - MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 48 87 - MX6Q_PAD_RGMII_RX_CTL__GPIO_6_24 49 88 - MX6Q_PAD_RGMII_RX_CTL__MIPI_DPHY_IN_5 50 89 - MX6Q_PAD_RGMII_RD0__MIPI_HSI_CRL_RX_RDY 51 90 - MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 52 91 - MX6Q_PAD_RGMII_RD0__GPIO_6_25 53 92 - MX6Q_PAD_RGMII_RD0__MIPI_CORE_DPHY_IN_6 54 93 - MX6Q_PAD_RGMII_TX_CTL__USBOH3_H2_STROBE 55 94 - MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 56 95 - MX6Q_PAD_RGMII_TX_CTL__GPIO_6_26 57 96 - MX6Q_PAD_RGMII_TX_CTL__CORE_DPHY_IN_7 58 97 - MX6Q_PAD_RGMII_TX_CTL__ANATOP_REF_OUT 59 98 - MX6Q_PAD_RGMII_RD1__MIPI_HSI_CTRL_TX_FL 60 99 - MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 61 100 - MX6Q_PAD_RGMII_RD1__GPIO_6_27 62 101 - MX6Q_PAD_RGMII_RD1__CORE_DPHY_TEST_IN_8 63 102 - MX6Q_PAD_RGMII_RD1__SJC_FAIL 64 103 - MX6Q_PAD_RGMII_RD2__MIPI_HSI_CRL_TX_DTA 65 104 - MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 66 105 - MX6Q_PAD_RGMII_RD2__GPIO_6_28 67 106 - MX6Q_PAD_RGMII_RD2__MIPI_CORE_DPHY_IN_9 68 107 - MX6Q_PAD_RGMII_RD3__MIPI_HSI_CRL_TX_WAK 69 108 - MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 70 109 - MX6Q_PAD_RGMII_RD3__GPIO_6_29 71 110 - MX6Q_PAD_RGMII_RD3__MIPI_CORE_DPHY_IN10 72 111 - MX6Q_PAD_RGMII_RXC__USBOH3_H3_STROBE 73 112 - MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC 74 113 - MX6Q_PAD_RGMII_RXC__GPIO_6_30 75 114 - MX6Q_PAD_RGMII_RXC__MIPI_CORE_DPHY_IN11 76 115 - MX6Q_PAD_EIM_A25__WEIM_WEIM_A_25 77 116 - MX6Q_PAD_EIM_A25__ECSPI4_SS1 78 117 - MX6Q_PAD_EIM_A25__ECSPI2_RDY 79 118 - MX6Q_PAD_EIM_A25__IPU1_DI1_PIN12 80 119 - MX6Q_PAD_EIM_A25__IPU1_DI0_D1_CS 81 120 - MX6Q_PAD_EIM_A25__GPIO_5_2 82 121 - MX6Q_PAD_EIM_A25__HDMI_TX_CEC_LINE 83 122 - MX6Q_PAD_EIM_A25__PL301_PER1_HBURST_0 84 123 - MX6Q_PAD_EIM_EB2__WEIM_WEIM_EB_2 85 124 - MX6Q_PAD_EIM_EB2__ECSPI1_SS0 86 125 - MX6Q_PAD_EIM_EB2__CCM_DI1_EXT_CLK 87 126 - MX6Q_PAD_EIM_EB2__IPU2_CSI1_D_19 88 127 - MX6Q_PAD_EIM_EB2__HDMI_TX_DDC_SCL 89 128 - MX6Q_PAD_EIM_EB2__GPIO_2_30 90 129 - MX6Q_PAD_EIM_EB2__I2C2_SCL 91 130 - MX6Q_PAD_EIM_EB2__SRC_BT_CFG_30 92 131 - MX6Q_PAD_EIM_D16__WEIM_WEIM_D_16 93 132 - MX6Q_PAD_EIM_D16__ECSPI1_SCLK 94 133 - MX6Q_PAD_EIM_D16__IPU1_DI0_PIN5 95 134 - MX6Q_PAD_EIM_D16__IPU2_CSI1_D_18 96 135 - MX6Q_PAD_EIM_D16__HDMI_TX_DDC_SDA 97 136 - MX6Q_PAD_EIM_D16__GPIO_3_16 98 137 - MX6Q_PAD_EIM_D16__I2C2_SDA 99 138 - MX6Q_PAD_EIM_D17__WEIM_WEIM_D_17 100 139 - MX6Q_PAD_EIM_D17__ECSPI1_MISO 101 140 - MX6Q_PAD_EIM_D17__IPU1_DI0_PIN6 102 141 - MX6Q_PAD_EIM_D17__IPU2_CSI1_PIXCLK 103 142 - MX6Q_PAD_EIM_D17__DCIC1_DCIC_OUT 104 143 - MX6Q_PAD_EIM_D17__GPIO_3_17 105 144 - MX6Q_PAD_EIM_D17__I2C3_SCL 106 145 - MX6Q_PAD_EIM_D17__PL301_PER1_HBURST_1 107 146 - MX6Q_PAD_EIM_D18__WEIM_WEIM_D_18 108 147 - MX6Q_PAD_EIM_D18__ECSPI1_MOSI 109 148 - MX6Q_PAD_EIM_D18__IPU1_DI0_PIN7 110 149 - MX6Q_PAD_EIM_D18__IPU2_CSI1_D_17 111 150 - MX6Q_PAD_EIM_D18__IPU1_DI1_D0_CS 112 151 - MX6Q_PAD_EIM_D18__GPIO_3_18 113 152 - MX6Q_PAD_EIM_D18__I2C3_SDA 114 153 - MX6Q_PAD_EIM_D18__PL301_PER1_HBURST_2 115 154 - MX6Q_PAD_EIM_D19__WEIM_WEIM_D_19 116 155 - MX6Q_PAD_EIM_D19__ECSPI1_SS1 117 156 - MX6Q_PAD_EIM_D19__IPU1_DI0_PIN8 118 157 - MX6Q_PAD_EIM_D19__IPU2_CSI1_D_16 119 158 - MX6Q_PAD_EIM_D19__UART1_CTS 120 159 - MX6Q_PAD_EIM_D19__GPIO_3_19 121 160 - MX6Q_PAD_EIM_D19__EPIT1_EPITO 122 161 - MX6Q_PAD_EIM_D19__PL301_PER1_HRESP 123 162 - MX6Q_PAD_EIM_D20__WEIM_WEIM_D_20 124 163 - MX6Q_PAD_EIM_D20__ECSPI4_SS0 125 164 - MX6Q_PAD_EIM_D20__IPU1_DI0_PIN16 126 165 - MX6Q_PAD_EIM_D20__IPU2_CSI1_D_15 127 166 - MX6Q_PAD_EIM_D20__UART1_RTS 128 167 - MX6Q_PAD_EIM_D20__GPIO_3_20 129 168 - MX6Q_PAD_EIM_D20__EPIT2_EPITO 130 169 - MX6Q_PAD_EIM_D21__WEIM_WEIM_D_21 131 170 - MX6Q_PAD_EIM_D21__ECSPI4_SCLK 132 171 - MX6Q_PAD_EIM_D21__IPU1_DI0_PIN17 133 172 - MX6Q_PAD_EIM_D21__IPU2_CSI1_D_11 134 173 - MX6Q_PAD_EIM_D21__USBOH3_USBOTG_OC 135 174 - MX6Q_PAD_EIM_D21__GPIO_3_21 136 175 - MX6Q_PAD_EIM_D21__I2C1_SCL 137 176 - MX6Q_PAD_EIM_D21__SPDIF_IN1 138 177 - MX6Q_PAD_EIM_D22__WEIM_WEIM_D_22 139 178 - MX6Q_PAD_EIM_D22__ECSPI4_MISO 140 179 - MX6Q_PAD_EIM_D22__IPU1_DI0_PIN1 141 180 - MX6Q_PAD_EIM_D22__IPU2_CSI1_D_10 142 181 - MX6Q_PAD_EIM_D22__USBOH3_USBOTG_PWR 143 182 - MX6Q_PAD_EIM_D22__GPIO_3_22 144 183 - MX6Q_PAD_EIM_D22__SPDIF_OUT1 145 184 - MX6Q_PAD_EIM_D22__PL301_PER1_HWRITE 146 185 - MX6Q_PAD_EIM_D23__WEIM_WEIM_D_23 147 186 - MX6Q_PAD_EIM_D23__IPU1_DI0_D0_CS 148 187 - MX6Q_PAD_EIM_D23__UART3_CTS 149 188 - MX6Q_PAD_EIM_D23__UART1_DCD 150 189 - MX6Q_PAD_EIM_D23__IPU2_CSI1_DATA_EN 151 190 - MX6Q_PAD_EIM_D23__GPIO_3_23 152 191 - MX6Q_PAD_EIM_D23__IPU1_DI1_PIN2 153 192 - MX6Q_PAD_EIM_D23__IPU1_DI1_PIN14 154 193 - MX6Q_PAD_EIM_EB3__WEIM_WEIM_EB_3 155 194 - MX6Q_PAD_EIM_EB3__ECSPI4_RDY 156 195 - MX6Q_PAD_EIM_EB3__UART3_RTS 157 196 - MX6Q_PAD_EIM_EB3__UART1_RI 158 197 - MX6Q_PAD_EIM_EB3__IPU2_CSI1_HSYNC 159 198 - MX6Q_PAD_EIM_EB3__GPIO_2_31 160 199 - MX6Q_PAD_EIM_EB3__IPU1_DI1_PIN3 161 200 - MX6Q_PAD_EIM_EB3__SRC_BT_CFG_31 162 201 - MX6Q_PAD_EIM_D24__WEIM_WEIM_D_24 163 202 - MX6Q_PAD_EIM_D24__ECSPI4_SS2 164 203 - MX6Q_PAD_EIM_D24__UART3_TXD 165 204 - MX6Q_PAD_EIM_D24__ECSPI1_SS2 166 205 - MX6Q_PAD_EIM_D24__ECSPI2_SS2 167 206 - MX6Q_PAD_EIM_D24__GPIO_3_24 168 207 - MX6Q_PAD_EIM_D24__AUDMUX_AUD5_RXFS 169 208 - MX6Q_PAD_EIM_D24__UART1_DTR 170 209 - MX6Q_PAD_EIM_D25__WEIM_WEIM_D_25 171 210 - MX6Q_PAD_EIM_D25__ECSPI4_SS3 172 211 - MX6Q_PAD_EIM_D25__UART3_RXD 173 212 - MX6Q_PAD_EIM_D25__ECSPI1_SS3 174 213 - MX6Q_PAD_EIM_D25__ECSPI2_SS3 175 214 - MX6Q_PAD_EIM_D25__GPIO_3_25 176 215 - MX6Q_PAD_EIM_D25__AUDMUX_AUD5_RXC 177 216 - MX6Q_PAD_EIM_D25__UART1_DSR 178 217 - MX6Q_PAD_EIM_D26__WEIM_WEIM_D_26 179 218 - MX6Q_PAD_EIM_D26__IPU1_DI1_PIN11 180 219 - MX6Q_PAD_EIM_D26__IPU1_CSI0_D_1 181 220 - MX6Q_PAD_EIM_D26__IPU2_CSI1_D_14 182 221 - MX6Q_PAD_EIM_D26__UART2_TXD 183 222 - MX6Q_PAD_EIM_D26__GPIO_3_26 184 223 - MX6Q_PAD_EIM_D26__IPU1_SISG_2 185 224 - MX6Q_PAD_EIM_D26__IPU1_DISP1_DAT_22 186 225 - MX6Q_PAD_EIM_D27__WEIM_WEIM_D_27 187 226 - MX6Q_PAD_EIM_D27__IPU1_DI1_PIN13 188 227 - MX6Q_PAD_EIM_D27__IPU1_CSI0_D_0 189 228 - MX6Q_PAD_EIM_D27__IPU2_CSI1_D_13 190 229 - MX6Q_PAD_EIM_D27__UART2_RXD 191 230 - MX6Q_PAD_EIM_D27__GPIO_3_27 192 231 - MX6Q_PAD_EIM_D27__IPU1_SISG_3 193 232 - MX6Q_PAD_EIM_D27__IPU1_DISP1_DAT_23 194 233 - MX6Q_PAD_EIM_D28__WEIM_WEIM_D_28 195 234 - MX6Q_PAD_EIM_D28__I2C1_SDA 196 235 - MX6Q_PAD_EIM_D28__ECSPI4_MOSI 197 236 - MX6Q_PAD_EIM_D28__IPU2_CSI1_D_12 198 237 - MX6Q_PAD_EIM_D28__UART2_CTS 199 238 - MX6Q_PAD_EIM_D28__GPIO_3_28 200 239 - MX6Q_PAD_EIM_D28__IPU1_EXT_TRIG 201 240 - MX6Q_PAD_EIM_D28__IPU1_DI0_PIN13 202 241 - MX6Q_PAD_EIM_D29__WEIM_WEIM_D_29 203 242 - MX6Q_PAD_EIM_D29__IPU1_DI1_PIN15 204 243 - MX6Q_PAD_EIM_D29__ECSPI4_SS0 205 244 - MX6Q_PAD_EIM_D29__UART2_RTS 206 245 - MX6Q_PAD_EIM_D29__GPIO_3_29 207 246 - MX6Q_PAD_EIM_D29__IPU2_CSI1_VSYNC 208 247 - MX6Q_PAD_EIM_D29__IPU1_DI0_PIN14 209 248 - MX6Q_PAD_EIM_D30__WEIM_WEIM_D_30 210 249 - MX6Q_PAD_EIM_D30__IPU1_DISP1_DAT_21 211 250 - MX6Q_PAD_EIM_D30__IPU1_DI0_PIN11 212 251 - MX6Q_PAD_EIM_D30__IPU1_CSI0_D_3 213 252 - MX6Q_PAD_EIM_D30__UART3_CTS 214 253 - MX6Q_PAD_EIM_D30__GPIO_3_30 215 254 - MX6Q_PAD_EIM_D30__USBOH3_USBH1_OC 216 255 - MX6Q_PAD_EIM_D30__PL301_PER1_HPROT_0 217 256 - MX6Q_PAD_EIM_D31__WEIM_WEIM_D_31 218 257 - MX6Q_PAD_EIM_D31__IPU1_DISP1_DAT_20 219 258 - MX6Q_PAD_EIM_D31__IPU1_DI0_PIN12 220 259 - MX6Q_PAD_EIM_D31__IPU1_CSI0_D_2 221 260 - MX6Q_PAD_EIM_D31__UART3_RTS 222 261 - MX6Q_PAD_EIM_D31__GPIO_3_31 223 262 - MX6Q_PAD_EIM_D31__USBOH3_USBH1_PWR 224 263 - MX6Q_PAD_EIM_D31__PL301_PER1_HPROT_1 225 264 - MX6Q_PAD_EIM_A24__WEIM_WEIM_A_24 226 265 - MX6Q_PAD_EIM_A24__IPU1_DISP1_DAT_19 227 266 - MX6Q_PAD_EIM_A24__IPU2_CSI1_D_19 228 267 - MX6Q_PAD_EIM_A24__IPU2_SISG_2 229 268 - MX6Q_PAD_EIM_A24__IPU1_SISG_2 230 269 - MX6Q_PAD_EIM_A24__GPIO_5_4 231 270 - MX6Q_PAD_EIM_A24__PL301_PER1_HPROT_2 232 271 - MX6Q_PAD_EIM_A24__SRC_BT_CFG_24 233 272 - MX6Q_PAD_EIM_A23__WEIM_WEIM_A_23 234 273 - MX6Q_PAD_EIM_A23__IPU1_DISP1_DAT_18 235 274 - MX6Q_PAD_EIM_A23__IPU2_CSI1_D_18 236 275 - MX6Q_PAD_EIM_A23__IPU2_SISG_3 237 276 - MX6Q_PAD_EIM_A23__IPU1_SISG_3 238 277 - MX6Q_PAD_EIM_A23__GPIO_6_6 239 278 - MX6Q_PAD_EIM_A23__PL301_PER1_HPROT_3 240 279 - MX6Q_PAD_EIM_A23__SRC_BT_CFG_23 241 280 - MX6Q_PAD_EIM_A22__WEIM_WEIM_A_22 242 281 - MX6Q_PAD_EIM_A22__IPU1_DISP1_DAT_17 243 282 - MX6Q_PAD_EIM_A22__IPU2_CSI1_D_17 244 283 - MX6Q_PAD_EIM_A22__GPIO_2_16 245 284 - MX6Q_PAD_EIM_A22__TPSMP_HDATA_0 246 285 - MX6Q_PAD_EIM_A22__SRC_BT_CFG_22 247 286 - MX6Q_PAD_EIM_A21__WEIM_WEIM_A_21 248 287 - MX6Q_PAD_EIM_A21__IPU1_DISP1_DAT_16 249 288 - MX6Q_PAD_EIM_A21__IPU2_CSI1_D_16 250 289 - MX6Q_PAD_EIM_A21__RESERVED_RESERVED 251 290 - MX6Q_PAD_EIM_A21__MIPI_CORE_DPHY_OUT_18 252 291 - MX6Q_PAD_EIM_A21__GPIO_2_17 253 292 - MX6Q_PAD_EIM_A21__TPSMP_HDATA_1 254 293 - MX6Q_PAD_EIM_A21__SRC_BT_CFG_21 255 294 - MX6Q_PAD_EIM_A20__WEIM_WEIM_A_20 256 295 - MX6Q_PAD_EIM_A20__IPU1_DISP1_DAT_15 257 296 - MX6Q_PAD_EIM_A20__IPU2_CSI1_D_15 258 297 - MX6Q_PAD_EIM_A20__RESERVED_RESERVED 259 298 - MX6Q_PAD_EIM_A20__MIPI_CORE_DPHY_OUT_19 260 299 - MX6Q_PAD_EIM_A20__GPIO_2_18 261 300 - MX6Q_PAD_EIM_A20__TPSMP_HDATA_2 262 301 - MX6Q_PAD_EIM_A20__SRC_BT_CFG_20 263 302 - MX6Q_PAD_EIM_A19__WEIM_WEIM_A_19 264 303 - MX6Q_PAD_EIM_A19__IPU1_DISP1_DAT_14 265 304 - MX6Q_PAD_EIM_A19__IPU2_CSI1_D_14 266 305 - MX6Q_PAD_EIM_A19__RESERVED_RESERVED 267 306 - MX6Q_PAD_EIM_A19__MIPI_CORE_DPHY_OUT_20 268 307 - MX6Q_PAD_EIM_A19__GPIO_2_19 269 308 - MX6Q_PAD_EIM_A19__TPSMP_HDATA_3 270 309 - MX6Q_PAD_EIM_A19__SRC_BT_CFG_19 271 310 - MX6Q_PAD_EIM_A18__WEIM_WEIM_A_18 272 311 - MX6Q_PAD_EIM_A18__IPU1_DISP1_DAT_13 273 312 - MX6Q_PAD_EIM_A18__IPU2_CSI1_D_13 274 313 - MX6Q_PAD_EIM_A18__RESERVED_RESERVED 275 314 - MX6Q_PAD_EIM_A18__MIPI_CORE_DPHY_OUT_21 276 315 - MX6Q_PAD_EIM_A18__GPIO_2_20 277 316 - MX6Q_PAD_EIM_A18__TPSMP_HDATA_4 278 317 - MX6Q_PAD_EIM_A18__SRC_BT_CFG_18 279 318 - MX6Q_PAD_EIM_A17__WEIM_WEIM_A_17 280 319 - MX6Q_PAD_EIM_A17__IPU1_DISP1_DAT_12 281 320 - MX6Q_PAD_EIM_A17__IPU2_CSI1_D_12 282 321 - MX6Q_PAD_EIM_A17__RESERVED_RESERVED 283 322 - MX6Q_PAD_EIM_A17__MIPI_CORE_DPHY_OUT_22 284 323 - MX6Q_PAD_EIM_A17__GPIO_2_21 285 324 - MX6Q_PAD_EIM_A17__TPSMP_HDATA_5 286 325 - MX6Q_PAD_EIM_A17__SRC_BT_CFG_17 287 326 - MX6Q_PAD_EIM_A16__WEIM_WEIM_A_16 288 327 - MX6Q_PAD_EIM_A16__IPU1_DI1_DISP_CLK 289 328 - MX6Q_PAD_EIM_A16__IPU2_CSI1_PIXCLK 290 329 - MX6Q_PAD_EIM_A16__MIPI_CORE_DPHY_OUT_23 291 330 - MX6Q_PAD_EIM_A16__GPIO_2_22 292 331 - MX6Q_PAD_EIM_A16__TPSMP_HDATA_6 293 332 - MX6Q_PAD_EIM_A16__SRC_BT_CFG_16 294 333 - MX6Q_PAD_EIM_CS0__WEIM_WEIM_CS_0 295 334 - MX6Q_PAD_EIM_CS0__IPU1_DI1_PIN5 296 335 - MX6Q_PAD_EIM_CS0__ECSPI2_SCLK 297 336 - MX6Q_PAD_EIM_CS0__MIPI_CORE_DPHY_OUT_24 298 337 - MX6Q_PAD_EIM_CS0__GPIO_2_23 299 338 - MX6Q_PAD_EIM_CS0__TPSMP_HDATA_7 300 339 - MX6Q_PAD_EIM_CS1__WEIM_WEIM_CS_1 301 340 - MX6Q_PAD_EIM_CS1__IPU1_DI1_PIN6 302 341 - MX6Q_PAD_EIM_CS1__ECSPI2_MOSI 303 342 - MX6Q_PAD_EIM_CS1__MIPI_CORE_DPHY_OUT_25 304 343 - MX6Q_PAD_EIM_CS1__GPIO_2_24 305 344 - MX6Q_PAD_EIM_CS1__TPSMP_HDATA_8 306 345 - MX6Q_PAD_EIM_OE__WEIM_WEIM_OE 307 346 - MX6Q_PAD_EIM_OE__IPU1_DI1_PIN7 308 347 - MX6Q_PAD_EIM_OE__ECSPI2_MISO 309 348 - MX6Q_PAD_EIM_OE__MIPI_CORE_DPHY_OUT_26 310 349 - MX6Q_PAD_EIM_OE__GPIO_2_25 311 350 - MX6Q_PAD_EIM_OE__TPSMP_HDATA_9 312 351 - MX6Q_PAD_EIM_RW__WEIM_WEIM_RW 313 352 - MX6Q_PAD_EIM_RW__IPU1_DI1_PIN8 314 353 - MX6Q_PAD_EIM_RW__ECSPI2_SS0 315 354 - MX6Q_PAD_EIM_RW__MIPI_CORE_DPHY_OUT_27 316 355 - MX6Q_PAD_EIM_RW__GPIO_2_26 317 356 - MX6Q_PAD_EIM_RW__TPSMP_HDATA_10 318 357 - MX6Q_PAD_EIM_RW__SRC_BT_CFG_29 319 358 - MX6Q_PAD_EIM_LBA__WEIM_WEIM_LBA 320 359 - MX6Q_PAD_EIM_LBA__IPU1_DI1_PIN17 321 360 - MX6Q_PAD_EIM_LBA__ECSPI2_SS1 322 361 - MX6Q_PAD_EIM_LBA__GPIO_2_27 323 362 - MX6Q_PAD_EIM_LBA__TPSMP_HDATA_11 324 363 - MX6Q_PAD_EIM_LBA__SRC_BT_CFG_26 325 364 - MX6Q_PAD_EIM_EB0__WEIM_WEIM_EB_0 326 365 - MX6Q_PAD_EIM_EB0__IPU1_DISP1_DAT_11 327 366 - MX6Q_PAD_EIM_EB0__IPU2_CSI1_D_11 328 367 - MX6Q_PAD_EIM_EB0__MIPI_CORE_DPHY_OUT_0 329 368 - MX6Q_PAD_EIM_EB0__CCM_PMIC_RDY 330 369 - MX6Q_PAD_EIM_EB0__GPIO_2_28 331 370 - MX6Q_PAD_EIM_EB0__TPSMP_HDATA_12 332 371 - MX6Q_PAD_EIM_EB0__SRC_BT_CFG_27 333 372 - MX6Q_PAD_EIM_EB1__WEIM_WEIM_EB_1 334 373 - MX6Q_PAD_EIM_EB1__IPU1_DISP1_DAT_10 335 374 - MX6Q_PAD_EIM_EB1__IPU2_CSI1_D_10 336 375 - MX6Q_PAD_EIM_EB1__MIPI_CORE_DPHY__OUT_1 337 376 - MX6Q_PAD_EIM_EB1__GPIO_2_29 338 377 - MX6Q_PAD_EIM_EB1__TPSMP_HDATA_13 339 378 - MX6Q_PAD_EIM_EB1__SRC_BT_CFG_28 340 379 - MX6Q_PAD_EIM_DA0__WEIM_WEIM_DA_A_0 341 380 - MX6Q_PAD_EIM_DA0__IPU1_DISP1_DAT_9 342 381 - MX6Q_PAD_EIM_DA0__IPU2_CSI1_D_9 343 382 - MX6Q_PAD_EIM_DA0__MIPI_CORE_DPHY__OUT_2 344 383 - MX6Q_PAD_EIM_DA0__GPIO_3_0 345 384 - MX6Q_PAD_EIM_DA0__TPSMP_HDATA_14 346 385 - MX6Q_PAD_EIM_DA0__SRC_BT_CFG_0 347 386 - MX6Q_PAD_EIM_DA1__WEIM_WEIM_DA_A_1 348 387 - MX6Q_PAD_EIM_DA1__IPU1_DISP1_DAT_8 349 388 - MX6Q_PAD_EIM_DA1__IPU2_CSI1_D_8 350 389 - MX6Q_PAD_EIM_DA1__MIPI_CORE_DPHY_OUT_3 351 390 - MX6Q_PAD_EIM_DA1__USBPHY1_TX_LS_MODE 352 391 - MX6Q_PAD_EIM_DA1__GPIO_3_1 353 392 - MX6Q_PAD_EIM_DA1__TPSMP_HDATA_15 354 393 - MX6Q_PAD_EIM_DA1__SRC_BT_CFG_1 355 394 - MX6Q_PAD_EIM_DA2__WEIM_WEIM_DA_A_2 356 395 - MX6Q_PAD_EIM_DA2__IPU1_DISP1_DAT_7 357 396 - MX6Q_PAD_EIM_DA2__IPU2_CSI1_D_7 358 397 - MX6Q_PAD_EIM_DA2__MIPI_CORE_DPHY_OUT_4 359 398 - MX6Q_PAD_EIM_DA2__USBPHY1_TX_HS_MODE 360 399 - MX6Q_PAD_EIM_DA2__GPIO_3_2 361 400 - MX6Q_PAD_EIM_DA2__TPSMP_HDATA_16 362 401 - MX6Q_PAD_EIM_DA2__SRC_BT_CFG_2 363 402 - MX6Q_PAD_EIM_DA3__WEIM_WEIM_DA_A_3 364 403 - MX6Q_PAD_EIM_DA3__IPU1_DISP1_DAT_6 365 404 - MX6Q_PAD_EIM_DA3__IPU2_CSI1_D_6 366 405 - MX6Q_PAD_EIM_DA3__MIPI_CORE_DPHY_OUT_5 367 406 - MX6Q_PAD_EIM_DA3__USBPHY1_TX_HIZ 368 407 - MX6Q_PAD_EIM_DA3__GPIO_3_3 369 408 - MX6Q_PAD_EIM_DA3__TPSMP_HDATA_17 370 409 - MX6Q_PAD_EIM_DA3__SRC_BT_CFG_3 371 410 - MX6Q_PAD_EIM_DA4__WEIM_WEIM_DA_A_4 372 411 - MX6Q_PAD_EIM_DA4__IPU1_DISP1_DAT_5 373 412 - MX6Q_PAD_EIM_DA4__IPU2_CSI1_D_5 374 413 - MX6Q_PAD_EIM_DA4__MIPI_CORE_DPHY_OUT_6 375 414 - MX6Q_PAD_EIM_DA4__ANATOP_USBPHY1_TX_EN 376 415 - MX6Q_PAD_EIM_DA4__GPIO_3_4 377 416 - MX6Q_PAD_EIM_DA4__TPSMP_HDATA_18 378 417 - MX6Q_PAD_EIM_DA4__SRC_BT_CFG_4 379 418 - MX6Q_PAD_EIM_DA5__WEIM_WEIM_DA_A_5 380 419 - MX6Q_PAD_EIM_DA5__IPU1_DISP1_DAT_4 381 420 - MX6Q_PAD_EIM_DA5__IPU2_CSI1_D_4 382 421 - MX6Q_PAD_EIM_DA5__MIPI_CORE_DPHY_OUT_7 383 422 - MX6Q_PAD_EIM_DA5__ANATOP_USBPHY1_TX_DP 384 423 - MX6Q_PAD_EIM_DA5__GPIO_3_5 385 424 - MX6Q_PAD_EIM_DA5__TPSMP_HDATA_19 386 425 - MX6Q_PAD_EIM_DA5__SRC_BT_CFG_5 387 426 - MX6Q_PAD_EIM_DA6__WEIM_WEIM_DA_A_6 388 427 - MX6Q_PAD_EIM_DA6__IPU1_DISP1_DAT_3 389 428 - MX6Q_PAD_EIM_DA6__IPU2_CSI1_D_3 390 429 - MX6Q_PAD_EIM_DA6__MIPI_CORE_DPHY_OUT_8 391 430 - MX6Q_PAD_EIM_DA6__ANATOP_USBPHY1_TX_DN 392 431 - MX6Q_PAD_EIM_DA6__GPIO_3_6 393 432 - MX6Q_PAD_EIM_DA6__TPSMP_HDATA_20 394 433 - MX6Q_PAD_EIM_DA6__SRC_BT_CFG_6 395 434 - MX6Q_PAD_EIM_DA7__WEIM_WEIM_DA_A_7 396 435 - MX6Q_PAD_EIM_DA7__IPU1_DISP1_DAT_2 397 436 - MX6Q_PAD_EIM_DA7__IPU2_CSI1_D_2 398 437 - MX6Q_PAD_EIM_DA7__MIPI_CORE_DPHY_OUT_9 399 438 - MX6Q_PAD_EIM_DA7__GPIO_3_7 400 439 - MX6Q_PAD_EIM_DA7__TPSMP_HDATA_21 401 440 - MX6Q_PAD_EIM_DA7__SRC_BT_CFG_7 402 441 - MX6Q_PAD_EIM_DA8__WEIM_WEIM_DA_A_8 403 442 - MX6Q_PAD_EIM_DA8__IPU1_DISP1_DAT_1 404 443 - MX6Q_PAD_EIM_DA8__IPU2_CSI1_D_1 405 444 - MX6Q_PAD_EIM_DA8__MIPI_CORE_DPHY_OUT_10 406 445 - MX6Q_PAD_EIM_DA8__GPIO_3_8 407 446 - MX6Q_PAD_EIM_DA8__TPSMP_HDATA_22 408 447 - MX6Q_PAD_EIM_DA8__SRC_BT_CFG_8 409 448 - MX6Q_PAD_EIM_DA9__WEIM_WEIM_DA_A_9 410 449 - MX6Q_PAD_EIM_DA9__IPU1_DISP1_DAT_0 411 450 - MX6Q_PAD_EIM_DA9__IPU2_CSI1_D_0 412 451 - MX6Q_PAD_EIM_DA9__MIPI_CORE_DPHY_OUT_11 413 452 - MX6Q_PAD_EIM_DA9__GPIO_3_9 414 453 - MX6Q_PAD_EIM_DA9__TPSMP_HDATA_23 415 454 - MX6Q_PAD_EIM_DA9__SRC_BT_CFG_9 416 455 - MX6Q_PAD_EIM_DA10__WEIM_WEIM_DA_A_10 417 456 - MX6Q_PAD_EIM_DA10__IPU1_DI1_PIN15 418 457 - MX6Q_PAD_EIM_DA10__IPU2_CSI1_DATA_EN 419 458 - MX6Q_PAD_EIM_DA10__MIPI_CORE_DPHY_OUT12 420 459 - MX6Q_PAD_EIM_DA10__GPIO_3_10 421 460 - MX6Q_PAD_EIM_DA10__TPSMP_HDATA_24 422 461 - MX6Q_PAD_EIM_DA10__SRC_BT_CFG_10 423 462 - MX6Q_PAD_EIM_DA11__WEIM_WEIM_DA_A_11 424 463 - MX6Q_PAD_EIM_DA11__IPU1_DI1_PIN2 425 464 - MX6Q_PAD_EIM_DA11__IPU2_CSI1_HSYNC 426 465 - MX6Q_PAD_EIM_DA11__MIPI_CORE_DPHY_OUT13 427 466 - MX6Q_PAD_EIM_DA11__SDMA_DBG_EVT_CHN_6 428 467 - MX6Q_PAD_EIM_DA11__GPIO_3_11 429 468 - MX6Q_PAD_EIM_DA11__TPSMP_HDATA_25 430 469 - MX6Q_PAD_EIM_DA11__SRC_BT_CFG_11 431 470 - MX6Q_PAD_EIM_DA12__WEIM_WEIM_DA_A_12 432 471 - MX6Q_PAD_EIM_DA12__IPU1_DI1_PIN3 433 472 - MX6Q_PAD_EIM_DA12__IPU2_CSI1_VSYNC 434 473 - MX6Q_PAD_EIM_DA12__MIPI_CORE_DPHY_OUT14 435 474 - MX6Q_PAD_EIM_DA12__SDMA_DEBUG_EVT_CHN_3 436 475 - MX6Q_PAD_EIM_DA12__GPIO_3_12 437 476 - MX6Q_PAD_EIM_DA12__TPSMP_HDATA_26 438 477 - MX6Q_PAD_EIM_DA12__SRC_BT_CFG_12 439 478 - MX6Q_PAD_EIM_DA13__WEIM_WEIM_DA_A_13 440 479 - MX6Q_PAD_EIM_DA13__IPU1_DI1_D0_CS 441 480 - MX6Q_PAD_EIM_DA13__CCM_DI1_EXT_CLK 442 481 - MX6Q_PAD_EIM_DA13__MIPI_CORE_DPHY_OUT15 443 482 - MX6Q_PAD_EIM_DA13__SDMA_DEBUG_EVT_CHN_4 444 483 - MX6Q_PAD_EIM_DA13__GPIO_3_13 445 484 - MX6Q_PAD_EIM_DA13__TPSMP_HDATA_27 446 485 - MX6Q_PAD_EIM_DA13__SRC_BT_CFG_13 447 486 - MX6Q_PAD_EIM_DA14__WEIM_WEIM_DA_A_14 448 487 - MX6Q_PAD_EIM_DA14__IPU1_DI1_D1_CS 449 488 - MX6Q_PAD_EIM_DA14__CCM_DI0_EXT_CLK 450 489 - MX6Q_PAD_EIM_DA14__MIPI_CORE_DPHY_OUT16 451 490 - MX6Q_PAD_EIM_DA14__SDMA_DEBUG_EVT_CHN_5 452 491 - MX6Q_PAD_EIM_DA14__GPIO_3_14 453 492 - MX6Q_PAD_EIM_DA14__TPSMP_HDATA_28 454 493 - MX6Q_PAD_EIM_DA14__SRC_BT_CFG_14 455 494 - MX6Q_PAD_EIM_DA15__WEIM_WEIM_DA_A_15 456 495 - MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN1 457 496 - MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN4 458 497 - MX6Q_PAD_EIM_DA15__MIPI_CORE_DPHY_OUT17 459 498 - MX6Q_PAD_EIM_DA15__GPIO_3_15 460 499 - MX6Q_PAD_EIM_DA15__TPSMP_HDATA_29 461 500 - MX6Q_PAD_EIM_DA15__SRC_BT_CFG_15 462 501 - MX6Q_PAD_EIM_WAIT__WEIM_WEIM_WAIT 463 502 - MX6Q_PAD_EIM_WAIT__WEIM_WEIM_DTACK_B 464 503 - MX6Q_PAD_EIM_WAIT__GPIO_5_0 465 504 - MX6Q_PAD_EIM_WAIT__TPSMP_HDATA_30 466 505 - MX6Q_PAD_EIM_WAIT__SRC_BT_CFG_25 467 506 - MX6Q_PAD_EIM_BCLK__WEIM_WEIM_BCLK 468 507 - MX6Q_PAD_EIM_BCLK__IPU1_DI1_PIN16 469 508 - MX6Q_PAD_EIM_BCLK__GPIO_6_31 470 509 - MX6Q_PAD_EIM_BCLK__TPSMP_HDATA_31 471 510 - MX6Q_PAD_DI0_DISP_CLK__IPU1_DI0_DSP_CLK 472 511 - MX6Q_PAD_DI0_DISP_CLK__IPU2_DI0_DSP_CLK 473 512 - MX6Q_PAD_DI0_DISP_CLK__MIPI_CR_DPY_OT28 474 513 - MX6Q_PAD_DI0_DISP_CLK__SDMA_DBG_CR_STA0 475 514 - MX6Q_PAD_DI0_DISP_CLK__GPIO_4_16 476 515 - MX6Q_PAD_DI0_DISP_CLK__MMDC_DEBUG_0 477 516 - MX6Q_PAD_DI0_PIN15__IPU1_DI0_PIN15 478 517 - MX6Q_PAD_DI0_PIN15__IPU2_DI0_PIN15 479 518 - MX6Q_PAD_DI0_PIN15__AUDMUX_AUD6_TXC 480 519 - MX6Q_PAD_DI0_PIN15__MIPI_CR_DPHY_OUT_29 481 520 - MX6Q_PAD_DI0_PIN15__SDMA_DBG_CORE_STA_1 482 521 - MX6Q_PAD_DI0_PIN15__GPIO_4_17 483 522 - MX6Q_PAD_DI0_PIN15__MMDC_MMDC_DEBUG_1 484 523 - MX6Q_PAD_DI0_PIN2__IPU1_DI0_PIN2 485 524 - MX6Q_PAD_DI0_PIN2__IPU2_DI0_PIN2 486 525 - MX6Q_PAD_DI0_PIN2__AUDMUX_AUD6_TXD 487 526 - MX6Q_PAD_DI0_PIN2__MIPI_CR_DPHY_OUT_30 488 527 - MX6Q_PAD_DI0_PIN2__SDMA_DBG_CORE_STA_2 489 528 - MX6Q_PAD_DI0_PIN2__GPIO_4_18 490 529 - MX6Q_PAD_DI0_PIN2__MMDC_DEBUG_2 491 530 - MX6Q_PAD_DI0_PIN2__PL301_PER1_HADDR_9 492 531 - MX6Q_PAD_DI0_PIN3__IPU1_DI0_PIN3 493 532 - MX6Q_PAD_DI0_PIN3__IPU2_DI0_PIN3 494 533 - MX6Q_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS 495 534 - MX6Q_PAD_DI0_PIN3__MIPI_CORE_DPHY_OUT31 496 535 - MX6Q_PAD_DI0_PIN3__SDMA_DBG_CORE_STA_3 497 536 - MX6Q_PAD_DI0_PIN3__GPIO_4_19 498 537 - MX6Q_PAD_DI0_PIN3__MMDC_MMDC_DEBUG_3 499 538 - MX6Q_PAD_DI0_PIN3__PL301_PER1_HADDR_10 500 539 - MX6Q_PAD_DI0_PIN4__IPU1_DI0_PIN4 501 540 - MX6Q_PAD_DI0_PIN4__IPU2_DI0_PIN4 502 541 - MX6Q_PAD_DI0_PIN4__AUDMUX_AUD6_RXD 503 542 - MX6Q_PAD_DI0_PIN4__USDHC1_WP 504 543 - MX6Q_PAD_DI0_PIN4__SDMA_DEBUG_YIELD 505 544 - MX6Q_PAD_DI0_PIN4__GPIO_4_20 506 545 - MX6Q_PAD_DI0_PIN4__MMDC_MMDC_DEBUG_4 507 546 - MX6Q_PAD_DI0_PIN4__PL301_PER1_HADDR_11 508 547 - MX6Q_PAD_DISP0_DAT0__IPU1_DISP0_DAT_0 509 548 - MX6Q_PAD_DISP0_DAT0__IPU2_DISP0_DAT_0 510 549 - MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 511 550 - MX6Q_PAD_DISP0_DAT0__USDHC1_USDHC_DBG_0 512 551 - MX6Q_PAD_DISP0_DAT0__SDMA_DBG_CORE_RUN 513 552 - MX6Q_PAD_DISP0_DAT0__GPIO_4_21 514 553 - MX6Q_PAD_DISP0_DAT0__MMDC_MMDC_DEBUG_5 515 554 - MX6Q_PAD_DISP0_DAT1__IPU1_DISP0_DAT_1 516 555 - MX6Q_PAD_DISP0_DAT1__IPU2_DISP0_DAT_1 517 556 - MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 518 557 - MX6Q_PAD_DISP0_DAT1__USDHC1_USDHC_DBG_1 519 558 - MX6Q_PAD_DISP0_DAT1__SDMA_DBG_EVT_CHNSL 520 559 - MX6Q_PAD_DISP0_DAT1__GPIO_4_22 521 560 - MX6Q_PAD_DISP0_DAT1__MMDC_DEBUG_6 522 561 - MX6Q_PAD_DISP0_DAT1__PL301_PER1_HADR_12 523 562 - MX6Q_PAD_DISP0_DAT2__IPU1_DISP0_DAT_2 524 563 - MX6Q_PAD_DISP0_DAT2__IPU2_DISP0_DAT_2 525 564 - MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 526 565 - MX6Q_PAD_DISP0_DAT2__USDHC1_USDHC_DBG_2 527 566 - MX6Q_PAD_DISP0_DAT2__SDMA_DEBUG_MODE 528 567 - MX6Q_PAD_DISP0_DAT2__GPIO_4_23 529 568 - MX6Q_PAD_DISP0_DAT2__MMDC_DEBUG_7 530 569 - MX6Q_PAD_DISP0_DAT2__PL301_PER1_HADR_13 531 570 - MX6Q_PAD_DISP0_DAT3__IPU1_DISP0_DAT_3 532 571 - MX6Q_PAD_DISP0_DAT3__IPU2_DISP0_DAT_3 533 572 - MX6Q_PAD_DISP0_DAT3__ECSPI3_SS0 534 573 - MX6Q_PAD_DISP0_DAT3__USDHC1_USDHC_DBG_3 535 574 - MX6Q_PAD_DISP0_DAT3__SDMA_DBG_BUS_ERROR 536 575 - MX6Q_PAD_DISP0_DAT3__GPIO_4_24 537 576 - MX6Q_PAD_DISP0_DAT3__MMDC_MMDC_DBG_8 538 577 - MX6Q_PAD_DISP0_DAT3__PL301_PER1_HADR_14 539 578 - MX6Q_PAD_DISP0_DAT4__IPU1_DISP0_DAT_4 540 579 - MX6Q_PAD_DISP0_DAT4__IPU2_DISP0_DAT_4 541 580 - MX6Q_PAD_DISP0_DAT4__ECSPI3_SS1 542 581 - MX6Q_PAD_DISP0_DAT4__USDHC1_USDHC_DBG_4 543 582 - MX6Q_PAD_DISP0_DAT4__SDMA_DEBUG_BUS_RWB 544 583 - MX6Q_PAD_DISP0_DAT4__GPIO_4_25 545 584 - MX6Q_PAD_DISP0_DAT4__MMDC_MMDC_DEBUG_9 546 585 - MX6Q_PAD_DISP0_DAT4__PL301_PER1_HADR_15 547 586 - MX6Q_PAD_DISP0_DAT5__IPU1_DISP0_DAT_5 548 587 - MX6Q_PAD_DISP0_DAT5__IPU2_DISP0_DAT_5 549 588 - MX6Q_PAD_DISP0_DAT5__ECSPI3_SS2 550 589 - MX6Q_PAD_DISP0_DAT5__AUDMUX_AUD6_RXFS 551 590 - MX6Q_PAD_DISP0_DAT5__SDMA_DBG_MCH_DMBUS 552 591 - MX6Q_PAD_DISP0_DAT5__GPIO_4_26 553 592 - MX6Q_PAD_DISP0_DAT5__MMDC_DEBUG_10 554 593 - MX6Q_PAD_DISP0_DAT5__PL301_PER1_HADR_16 555 594 - MX6Q_PAD_DISP0_DAT6__IPU1_DISP0_DAT_6 556 595 - MX6Q_PAD_DISP0_DAT6__IPU2_DISP0_DAT_6 557 596 - MX6Q_PAD_DISP0_DAT6__ECSPI3_SS3 558 597 - MX6Q_PAD_DISP0_DAT6__AUDMUX_AUD6_RXC 559 598 - MX6Q_PAD_DISP0_DAT6__SDMA_DBG_RTBUF_WRT 560 599 - MX6Q_PAD_DISP0_DAT6__GPIO_4_27 561 600 - MX6Q_PAD_DISP0_DAT6__MMDC_DEBUG_11 562 601 - MX6Q_PAD_DISP0_DAT6__PL301_PER1_HADR_17 563 602 - MX6Q_PAD_DISP0_DAT7__IPU1_DISP0_DAT_7 564 603 - MX6Q_PAD_DISP0_DAT7__IPU2_DISP0_DAT_7 565 604 - MX6Q_PAD_DISP0_DAT7__ECSPI3_RDY 566 605 - MX6Q_PAD_DISP0_DAT7__USDHC1_USDHC_DBG_5 567 606 - MX6Q_PAD_DISP0_DAT7__SDMA_DBG_EVT_CHN_0 568 607 - MX6Q_PAD_DISP0_DAT7__GPIO_4_28 569 608 - MX6Q_PAD_DISP0_DAT7__MMDC_DEBUG_12 570 609 - MX6Q_PAD_DISP0_DAT7__PL301_PER1_HADR_18 571 610 - MX6Q_PAD_DISP0_DAT8__IPU1_DISP0_DAT_8 572 611 - MX6Q_PAD_DISP0_DAT8__IPU2_DISP0_DAT_8 573 612 - MX6Q_PAD_DISP0_DAT8__PWM1_PWMO 574 613 - MX6Q_PAD_DISP0_DAT8__WDOG1_WDOG_B 575 614 - MX6Q_PAD_DISP0_DAT8__SDMA_DBG_EVT_CHN_1 576 615 - MX6Q_PAD_DISP0_DAT8__GPIO_4_29 577 616 - MX6Q_PAD_DISP0_DAT8__MMDC_DEBUG_13 578 617 - MX6Q_PAD_DISP0_DAT8__PL301_PER1_HADR_19 579 618 - MX6Q_PAD_DISP0_DAT9__IPU1_DISP0_DAT_9 580 619 - MX6Q_PAD_DISP0_DAT9__IPU2_DISP0_DAT_9 581 620 - MX6Q_PAD_DISP0_DAT9__PWM2_PWMO 582 621 - MX6Q_PAD_DISP0_DAT9__WDOG2_WDOG_B 583 622 - MX6Q_PAD_DISP0_DAT9__SDMA_DBG_EVT_CHN_2 584 623 - MX6Q_PAD_DISP0_DAT9__GPIO_4_30 585 624 - MX6Q_PAD_DISP0_DAT9__MMDC_DEBUG_14 586 625 - MX6Q_PAD_DISP0_DAT9__PL301_PER1_HADR_20 587 626 - MX6Q_PAD_DISP0_DAT10__IPU1_DISP0_DAT_10 588 627 - MX6Q_PAD_DISP0_DAT10__IPU2_DISP0_DAT_10 589 628 - MX6Q_PAD_DISP0_DAT10__USDHC1_DBG_6 590 629 - MX6Q_PAD_DISP0_DAT10__SDMA_DBG_EVT_CHN3 591 630 - MX6Q_PAD_DISP0_DAT10__GPIO_4_31 592 631 - MX6Q_PAD_DISP0_DAT10__MMDC_DEBUG_15 593 632 - MX6Q_PAD_DISP0_DAT10__PL301_PER1_HADR21 594 633 - MX6Q_PAD_DISP0_DAT11__IPU1_DISP0_DAT_11 595 634 - MX6Q_PAD_DISP0_DAT11__IPU2_DISP0_DAT_11 596 635 - MX6Q_PAD_DISP0_DAT11__USDHC1_USDHC_DBG7 597 636 - MX6Q_PAD_DISP0_DAT11__SDMA_DBG_EVT_CHN4 598 637 - MX6Q_PAD_DISP0_DAT11__GPIO_5_5 599 638 - MX6Q_PAD_DISP0_DAT11__MMDC_DEBUG_16 600 639 - MX6Q_PAD_DISP0_DAT11__PL301_PER1_HADR22 601 640 - MX6Q_PAD_DISP0_DAT12__IPU1_DISP0_DAT_12 602 641 - MX6Q_PAD_DISP0_DAT12__IPU2_DISP0_DAT_12 603 642 - MX6Q_PAD_DISP0_DAT12__RESERVED_RESERVED 604 643 - MX6Q_PAD_DISP0_DAT12__SDMA_DBG_EVT_CHN5 605 644 - MX6Q_PAD_DISP0_DAT12__GPIO_5_6 606 645 - MX6Q_PAD_DISP0_DAT12__MMDC_DEBUG_17 607 646 - MX6Q_PAD_DISP0_DAT12__PL301_PER1_HADR23 608 647 - MX6Q_PAD_DISP0_DAT13__IPU1_DISP0_DAT_13 609 648 - MX6Q_PAD_DISP0_DAT13__IPU2_DISP0_DAT_13 610 649 - MX6Q_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS 611 650 - MX6Q_PAD_DISP0_DAT13__SDMA_DBG_EVT_CHN0 612 651 - MX6Q_PAD_DISP0_DAT13__GPIO_5_7 613 652 - MX6Q_PAD_DISP0_DAT13__MMDC_DEBUG_18 614 653 - MX6Q_PAD_DISP0_DAT13__PL301_PER1_HADR24 615 654 - MX6Q_PAD_DISP0_DAT14__IPU1_DISP0_DAT_14 616 655 - MX6Q_PAD_DISP0_DAT14__IPU2_DISP0_DAT_14 617 656 - MX6Q_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC 618 657 - MX6Q_PAD_DISP0_DAT14__SDMA_DBG_EVT_CHN1 619 658 - MX6Q_PAD_DISP0_DAT14__GPIO_5_8 620 659 - MX6Q_PAD_DISP0_DAT14__MMDC_DEBUG_19 621 660 - MX6Q_PAD_DISP0_DAT15__IPU1_DISP0_DAT_15 622 661 - MX6Q_PAD_DISP0_DAT15__IPU2_DISP0_DAT_15 623 662 - MX6Q_PAD_DISP0_DAT15__ECSPI1_SS1 624 663 - MX6Q_PAD_DISP0_DAT15__ECSPI2_SS1 625 664 - MX6Q_PAD_DISP0_DAT15__SDMA_DBG_EVT_CHN2 626 665 - MX6Q_PAD_DISP0_DAT15__GPIO_5_9 627 666 - MX6Q_PAD_DISP0_DAT15__MMDC_DEBUG_20 628 667 - MX6Q_PAD_DISP0_DAT15__PL301_PER1_HADR25 629 668 - MX6Q_PAD_DISP0_DAT16__IPU1_DISP0_DAT_16 630 669 - MX6Q_PAD_DISP0_DAT16__IPU2_DISP0_DAT_16 631 670 - MX6Q_PAD_DISP0_DAT16__ECSPI2_MOSI 632 671 - MX6Q_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC 633 672 - MX6Q_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0 634 673 - MX6Q_PAD_DISP0_DAT16__GPIO_5_10 635 674 - MX6Q_PAD_DISP0_DAT16__MMDC_DEBUG_21 636 675 - MX6Q_PAD_DISP0_DAT16__PL301_PER1_HADR26 637 676 - MX6Q_PAD_DISP0_DAT17__IPU1_DISP0_DAT_17 638 677 - MX6Q_PAD_DISP0_DAT17__IPU2_DISP0_DAT_17 639 678 - MX6Q_PAD_DISP0_DAT17__ECSPI2_MISO 640 679 - MX6Q_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD 641 680 - MX6Q_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1 642 681 - MX6Q_PAD_DISP0_DAT17__GPIO_5_11 643 682 - MX6Q_PAD_DISP0_DAT17__MMDC_DEBUG_22 644 683 - MX6Q_PAD_DISP0_DAT17__PL301_PER1_HADR27 645 684 - MX6Q_PAD_DISP0_DAT18__IPU1_DISP0_DAT_18 646 685 - MX6Q_PAD_DISP0_DAT18__IPU2_DISP0_DAT_18 647 686 - MX6Q_PAD_DISP0_DAT18__ECSPI2_SS0 648 687 - MX6Q_PAD_DISP0_DAT18__AUDMUX_AUD5_TXFS 649 688 - MX6Q_PAD_DISP0_DAT18__AUDMUX_AUD4_RXFS 650 689 - MX6Q_PAD_DISP0_DAT18__GPIO_5_12 651 690 - MX6Q_PAD_DISP0_DAT18__MMDC_DEBUG_23 652 691 - MX6Q_PAD_DISP0_DAT18__WEIM_WEIM_CS_2 653 692 - MX6Q_PAD_DISP0_DAT19__IPU1_DISP0_DAT_19 654 693 - MX6Q_PAD_DISP0_DAT19__IPU2_DISP0_DAT_19 655 694 - MX6Q_PAD_DISP0_DAT19__ECSPI2_SCLK 656 695 - MX6Q_PAD_DISP0_DAT19__AUDMUX_AUD5_RXD 657 696 - MX6Q_PAD_DISP0_DAT19__AUDMUX_AUD4_RXC 658 697 - MX6Q_PAD_DISP0_DAT19__GPIO_5_13 659 698 - MX6Q_PAD_DISP0_DAT19__MMDC_DEBUG_24 660 699 - MX6Q_PAD_DISP0_DAT19__WEIM_WEIM_CS_3 661 700 - MX6Q_PAD_DISP0_DAT20__IPU1_DISP0_DAT_20 662 701 - MX6Q_PAD_DISP0_DAT20__IPU2_DISP0_DAT_20 663 702 - MX6Q_PAD_DISP0_DAT20__ECSPI1_SCLK 664 703 - MX6Q_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC 665 704 - MX6Q_PAD_DISP0_DAT20__SDMA_DBG_EVT_CHN7 666 705 - MX6Q_PAD_DISP0_DAT20__GPIO_5_14 667 706 - MX6Q_PAD_DISP0_DAT20__MMDC_DEBUG_25 668 707 - MX6Q_PAD_DISP0_DAT20__PL301_PER1_HADR28 669 708 - MX6Q_PAD_DISP0_DAT21__IPU1_DISP0_DAT_21 670 709 - MX6Q_PAD_DISP0_DAT21__IPU2_DISP0_DAT_21 671 710 - MX6Q_PAD_DISP0_DAT21__ECSPI1_MOSI 672 711 - MX6Q_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD 673 712 - MX6Q_PAD_DISP0_DAT21__SDMA_DBG_BUS_DEV0 674 713 - MX6Q_PAD_DISP0_DAT21__GPIO_5_15 675 714 - MX6Q_PAD_DISP0_DAT21__MMDC_DEBUG_26 676 715 - MX6Q_PAD_DISP0_DAT21__PL301_PER1_HADR29 677 716 - MX6Q_PAD_DISP0_DAT22__IPU1_DISP0_DAT_22 678 717 - MX6Q_PAD_DISP0_DAT22__IPU2_DISP0_DAT_22 679 718 - MX6Q_PAD_DISP0_DAT22__ECSPI1_MISO 680 719 - MX6Q_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS 681 720 - MX6Q_PAD_DISP0_DAT22__SDMA_DBG_BUS_DEV1 682 721 - MX6Q_PAD_DISP0_DAT22__GPIO_5_16 683 722 - MX6Q_PAD_DISP0_DAT22__MMDC_DEBUG_27 684 723 - MX6Q_PAD_DISP0_DAT22__PL301_PER1_HADR30 685 724 - MX6Q_PAD_DISP0_DAT23__IPU1_DISP0_DAT_23 686 725 - MX6Q_PAD_DISP0_DAT23__IPU2_DISP0_DAT_23 687 726 - MX6Q_PAD_DISP0_DAT23__ECSPI1_SS0 688 727 - MX6Q_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD 689 728 - MX6Q_PAD_DISP0_DAT23__SDMA_DBG_BUS_DEV2 690 729 - MX6Q_PAD_DISP0_DAT23__GPIO_5_17 691 730 - MX6Q_PAD_DISP0_DAT23__MMDC_DEBUG_28 692 731 - MX6Q_PAD_DISP0_DAT23__PL301_PER1_HADR31 693 732 - MX6Q_PAD_ENET_MDIO__RESERVED_RESERVED 694 733 - MX6Q_PAD_ENET_MDIO__ENET_MDIO 695 734 - MX6Q_PAD_ENET_MDIO__ESAI1_SCKR 696 735 - MX6Q_PAD_ENET_MDIO__SDMA_DEBUG_BUS_DEV3 697 736 - MX6Q_PAD_ENET_MDIO__ENET_1588_EVT1_OUT 698 737 - MX6Q_PAD_ENET_MDIO__GPIO_1_22 699 738 - MX6Q_PAD_ENET_MDIO__SPDIF_PLOCK 700 739 - MX6Q_PAD_ENET_REF_CLK__RESERVED_RSRVED 701 740 - MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 702 741 - MX6Q_PAD_ENET_REF_CLK__ESAI1_FSR 703 742 - MX6Q_PAD_ENET_REF_CLK__SDMA_DBGBUS_DEV4 704 743 - MX6Q_PAD_ENET_REF_CLK__GPIO_1_23 705 744 - MX6Q_PAD_ENET_REF_CLK__SPDIF_SRCLK 706 745 - MX6Q_PAD_ENET_REF_CLK__USBPHY1_RX_SQH 707 746 - MX6Q_PAD_ENET_RX_ER__ENET_RX_ER 708 747 - MX6Q_PAD_ENET_RX_ER__ESAI1_HCKR 709 748 - MX6Q_PAD_ENET_RX_ER__SPDIF_IN1 710 749 - MX6Q_PAD_ENET_RX_ER__ENET_1588_EVT2_OUT 711 750 - MX6Q_PAD_ENET_RX_ER__GPIO_1_24 712 751 - MX6Q_PAD_ENET_RX_ER__PHY_TDI 713 752 - MX6Q_PAD_ENET_RX_ER__USBPHY1_RX_HS_RXD 714 753 - MX6Q_PAD_ENET_CRS_DV__RESERVED_RSRVED 715 754 - MX6Q_PAD_ENET_CRS_DV__ENET_RX_EN 716 755 - MX6Q_PAD_ENET_CRS_DV__ESAI1_SCKT 717 756 - MX6Q_PAD_ENET_CRS_DV__SPDIF_EXTCLK 718 757 - MX6Q_PAD_ENET_CRS_DV__GPIO_1_25 719 758 - MX6Q_PAD_ENET_CRS_DV__PHY_TDO 720 759 - MX6Q_PAD_ENET_CRS_DV__USBPHY1_RX_FS_RXD 721 760 - MX6Q_PAD_ENET_RXD1__MLB_MLBSIG 722 761 - MX6Q_PAD_ENET_RXD1__ENET_RDATA_1 723 762 - MX6Q_PAD_ENET_RXD1__ESAI1_FST 724 763 - MX6Q_PAD_ENET_RXD1__ENET_1588_EVT3_OUT 725 764 - MX6Q_PAD_ENET_RXD1__GPIO_1_26 726 765 - MX6Q_PAD_ENET_RXD1__PHY_TCK 727 766 - MX6Q_PAD_ENET_RXD1__USBPHY1_RX_DISCON 728 767 - MX6Q_PAD_ENET_RXD0__OSC32K_32K_OUT 729 768 - MX6Q_PAD_ENET_RXD0__ENET_RDATA_0 730 769 - MX6Q_PAD_ENET_RXD0__ESAI1_HCKT 731 770 - MX6Q_PAD_ENET_RXD0__SPDIF_OUT1 732 771 - MX6Q_PAD_ENET_RXD0__GPIO_1_27 733 772 - MX6Q_PAD_ENET_RXD0__PHY_TMS 734 773 - MX6Q_PAD_ENET_RXD0__USBPHY1_PLL_CK20DIV 735 774 - MX6Q_PAD_ENET_TX_EN__RESERVED_RSRVED 736 775 - MX6Q_PAD_ENET_TX_EN__ENET_TX_EN 737 776 - MX6Q_PAD_ENET_TX_EN__ESAI1_TX3_RX2 738 777 - MX6Q_PAD_ENET_TX_EN__GPIO_1_28 739 778 - MX6Q_PAD_ENET_TX_EN__SATA_PHY_TDI 740 779 - MX6Q_PAD_ENET_TX_EN__USBPHY2_RX_SQH 741 780 - MX6Q_PAD_ENET_TXD1__MLB_MLBCLK 742 781 - MX6Q_PAD_ENET_TXD1__ENET_TDATA_1 743 782 - MX6Q_PAD_ENET_TXD1__ESAI1_TX2_RX3 744 783 - MX6Q_PAD_ENET_TXD1__ENET_1588_EVENT0_IN 745 784 - MX6Q_PAD_ENET_TXD1__GPIO_1_29 746 785 - MX6Q_PAD_ENET_TXD1__SATA_PHY_TDO 747 786 - MX6Q_PAD_ENET_TXD1__USBPHY2_RX_HS_RXD 748 787 - MX6Q_PAD_ENET_TXD0__RESERVED_RSRVED 749 788 - MX6Q_PAD_ENET_TXD0__ENET_TDATA_0 750 789 - MX6Q_PAD_ENET_TXD0__ESAI1_TX4_RX1 751 790 - MX6Q_PAD_ENET_TXD0__GPIO_1_30 752 791 - MX6Q_PAD_ENET_TXD0__SATA_PHY_TCK 753 792 - MX6Q_PAD_ENET_TXD0__USBPHY2_RX_FS_RXD 754 793 - MX6Q_PAD_ENET_MDC__MLB_MLBDAT 755 794 - MX6Q_PAD_ENET_MDC__ENET_MDC 756 795 - MX6Q_PAD_ENET_MDC__ESAI1_TX5_RX0 757 796 - MX6Q_PAD_ENET_MDC__ENET_1588_EVENT1_IN 758 797 - MX6Q_PAD_ENET_MDC__GPIO_1_31 759 798 - MX6Q_PAD_ENET_MDC__SATA_PHY_TMS 760 799 - MX6Q_PAD_ENET_MDC__USBPHY2_RX_DISCON 761 800 - MX6Q_PAD_DRAM_D40__MMDC_DRAM_D_40 762 801 - MX6Q_PAD_DRAM_D41__MMDC_DRAM_D_41 763 802 - MX6Q_PAD_DRAM_D42__MMDC_DRAM_D_42 764 803 - MX6Q_PAD_DRAM_D43__MMDC_DRAM_D_43 765 804 - MX6Q_PAD_DRAM_D44__MMDC_DRAM_D_44 766 805 - MX6Q_PAD_DRAM_D45__MMDC_DRAM_D_45 767 806 - MX6Q_PAD_DRAM_D46__MMDC_DRAM_D_46 768 807 - MX6Q_PAD_DRAM_D47__MMDC_DRAM_D_47 769 808 - MX6Q_PAD_DRAM_SDQS5__MMDC_DRAM_SDQS_5 770 809 - MX6Q_PAD_DRAM_DQM5__MMDC_DRAM_DQM_5 771 810 - MX6Q_PAD_DRAM_D32__MMDC_DRAM_D_32 772 811 - MX6Q_PAD_DRAM_D33__MMDC_DRAM_D_33 773 812 - MX6Q_PAD_DRAM_D34__MMDC_DRAM_D_34 774 813 - MX6Q_PAD_DRAM_D35__MMDC_DRAM_D_35 775 814 - MX6Q_PAD_DRAM_D36__MMDC_DRAM_D_36 776 815 - MX6Q_PAD_DRAM_D37__MMDC_DRAM_D_37 777 816 - MX6Q_PAD_DRAM_D38__MMDC_DRAM_D_38 778 817 - MX6Q_PAD_DRAM_D39__MMDC_DRAM_D_39 779 818 - MX6Q_PAD_DRAM_DQM4__MMDC_DRAM_DQM_4 780 819 - MX6Q_PAD_DRAM_SDQS4__MMDC_DRAM_SDQS_4 781 820 - MX6Q_PAD_DRAM_D24__MMDC_DRAM_D_24 782 821 - MX6Q_PAD_DRAM_D25__MMDC_DRAM_D_25 783 822 - MX6Q_PAD_DRAM_D26__MMDC_DRAM_D_26 784 823 - MX6Q_PAD_DRAM_D27__MMDC_DRAM_D_27 785 824 - MX6Q_PAD_DRAM_D28__MMDC_DRAM_D_28 786 825 - MX6Q_PAD_DRAM_D29__MMDC_DRAM_D_29 787 826 - MX6Q_PAD_DRAM_SDQS3__MMDC_DRAM_SDQS_3 788 827 - MX6Q_PAD_DRAM_D30__MMDC_DRAM_D_30 789 828 - MX6Q_PAD_DRAM_D31__MMDC_DRAM_D_31 790 829 - MX6Q_PAD_DRAM_DQM3__MMDC_DRAM_DQM_3 791 830 - MX6Q_PAD_DRAM_D16__MMDC_DRAM_D_16 792 831 - MX6Q_PAD_DRAM_D17__MMDC_DRAM_D_17 793 832 - MX6Q_PAD_DRAM_D18__MMDC_DRAM_D_18 794 833 - MX6Q_PAD_DRAM_D19__MMDC_DRAM_D_19 795 834 - MX6Q_PAD_DRAM_D20__MMDC_DRAM_D_20 796 835 - MX6Q_PAD_DRAM_D21__MMDC_DRAM_D_21 797 836 - MX6Q_PAD_DRAM_D22__MMDC_DRAM_D_22 798 837 - MX6Q_PAD_DRAM_SDQS2__MMDC_DRAM_SDQS_2 799 838 - MX6Q_PAD_DRAM_D23__MMDC_DRAM_D_23 800 839 - MX6Q_PAD_DRAM_DQM2__MMDC_DRAM_DQM_2 801 840 - MX6Q_PAD_DRAM_A0__MMDC_DRAM_A_0 802 841 - MX6Q_PAD_DRAM_A1__MMDC_DRAM_A_1 803 842 - MX6Q_PAD_DRAM_A2__MMDC_DRAM_A_2 804 843 - MX6Q_PAD_DRAM_A3__MMDC_DRAM_A_3 805 844 - MX6Q_PAD_DRAM_A4__MMDC_DRAM_A_4 806 845 - MX6Q_PAD_DRAM_A5__MMDC_DRAM_A_5 807 846 - MX6Q_PAD_DRAM_A6__MMDC_DRAM_A_6 808 847 - MX6Q_PAD_DRAM_A7__MMDC_DRAM_A_7 809 848 - MX6Q_PAD_DRAM_A8__MMDC_DRAM_A_8 810 849 - MX6Q_PAD_DRAM_A9__MMDC_DRAM_A_9 811 850 - MX6Q_PAD_DRAM_A10__MMDC_DRAM_A_10 812 851 - MX6Q_PAD_DRAM_A11__MMDC_DRAM_A_11 813 852 - MX6Q_PAD_DRAM_A12__MMDC_DRAM_A_12 814 853 - MX6Q_PAD_DRAM_A13__MMDC_DRAM_A_13 815 854 - MX6Q_PAD_DRAM_A14__MMDC_DRAM_A_14 816 855 - MX6Q_PAD_DRAM_A15__MMDC_DRAM_A_15 817 856 - MX6Q_PAD_DRAM_CAS__MMDC_DRAM_CAS 818 857 - MX6Q_PAD_DRAM_CS0__MMDC_DRAM_CS_0 819 858 - MX6Q_PAD_DRAM_CS1__MMDC_DRAM_CS_1 820 859 - MX6Q_PAD_DRAM_RAS__MMDC_DRAM_RAS 821 860 - MX6Q_PAD_DRAM_RESET__MMDC_DRAM_RESET 822 861 - MX6Q_PAD_DRAM_SDBA0__MMDC_DRAM_SDBA_0 823 862 - MX6Q_PAD_DRAM_SDBA1__MMDC_DRAM_SDBA_1 824 863 - MX6Q_PAD_DRAM_SDCLK_0__MMDC_DRAM_SDCLK0 825 864 - MX6Q_PAD_DRAM_SDBA2__MMDC_DRAM_SDBA_2 826 865 - MX6Q_PAD_DRAM_SDCKE0__MMDC_DRAM_SDCKE_0 827 866 - MX6Q_PAD_DRAM_SDCLK_1__MMDC_DRAM_SDCLK1 828 867 - MX6Q_PAD_DRAM_SDCKE1__MMDC_DRAM_SDCKE_1 829 868 - MX6Q_PAD_DRAM_SDODT0__MMDC_DRAM_ODT_0 830 869 - MX6Q_PAD_DRAM_SDODT1__MMDC_DRAM_ODT_1 831 870 - MX6Q_PAD_DRAM_SDWE__MMDC_DRAM_SDWE 832 871 - MX6Q_PAD_DRAM_D0__MMDC_DRAM_D_0 833 872 - MX6Q_PAD_DRAM_D1__MMDC_DRAM_D_1 834 873 - MX6Q_PAD_DRAM_D2__MMDC_DRAM_D_2 835 874 - MX6Q_PAD_DRAM_D3__MMDC_DRAM_D_3 836 875 - MX6Q_PAD_DRAM_D4__MMDC_DRAM_D_4 837 876 - MX6Q_PAD_DRAM_D5__MMDC_DRAM_D_5 838 877 - MX6Q_PAD_DRAM_SDQS0__MMDC_DRAM_SDQS_0 839 878 - MX6Q_PAD_DRAM_D6__MMDC_DRAM_D_6 840 879 - MX6Q_PAD_DRAM_D7__MMDC_DRAM_D_7 841 880 - MX6Q_PAD_DRAM_DQM0__MMDC_DRAM_DQM_0 842 881 - MX6Q_PAD_DRAM_D8__MMDC_DRAM_D_8 843 882 - MX6Q_PAD_DRAM_D9__MMDC_DRAM_D_9 844 883 - MX6Q_PAD_DRAM_D10__MMDC_DRAM_D_10 845 884 - MX6Q_PAD_DRAM_D11__MMDC_DRAM_D_11 846 885 - MX6Q_PAD_DRAM_D12__MMDC_DRAM_D_12 847 886 - MX6Q_PAD_DRAM_D13__MMDC_DRAM_D_13 848 887 - MX6Q_PAD_DRAM_D14__MMDC_DRAM_D_14 849 888 - MX6Q_PAD_DRAM_SDQS1__MMDC_DRAM_SDQS_1 850 889 - MX6Q_PAD_DRAM_D15__MMDC_DRAM_D_15 851 890 - MX6Q_PAD_DRAM_DQM1__MMDC_DRAM_DQM_1 852 891 - MX6Q_PAD_DRAM_D48__MMDC_DRAM_D_48 853 892 - MX6Q_PAD_DRAM_D49__MMDC_DRAM_D_49 854 893 - MX6Q_PAD_DRAM_D50__MMDC_DRAM_D_50 855 894 - MX6Q_PAD_DRAM_D51__MMDC_DRAM_D_51 856 895 - MX6Q_PAD_DRAM_D52__MMDC_DRAM_D_52 857 896 - MX6Q_PAD_DRAM_D53__MMDC_DRAM_D_53 858 897 - MX6Q_PAD_DRAM_D54__MMDC_DRAM_D_54 859 898 - MX6Q_PAD_DRAM_D55__MMDC_DRAM_D_55 860 899 - MX6Q_PAD_DRAM_SDQS6__MMDC_DRAM_SDQS_6 861 900 - MX6Q_PAD_DRAM_DQM6__MMDC_DRAM_DQM_6 862 901 - MX6Q_PAD_DRAM_D56__MMDC_DRAM_D_56 863 902 - MX6Q_PAD_DRAM_SDQS7__MMDC_DRAM_SDQS_7 864 903 - MX6Q_PAD_DRAM_D57__MMDC_DRAM_D_57 865 904 - MX6Q_PAD_DRAM_D58__MMDC_DRAM_D_58 866 905 - MX6Q_PAD_DRAM_D59__MMDC_DRAM_D_59 867 906 - MX6Q_PAD_DRAM_D60__MMDC_DRAM_D_60 868 907 - MX6Q_PAD_DRAM_DQM7__MMDC_DRAM_DQM_7 869 908 - MX6Q_PAD_DRAM_D61__MMDC_DRAM_D_61 870 909 - MX6Q_PAD_DRAM_D62__MMDC_DRAM_D_62 871 910 - MX6Q_PAD_DRAM_D63__MMDC_DRAM_D_63 872 911 - MX6Q_PAD_KEY_COL0__ECSPI1_SCLK 873 912 - MX6Q_PAD_KEY_COL0__ENET_RDATA_3 874 913 - MX6Q_PAD_KEY_COL0__AUDMUX_AUD5_TXC 875 914 - MX6Q_PAD_KEY_COL0__KPP_COL_0 876 915 - MX6Q_PAD_KEY_COL0__UART4_TXD 877 916 - MX6Q_PAD_KEY_COL0__GPIO_4_6 878 917 - MX6Q_PAD_KEY_COL0__DCIC1_DCIC_OUT 879 918 - MX6Q_PAD_KEY_COL0__SRC_ANY_PU_RST 880 919 - MX6Q_PAD_KEY_ROW0__ECSPI1_MOSI 881 920 - MX6Q_PAD_KEY_ROW0__ENET_TDATA_3 882 921 - MX6Q_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 883 922 - MX6Q_PAD_KEY_ROW0__KPP_ROW_0 884 923 - MX6Q_PAD_KEY_ROW0__UART4_RXD 885 924 - MX6Q_PAD_KEY_ROW0__GPIO_4_7 886 925 - MX6Q_PAD_KEY_ROW0__DCIC2_DCIC_OUT 887 926 - MX6Q_PAD_KEY_ROW0__PL301_PER1_HADR_0 888 927 - MX6Q_PAD_KEY_COL1__ECSPI1_MISO 889 928 - MX6Q_PAD_KEY_COL1__ENET_MDIO 890 929 - MX6Q_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 891 930 - MX6Q_PAD_KEY_COL1__KPP_COL_1 892 931 - MX6Q_PAD_KEY_COL1__UART5_TXD 893 932 - MX6Q_PAD_KEY_COL1__GPIO_4_8 894 933 - MX6Q_PAD_KEY_COL1__USDHC1_VSELECT 895 934 - MX6Q_PAD_KEY_COL1__PL301MX_PER1_HADR_1 896 935 - MX6Q_PAD_KEY_ROW1__ECSPI1_SS0 897 936 - MX6Q_PAD_KEY_ROW1__ENET_COL 898 937 - MX6Q_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 899 938 - MX6Q_PAD_KEY_ROW1__KPP_ROW_1 900 939 - MX6Q_PAD_KEY_ROW1__UART5_RXD 901 940 - MX6Q_PAD_KEY_ROW1__GPIO_4_9 902 941 - MX6Q_PAD_KEY_ROW1__USDHC2_VSELECT 903 942 - MX6Q_PAD_KEY_ROW1__PL301_PER1_HADDR_2 904 943 - MX6Q_PAD_KEY_COL2__ECSPI1_SS1 905 944 - MX6Q_PAD_KEY_COL2__ENET_RDATA_2 906 945 - MX6Q_PAD_KEY_COL2__CAN1_TXCAN 907 946 - MX6Q_PAD_KEY_COL2__KPP_COL_2 908 947 - MX6Q_PAD_KEY_COL2__ENET_MDC 909 948 - MX6Q_PAD_KEY_COL2__GPIO_4_10 910 949 - MX6Q_PAD_KEY_COL2__USBOH3_H1_PWRCTL_WKP 911 950 - MX6Q_PAD_KEY_COL2__PL301_PER1_HADDR_3 912 951 - MX6Q_PAD_KEY_ROW2__ECSPI1_SS2 913 952 - MX6Q_PAD_KEY_ROW2__ENET_TDATA_2 914 953 - MX6Q_PAD_KEY_ROW2__CAN1_RXCAN 915 954 - MX6Q_PAD_KEY_ROW2__KPP_ROW_2 916 955 - MX6Q_PAD_KEY_ROW2__USDHC2_VSELECT 917 956 - MX6Q_PAD_KEY_ROW2__GPIO_4_11 918 957 - MX6Q_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 919 958 - MX6Q_PAD_KEY_ROW2__PL301_PER1_HADR_4 920 959 - MX6Q_PAD_KEY_COL3__ECSPI1_SS3 921 960 - MX6Q_PAD_KEY_COL3__ENET_CRS 922 961 - MX6Q_PAD_KEY_COL3__HDMI_TX_DDC_SCL 923 962 - MX6Q_PAD_KEY_COL3__KPP_COL_3 924 963 - MX6Q_PAD_KEY_COL3__I2C2_SCL 925 964 - MX6Q_PAD_KEY_COL3__GPIO_4_12 926 965 - MX6Q_PAD_KEY_COL3__SPDIF_IN1 927 966 - MX6Q_PAD_KEY_COL3__PL301_PER1_HADR_5 928 967 - MX6Q_PAD_KEY_ROW3__OSC32K_32K_OUT 929 968 - MX6Q_PAD_KEY_ROW3__ASRC_ASRC_EXT_CLK 930 969 - MX6Q_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 931 970 - MX6Q_PAD_KEY_ROW3__KPP_ROW_3 932 971 - MX6Q_PAD_KEY_ROW3__I2C2_SDA 933 972 - MX6Q_PAD_KEY_ROW3__GPIO_4_13 934 973 - MX6Q_PAD_KEY_ROW3__USDHC1_VSELECT 935 974 - MX6Q_PAD_KEY_ROW3__PL301_PER1_HADR_6 936 975 - MX6Q_PAD_KEY_COL4__CAN2_TXCAN 937 976 - MX6Q_PAD_KEY_COL4__IPU1_SISG_4 938 977 - MX6Q_PAD_KEY_COL4__USBOH3_USBOTG_OC 939 978 - MX6Q_PAD_KEY_COL4__KPP_COL_4 940 979 - MX6Q_PAD_KEY_COL4__UART5_RTS 941 980 - MX6Q_PAD_KEY_COL4__GPIO_4_14 942 981 - MX6Q_PAD_KEY_COL4__MMDC_DEBUG_49 943 982 - MX6Q_PAD_KEY_COL4__PL301_PER1_HADDR_7 944 983 - MX6Q_PAD_KEY_ROW4__CAN2_RXCAN 945 984 - MX6Q_PAD_KEY_ROW4__IPU1_SISG_5 946 985 - MX6Q_PAD_KEY_ROW4__USBOH3_USBOTG_PWR 947 986 - MX6Q_PAD_KEY_ROW4__KPP_ROW_4 948 987 - MX6Q_PAD_KEY_ROW4__UART5_CTS 949 988 - MX6Q_PAD_KEY_ROW4__GPIO_4_15 950 989 - MX6Q_PAD_KEY_ROW4__MMDC_DEBUG_50 951 990 - MX6Q_PAD_KEY_ROW4__PL301_PER1_HADR_8 952 991 - MX6Q_PAD_GPIO_0__CCM_CLKO 953 992 - MX6Q_PAD_GPIO_0__KPP_COL_5 954 993 - MX6Q_PAD_GPIO_0__ASRC_ASRC_EXT_CLK 955 994 - MX6Q_PAD_GPIO_0__EPIT1_EPITO 956 995 - MX6Q_PAD_GPIO_0__GPIO_1_0 957 996 - MX6Q_PAD_GPIO_0__USBOH3_USBH1_PWR 958 997 - MX6Q_PAD_GPIO_0__SNVS_HP_WRAP_SNVS_VIO5 959 998 - MX6Q_PAD_GPIO_1__ESAI1_SCKR 960 999 - MX6Q_PAD_GPIO_1__WDOG2_WDOG_B 961 1000 - MX6Q_PAD_GPIO_1__KPP_ROW_5 962 1001 - MX6Q_PAD_GPIO_1__PWM2_PWMO 963 1002 - MX6Q_PAD_GPIO_1__GPIO_1_1 964 1003 - MX6Q_PAD_GPIO_1__USDHC1_CD 965 1004 - MX6Q_PAD_GPIO_1__SRC_TESTER_ACK 966 1005 - MX6Q_PAD_GPIO_9__ESAI1_FSR 967 1006 - MX6Q_PAD_GPIO_9__WDOG1_WDOG_B 968 1007 - MX6Q_PAD_GPIO_9__KPP_COL_6 969 1008 - MX6Q_PAD_GPIO_9__CCM_REF_EN_B 970 1009 - MX6Q_PAD_GPIO_9__PWM1_PWMO 971 1010 - MX6Q_PAD_GPIO_9__GPIO_1_9 972 1011 - MX6Q_PAD_GPIO_9__USDHC1_WP 973 1012 - MX6Q_PAD_GPIO_9__SRC_EARLY_RST 974 1013 - MX6Q_PAD_GPIO_3__ESAI1_HCKR 975 1014 - MX6Q_PAD_GPIO_3__OBSERVE_MUX_INT_OUT0 976 1015 - MX6Q_PAD_GPIO_3__I2C3_SCL 977 1016 - MX6Q_PAD_GPIO_3__ANATOP_24M_OUT 978 1017 - MX6Q_PAD_GPIO_3__CCM_CLKO2 979 1018 - MX6Q_PAD_GPIO_3__GPIO_1_3 980 1019 - MX6Q_PAD_GPIO_3__USBOH3_USBH1_OC 981 1020 - MX6Q_PAD_GPIO_3__MLB_MLBCLK 982 1021 - MX6Q_PAD_GPIO_6__ESAI1_SCKT 983 1022 - MX6Q_PAD_GPIO_6__OBSERVE_MUX_INT_OUT1 984 1023 - MX6Q_PAD_GPIO_6__I2C3_SDA 985 1024 - MX6Q_PAD_GPIO_6__CCM_CCM_OUT_0 986 1025 - MX6Q_PAD_GPIO_6__CSU_CSU_INT_DEB 987 1026 - MX6Q_PAD_GPIO_6__GPIO_1_6 988 1027 - MX6Q_PAD_GPIO_6__USDHC2_LCTL 989 1028 - MX6Q_PAD_GPIO_6__MLB_MLBSIG 990 1029 - MX6Q_PAD_GPIO_2__ESAI1_FST 991 1030 - MX6Q_PAD_GPIO_2__OBSERVE_MUX_INT_OUT2 992 1031 - MX6Q_PAD_GPIO_2__KPP_ROW_6 993 1032 - MX6Q_PAD_GPIO_2__CCM_CCM_OUT_1 994 1033 - MX6Q_PAD_GPIO_2__CSU_CSU_ALARM_AUT_0 995 1034 - MX6Q_PAD_GPIO_2__GPIO_1_2 996 1035 - MX6Q_PAD_GPIO_2__USDHC2_WP 997 1036 - MX6Q_PAD_GPIO_2__MLB_MLBDAT 998 1037 - MX6Q_PAD_GPIO_4__ESAI1_HCKT 999 1038 - MX6Q_PAD_GPIO_4__OBSERVE_MUX_INT_OUT3 1000 1039 - MX6Q_PAD_GPIO_4__KPP_COL_7 1001 1040 - MX6Q_PAD_GPIO_4__CCM_CCM_OUT_2 1002 1041 - MX6Q_PAD_GPIO_4__CSU_CSU_ALARM_AUT_1 1003 1042 - MX6Q_PAD_GPIO_4__GPIO_1_4 1004 1043 - MX6Q_PAD_GPIO_4__USDHC2_CD 1005 1044 - MX6Q_PAD_GPIO_4__OCOTP_CRL_WRAR_FUSE_LA 1006 1045 - MX6Q_PAD_GPIO_5__ESAI1_TX2_RX3 1007 1046 - MX6Q_PAD_GPIO_5__OBSERVE_MUX_INT_OUT4 1008 1047 - MX6Q_PAD_GPIO_5__KPP_ROW_7 1009 1048 - MX6Q_PAD_GPIO_5__CCM_CLKO 1010 1049 - MX6Q_PAD_GPIO_5__CSU_CSU_ALARM_AUT_2 1011 1050 - MX6Q_PAD_GPIO_5__GPIO_1_5 1012 1051 - MX6Q_PAD_GPIO_5__I2C3_SCL 1013 1052 - MX6Q_PAD_GPIO_5__CHEETAH_EVENTI 1014 1053 - MX6Q_PAD_GPIO_7__ESAI1_TX4_RX1 1015 1054 - MX6Q_PAD_GPIO_7__ECSPI5_RDY 1016 1055 - MX6Q_PAD_GPIO_7__EPIT1_EPITO 1017 1056 - MX6Q_PAD_GPIO_7__CAN1_TXCAN 1018 1057 - MX6Q_PAD_GPIO_7__UART2_TXD 1019 1058 - MX6Q_PAD_GPIO_7__GPIO_1_7 1020 1059 - MX6Q_PAD_GPIO_7__SPDIF_PLOCK 1021 1060 - MX6Q_PAD_GPIO_7__USBOH3_OTGUSB_HST_MODE 1022 1061 - MX6Q_PAD_GPIO_8__ESAI1_TX5_RX0 1023 1062 - MX6Q_PAD_GPIO_8__ANATOP_ANATOP_32K_OUT 1024 1063 - MX6Q_PAD_GPIO_8__EPIT2_EPITO 1025 1064 - MX6Q_PAD_GPIO_8__CAN1_RXCAN 1026 1065 - MX6Q_PAD_GPIO_8__UART2_RXD 1027 1066 - MX6Q_PAD_GPIO_8__GPIO_1_8 1028 1067 - MX6Q_PAD_GPIO_8__SPDIF_SRCLK 1029 1068 - MX6Q_PAD_GPIO_8__USBOH3_OTG_PWRCTL_WAK 1030 1069 - MX6Q_PAD_GPIO_16__ESAI1_TX3_RX2 1031 1070 - MX6Q_PAD_GPIO_16__ENET_1588_EVENT2_IN 1032 1071 - MX6Q_PAD_GPIO_16__ENET_ETHERNET_REF_OUT 1033 1072 - MX6Q_PAD_GPIO_16__USDHC1_LCTL 1034 1073 - MX6Q_PAD_GPIO_16__SPDIF_IN1 1035 1074 - MX6Q_PAD_GPIO_16__GPIO_7_11 1036 1075 - MX6Q_PAD_GPIO_16__I2C3_SDA 1037 1076 - MX6Q_PAD_GPIO_16__SJC_DE_B 1038 1077 - MX6Q_PAD_GPIO_17__ESAI1_TX0 1039 1078 - MX6Q_PAD_GPIO_17__ENET_1588_EVENT3_IN 1040 1079 - MX6Q_PAD_GPIO_17__CCM_PMIC_RDY 1041 1080 - MX6Q_PAD_GPIO_17__SDMA_SDMA_EXT_EVENT_0 1042 1081 - MX6Q_PAD_GPIO_17__SPDIF_OUT1 1043 1082 - MX6Q_PAD_GPIO_17__GPIO_7_12 1044 1083 - MX6Q_PAD_GPIO_17__SJC_JTAG_ACT 1045 1084 - MX6Q_PAD_GPIO_18__ESAI1_TX1 1046 1085 - MX6Q_PAD_GPIO_18__ENET_RX_CLK 1047 1086 - MX6Q_PAD_GPIO_18__USDHC3_VSELECT 1048 1087 - MX6Q_PAD_GPIO_18__SDMA_SDMA_EXT_EVENT_1 1049 1088 - MX6Q_PAD_GPIO_18__ASRC_ASRC_EXT_CLK 1050 1089 - MX6Q_PAD_GPIO_18__GPIO_7_13 1051 1090 - MX6Q_PAD_GPIO_18__SNVS_HP_WRA_SNVS_VIO5 1052 1091 - MX6Q_PAD_GPIO_18__SRC_SYSTEM_RST 1053 1092 - MX6Q_PAD_GPIO_19__KPP_COL_5 1054 1093 - MX6Q_PAD_GPIO_19__ENET_1588_EVENT0_OUT 1055 1094 - MX6Q_PAD_GPIO_19__SPDIF_OUT1 1056 1095 - MX6Q_PAD_GPIO_19__CCM_CLKO 1057 1096 - MX6Q_PAD_GPIO_19__ECSPI1_RDY 1058 1097 - MX6Q_PAD_GPIO_19__GPIO_4_5 1059 1098 - MX6Q_PAD_GPIO_19__ENET_TX_ER 1060 1099 - MX6Q_PAD_GPIO_19__SRC_INT_BOOT 1061 1100 - MX6Q_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 1062 1101 - MX6Q_PAD_CSI0_PIXCLK__PCIE_CTRL_MUX_12 1063 1102 - MX6Q_PAD_CSI0_PIXCLK__SDMA_DEBUG_PC_0 1064 1103 - MX6Q_PAD_CSI0_PIXCLK__GPIO_5_18 1065 1104 - MX6Q_PAD_CSI0_PIXCLK___MMDC_DEBUG_29 1066 1105 - MX6Q_PAD_CSI0_PIXCLK__CHEETAH_EVENTO 1067 1106 - MX6Q_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 1068 1107 - MX6Q_PAD_CSI0_MCLK__PCIE_CTRL_MUX_13 1069 1108 - MX6Q_PAD_CSI0_MCLK__CCM_CLKO 1070 1109 - MX6Q_PAD_CSI0_MCLK__SDMA_DEBUG_PC_1 1071 1110 - MX6Q_PAD_CSI0_MCLK__GPIO_5_19 1072 1111 - MX6Q_PAD_CSI0_MCLK__MMDC_MMDC_DEBUG_30 1073 1112 - MX6Q_PAD_CSI0_MCLK__CHEETAH_TRCTL 1074 1113 - MX6Q_PAD_CSI0_DATA_EN__IPU1_CSI0_DA_EN 1075 1114 - MX6Q_PAD_CSI0_DATA_EN__WEIM_WEIM_D_0 1076 1115 - MX6Q_PAD_CSI0_DATA_EN__PCIE_CTRL_MUX_14 1077 1116 - MX6Q_PAD_CSI0_DATA_EN__SDMA_DEBUG_PC_2 1078 1117 - MX6Q_PAD_CSI0_DATA_EN__GPIO_5_20 1079 1118 - MX6Q_PAD_CSI0_DATA_EN__MMDC_DEBUG_31 1080 1119 - MX6Q_PAD_CSI0_DATA_EN__CHEETAH_TRCLK 1081 1120 - MX6Q_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 1082 1121 - MX6Q_PAD_CSI0_VSYNC__WEIM_WEIM_D_1 1083 1122 - MX6Q_PAD_CSI0_VSYNC__PCIE_CTRL_MUX_15 1084 1123 - MX6Q_PAD_CSI0_VSYNC__SDMA_DEBUG_PC_3 1085 1124 - MX6Q_PAD_CSI0_VSYNC__GPIO_5_21 1086 1125 - MX6Q_PAD_CSI0_VSYNC__MMDC_DEBUG_32 1087 1126 - MX6Q_PAD_CSI0_VSYNC__CHEETAH_TRACE_0 1088 1127 - MX6Q_PAD_CSI0_DAT4__IPU1_CSI0_D_4 1089 1128 - MX6Q_PAD_CSI0_DAT4__WEIM_WEIM_D_2 1090 1129 - MX6Q_PAD_CSI0_DAT4__ECSPI1_SCLK 1091 1130 - MX6Q_PAD_CSI0_DAT4__KPP_COL_5 1092 1131 - MX6Q_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 1093 1132 - MX6Q_PAD_CSI0_DAT4__GPIO_5_22 1094 1133 - MX6Q_PAD_CSI0_DAT4__MMDC_DEBUG_43 1095 1134 - MX6Q_PAD_CSI0_DAT4__CHEETAH_TRACE_1 1096 1135 - MX6Q_PAD_CSI0_DAT5__IPU1_CSI0_D_5 1097 1136 - MX6Q_PAD_CSI0_DAT5__WEIM_WEIM_D_3 1098 1137 - MX6Q_PAD_CSI0_DAT5__ECSPI1_MOSI 1099 1138 - MX6Q_PAD_CSI0_DAT5__KPP_ROW_5 1100 1139 - MX6Q_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 1101 1140 - MX6Q_PAD_CSI0_DAT5__GPIO_5_23 1102 1141 - MX6Q_PAD_CSI0_DAT5__MMDC_MMDC_DEBUG_44 1103 1142 - MX6Q_PAD_CSI0_DAT5__CHEETAH_TRACE_2 1104 1143 - MX6Q_PAD_CSI0_DAT6__IPU1_CSI0_D_6 1105 1144 - MX6Q_PAD_CSI0_DAT6__WEIM_WEIM_D_4 1106 1145 - MX6Q_PAD_CSI0_DAT6__ECSPI1_MISO 1107 1146 - MX6Q_PAD_CSI0_DAT6__KPP_COL_6 1108 1147 - MX6Q_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 1109 1148 - MX6Q_PAD_CSI0_DAT6__GPIO_5_24 1110 1149 - MX6Q_PAD_CSI0_DAT6__MMDC_MMDC_DEBUG_45 1111 1150 - MX6Q_PAD_CSI0_DAT6__CHEETAH_TRACE_3 1112 1151 - MX6Q_PAD_CSI0_DAT7__IPU1_CSI0_D_7 1113 1152 - MX6Q_PAD_CSI0_DAT7__WEIM_WEIM_D_5 1114 1153 - MX6Q_PAD_CSI0_DAT7__ECSPI1_SS0 1115 1154 - MX6Q_PAD_CSI0_DAT7__KPP_ROW_6 1116 1155 - MX6Q_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 1117 1156 - MX6Q_PAD_CSI0_DAT7__GPIO_5_25 1118 1157 - MX6Q_PAD_CSI0_DAT7__MMDC_MMDC_DEBUG_46 1119 1158 - MX6Q_PAD_CSI0_DAT7__CHEETAH_TRACE_4 1120 1159 - MX6Q_PAD_CSI0_DAT8__IPU1_CSI0_D_8 1121 1160 - MX6Q_PAD_CSI0_DAT8__WEIM_WEIM_D_6 1122 1161 - MX6Q_PAD_CSI0_DAT8__ECSPI2_SCLK 1123 1162 - MX6Q_PAD_CSI0_DAT8__KPP_COL_7 1124 1163 - MX6Q_PAD_CSI0_DAT8__I2C1_SDA 1125 1164 - MX6Q_PAD_CSI0_DAT8__GPIO_5_26 1126 1165 - MX6Q_PAD_CSI0_DAT8__MMDC_MMDC_DEBUG_47 1127 1166 - MX6Q_PAD_CSI0_DAT8__CHEETAH_TRACE_5 1128 1167 - MX6Q_PAD_CSI0_DAT9__IPU1_CSI0_D_9 1129 1168 - MX6Q_PAD_CSI0_DAT9__WEIM_WEIM_D_7 1130 1169 - MX6Q_PAD_CSI0_DAT9__ECSPI2_MOSI 1131 1170 - MX6Q_PAD_CSI0_DAT9__KPP_ROW_7 1132 1171 - MX6Q_PAD_CSI0_DAT9__I2C1_SCL 1133 1172 - MX6Q_PAD_CSI0_DAT9__GPIO_5_27 1134 1173 - MX6Q_PAD_CSI0_DAT9__MMDC_MMDC_DEBUG_48 1135 1174 - MX6Q_PAD_CSI0_DAT9__CHEETAH_TRACE_6 1136 1175 - MX6Q_PAD_CSI0_DAT10__IPU1_CSI0_D_10 1137 1176 - MX6Q_PAD_CSI0_DAT10__AUDMUX_AUD3_RXC 1138 1177 - MX6Q_PAD_CSI0_DAT10__ECSPI2_MISO 1139 1178 - MX6Q_PAD_CSI0_DAT10__UART1_TXD 1140 1179 - MX6Q_PAD_CSI0_DAT10__SDMA_DEBUG_PC_4 1141 1180 - MX6Q_PAD_CSI0_DAT10__GPIO_5_28 1142 1181 - MX6Q_PAD_CSI0_DAT10__MMDC_MMDC_DEBUG_33 1143 1182 - MX6Q_PAD_CSI0_DAT10__CHEETAH_TRACE_7 1144 1183 - MX6Q_PAD_CSI0_DAT11__IPU1_CSI0_D_11 1145 1184 - MX6Q_PAD_CSI0_DAT11__AUDMUX_AUD3_RXFS 1146 1185 - MX6Q_PAD_CSI0_DAT11__ECSPI2_SS0 1147 1186 - MX6Q_PAD_CSI0_DAT11__UART1_RXD 1148 1187 - MX6Q_PAD_CSI0_DAT11__SDMA_DEBUG_PC_5 1149 1188 - MX6Q_PAD_CSI0_DAT11__GPIO_5_29 1150 1189 - MX6Q_PAD_CSI0_DAT11__MMDC_MMDC_DEBUG_34 1151 1190 - MX6Q_PAD_CSI0_DAT11__CHEETAH_TRACE_8 1152 1191 - MX6Q_PAD_CSI0_DAT12__IPU1_CSI0_D_12 1153 1192 - MX6Q_PAD_CSI0_DAT12__WEIM_WEIM_D_8 1154 1193 - MX6Q_PAD_CSI0_DAT12__PCIE_CTRL_MUX_16 1155 1194 - MX6Q_PAD_CSI0_DAT12__UART4_TXD 1156 1195 - MX6Q_PAD_CSI0_DAT12__SDMA_DEBUG_PC_6 1157 1196 - MX6Q_PAD_CSI0_DAT12__GPIO_5_30 1158 1197 - MX6Q_PAD_CSI0_DAT12__MMDC_MMDC_DEBUG_35 1159 1198 - MX6Q_PAD_CSI0_DAT12__CHEETAH_TRACE_9 1160 1199 - MX6Q_PAD_CSI0_DAT13__IPU1_CSI0_D_13 1161 1200 - MX6Q_PAD_CSI0_DAT13__WEIM_WEIM_D_9 1162 1201 - MX6Q_PAD_CSI0_DAT13__PCIE_CTRL_MUX_17 1163 1202 - MX6Q_PAD_CSI0_DAT13__UART4_RXD 1164 1203 - MX6Q_PAD_CSI0_DAT13__SDMA_DEBUG_PC_7 1165 1204 - MX6Q_PAD_CSI0_DAT13__GPIO_5_31 1166 1205 - MX6Q_PAD_CSI0_DAT13__MMDC_MMDC_DEBUG_36 1167 1206 - MX6Q_PAD_CSI0_DAT13__CHEETAH_TRACE_10 1168 1207 - MX6Q_PAD_CSI0_DAT14__IPU1_CSI0_D_14 1169 1208 - MX6Q_PAD_CSI0_DAT14__WEIM_WEIM_D_10 1170 1209 - MX6Q_PAD_CSI0_DAT14__PCIE_CTRL_MUX_18 1171 1210 - MX6Q_PAD_CSI0_DAT14__UART5_TXD 1172 1211 - MX6Q_PAD_CSI0_DAT14__SDMA_DEBUG_PC_8 1173 1212 - MX6Q_PAD_CSI0_DAT14__GPIO_6_0 1174 1213 - MX6Q_PAD_CSI0_DAT14__MMDC_MMDC_DEBUG_37 1175 1214 - MX6Q_PAD_CSI0_DAT14__CHEETAH_TRACE_11 1176 1215 - MX6Q_PAD_CSI0_DAT15__IPU1_CSI0_D_15 1177 1216 - MX6Q_PAD_CSI0_DAT15__WEIM_WEIM_D_11 1178 1217 - MX6Q_PAD_CSI0_DAT15__PCIE_CTRL_MUX_19 1179 1218 - MX6Q_PAD_CSI0_DAT15__UART5_RXD 1180 1219 - MX6Q_PAD_CSI0_DAT15__SDMA_DEBUG_PC_9 1181 1220 - MX6Q_PAD_CSI0_DAT15__GPIO_6_1 1182 1221 - MX6Q_PAD_CSI0_DAT15__MMDC_MMDC_DEBUG_38 1183 1222 - MX6Q_PAD_CSI0_DAT15__CHEETAH_TRACE_12 1184 1223 - MX6Q_PAD_CSI0_DAT16__IPU1_CSI0_D_16 1185 1224 - MX6Q_PAD_CSI0_DAT16__WEIM_WEIM_D_12 1186 1225 - MX6Q_PAD_CSI0_DAT16__PCIE_CTRL_MUX_20 1187 1226 - MX6Q_PAD_CSI0_DAT16__UART4_RTS 1188 1227 - MX6Q_PAD_CSI0_DAT16__SDMA_DEBUG_PC_10 1189 1228 - MX6Q_PAD_CSI0_DAT16__GPIO_6_2 1190 1229 - MX6Q_PAD_CSI0_DAT16__MMDC_MMDC_DEBUG_39 1191 1230 - MX6Q_PAD_CSI0_DAT16__CHEETAH_TRACE_13 1192 1231 - MX6Q_PAD_CSI0_DAT17__IPU1_CSI0_D_17 1193 1232 - MX6Q_PAD_CSI0_DAT17__WEIM_WEIM_D_13 1194 1233 - MX6Q_PAD_CSI0_DAT17__PCIE_CTRL_MUX_21 1195 1234 - MX6Q_PAD_CSI0_DAT17__UART4_CTS 1196 1235 - MX6Q_PAD_CSI0_DAT17__SDMA_DEBUG_PC_11 1197 1236 - MX6Q_PAD_CSI0_DAT17__GPIO_6_3 1198 1237 - MX6Q_PAD_CSI0_DAT17__MMDC_MMDC_DEBUG_40 1199 1238 - MX6Q_PAD_CSI0_DAT17__CHEETAH_TRACE_14 1200 1239 - MX6Q_PAD_CSI0_DAT18__IPU1_CSI0_D_18 1201 1240 - MX6Q_PAD_CSI0_DAT18__WEIM_WEIM_D_14 1202 1241 - MX6Q_PAD_CSI0_DAT18__PCIE_CTRL_MUX_22 1203 1242 - MX6Q_PAD_CSI0_DAT18__UART5_RTS 1204 1243 - MX6Q_PAD_CSI0_DAT18__SDMA_DEBUG_PC_12 1205 1244 - MX6Q_PAD_CSI0_DAT18__GPIO_6_4 1206 1245 - MX6Q_PAD_CSI0_DAT18__MMDC_MMDC_DEBUG_41 1207 1246 - MX6Q_PAD_CSI0_DAT18__CHEETAH_TRACE_15 1208 1247 - MX6Q_PAD_CSI0_DAT19__IPU1_CSI0_D_19 1209 1248 - MX6Q_PAD_CSI0_DAT19__WEIM_WEIM_D_15 1210 1249 - MX6Q_PAD_CSI0_DAT19__PCIE_CTRL_MUX_23 1211 1250 - MX6Q_PAD_CSI0_DAT19__UART5_CTS 1212 1251 - MX6Q_PAD_CSI0_DAT19__SDMA_DEBUG_PC_13 1213 1252 - MX6Q_PAD_CSI0_DAT19__GPIO_6_5 1214 1253 - MX6Q_PAD_CSI0_DAT19__MMDC_MMDC_DEBUG_42 1215 1254 - MX6Q_PAD_CSI0_DAT19__ANATOP_TESTO_9 1216 1255 - MX6Q_PAD_JTAG_TMS__SJC_TMS 1217 1256 - MX6Q_PAD_JTAG_MOD__SJC_MOD 1218 1257 - MX6Q_PAD_JTAG_TRSTB__SJC_TRSTB 1219 1258 - MX6Q_PAD_JTAG_TDI__SJC_TDI 1220 1259 - MX6Q_PAD_JTAG_TCK__SJC_TCK 1221 1260 - MX6Q_PAD_JTAG_TDO__SJC_TDO 1222 1261 - MX6Q_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 1223 1262 - MX6Q_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 1224 1263 - MX6Q_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 1225 1264 - MX6Q_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 1226 1265 - MX6Q_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 1227 1266 - MX6Q_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 1228 1267 - MX6Q_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 1229 1268 - MX6Q_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 1230 1269 - MX6Q_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 1231 1270 - MX6Q_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 1232 1271 - MX6Q_PAD_TAMPER__SNVS_LP_WRAP_SNVS_TD1 1233 1272 - MX6Q_PAD_PMIC_ON_REQ__SNVS_LPWRAP_WKALM 1234 1273 - MX6Q_PAD_PMIC_STBY_REQ__CCM_PMIC_STBYRQ 1235 1274 - MX6Q_PAD_POR_B__SRC_POR_B 1236 1275 - MX6Q_PAD_BOOT_MODE1__SRC_BOOT_MODE_1 1237 1276 - MX6Q_PAD_RESET_IN_B__SRC_RESET_B 1238 1277 - MX6Q_PAD_BOOT_MODE0__SRC_BOOT_MODE_0 1239 1278 - MX6Q_PAD_TEST_MODE__TCU_TEST_MODE 1240 1279 - MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 1241 1280 - MX6Q_PAD_SD3_DAT7__UART1_TXD 1242 1281 - MX6Q_PAD_SD3_DAT7__PCIE_CTRL_MUX_24 1243 1282 - MX6Q_PAD_SD3_DAT7__USBOH3_UH3_DFD_OUT_0 1244 1283 - MX6Q_PAD_SD3_DAT7__USBOH3_UH2_DFD_OUT_0 1245 1284 - MX6Q_PAD_SD3_DAT7__GPIO_6_17 1246 1285 - MX6Q_PAD_SD3_DAT7__MIPI_CORE_DPHY_IN_12 1247 1286 - MX6Q_PAD_SD3_DAT7__USBPHY2_CLK20DIV 1248 1287 - MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 1249 1288 - MX6Q_PAD_SD3_DAT6__UART1_RXD 1250 1289 - MX6Q_PAD_SD3_DAT6__PCIE_CTRL_MUX_25 1251 1290 - MX6Q_PAD_SD3_DAT6__USBOH3_UH3_DFD_OUT_1 1252 1291 - MX6Q_PAD_SD3_DAT6__USBOH3_UH2_DFD_OUT_1 1253 1292 - MX6Q_PAD_SD3_DAT6__GPIO_6_18 1254 1293 - MX6Q_PAD_SD3_DAT6__MIPI_CORE_DPHY_IN_13 1255 1294 - MX6Q_PAD_SD3_DAT6__ANATOP_TESTO_10 1256 1295 - MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 1257 1296 - MX6Q_PAD_SD3_DAT5__UART2_TXD 1258 1297 - MX6Q_PAD_SD3_DAT5__PCIE_CTRL_MUX_26 1259 1298 - MX6Q_PAD_SD3_DAT5__USBOH3_UH3_DFD_OUT_2 1260 1299 - MX6Q_PAD_SD3_DAT5__USBOH3_UH2_DFD_OUT_2 1261 1300 - MX6Q_PAD_SD3_DAT5__GPIO_7_0 1262 1301 - MX6Q_PAD_SD3_DAT5__MIPI_CORE_DPHY_IN_14 1263 1302 - MX6Q_PAD_SD3_DAT5__ANATOP_TESTO_11 1264 1303 - MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 1265 1304 - MX6Q_PAD_SD3_DAT4__UART2_RXD 1266 1305 - MX6Q_PAD_SD3_DAT4__PCIE_CTRL_MUX_27 1267 1306 - MX6Q_PAD_SD3_DAT4__USBOH3_UH3_DFD_OUT_3 1268 1307 - MX6Q_PAD_SD3_DAT4__USBOH3_UH2_DFD_OUT_3 1269 1308 - MX6Q_PAD_SD3_DAT4__GPIO_7_1 1270 1309 - MX6Q_PAD_SD3_DAT4__MIPI_CORE_DPHY_IN_15 1271 1310 - MX6Q_PAD_SD3_DAT4__ANATOP_TESTO_12 1272 1311 - MX6Q_PAD_SD3_CMD__USDHC3_CMD 1273 1312 - MX6Q_PAD_SD3_CMD__UART2_CTS 1274 1313 - MX6Q_PAD_SD3_CMD__CAN1_TXCAN 1275 1314 - MX6Q_PAD_SD3_CMD__USBOH3_UH3_DFD_OUT_4 1276 1315 - MX6Q_PAD_SD3_CMD__USBOH3_UH2_DFD_OUT_4 1277 1316 - MX6Q_PAD_SD3_CMD__GPIO_7_2 1278 1317 - MX6Q_PAD_SD3_CMD__MIPI_CORE_DPHY_IN_16 1279 1318 - MX6Q_PAD_SD3_CMD__ANATOP_TESTO_13 1280 1319 - MX6Q_PAD_SD3_CLK__USDHC3_CLK 1281 1320 - MX6Q_PAD_SD3_CLK__UART2_RTS 1282 1321 - MX6Q_PAD_SD3_CLK__CAN1_RXCAN 1283 1322 - MX6Q_PAD_SD3_CLK__USBOH3_UH3_DFD_OUT_5 1284 1323 - MX6Q_PAD_SD3_CLK__USBOH3_UH2_DFD_OUT_5 1285 1324 - MX6Q_PAD_SD3_CLK__GPIO_7_3 1286 1325 - MX6Q_PAD_SD3_CLK__MIPI_CORE_DPHY_IN_17 1287 1326 - MX6Q_PAD_SD3_CLK__ANATOP_TESTO_14 1288 1327 - MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 1289 1328 - MX6Q_PAD_SD3_DAT0__UART1_CTS 1290 1329 - MX6Q_PAD_SD3_DAT0__CAN2_TXCAN 1291 1330 - MX6Q_PAD_SD3_DAT0__USBOH3_UH3_DFD_OUT_6 1292 1331 - MX6Q_PAD_SD3_DAT0__USBOH3_UH2_DFD_OUT_6 1293 1332 - MX6Q_PAD_SD3_DAT0__GPIO_7_4 1294 1333 - MX6Q_PAD_SD3_DAT0__MIPI_CORE_DPHY_IN_18 1295 1334 - MX6Q_PAD_SD3_DAT0__ANATOP_TESTO_15 1296 1335 - MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 1297 1336 - MX6Q_PAD_SD3_DAT1__UART1_RTS 1298 1337 - MX6Q_PAD_SD3_DAT1__CAN2_RXCAN 1299 1338 - MX6Q_PAD_SD3_DAT1__USBOH3_UH3_DFD_OUT_7 1300 1339 - MX6Q_PAD_SD3_DAT1__USBOH3_UH2_DFD_OUT_7 1301 1340 - MX6Q_PAD_SD3_DAT1__GPIO_7_5 1302 1341 - MX6Q_PAD_SD3_DAT1__MIPI_CORE_DPHY_IN_19 1303 1342 - MX6Q_PAD_SD3_DAT1__ANATOP_TESTI_0 1304 1343 - MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 1305 1344 - MX6Q_PAD_SD3_DAT2__PCIE_CTRL_MUX_28 1306 1345 - MX6Q_PAD_SD3_DAT2__USBOH3_UH3_DFD_OUT_8 1307 1346 - MX6Q_PAD_SD3_DAT2__USBOH3_UH2_DFD_OUT_8 1308 1347 - MX6Q_PAD_SD3_DAT2__GPIO_7_6 1309 1348 - MX6Q_PAD_SD3_DAT2__MIPI_CORE_DPHY_IN_20 1310 1349 - MX6Q_PAD_SD3_DAT2__ANATOP_TESTI_1 1311 1350 - MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 1312 1351 - MX6Q_PAD_SD3_DAT3__UART3_CTS 1313 1352 - MX6Q_PAD_SD3_DAT3__PCIE_CTRL_MUX_29 1314 1353 - MX6Q_PAD_SD3_DAT3__USBOH3_UH3_DFD_OUT_9 1315 1354 - MX6Q_PAD_SD3_DAT3__USBOH3_UH2_DFD_OUT_9 1316 1355 - MX6Q_PAD_SD3_DAT3__GPIO_7_7 1317 1356 - MX6Q_PAD_SD3_DAT3__MIPI_CORE_DPHY_IN_21 1318 1357 - MX6Q_PAD_SD3_DAT3__ANATOP_TESTI_2 1319 1358 - MX6Q_PAD_SD3_RST__USDHC3_RST 1320 1359 - MX6Q_PAD_SD3_RST__UART3_RTS 1321 1360 - MX6Q_PAD_SD3_RST__PCIE_CTRL_MUX_30 1322 1361 - MX6Q_PAD_SD3_RST__USBOH3_UH3_DFD_OUT_10 1323 1362 - MX6Q_PAD_SD3_RST__USBOH3_UH2_DFD_OUT_10 1324 1363 - MX6Q_PAD_SD3_RST__GPIO_7_8 1325 1364 - MX6Q_PAD_SD3_RST__MIPI_CORE_DPHY_IN_22 1326 1365 - MX6Q_PAD_SD3_RST__ANATOP_ANATOP_TESTI_3 1327 1366 - MX6Q_PAD_NANDF_CLE__RAWNAND_CLE 1328 1367 - MX6Q_PAD_NANDF_CLE__IPU2_SISG_4 1329 1368 - MX6Q_PAD_NANDF_CLE__PCIE_CTRL_MUX_31 1330 1369 - MX6Q_PAD_NANDF_CLE__USBOH3_UH3_DFD_OT11 1331 1370 - MX6Q_PAD_NANDF_CLE__USBOH3_UH2_DFD_OT11 1332 1371 - MX6Q_PAD_NANDF_CLE__GPIO_6_7 1333 1372 - MX6Q_PAD_NANDF_CLE__MIPI_CORE_DPHY_IN23 1334 1373 - MX6Q_PAD_NANDF_CLE__TPSMP_HTRANS_0 1335 1374 - MX6Q_PAD_NANDF_ALE__RAWNAND_ALE 1336 1375 - MX6Q_PAD_NANDF_ALE__USDHC4_RST 1337 1376 - MX6Q_PAD_NANDF_ALE__PCIE_CTRL_MUX_0 1338 1377 - MX6Q_PAD_NANDF_ALE__USBOH3_UH3_DFD_OT12 1339 1378 - MX6Q_PAD_NANDF_ALE__USBOH3_UH2_DFD_OT12 1340 1379 - MX6Q_PAD_NANDF_ALE__GPIO_6_8 1341 1380 - MX6Q_PAD_NANDF_ALE__MIPI_CR_DPHY_IN_24 1342 1381 - MX6Q_PAD_NANDF_ALE__TPSMP_HTRANS_1 1343 1382 - MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN 1344 1383 - MX6Q_PAD_NANDF_WP_B__IPU2_SISG_5 1345 1384 - MX6Q_PAD_NANDF_WP_B__PCIE_CTRL__MUX_1 1346 1385 - MX6Q_PAD_NANDF_WP_B__USBOH3_UH3_DFDOT13 1347 1386 - MX6Q_PAD_NANDF_WP_B__USBOH3_UH2_DFDOT13 1348 1387 - MX6Q_PAD_NANDF_WP_B__GPIO_6_9 1349 1388 - MX6Q_PAD_NANDF_WP_B__MIPI_CR_DPHY_OUT32 1350 1389 - MX6Q_PAD_NANDF_WP_B__PL301_PER1_HSIZE_0 1351 1390 - MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 1352 1391 - MX6Q_PAD_NANDF_RB0__IPU2_DI0_PIN1 1353 1392 - MX6Q_PAD_NANDF_RB0__PCIE_CTRL_MUX_2 1354 1393 - MX6Q_PAD_NANDF_RB0__USBOH3_UH3_DFD_OT14 1355 1394 - MX6Q_PAD_NANDF_RB0__USBOH3_UH2_DFD_OT14 1356 1395 - MX6Q_PAD_NANDF_RB0__GPIO_6_10 1357 1396 - MX6Q_PAD_NANDF_RB0__MIPI_CR_DPHY_OUT_33 1358 1397 - MX6Q_PAD_NANDF_RB0__PL301_PER1_HSIZE_1 1359 1398 - MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N 1360 1399 - MX6Q_PAD_NANDF_CS0__USBOH3_UH3_DFD_OT15 1361 1400 - MX6Q_PAD_NANDF_CS0__USBOH3_UH2_DFD_OT15 1362 1401 - MX6Q_PAD_NANDF_CS0__GPIO_6_11 1363 1402 - MX6Q_PAD_NANDF_CS0__PL301_PER1_HSIZE_2 1364 1403 - MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N 1365 1404 - MX6Q_PAD_NANDF_CS1__USDHC4_VSELECT 1366 1405 - MX6Q_PAD_NANDF_CS1__USDHC3_VSELECT 1367 1406 - MX6Q_PAD_NANDF_CS1__PCIE_CTRL_MUX_3 1368 1407 - MX6Q_PAD_NANDF_CS1__GPIO_6_14 1369 1408 - MX6Q_PAD_NANDF_CS1__PL301_PER1_HRDYOUT 1370 1409 - MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N 1371 1410 - MX6Q_PAD_NANDF_CS2__IPU1_SISG_0 1372 1411 - MX6Q_PAD_NANDF_CS2__ESAI1_TX0 1373 1412 - MX6Q_PAD_NANDF_CS2__WEIM_WEIM_CRE 1374 1413 - MX6Q_PAD_NANDF_CS2__CCM_CLKO2 1375 1414 - MX6Q_PAD_NANDF_CS2__GPIO_6_15 1376 1415 - MX6Q_PAD_NANDF_CS2__IPU2_SISG_0 1377 1416 - MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N 1378 1417 - MX6Q_PAD_NANDF_CS3__IPU1_SISG_1 1379 1418 - MX6Q_PAD_NANDF_CS3__ESAI1_TX1 1380 1419 - MX6Q_PAD_NANDF_CS3__WEIM_WEIM_A_26 1381 1420 - MX6Q_PAD_NANDF_CS3__PCIE_CTRL_MUX_4 1382 1421 - MX6Q_PAD_NANDF_CS3__GPIO_6_16 1383 1422 - MX6Q_PAD_NANDF_CS3__IPU2_SISG_1 1384 1423 - MX6Q_PAD_NANDF_CS3__TPSMP_CLK 1385 1424 - MX6Q_PAD_SD4_CMD__USDHC4_CMD 1386 1425 - MX6Q_PAD_SD4_CMD__RAWNAND_RDN 1387 1426 - MX6Q_PAD_SD4_CMD__UART3_TXD 1388 1427 - MX6Q_PAD_SD4_CMD__PCIE_CTRL_MUX_5 1389 1428 - MX6Q_PAD_SD4_CMD__GPIO_7_9 1390 1429 - MX6Q_PAD_SD4_CMD__TPSMP_HDATA_DIR 1391 1430 - MX6Q_PAD_SD4_CLK__USDHC4_CLK 1392 1431 - MX6Q_PAD_SD4_CLK__RAWNAND_WRN 1393 1432 - MX6Q_PAD_SD4_CLK__UART3_RXD 1394 1433 - MX6Q_PAD_SD4_CLK__PCIE_CTRL_MUX_6 1395 1434 - MX6Q_PAD_SD4_CLK__GPIO_7_10 1396 1435 - MX6Q_PAD_NANDF_D0__RAWNAND_D0 1397 1436 - MX6Q_PAD_NANDF_D0__USDHC1_DAT4 1398 1437 - MX6Q_PAD_NANDF_D0__GPU3D_GPU_DBG_OUT_0 1399 1438 - MX6Q_PAD_NANDF_D0__USBOH3_UH2_DFD_OUT16 1400 1439 - MX6Q_PAD_NANDF_D0__USBOH3_UH3_DFD_OUT16 1401 1440 - MX6Q_PAD_NANDF_D0__GPIO_2_0 1402 1441 - MX6Q_PAD_NANDF_D0__IPU1_IPU_DIAG_BUS_0 1403 1442 - MX6Q_PAD_NANDF_D0__IPU2_IPU_DIAG_BUS_0 1404 1443 - MX6Q_PAD_NANDF_D1__RAWNAND_D1 1405 1444 - MX6Q_PAD_NANDF_D1__USDHC1_DAT5 1406 1445 - MX6Q_PAD_NANDF_D1__GPU3D_GPU_DEBUG_OUT1 1407 1446 - MX6Q_PAD_NANDF_D1__USBOH3_UH2_DFD_OUT17 1408 1447 - MX6Q_PAD_NANDF_D1__USBOH3_UH3_DFD_OUT17 1409 1448 - MX6Q_PAD_NANDF_D1__GPIO_2_1 1410 1449 - MX6Q_PAD_NANDF_D1__IPU1_IPU_DIAG_BUS_1 1411 1450 - MX6Q_PAD_NANDF_D1__IPU2_IPU_DIAG_BUS_1 1412 1451 - MX6Q_PAD_NANDF_D2__RAWNAND_D2 1413 1452 - MX6Q_PAD_NANDF_D2__USDHC1_DAT6 1414 1453 - MX6Q_PAD_NANDF_D2__GPU3D_GPU_DBG_OUT_2 1415 1454 - MX6Q_PAD_NANDF_D2__USBOH3_UH2_DFD_OUT18 1416 1455 - MX6Q_PAD_NANDF_D2__USBOH3_UH3_DFD_OUT18 1417 1456 - MX6Q_PAD_NANDF_D2__GPIO_2_2 1418 1457 - MX6Q_PAD_NANDF_D2__IPU1_IPU_DIAG_BUS_2 1419 1458 - MX6Q_PAD_NANDF_D2__IPU2_IPU_DIAG_BUS_2 1420 1459 - MX6Q_PAD_NANDF_D3__RAWNAND_D3 1421 1460 - MX6Q_PAD_NANDF_D3__USDHC1_DAT7 1422 1461 - MX6Q_PAD_NANDF_D3__GPU3D_GPU_DBG_OUT_3 1423 1462 - MX6Q_PAD_NANDF_D3__USBOH3_UH2_DFD_OUT19 1424 1463 - MX6Q_PAD_NANDF_D3__USBOH3_UH3_DFD_OUT19 1425 1464 - MX6Q_PAD_NANDF_D3__GPIO_2_3 1426 1465 - MX6Q_PAD_NANDF_D3__IPU1_IPU_DIAG_BUS_3 1427 1466 - MX6Q_PAD_NANDF_D3__IPU2_IPU_DIAG_BUS_3 1428 1467 - MX6Q_PAD_NANDF_D4__RAWNAND_D4 1429 1468 - MX6Q_PAD_NANDF_D4__USDHC2_DAT4 1430 1469 - MX6Q_PAD_NANDF_D4__GPU3D_GPU_DBG_OUT_4 1431 1470 - MX6Q_PAD_NANDF_D4__USBOH3_UH2_DFD_OUT20 1432 1471 - MX6Q_PAD_NANDF_D4__USBOH3_UH3_DFD_OUT20 1433 1472 - MX6Q_PAD_NANDF_D4__GPIO_2_4 1434 1473 - MX6Q_PAD_NANDF_D4__IPU1_IPU_DIAG_BUS_4 1435 1474 - MX6Q_PAD_NANDF_D4__IPU2_IPU_DIAG_BUS_4 1436 1475 - MX6Q_PAD_NANDF_D5__RAWNAND_D5 1437 1476 - MX6Q_PAD_NANDF_D5__USDHC2_DAT5 1438 1477 - MX6Q_PAD_NANDF_D5__GPU3D_GPU_DBG_OUT_5 1439 1478 - MX6Q_PAD_NANDF_D5__USBOH3_UH2_DFD_OUT21 1440 1479 - MX6Q_PAD_NANDF_D5__USBOH3_UH3_DFD_OUT21 1441 1480 - MX6Q_PAD_NANDF_D5__GPIO_2_5 1442 1481 - MX6Q_PAD_NANDF_D5__IPU1_IPU_DIAG_BUS_5 1443 1482 - MX6Q_PAD_NANDF_D5__IPU2_IPU_DIAG_BUS_5 1444 1483 - MX6Q_PAD_NANDF_D6__RAWNAND_D6 1445 1484 - MX6Q_PAD_NANDF_D6__USDHC2_DAT6 1446 1485 - MX6Q_PAD_NANDF_D6__GPU3D_GPU_DBG_OUT_6 1447 1486 - MX6Q_PAD_NANDF_D6__USBOH3_UH2_DFD_OUT22 1448 1487 - MX6Q_PAD_NANDF_D6__USBOH3_UH3_DFD_OUT22 1449 1488 - MX6Q_PAD_NANDF_D6__GPIO_2_6 1450 1489 - MX6Q_PAD_NANDF_D6__IPU1_IPU_DIAG_BUS_6 1451 1490 - MX6Q_PAD_NANDF_D6__IPU2_IPU_DIAG_BUS_6 1452 1491 - MX6Q_PAD_NANDF_D7__RAWNAND_D7 1453 1492 - MX6Q_PAD_NANDF_D7__USDHC2_DAT7 1454 1493 - MX6Q_PAD_NANDF_D7__GPU3D_GPU_DBG_OUT_7 1455 1494 - MX6Q_PAD_NANDF_D7__USBOH3_UH2_DFD_OUT23 1456 1495 - MX6Q_PAD_NANDF_D7__USBOH3_UH3_DFD_OUT23 1457 1496 - MX6Q_PAD_NANDF_D7__GPIO_2_7 1458 1497 - MX6Q_PAD_NANDF_D7__IPU1_IPU_DIAG_BUS_7 1459 1498 - MX6Q_PAD_NANDF_D7__IPU2_IPU_DIAG_BUS_7 1460 1499 - MX6Q_PAD_SD4_DAT0__RAWNAND_D8 1461 1500 - MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 1462 1501 - MX6Q_PAD_SD4_DAT0__RAWNAND_DQS 1463 1502 - MX6Q_PAD_SD4_DAT0__USBOH3_UH2_DFD_OUT24 1464 1503 - MX6Q_PAD_SD4_DAT0__USBOH3_UH3_DFD_OUT24 1465 1504 - MX6Q_PAD_SD4_DAT0__GPIO_2_8 1466 1505 - MX6Q_PAD_SD4_DAT0__IPU1_IPU_DIAG_BUS_8 1467 1506 - MX6Q_PAD_SD4_DAT0__IPU2_IPU_DIAG_BUS_8 1468 1507 - MX6Q_PAD_SD4_DAT1__RAWNAND_D9 1469 1508 - MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 1470 1509 - MX6Q_PAD_SD4_DAT1__PWM3_PWMO 1471 1510 - MX6Q_PAD_SD4_DAT1__USBOH3_UH2_DFD_OUT25 1472 1511 - MX6Q_PAD_SD4_DAT1__USBOH3_UH3_DFD_OUT25 1473 1512 - MX6Q_PAD_SD4_DAT1__GPIO_2_9 1474 1513 - MX6Q_PAD_SD4_DAT1__IPU1_IPU_DIAG_BUS_9 1475 1514 - MX6Q_PAD_SD4_DAT1__IPU2_IPU_DIAG_BUS_9 1476 1515 - MX6Q_PAD_SD4_DAT2__RAWNAND_D10 1477 1516 - MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 1478 1517 - MX6Q_PAD_SD4_DAT2__PWM4_PWMO 1479 1518 - MX6Q_PAD_SD4_DAT2__USBOH3_UH2_DFD_OUT26 1480 1519 - MX6Q_PAD_SD4_DAT2__USBOH3_UH3_DFD_OUT26 1481 1520 - MX6Q_PAD_SD4_DAT2__GPIO_2_10 1482 1521 - MX6Q_PAD_SD4_DAT2__IPU1_IPU_DIAG_BUS_10 1483 1522 - MX6Q_PAD_SD4_DAT2__IPU2_IPU_DIAG_BUS_10 1484 1523 - MX6Q_PAD_SD4_DAT3__RAWNAND_D11 1485 1524 - MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 1486 1525 - MX6Q_PAD_SD4_DAT3__USBOH3_UH2_DFD_OUT27 1487 1526 - MX6Q_PAD_SD4_DAT3__USBOH3_UH3_DFD_OUT27 1488 1527 - MX6Q_PAD_SD4_DAT3__GPIO_2_11 1489 1528 - MX6Q_PAD_SD4_DAT3__IPU1_IPU_DIAG_BUS_11 1490 1529 - MX6Q_PAD_SD4_DAT3__IPU2_IPU_DIAG_BUS_11 1491 1530 - MX6Q_PAD_SD4_DAT4__RAWNAND_D12 1492 1531 - MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 1493 1532 - MX6Q_PAD_SD4_DAT4__UART2_RXD 1494 1533 - MX6Q_PAD_SD4_DAT4__USBOH3_UH2_DFD_OUT28 1495 1534 - MX6Q_PAD_SD4_DAT4__USBOH3_UH3_DFD_OUT28 1496 1535 - MX6Q_PAD_SD4_DAT4__GPIO_2_12 1497 1536 - MX6Q_PAD_SD4_DAT4__IPU1_IPU_DIAG_BUS_12 1498 1537 - MX6Q_PAD_SD4_DAT4__IPU2_IPU_DIAG_BUS_12 1499 1538 - MX6Q_PAD_SD4_DAT5__RAWNAND_D13 1500 1539 - MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 1501 1540 - MX6Q_PAD_SD4_DAT5__UART2_RTS 1502 1541 - MX6Q_PAD_SD4_DAT5__USBOH3_UH2_DFD_OUT29 1503 1542 - MX6Q_PAD_SD4_DAT5__USBOH3_UH3_DFD_OUT29 1504 1543 - MX6Q_PAD_SD4_DAT5__GPIO_2_13 1505 1544 - MX6Q_PAD_SD4_DAT5__IPU1_IPU_DIAG_BUS_13 1506 1545 - MX6Q_PAD_SD4_DAT5__IPU2_IPU_DIAG_BUS_13 1507 1546 - MX6Q_PAD_SD4_DAT6__RAWNAND_D14 1508 1547 - MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 1509 1548 - MX6Q_PAD_SD4_DAT6__UART2_CTS 1510 1549 - MX6Q_PAD_SD4_DAT6__USBOH3_UH2_DFD_OUT30 1511 1550 - MX6Q_PAD_SD4_DAT6__USBOH3_UH3_DFD_OUT30 1512 1551 - MX6Q_PAD_SD4_DAT6__GPIO_2_14 1513 1552 - MX6Q_PAD_SD4_DAT6__IPU1_IPU_DIAG_BUS_14 1514 1553 - MX6Q_PAD_SD4_DAT6__IPU2_IPU_DIAG_BUS_14 1515 1554 - MX6Q_PAD_SD4_DAT7__RAWNAND_D15 1516 1555 - MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 1517 1556 - MX6Q_PAD_SD4_DAT7__UART2_TXD 1518 1557 - MX6Q_PAD_SD4_DAT7__USBOH3_UH2_DFD_OUT31 1519 1558 - MX6Q_PAD_SD4_DAT7__USBOH3_UH3_DFD_OUT31 1520 1559 - MX6Q_PAD_SD4_DAT7__GPIO_2_15 1521 1560 - MX6Q_PAD_SD4_DAT7__IPU1_IPU_DIAG_BUS_15 1522 1561 - MX6Q_PAD_SD4_DAT7__IPU2_IPU_DIAG_BUS_15 1523 1562 - MX6Q_PAD_SD1_DAT1__USDHC1_DAT1 1524 1563 - MX6Q_PAD_SD1_DAT1__ECSPI5_SS0 1525 1564 - MX6Q_PAD_SD1_DAT1__PWM3_PWMO 1526 1565 - MX6Q_PAD_SD1_DAT1__GPT_CAPIN2 1527 1566 - MX6Q_PAD_SD1_DAT1__PCIE_CTRL_MUX_7 1528 1567 - MX6Q_PAD_SD1_DAT1__GPIO_1_17 1529 1568 - MX6Q_PAD_SD1_DAT1__HDMI_TX_OPHYDTB_0 1530 1569 - MX6Q_PAD_SD1_DAT1__ANATOP_TESTO_8 1531 1570 - MX6Q_PAD_SD1_DAT0__USDHC1_DAT0 1532 1571 - MX6Q_PAD_SD1_DAT0__ECSPI5_MISO 1533 1572 - MX6Q_PAD_SD1_DAT0__CAAM_WRAP_RNG_OSCOBS 1534 1573 - MX6Q_PAD_SD1_DAT0__GPT_CAPIN1 1535 1574 - MX6Q_PAD_SD1_DAT0__PCIE_CTRL_MUX_8 1536 1575 - MX6Q_PAD_SD1_DAT0__GPIO_1_16 1537 1576 - MX6Q_PAD_SD1_DAT0__HDMI_TX_OPHYDTB_1 1538 1577 - MX6Q_PAD_SD1_DAT0__ANATOP_TESTO_7 1539 1578 - MX6Q_PAD_SD1_DAT3__USDHC1_DAT3 1540 1579 - MX6Q_PAD_SD1_DAT3__ECSPI5_SS2 1541 1580 - MX6Q_PAD_SD1_DAT3__GPT_CMPOUT3 1542 1581 - MX6Q_PAD_SD1_DAT3__PWM1_PWMO 1543 1582 - MX6Q_PAD_SD1_DAT3__WDOG2_WDOG_B 1544 1583 - MX6Q_PAD_SD1_DAT3__GPIO_1_21 1545 1584 - MX6Q_PAD_SD1_DAT3__WDOG2_WDOG_RST_B_DEB 1546 1585 - MX6Q_PAD_SD1_DAT3__ANATOP_TESTO_6 1547 1586 - MX6Q_PAD_SD1_CMD__USDHC1_CMD 1548 1587 - MX6Q_PAD_SD1_CMD__ECSPI5_MOSI 1549 1588 - MX6Q_PAD_SD1_CMD__PWM4_PWMO 1550 1589 - MX6Q_PAD_SD1_CMD__GPT_CMPOUT1 1551 1590 - MX6Q_PAD_SD1_CMD__GPIO_1_18 1552 1591 - MX6Q_PAD_SD1_CMD__ANATOP_TESTO_5 1553 1592 - MX6Q_PAD_SD1_DAT2__USDHC1_DAT2 1554 1593 - MX6Q_PAD_SD1_DAT2__ECSPI5_SS1 1555 1594 - MX6Q_PAD_SD1_DAT2__GPT_CMPOUT2 1556 1595 - MX6Q_PAD_SD1_DAT2__PWM2_PWMO 1557 1596 - MX6Q_PAD_SD1_DAT2__WDOG1_WDOG_B 1558 1597 - MX6Q_PAD_SD1_DAT2__GPIO_1_19 1559 1598 - MX6Q_PAD_SD1_DAT2__WDOG1_WDOG_RST_B_DEB 1560 1599 - MX6Q_PAD_SD1_DAT2__ANATOP_TESTO_4 1561 1600 - MX6Q_PAD_SD1_CLK__USDHC1_CLK 1562 1601 - MX6Q_PAD_SD1_CLK__ECSPI5_SCLK 1563 1602 - MX6Q_PAD_SD1_CLK__OSC32K_32K_OUT 1564 1603 - MX6Q_PAD_SD1_CLK__GPT_CLKIN 1565 1604 - MX6Q_PAD_SD1_CLK__GPIO_1_20 1566 1605 - MX6Q_PAD_SD1_CLK__PHY_DTB_0 1567 1606 - MX6Q_PAD_SD1_CLK__SATA_PHY_DTB_0 1568 1607 - MX6Q_PAD_SD2_CLK__USDHC2_CLK 1569 1608 - MX6Q_PAD_SD2_CLK__ECSPI5_SCLK 1570 1609 - MX6Q_PAD_SD2_CLK__KPP_COL_5 1571 1610 - MX6Q_PAD_SD2_CLK__AUDMUX_AUD4_RXFS 1572 1611 - MX6Q_PAD_SD2_CLK__PCIE_CTRL_MUX_9 1573 1612 - MX6Q_PAD_SD2_CLK__GPIO_1_10 1574 1613 - MX6Q_PAD_SD2_CLK__PHY_DTB_1 1575 1614 - MX6Q_PAD_SD2_CLK__SATA_PHY_DTB_1 1576 1615 - MX6Q_PAD_SD2_CMD__USDHC2_CMD 1577 1616 - MX6Q_PAD_SD2_CMD__ECSPI5_MOSI 1578 1617 - MX6Q_PAD_SD2_CMD__KPP_ROW_5 1579 1618 - MX6Q_PAD_SD2_CMD__AUDMUX_AUD4_RXC 1580 1619 - MX6Q_PAD_SD2_CMD__PCIE_CTRL_MUX_10 1581 1620 - MX6Q_PAD_SD2_CMD__GPIO_1_11 1582 1621 - MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 1583 1622 - MX6Q_PAD_SD2_DAT3__ECSPI5_SS3 1584 1623 - MX6Q_PAD_SD2_DAT3__KPP_COL_6 1585 1624 - MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC 1586 1625 - MX6Q_PAD_SD2_DAT3__PCIE_CTRL_MUX_11 1587 1626 - MX6Q_PAD_SD2_DAT3__GPIO_1_12 1588 1627 - MX6Q_PAD_SD2_DAT3__SJC_DONE 1589 1628 - MX6Q_PAD_SD2_DAT3__ANATOP_TESTO_3 1590 1629 - MX6Q_PAD_ENET_RX_ER__ANATOP_USBOTG_ID 1591 1630 - MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID 1592 37 + Refer to imx6q-pinfunc.h in device tree source folder for all available 38 + imx6q PIN_FUNC_ID.
+970
arch/arm/boot/dts/imx35-pinfunc.h
··· 1 + /* 2 + * Copyright 2013 Freescale Semiconductor, Inc. 3 + * 4 + * This program is free software; you can redistribute it and/or modify 5 + * it under the terms of the GNU General Public License version 2 as 6 + * published by the Free Software Foundation. 7 + * 8 + */ 9 + 10 + #ifndef __DTS_IMX35_PINFUNC_H 11 + #define __DTS_IMX35_PINFUNC_H 12 + 13 + /* 14 + * The pin function ID is a tuple of 15 + * <mux_reg conf_reg input_reg mux_mode input_val> 16 + */ 17 + #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 18 + #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 19 + #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 20 + #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 21 + #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 22 + #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 23 + #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 24 + #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 25 + #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 26 + #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 27 + #define MX35_PAD_COMPARE__GPIO1_5 0x008 0x32c 0x854 0x5 0x0 28 + #define MX35_PAD_COMPARE__SDMA_EXTDMA_2 0x008 0x32c 0x000 0x7 0x0 29 + #define MX35_PAD_WDOG_RST__WDOG_WDOG_B 0x00c 0x330 0x000 0x0 0x0 30 + #define MX35_PAD_WDOG_RST__IPU_FLASH_STROBE 0x00c 0x330 0x000 0x3 0x0 31 + #define MX35_PAD_WDOG_RST__GPIO1_6 0x00c 0x330 0x858 0x5 0x0 32 + #define MX35_PAD_GPIO1_0__GPIO1_0 0x010 0x334 0x82c 0x0 0x0 33 + #define MX35_PAD_GPIO1_0__CCM_PMIC_RDY 0x010 0x334 0x7d4 0x1 0x0 34 + #define MX35_PAD_GPIO1_0__OWIRE_LINE 0x010 0x334 0x990 0x2 0x0 35 + #define MX35_PAD_GPIO1_0__SDMA_EXTDMA_0 0x010 0x334 0x000 0x7 0x0 36 + #define MX35_PAD_GPIO1_1__GPIO1_1 0x014 0x338 0x838 0x0 0x0 37 + #define MX35_PAD_GPIO1_1__PWM_PWMO 0x014 0x338 0x000 0x2 0x0 38 + #define MX35_PAD_GPIO1_1__CSPI1_SS2 0x014 0x338 0x7d8 0x3 0x0 39 + #define MX35_PAD_GPIO1_1__SCC_TAMPER_DETECT 0x014 0x338 0x000 0x6 0x0 40 + #define MX35_PAD_GPIO1_1__SDMA_EXTDMA_1 0x014 0x338 0x000 0x7 0x0 41 + #define MX35_PAD_GPIO2_0__GPIO2_0 0x018 0x33c 0x868 0x0 0x0 42 + #define MX35_PAD_GPIO2_0__USB_TOP_USBOTG_CLK 0x018 0x33c 0x000 0x1 0x0 43 + #define MX35_PAD_GPIO3_0__GPIO3_0 0x01c 0x340 0x8e8 0x0 0x0 44 + #define MX35_PAD_GPIO3_0__USB_TOP_USBH2_CLK 0x01c 0x340 0x000 0x1 0x0 45 + #define MX35_PAD_RESET_IN_B__CCM_RESET_IN_B 0x000 0x344 0x000 0x0 0x0 46 + #define MX35_PAD_POR_B__CCM_POR_B 0x000 0x348 0x000 0x0 0x0 47 + #define MX35_PAD_CLKO__CCM_CLKO 0x020 0x34c 0x000 0x0 0x0 48 + #define MX35_PAD_CLKO__GPIO1_8 0x020 0x34c 0x860 0x5 0x0 49 + #define MX35_PAD_BOOT_MODE0__CCM_BOOT_MODE_0 0x000 0x350 0x000 0x0 0x0 50 + #define MX35_PAD_BOOT_MODE1__CCM_BOOT_MODE_1 0x000 0x354 0x000 0x0 0x0 51 + #define MX35_PAD_CLK_MODE0__CCM_CLK_MODE_0 0x000 0x358 0x000 0x0 0x0 52 + #define MX35_PAD_CLK_MODE1__CCM_CLK_MODE_1 0x000 0x35c 0x000 0x0 0x0 53 + #define MX35_PAD_POWER_FAIL__CCM_DSM_WAKEUP_INT_26 0x000 0x360 0x000 0x0 0x0 54 + #define MX35_PAD_VSTBY__CCM_VSTBY 0x024 0x364 0x000 0x0 0x0 55 + #define MX35_PAD_VSTBY__GPIO1_7 0x024 0x364 0x85c 0x5 0x0 56 + #define MX35_PAD_A0__EMI_EIM_DA_L_0 0x028 0x368 0x000 0x0 0x0 57 + #define MX35_PAD_A1__EMI_EIM_DA_L_1 0x02c 0x36c 0x000 0x0 0x0 58 + #define MX35_PAD_A2__EMI_EIM_DA_L_2 0x030 0x370 0x000 0x0 0x0 59 + #define MX35_PAD_A3__EMI_EIM_DA_L_3 0x034 0x374 0x000 0x0 0x0 60 + #define MX35_PAD_A4__EMI_EIM_DA_L_4 0x038 0x378 0x000 0x0 0x0 61 + #define MX35_PAD_A5__EMI_EIM_DA_L_5 0x03c 0x37c 0x000 0x0 0x0 62 + #define MX35_PAD_A6__EMI_EIM_DA_L_6 0x040 0x380 0x000 0x0 0x0 63 + #define MX35_PAD_A7__EMI_EIM_DA_L_7 0x044 0x384 0x000 0x0 0x0 64 + #define MX35_PAD_A8__EMI_EIM_DA_H_8 0x048 0x388 0x000 0x0 0x0 65 + #define MX35_PAD_A9__EMI_EIM_DA_H_9 0x04c 0x38c 0x000 0x0 0x0 66 + #define MX35_PAD_A10__EMI_EIM_DA_H_10 0x050 0x390 0x000 0x0 0x0 67 + #define MX35_PAD_MA10__EMI_MA10 0x054 0x394 0x000 0x0 0x0 68 + #define MX35_PAD_A11__EMI_EIM_DA_H_11 0x058 0x398 0x000 0x0 0x0 69 + #define MX35_PAD_A12__EMI_EIM_DA_H_12 0x05c 0x39c 0x000 0x0 0x0 70 + #define MX35_PAD_A13__EMI_EIM_DA_H_13 0x060 0x3a0 0x000 0x0 0x0 71 + #define MX35_PAD_A14__EMI_EIM_DA_H2_14 0x064 0x3a4 0x000 0x0 0x0 72 + #define MX35_PAD_A15__EMI_EIM_DA_H2_15 0x068 0x3a8 0x000 0x0 0x0 73 + #define MX35_PAD_A16__EMI_EIM_A_16 0x06c 0x3ac 0x000 0x0 0x0 74 + #define MX35_PAD_A17__EMI_EIM_A_17 0x070 0x3b0 0x000 0x0 0x0 75 + #define MX35_PAD_A18__EMI_EIM_A_18 0x074 0x3b4 0x000 0x0 0x0 76 + #define MX35_PAD_A19__EMI_EIM_A_19 0x078 0x3b8 0x000 0x0 0x0 77 + #define MX35_PAD_A20__EMI_EIM_A_20 0x07c 0x3bc 0x000 0x0 0x0 78 + #define MX35_PAD_A21__EMI_EIM_A_21 0x080 0x3c0 0x000 0x0 0x0 79 + #define MX35_PAD_A22__EMI_EIM_A_22 0x084 0x3c4 0x000 0x0 0x0 80 + #define MX35_PAD_A23__EMI_EIM_A_23 0x088 0x3c8 0x000 0x0 0x0 81 + #define MX35_PAD_A24__EMI_EIM_A_24 0x08c 0x3cc 0x000 0x0 0x0 82 + #define MX35_PAD_A25__EMI_EIM_A_25 0x090 0x3d0 0x000 0x0 0x0 83 + #define MX35_PAD_SDBA1__EMI_EIM_SDBA1 0x000 0x3d4 0x000 0x0 0x0 84 + #define MX35_PAD_SDBA0__EMI_EIM_SDBA0 0x000 0x3d8 0x000 0x0 0x0 85 + #define MX35_PAD_SD0__EMI_DRAM_D_0 0x000 0x3dc 0x000 0x0 0x0 86 + #define MX35_PAD_SD1__EMI_DRAM_D_1 0x000 0x3e0 0x000 0x0 0x0 87 + #define MX35_PAD_SD2__EMI_DRAM_D_2 0x000 0x3e4 0x000 0x0 0x0 88 + #define MX35_PAD_SD3__EMI_DRAM_D_3 0x000 0x3e8 0x000 0x0 0x0 89 + #define MX35_PAD_SD4__EMI_DRAM_D_4 0x000 0x3ec 0x000 0x0 0x0 90 + #define MX35_PAD_SD5__EMI_DRAM_D_5 0x000 0x3f0 0x000 0x0 0x0 91 + #define MX35_PAD_SD6__EMI_DRAM_D_6 0x000 0x3f4 0x000 0x0 0x0 92 + #define MX35_PAD_SD7__EMI_DRAM_D_7 0x000 0x3f8 0x000 0x0 0x0 93 + #define MX35_PAD_SD8__EMI_DRAM_D_8 0x000 0x3fc 0x000 0x0 0x0 94 + #define MX35_PAD_SD9__EMI_DRAM_D_9 0x000 0x400 0x000 0x0 0x0 95 + #define MX35_PAD_SD10__EMI_DRAM_D_10 0x000 0x404 0x000 0x0 0x0 96 + #define MX35_PAD_SD11__EMI_DRAM_D_11 0x000 0x408 0x000 0x0 0x0 97 + #define MX35_PAD_SD12__EMI_DRAM_D_12 0x000 0x40c 0x000 0x0 0x0 98 + #define MX35_PAD_SD13__EMI_DRAM_D_13 0x000 0x410 0x000 0x0 0x0 99 + #define MX35_PAD_SD14__EMI_DRAM_D_14 0x000 0x414 0x000 0x0 0x0 100 + #define MX35_PAD_SD15__EMI_DRAM_D_15 0x000 0x418 0x000 0x0 0x0 101 + #define MX35_PAD_SD16__EMI_DRAM_D_16 0x000 0x41c 0x000 0x0 0x0 102 + #define MX35_PAD_SD17__EMI_DRAM_D_17 0x000 0x420 0x000 0x0 0x0 103 + #define MX35_PAD_SD18__EMI_DRAM_D_18 0x000 0x424 0x000 0x0 0x0 104 + #define MX35_PAD_SD19__EMI_DRAM_D_19 0x000 0x428 0x000 0x0 0x0 105 + #define MX35_PAD_SD20__EMI_DRAM_D_20 0x000 0x42c 0x000 0x0 0x0 106 + #define MX35_PAD_SD21__EMI_DRAM_D_21 0x000 0x430 0x000 0x0 0x0 107 + #define MX35_PAD_SD22__EMI_DRAM_D_22 0x000 0x434 0x000 0x0 0x0 108 + #define MX35_PAD_SD23__EMI_DRAM_D_23 0x000 0x438 0x000 0x0 0x0 109 + #define MX35_PAD_SD24__EMI_DRAM_D_24 0x000 0x43c 0x000 0x0 0x0 110 + #define MX35_PAD_SD25__EMI_DRAM_D_25 0x000 0x440 0x000 0x0 0x0 111 + #define MX35_PAD_SD26__EMI_DRAM_D_26 0x000 0x444 0x000 0x0 0x0 112 + #define MX35_PAD_SD27__EMI_DRAM_D_27 0x000 0x448 0x000 0x0 0x0 113 + #define MX35_PAD_SD28__EMI_DRAM_D_28 0x000 0x44c 0x000 0x0 0x0 114 + #define MX35_PAD_SD29__EMI_DRAM_D_29 0x000 0x450 0x000 0x0 0x0 115 + #define MX35_PAD_SD30__EMI_DRAM_D_30 0x000 0x454 0x000 0x0 0x0 116 + #define MX35_PAD_SD31__EMI_DRAM_D_31 0x000 0x458 0x000 0x0 0x0 117 + #define MX35_PAD_DQM0__EMI_DRAM_DQM_0 0x000 0x45c 0x000 0x0 0x0 118 + #define MX35_PAD_DQM1__EMI_DRAM_DQM_1 0x000 0x460 0x000 0x0 0x0 119 + #define MX35_PAD_DQM2__EMI_DRAM_DQM_2 0x000 0x464 0x000 0x0 0x0 120 + #define MX35_PAD_DQM3__EMI_DRAM_DQM_3 0x000 0x468 0x000 0x0 0x0 121 + #define MX35_PAD_EB0__EMI_EIM_EB0_B 0x094 0x46c 0x000 0x0 0x0 122 + #define MX35_PAD_EB1__EMI_EIM_EB1_B 0x098 0x470 0x000 0x0 0x0 123 + #define MX35_PAD_OE__EMI_EIM_OE 0x09c 0x474 0x000 0x0 0x0 124 + #define MX35_PAD_CS0__EMI_EIM_CS0 0x0a0 0x478 0x000 0x0 0x0 125 + #define MX35_PAD_CS1__EMI_EIM_CS1 0x0a4 0x47c 0x000 0x0 0x0 126 + #define MX35_PAD_CS1__EMI_NANDF_CE3 0x0a4 0x47c 0x000 0x3 0x0 127 + #define MX35_PAD_CS2__EMI_EIM_CS2 0x0a8 0x480 0x000 0x0 0x0 128 + #define MX35_PAD_CS3__EMI_EIM_CS3 0x0ac 0x484 0x000 0x0 0x0 129 + #define MX35_PAD_CS4__EMI_EIM_CS4 0x0b0 0x488 0x000 0x0 0x0 130 + #define MX35_PAD_CS4__EMI_DTACK_B 0x0b0 0x488 0x800 0x1 0x0 131 + #define MX35_PAD_CS4__EMI_NANDF_CE1 0x0b0 0x488 0x000 0x3 0x0 132 + #define MX35_PAD_CS4__GPIO1_20 0x0b0 0x488 0x83c 0x5 0x0 133 + #define MX35_PAD_CS5__EMI_EIM_CS5 0x0b4 0x48c 0x000 0x0 0x0 134 + #define MX35_PAD_CS5__CSPI2_SS2 0x0b4 0x48c 0x7f8 0x1 0x0 135 + #define MX35_PAD_CS5__CSPI1_SS2 0x0b4 0x48c 0x7d8 0x2 0x1 136 + #define MX35_PAD_CS5__EMI_NANDF_CE2 0x0b4 0x48c 0x000 0x3 0x0 137 + #define MX35_PAD_CS5__GPIO1_21 0x0b4 0x48c 0x840 0x5 0x0 138 + #define MX35_PAD_NF_CE0__EMI_NANDF_CE0 0x0b8 0x490 0x000 0x0 0x0 139 + #define MX35_PAD_NF_CE0__GPIO1_22 0x0b8 0x490 0x844 0x5 0x0 140 + #define MX35_PAD_ECB__EMI_EIM_ECB 0x000 0x494 0x000 0x0 0x0 141 + #define MX35_PAD_LBA__EMI_EIM_LBA 0x0bc 0x498 0x000 0x0 0x0 142 + #define MX35_PAD_BCLK__EMI_EIM_BCLK 0x0c0 0x49c 0x000 0x0 0x0 143 + #define MX35_PAD_RW__EMI_EIM_RW 0x0c4 0x4a0 0x000 0x0 0x0 144 + #define MX35_PAD_RAS__EMI_DRAM_RAS 0x000 0x4a4 0x000 0x0 0x0 145 + #define MX35_PAD_CAS__EMI_DRAM_CAS 0x000 0x4a8 0x000 0x0 0x0 146 + #define MX35_PAD_SDWE__EMI_DRAM_SDWE 0x000 0x4ac 0x000 0x0 0x0 147 + #define MX35_PAD_SDCKE0__EMI_DRAM_SDCKE_0 0x000 0x4b0 0x000 0x0 0x0 148 + #define MX35_PAD_SDCKE1__EMI_DRAM_SDCKE_1 0x000 0x4b4 0x000 0x0 0x0 149 + #define MX35_PAD_SDCLK__EMI_DRAM_SDCLK 0x000 0x4b8 0x000 0x0 0x0 150 + #define MX35_PAD_SDQS0__EMI_DRAM_SDQS_0 0x000 0x4bc 0x000 0x0 0x0 151 + #define MX35_PAD_SDQS1__EMI_DRAM_SDQS_1 0x000 0x4c0 0x000 0x0 0x0 152 + #define MX35_PAD_SDQS2__EMI_DRAM_SDQS_2 0x000 0x4c4 0x000 0x0 0x0 153 + #define MX35_PAD_SDQS3__EMI_DRAM_SDQS_3 0x000 0x4c8 0x000 0x0 0x0 154 + #define MX35_PAD_NFWE_B__EMI_NANDF_WE_B 0x0c8 0x4cc 0x000 0x0 0x0 155 + #define MX35_PAD_NFWE_B__USB_TOP_USBH2_DATA_3 0x0c8 0x4cc 0x9d8 0x1 0x0 156 + #define MX35_PAD_NFWE_B__IPU_DISPB_D0_VSYNC 0x0c8 0x4cc 0x924 0x2 0x0 157 + #define MX35_PAD_NFWE_B__GPIO2_18 0x0c8 0x4cc 0x88c 0x5 0x0 158 + #define MX35_PAD_NFWE_B__ARM11P_TOP_TRACE_0 0x0c8 0x4cc 0x000 0x7 0x0 159 + #define MX35_PAD_NFRE_B__EMI_NANDF_RE_B 0x0cc 0x4d0 0x000 0x0 0x0 160 + #define MX35_PAD_NFRE_B__USB_TOP_USBH2_DIR 0x0cc 0x4d0 0x9ec 0x1 0x0 161 + #define MX35_PAD_NFRE_B__IPU_DISPB_BCLK 0x0cc 0x4d0 0x000 0x2 0x0 162 + #define MX35_PAD_NFRE_B__GPIO2_19 0x0cc 0x4d0 0x890 0x5 0x0 163 + #define MX35_PAD_NFRE_B__ARM11P_TOP_TRACE_1 0x0cc 0x4d0 0x000 0x7 0x0 164 + #define MX35_PAD_NFALE__EMI_NANDF_ALE 0x0d0 0x4d4 0x000 0x0 0x0 165 + #define MX35_PAD_NFALE__USB_TOP_USBH2_STP 0x0d0 0x4d4 0x000 0x1 0x0 166 + #define MX35_PAD_NFALE__IPU_DISPB_CS0 0x0d0 0x4d4 0x000 0x2 0x0 167 + #define MX35_PAD_NFALE__GPIO2_20 0x0d0 0x4d4 0x898 0x5 0x0 168 + #define MX35_PAD_NFALE__ARM11P_TOP_TRACE_2 0x0d0 0x4d4 0x000 0x7 0x0 169 + #define MX35_PAD_NFCLE__EMI_NANDF_CLE 0x0d4 0x4d8 0x000 0x0 0x0 170 + #define MX35_PAD_NFCLE__USB_TOP_USBH2_NXT 0x0d4 0x4d8 0x9f0 0x1 0x0 171 + #define MX35_PAD_NFCLE__IPU_DISPB_PAR_RS 0x0d4 0x4d8 0x000 0x2 0x0 172 + #define MX35_PAD_NFCLE__GPIO2_21 0x0d4 0x4d8 0x89c 0x5 0x0 173 + #define MX35_PAD_NFCLE__ARM11P_TOP_TRACE_3 0x0d4 0x4d8 0x000 0x7 0x0 174 + #define MX35_PAD_NFWP_B__EMI_NANDF_WP_B 0x0d8 0x4dc 0x000 0x0 0x0 175 + #define MX35_PAD_NFWP_B__USB_TOP_USBH2_DATA_7 0x0d8 0x4dc 0x9e8 0x1 0x0 176 + #define MX35_PAD_NFWP_B__IPU_DISPB_WR 0x0d8 0x4dc 0x000 0x2 0x0 177 + #define MX35_PAD_NFWP_B__GPIO2_22 0x0d8 0x4dc 0x8a0 0x5 0x0 178 + #define MX35_PAD_NFWP_B__ARM11P_TOP_TRCTL 0x0d8 0x4dc 0x000 0x7 0x0 179 + #define MX35_PAD_NFRB__EMI_NANDF_RB 0x0dc 0x4e0 0x000 0x0 0x0 180 + #define MX35_PAD_NFRB__IPU_DISPB_RD 0x0dc 0x4e0 0x000 0x2 0x0 181 + #define MX35_PAD_NFRB__GPIO2_23 0x0dc 0x4e0 0x8a4 0x5 0x0 182 + #define MX35_PAD_NFRB__ARM11P_TOP_TRCLK 0x0dc 0x4e0 0x000 0x7 0x0 183 + #define MX35_PAD_D15__EMI_EIM_D_15 0x000 0x4e4 0x000 0x0 0x0 184 + #define MX35_PAD_D14__EMI_EIM_D_14 0x000 0x4e8 0x000 0x0 0x0 185 + #define MX35_PAD_D13__EMI_EIM_D_13 0x000 0x4ec 0x000 0x0 0x0 186 + #define MX35_PAD_D12__EMI_EIM_D_12 0x000 0x4f0 0x000 0x0 0x0 187 + #define MX35_PAD_D11__EMI_EIM_D_11 0x000 0x4f4 0x000 0x0 0x0 188 + #define MX35_PAD_D10__EMI_EIM_D_10 0x000 0x4f8 0x000 0x0 0x0 189 + #define MX35_PAD_D9__EMI_EIM_D_9 0x000 0x4fc 0x000 0x0 0x0 190 + #define MX35_PAD_D8__EMI_EIM_D_8 0x000 0x500 0x000 0x0 0x0 191 + #define MX35_PAD_D7__EMI_EIM_D_7 0x000 0x504 0x000 0x0 0x0 192 + #define MX35_PAD_D6__EMI_EIM_D_6 0x000 0x508 0x000 0x0 0x0 193 + #define MX35_PAD_D5__EMI_EIM_D_5 0x000 0x50c 0x000 0x0 0x0 194 + #define MX35_PAD_D4__EMI_EIM_D_4 0x000 0x510 0x000 0x0 0x0 195 + #define MX35_PAD_D3__EMI_EIM_D_3 0x000 0x514 0x000 0x0 0x0 196 + #define MX35_PAD_D2__EMI_EIM_D_2 0x000 0x518 0x000 0x0 0x0 197 + #define MX35_PAD_D1__EMI_EIM_D_1 0x000 0x51c 0x000 0x0 0x0 198 + #define MX35_PAD_D0__EMI_EIM_D_0 0x000 0x520 0x000 0x0 0x0 199 + #define MX35_PAD_CSI_D8__IPU_CSI_D_8 0x0e0 0x524 0x000 0x0 0x0 200 + #define MX35_PAD_CSI_D8__KPP_COL_0 0x0e0 0x524 0x950 0x1 0x0 201 + #define MX35_PAD_CSI_D8__GPIO1_20 0x0e0 0x524 0x83c 0x5 0x1 202 + #define MX35_PAD_CSI_D8__ARM11P_TOP_EVNTBUS_13 0x0e0 0x524 0x000 0x7 0x0 203 + #define MX35_PAD_CSI_D9__IPU_CSI_D_9 0x0e4 0x528 0x000 0x0 0x0 204 + #define MX35_PAD_CSI_D9__KPP_COL_1 0x0e4 0x528 0x954 0x1 0x0 205 + #define MX35_PAD_CSI_D9__GPIO1_21 0x0e4 0x528 0x840 0x5 0x1 206 + #define MX35_PAD_CSI_D9__ARM11P_TOP_EVNTBUS_14 0x0e4 0x528 0x000 0x7 0x0 207 + #define MX35_PAD_CSI_D10__IPU_CSI_D_10 0x0e8 0x52c 0x000 0x0 0x0 208 + #define MX35_PAD_CSI_D10__KPP_COL_2 0x0e8 0x52c 0x958 0x1 0x0 209 + #define MX35_PAD_CSI_D10__GPIO1_22 0x0e8 0x52c 0x844 0x5 0x1 210 + #define MX35_PAD_CSI_D10__ARM11P_TOP_EVNTBUS_15 0x0e8 0x52c 0x000 0x7 0x0 211 + #define MX35_PAD_CSI_D11__IPU_CSI_D_11 0x0ec 0x530 0x000 0x0 0x0 212 + #define MX35_PAD_CSI_D11__KPP_COL_3 0x0ec 0x530 0x95c 0x1 0x0 213 + #define MX35_PAD_CSI_D11__GPIO1_23 0x0ec 0x530 0x000 0x5 0x0 214 + #define MX35_PAD_CSI_D12__IPU_CSI_D_12 0x0f0 0x534 0x000 0x0 0x0 215 + #define MX35_PAD_CSI_D12__KPP_ROW_0 0x0f0 0x534 0x970 0x1 0x0 216 + #define MX35_PAD_CSI_D12__GPIO1_24 0x0f0 0x534 0x000 0x5 0x0 217 + #define MX35_PAD_CSI_D13__IPU_CSI_D_13 0x0f4 0x538 0x000 0x0 0x0 218 + #define MX35_PAD_CSI_D13__KPP_ROW_1 0x0f4 0x538 0x974 0x1 0x0 219 + #define MX35_PAD_CSI_D13__GPIO1_25 0x0f4 0x538 0x000 0x5 0x0 220 + #define MX35_PAD_CSI_D14__IPU_CSI_D_14 0x0f8 0x53c 0x000 0x0 0x0 221 + #define MX35_PAD_CSI_D14__KPP_ROW_2 0x0f8 0x53c 0x978 0x1 0x0 222 + #define MX35_PAD_CSI_D14__GPIO1_26 0x0f8 0x53c 0x000 0x5 0x0 223 + #define MX35_PAD_CSI_D15__IPU_CSI_D_15 0x0fc 0x540 0x97c 0x0 0x0 224 + #define MX35_PAD_CSI_D15__KPP_ROW_3 0x0fc 0x540 0x000 0x1 0x0 225 + #define MX35_PAD_CSI_D15__GPIO1_27 0x0fc 0x540 0x000 0x5 0x0 226 + #define MX35_PAD_CSI_MCLK__IPU_CSI_MCLK 0x100 0x544 0x000 0x0 0x0 227 + #define MX35_PAD_CSI_MCLK__GPIO1_28 0x100 0x544 0x000 0x5 0x0 228 + #define MX35_PAD_CSI_VSYNC__IPU_CSI_VSYNC 0x104 0x548 0x000 0x0 0x0 229 + #define MX35_PAD_CSI_VSYNC__GPIO1_29 0x104 0x548 0x000 0x5 0x0 230 + #define MX35_PAD_CSI_HSYNC__IPU_CSI_HSYNC 0x108 0x54c 0x000 0x0 0x0 231 + #define MX35_PAD_CSI_HSYNC__GPIO1_30 0x108 0x54c 0x000 0x5 0x0 232 + #define MX35_PAD_CSI_PIXCLK__IPU_CSI_PIXCLK 0x10c 0x550 0x000 0x0 0x0 233 + #define MX35_PAD_CSI_PIXCLK__GPIO1_31 0x10c 0x550 0x000 0x5 0x0 234 + #define MX35_PAD_I2C1_CLK__I2C1_SCL 0x110 0x554 0x000 0x0 0x0 235 + #define MX35_PAD_I2C1_CLK__GPIO2_24 0x110 0x554 0x8a8 0x5 0x0 236 + #define MX35_PAD_I2C1_CLK__CCM_USB_BYP_CLK 0x110 0x554 0x000 0x6 0x0 237 + #define MX35_PAD_I2C1_DAT__I2C1_SDA 0x114 0x558 0x000 0x0 0x0 238 + #define MX35_PAD_I2C1_DAT__GPIO2_25 0x114 0x558 0x8ac 0x5 0x0 239 + #define MX35_PAD_I2C2_CLK__I2C2_SCL 0x118 0x55c 0x000 0x0 0x0 240 + #define MX35_PAD_I2C2_CLK__CAN1_TXCAN 0x118 0x55c 0x000 0x1 0x0 241 + #define MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR 0x118 0x55c 0x000 0x2 0x0 242 + #define MX35_PAD_I2C2_CLK__GPIO2_26 0x118 0x55c 0x8b0 0x5 0x0 243 + #define MX35_PAD_I2C2_CLK__SDMA_DEBUG_BUS_DEVICE_2 0x118 0x55c 0x000 0x6 0x0 244 + #define MX35_PAD_I2C2_DAT__I2C2_SDA 0x11c 0x560 0x000 0x0 0x0 245 + #define MX35_PAD_I2C2_DAT__CAN1_RXCAN 0x11c 0x560 0x7c8 0x1 0x0 246 + #define MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC 0x11c 0x560 0x9f4 0x2 0x0 247 + #define MX35_PAD_I2C2_DAT__GPIO2_27 0x11c 0x560 0x8b4 0x5 0x0 248 + #define MX35_PAD_I2C2_DAT__SDMA_DEBUG_BUS_DEVICE_3 0x11c 0x560 0x000 0x6 0x0 249 + #define MX35_PAD_STXD4__AUDMUX_AUD4_TXD 0x120 0x564 0x000 0x0 0x0 250 + #define MX35_PAD_STXD4__GPIO2_28 0x120 0x564 0x8b8 0x5 0x0 251 + #define MX35_PAD_STXD4__ARM11P_TOP_ARM_COREASID0 0x120 0x564 0x000 0x7 0x0 252 + #define MX35_PAD_SRXD4__AUDMUX_AUD4_RXD 0x124 0x568 0x000 0x0 0x0 253 + #define MX35_PAD_SRXD4__GPIO2_29 0x124 0x568 0x8bc 0x5 0x0 254 + #define MX35_PAD_SRXD4__ARM11P_TOP_ARM_COREASID1 0x124 0x568 0x000 0x7 0x0 255 + #define MX35_PAD_SCK4__AUDMUX_AUD4_TXC 0x128 0x56c 0x000 0x0 0x0 256 + #define MX35_PAD_SCK4__GPIO2_30 0x128 0x56c 0x8c4 0x5 0x0 257 + #define MX35_PAD_SCK4__ARM11P_TOP_ARM_COREASID2 0x128 0x56c 0x000 0x7 0x0 258 + #define MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS 0x12c 0x570 0x000 0x0 0x0 259 + #define MX35_PAD_STXFS4__GPIO2_31 0x12c 0x570 0x8c8 0x5 0x0 260 + #define MX35_PAD_STXFS4__ARM11P_TOP_ARM_COREASID3 0x12c 0x570 0x000 0x7 0x0 261 + #define MX35_PAD_STXD5__AUDMUX_AUD5_TXD 0x130 0x574 0x000 0x0 0x0 262 + #define MX35_PAD_STXD5__SPDIF_SPDIF_OUT1 0x130 0x574 0x000 0x1 0x0 263 + #define MX35_PAD_STXD5__CSPI2_MOSI 0x130 0x574 0x7ec 0x2 0x0 264 + #define MX35_PAD_STXD5__GPIO1_0 0x130 0x574 0x82c 0x5 0x1 265 + #define MX35_PAD_STXD5__ARM11P_TOP_ARM_COREASID4 0x130 0x574 0x000 0x7 0x0 266 + #define MX35_PAD_SRXD5__AUDMUX_AUD5_RXD 0x134 0x578 0x000 0x0 0x0 267 + #define MX35_PAD_SRXD5__SPDIF_SPDIF_IN1 0x134 0x578 0x998 0x1 0x0 268 + #define MX35_PAD_SRXD5__CSPI2_MISO 0x134 0x578 0x7e8 0x2 0x0 269 + #define MX35_PAD_SRXD5__GPIO1_1 0x134 0x578 0x838 0x5 0x1 270 + #define MX35_PAD_SRXD5__ARM11P_TOP_ARM_COREASID5 0x134 0x578 0x000 0x7 0x0 271 + #define MX35_PAD_SCK5__AUDMUX_AUD5_TXC 0x138 0x57c 0x000 0x0 0x0 272 + #define MX35_PAD_SCK5__SPDIF_SPDIF_EXTCLK 0x138 0x57c 0x994 0x1 0x0 273 + #define MX35_PAD_SCK5__CSPI2_SCLK 0x138 0x57c 0x7e0 0x2 0x0 274 + #define MX35_PAD_SCK5__GPIO1_2 0x138 0x57c 0x848 0x5 0x0 275 + #define MX35_PAD_SCK5__ARM11P_TOP_ARM_COREASID6 0x138 0x57c 0x000 0x7 0x0 276 + #define MX35_PAD_STXFS5__AUDMUX_AUD5_TXFS 0x13c 0x580 0x000 0x0 0x0 277 + #define MX35_PAD_STXFS5__CSPI2_RDY 0x13c 0x580 0x7e4 0x2 0x0 278 + #define MX35_PAD_STXFS5__GPIO1_3 0x13c 0x580 0x84c 0x5 0x0 279 + #define MX35_PAD_STXFS5__ARM11P_TOP_ARM_COREASID7 0x13c 0x580 0x000 0x7 0x0 280 + #define MX35_PAD_SCKR__ESAI_SCKR 0x140 0x584 0x000 0x0 0x0 281 + #define MX35_PAD_SCKR__GPIO1_4 0x140 0x584 0x850 0x5 0x1 282 + #define MX35_PAD_SCKR__ARM11P_TOP_EVNTBUS_10 0x140 0x584 0x000 0x7 0x0 283 + #define MX35_PAD_FSR__ESAI_FSR 0x144 0x588 0x000 0x0 0x0 284 + #define MX35_PAD_FSR__GPIO1_5 0x144 0x588 0x854 0x5 0x1 285 + #define MX35_PAD_FSR__ARM11P_TOP_EVNTBUS_11 0x144 0x588 0x000 0x7 0x0 286 + #define MX35_PAD_HCKR__ESAI_HCKR 0x148 0x58c 0x000 0x0 0x0 287 + #define MX35_PAD_HCKR__AUDMUX_AUD5_RXFS 0x148 0x58c 0x000 0x1 0x0 288 + #define MX35_PAD_HCKR__CSPI2_SS0 0x148 0x58c 0x7f0 0x2 0x0 289 + #define MX35_PAD_HCKR__IPU_FLASH_STROBE 0x148 0x58c 0x000 0x3 0x0 290 + #define MX35_PAD_HCKR__GPIO1_6 0x148 0x58c 0x858 0x5 0x1 291 + #define MX35_PAD_HCKR__ARM11P_TOP_EVNTBUS_12 0x148 0x58c 0x000 0x7 0x0 292 + #define MX35_PAD_SCKT__ESAI_SCKT 0x14c 0x590 0x000 0x0 0x0 293 + #define MX35_PAD_SCKT__GPIO1_7 0x14c 0x590 0x85c 0x5 0x1 294 + #define MX35_PAD_SCKT__IPU_CSI_D_0 0x14c 0x590 0x930 0x6 0x0 295 + #define MX35_PAD_SCKT__KPP_ROW_2 0x14c 0x590 0x978 0x7 0x1 296 + #define MX35_PAD_FST__ESAI_FST 0x150 0x594 0x000 0x0 0x0 297 + #define MX35_PAD_FST__GPIO1_8 0x150 0x594 0x860 0x5 0x1 298 + #define MX35_PAD_FST__IPU_CSI_D_1 0x150 0x594 0x934 0x6 0x0 299 + #define MX35_PAD_FST__KPP_ROW_3 0x150 0x594 0x97c 0x7 0x1 300 + #define MX35_PAD_HCKT__ESAI_HCKT 0x154 0x598 0x000 0x0 0x0 301 + #define MX35_PAD_HCKT__AUDMUX_AUD5_RXC 0x154 0x598 0x7a8 0x1 0x0 302 + #define MX35_PAD_HCKT__GPIO1_9 0x154 0x598 0x864 0x5 0x0 303 + #define MX35_PAD_HCKT__IPU_CSI_D_2 0x154 0x598 0x938 0x6 0x0 304 + #define MX35_PAD_HCKT__KPP_COL_3 0x154 0x598 0x95c 0x7 0x1 305 + #define MX35_PAD_TX5_RX0__ESAI_TX5_RX0 0x158 0x59c 0x000 0x0 0x0 306 + #define MX35_PAD_TX5_RX0__AUDMUX_AUD4_RXC 0x158 0x59c 0x000 0x1 0x0 307 + #define MX35_PAD_TX5_RX0__CSPI2_SS2 0x158 0x59c 0x7f8 0x2 0x1 308 + #define MX35_PAD_TX5_RX0__CAN2_TXCAN 0x158 0x59c 0x000 0x3 0x0 309 + #define MX35_PAD_TX5_RX0__UART2_DTR 0x158 0x59c 0x000 0x4 0x0 310 + #define MX35_PAD_TX5_RX0__GPIO1_10 0x158 0x59c 0x830 0x5 0x0 311 + #define MX35_PAD_TX5_RX0__EMI_M3IF_CHOSEN_MASTER_0 0x158 0x59c 0x000 0x7 0x0 312 + #define MX35_PAD_TX4_RX1__ESAI_TX4_RX1 0x15c 0x5a0 0x000 0x0 0x0 313 + #define MX35_PAD_TX4_RX1__AUDMUX_AUD4_RXFS 0x15c 0x5a0 0x000 0x1 0x0 314 + #define MX35_PAD_TX4_RX1__CSPI2_SS3 0x15c 0x5a0 0x7fc 0x2 0x0 315 + #define MX35_PAD_TX4_RX1__CAN2_RXCAN 0x15c 0x5a0 0x7cc 0x3 0x0 316 + #define MX35_PAD_TX4_RX1__UART2_DSR 0x15c 0x5a0 0x000 0x4 0x0 317 + #define MX35_PAD_TX4_RX1__GPIO1_11 0x15c 0x5a0 0x834 0x5 0x0 318 + #define MX35_PAD_TX4_RX1__IPU_CSI_D_3 0x15c 0x5a0 0x93c 0x6 0x0 319 + #define MX35_PAD_TX4_RX1__KPP_ROW_0 0x15c 0x5a0 0x970 0x7 0x1 320 + #define MX35_PAD_TX3_RX2__ESAI_TX3_RX2 0x160 0x5a4 0x000 0x0 0x0 321 + #define MX35_PAD_TX3_RX2__I2C3_SCL 0x160 0x5a4 0x91c 0x1 0x0 322 + #define MX35_PAD_TX3_RX2__EMI_NANDF_CE1 0x160 0x5a4 0x000 0x3 0x0 323 + #define MX35_PAD_TX3_RX2__GPIO1_12 0x160 0x5a4 0x000 0x5 0x0 324 + #define MX35_PAD_TX3_RX2__IPU_CSI_D_4 0x160 0x5a4 0x940 0x6 0x0 325 + #define MX35_PAD_TX3_RX2__KPP_ROW_1 0x160 0x5a4 0x974 0x7 0x1 326 + #define MX35_PAD_TX2_RX3__ESAI_TX2_RX3 0x164 0x5a8 0x000 0x0 0x0 327 + #define MX35_PAD_TX2_RX3__I2C3_SDA 0x164 0x5a8 0x920 0x1 0x0 328 + #define MX35_PAD_TX2_RX3__EMI_NANDF_CE2 0x164 0x5a8 0x000 0x3 0x0 329 + #define MX35_PAD_TX2_RX3__GPIO1_13 0x164 0x5a8 0x000 0x5 0x0 330 + #define MX35_PAD_TX2_RX3__IPU_CSI_D_5 0x164 0x5a8 0x944 0x6 0x0 331 + #define MX35_PAD_TX2_RX3__KPP_COL_0 0x164 0x5a8 0x950 0x7 0x1 332 + #define MX35_PAD_TX1__ESAI_TX1 0x168 0x5ac 0x000 0x0 0x0 333 + #define MX35_PAD_TX1__CCM_PMIC_RDY 0x168 0x5ac 0x7d4 0x1 0x1 334 + #define MX35_PAD_TX1__CSPI1_SS2 0x168 0x5ac 0x7d8 0x2 0x2 335 + #define MX35_PAD_TX1__EMI_NANDF_CE3 0x168 0x5ac 0x000 0x3 0x0 336 + #define MX35_PAD_TX1__UART2_RI 0x168 0x5ac 0x000 0x4 0x0 337 + #define MX35_PAD_TX1__GPIO1_14 0x168 0x5ac 0x000 0x5 0x0 338 + #define MX35_PAD_TX1__IPU_CSI_D_6 0x168 0x5ac 0x948 0x6 0x0 339 + #define MX35_PAD_TX1__KPP_COL_1 0x168 0x5ac 0x954 0x7 0x1 340 + #define MX35_PAD_TX0__ESAI_TX0 0x16c 0x5b0 0x000 0x0 0x0 341 + #define MX35_PAD_TX0__SPDIF_SPDIF_EXTCLK 0x16c 0x5b0 0x994 0x1 0x1 342 + #define MX35_PAD_TX0__CSPI1_SS3 0x16c 0x5b0 0x7dc 0x2 0x0 343 + #define MX35_PAD_TX0__EMI_DTACK_B 0x16c 0x5b0 0x800 0x3 0x1 344 + #define MX35_PAD_TX0__UART2_DCD 0x16c 0x5b0 0x000 0x4 0x0 345 + #define MX35_PAD_TX0__GPIO1_15 0x16c 0x5b0 0x000 0x5 0x0 346 + #define MX35_PAD_TX0__IPU_CSI_D_7 0x16c 0x5b0 0x94c 0x6 0x0 347 + #define MX35_PAD_TX0__KPP_COL_2 0x16c 0x5b0 0x958 0x7 0x1 348 + #define MX35_PAD_CSPI1_MOSI__CSPI1_MOSI 0x170 0x5b4 0x000 0x0 0x0 349 + #define MX35_PAD_CSPI1_MOSI__GPIO1_16 0x170 0x5b4 0x000 0x5 0x0 350 + #define MX35_PAD_CSPI1_MOSI__ECT_CTI_TRIG_OUT1_2 0x170 0x5b4 0x000 0x7 0x0 351 + #define MX35_PAD_CSPI1_MISO__CSPI1_MISO 0x174 0x5b8 0x000 0x0 0x0 352 + #define MX35_PAD_CSPI1_MISO__GPIO1_17 0x174 0x5b8 0x000 0x5 0x0 353 + #define MX35_PAD_CSPI1_MISO__ECT_CTI_TRIG_OUT1_3 0x174 0x5b8 0x000 0x7 0x0 354 + #define MX35_PAD_CSPI1_SS0__CSPI1_SS0 0x178 0x5bc 0x000 0x0 0x0 355 + #define MX35_PAD_CSPI1_SS0__OWIRE_LINE 0x178 0x5bc 0x990 0x1 0x1 356 + #define MX35_PAD_CSPI1_SS0__CSPI2_SS3 0x178 0x5bc 0x7fc 0x2 0x1 357 + #define MX35_PAD_CSPI1_SS0__GPIO1_18 0x178 0x5bc 0x000 0x5 0x0 358 + #define MX35_PAD_CSPI1_SS0__ECT_CTI_TRIG_OUT1_4 0x178 0x5bc 0x000 0x7 0x0 359 + #define MX35_PAD_CSPI1_SS1__CSPI1_SS1 0x17c 0x5c0 0x000 0x0 0x0 360 + #define MX35_PAD_CSPI1_SS1__PWM_PWMO 0x17c 0x5c0 0x000 0x1 0x0 361 + #define MX35_PAD_CSPI1_SS1__CCM_CLK32K 0x17c 0x5c0 0x7d0 0x2 0x1 362 + #define MX35_PAD_CSPI1_SS1__GPIO1_19 0x17c 0x5c0 0x000 0x5 0x0 363 + #define MX35_PAD_CSPI1_SS1__IPU_DIAGB_29 0x17c 0x5c0 0x000 0x6 0x0 364 + #define MX35_PAD_CSPI1_SS1__ECT_CTI_TRIG_OUT1_5 0x17c 0x5c0 0x000 0x7 0x0 365 + #define MX35_PAD_CSPI1_SCLK__CSPI1_SCLK 0x180 0x5c4 0x000 0x0 0x0 366 + #define MX35_PAD_CSPI1_SCLK__GPIO3_4 0x180 0x5c4 0x904 0x5 0x0 367 + #define MX35_PAD_CSPI1_SCLK__IPU_DIAGB_30 0x180 0x5c4 0x000 0x6 0x0 368 + #define MX35_PAD_CSPI1_SCLK__EMI_M3IF_CHOSEN_MASTER_1 0x180 0x5c4 0x000 0x7 0x0 369 + #define MX35_PAD_CSPI1_SPI_RDY__CSPI1_RDY 0x184 0x5c8 0x000 0x0 0x0 370 + #define MX35_PAD_CSPI1_SPI_RDY__GPIO3_5 0x184 0x5c8 0x908 0x5 0x0 371 + #define MX35_PAD_CSPI1_SPI_RDY__IPU_DIAGB_31 0x184 0x5c8 0x000 0x6 0x0 372 + #define MX35_PAD_CSPI1_SPI_RDY__EMI_M3IF_CHOSEN_MASTER_2 0x184 0x5c8 0x000 0x7 0x0 373 + #define MX35_PAD_RXD1__UART1_RXD_MUX 0x188 0x5cc 0x000 0x0 0x0 374 + #define MX35_PAD_RXD1__CSPI2_MOSI 0x188 0x5cc 0x7ec 0x1 0x1 375 + #define MX35_PAD_RXD1__KPP_COL_4 0x188 0x5cc 0x960 0x4 0x0 376 + #define MX35_PAD_RXD1__GPIO3_6 0x188 0x5cc 0x90c 0x5 0x0 377 + #define MX35_PAD_RXD1__ARM11P_TOP_EVNTBUS_16 0x188 0x5cc 0x000 0x7 0x0 378 + #define MX35_PAD_TXD1__UART1_TXD_MUX 0x18c 0x5d0 0x000 0x0 0x0 379 + #define MX35_PAD_TXD1__CSPI2_MISO 0x18c 0x5d0 0x7e8 0x1 0x1 380 + #define MX35_PAD_TXD1__KPP_COL_5 0x18c 0x5d0 0x964 0x4 0x0 381 + #define MX35_PAD_TXD1__GPIO3_7 0x18c 0x5d0 0x910 0x5 0x0 382 + #define MX35_PAD_TXD1__ARM11P_TOP_EVNTBUS_17 0x18c 0x5d0 0x000 0x7 0x0 383 + #define MX35_PAD_RTS1__UART1_RTS 0x190 0x5d4 0x000 0x0 0x0 384 + #define MX35_PAD_RTS1__CSPI2_SCLK 0x190 0x5d4 0x7e0 0x1 0x1 385 + #define MX35_PAD_RTS1__I2C3_SCL 0x190 0x5d4 0x91c 0x2 0x1 386 + #define MX35_PAD_RTS1__IPU_CSI_D_0 0x190 0x5d4 0x930 0x3 0x1 387 + #define MX35_PAD_RTS1__KPP_COL_6 0x190 0x5d4 0x968 0x4 0x0 388 + #define MX35_PAD_RTS1__GPIO3_8 0x190 0x5d4 0x914 0x5 0x0 389 + #define MX35_PAD_RTS1__EMI_NANDF_CE1 0x190 0x5d4 0x000 0x6 0x0 390 + #define MX35_PAD_RTS1__ARM11P_TOP_EVNTBUS_18 0x190 0x5d4 0x000 0x7 0x0 391 + #define MX35_PAD_CTS1__UART1_CTS 0x194 0x5d8 0x000 0x0 0x0 392 + #define MX35_PAD_CTS1__CSPI2_RDY 0x194 0x5d8 0x7e4 0x1 0x1 393 + #define MX35_PAD_CTS1__I2C3_SDA 0x194 0x5d8 0x920 0x2 0x1 394 + #define MX35_PAD_CTS1__IPU_CSI_D_1 0x194 0x5d8 0x934 0x3 0x1 395 + #define MX35_PAD_CTS1__KPP_COL_7 0x194 0x5d8 0x96c 0x4 0x0 396 + #define MX35_PAD_CTS1__GPIO3_9 0x194 0x5d8 0x918 0x5 0x0 397 + #define MX35_PAD_CTS1__EMI_NANDF_CE2 0x194 0x5d8 0x000 0x6 0x0 398 + #define MX35_PAD_CTS1__ARM11P_TOP_EVNTBUS_19 0x194 0x5d8 0x000 0x7 0x0 399 + #define MX35_PAD_RXD2__UART2_RXD_MUX 0x198 0x5dc 0x000 0x0 0x0 400 + #define MX35_PAD_RXD2__KPP_ROW_4 0x198 0x5dc 0x980 0x4 0x0 401 + #define MX35_PAD_RXD2__GPIO3_10 0x198 0x5dc 0x8ec 0x5 0x0 402 + #define MX35_PAD_TXD2__UART2_TXD_MUX 0x19c 0x5e0 0x000 0x0 0x0 403 + #define MX35_PAD_TXD2__SPDIF_SPDIF_EXTCLK 0x19c 0x5e0 0x994 0x1 0x2 404 + #define MX35_PAD_TXD2__KPP_ROW_5 0x19c 0x5e0 0x984 0x4 0x0 405 + #define MX35_PAD_TXD2__GPIO3_11 0x19c 0x5e0 0x8f0 0x5 0x0 406 + #define MX35_PAD_RTS2__UART2_RTS 0x1a0 0x5e4 0x000 0x0 0x0 407 + #define MX35_PAD_RTS2__SPDIF_SPDIF_IN1 0x1a0 0x5e4 0x998 0x1 0x1 408 + #define MX35_PAD_RTS2__CAN2_RXCAN 0x1a0 0x5e4 0x7cc 0x2 0x1 409 + #define MX35_PAD_RTS2__IPU_CSI_D_2 0x1a0 0x5e4 0x938 0x3 0x1 410 + #define MX35_PAD_RTS2__KPP_ROW_6 0x1a0 0x5e4 0x988 0x4 0x0 411 + #define MX35_PAD_RTS2__GPIO3_12 0x1a0 0x5e4 0x8f4 0x5 0x0 412 + #define MX35_PAD_RTS2__AUDMUX_AUD5_RXC 0x1a0 0x5e4 0x000 0x6 0x0 413 + #define MX35_PAD_RTS2__UART3_RXD_MUX 0x1a0 0x5e4 0x9a0 0x7 0x0 414 + #define MX35_PAD_CTS2__UART2_CTS 0x1a4 0x5e8 0x000 0x0 0x0 415 + #define MX35_PAD_CTS2__SPDIF_SPDIF_OUT1 0x1a4 0x5e8 0x000 0x1 0x0 416 + #define MX35_PAD_CTS2__CAN2_TXCAN 0x1a4 0x5e8 0x000 0x2 0x0 417 + #define MX35_PAD_CTS2__IPU_CSI_D_3 0x1a4 0x5e8 0x93c 0x3 0x1 418 + #define MX35_PAD_CTS2__KPP_ROW_7 0x1a4 0x5e8 0x98c 0x4 0x0 419 + #define MX35_PAD_CTS2__GPIO3_13 0x1a4 0x5e8 0x8f8 0x5 0x0 420 + #define MX35_PAD_CTS2__AUDMUX_AUD5_RXFS 0x1a4 0x5e8 0x000 0x6 0x0 421 + #define MX35_PAD_CTS2__UART3_TXD_MUX 0x1a4 0x5e8 0x000 0x7 0x0 422 + #define MX35_PAD_RTCK__ARM11P_TOP_RTCK 0x000 0x5ec 0x000 0x0 0x0 423 + #define MX35_PAD_TCK__SJC_TCK 0x000 0x5f0 0x000 0x0 0x0 424 + #define MX35_PAD_TMS__SJC_TMS 0x000 0x5f4 0x000 0x0 0x0 425 + #define MX35_PAD_TDI__SJC_TDI 0x000 0x5f8 0x000 0x0 0x0 426 + #define MX35_PAD_TDO__SJC_TDO 0x000 0x5fc 0x000 0x0 0x0 427 + #define MX35_PAD_TRSTB__SJC_TRSTB 0x000 0x600 0x000 0x0 0x0 428 + #define MX35_PAD_DE_B__SJC_DE_B 0x000 0x604 0x000 0x0 0x0 429 + #define MX35_PAD_SJC_MOD__SJC_MOD 0x000 0x608 0x000 0x0 0x0 430 + #define MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR 0x1a8 0x60c 0x000 0x0 0x0 431 + #define MX35_PAD_USBOTG_PWR__USB_TOP_USBH2_PWR 0x1a8 0x60c 0x000 0x1 0x0 432 + #define MX35_PAD_USBOTG_PWR__GPIO3_14 0x1a8 0x60c 0x8fc 0x5 0x0 433 + #define MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC 0x1ac 0x610 0x000 0x0 0x0 434 + #define MX35_PAD_USBOTG_OC__USB_TOP_USBH2_OC 0x1ac 0x610 0x9f4 0x1 0x1 435 + #define MX35_PAD_USBOTG_OC__GPIO3_15 0x1ac 0x610 0x900 0x5 0x0 436 + #define MX35_PAD_LD0__IPU_DISPB_DAT_0 0x1b0 0x614 0x000 0x0 0x0 437 + #define MX35_PAD_LD0__GPIO2_0 0x1b0 0x614 0x868 0x5 0x1 438 + #define MX35_PAD_LD0__SDMA_SDMA_DEBUG_PC_0 0x1b0 0x614 0x000 0x6 0x0 439 + #define MX35_PAD_LD1__IPU_DISPB_DAT_1 0x1b4 0x618 0x000 0x0 0x0 440 + #define MX35_PAD_LD1__GPIO2_1 0x1b4 0x618 0x894 0x5 0x0 441 + #define MX35_PAD_LD1__SDMA_SDMA_DEBUG_PC_1 0x1b4 0x618 0x000 0x6 0x0 442 + #define MX35_PAD_LD2__IPU_DISPB_DAT_2 0x1b8 0x61c 0x000 0x0 0x0 443 + #define MX35_PAD_LD2__GPIO2_2 0x1b8 0x61c 0x8c0 0x5 0x0 444 + #define MX35_PAD_LD2__SDMA_SDMA_DEBUG_PC_2 0x1b8 0x61c 0x000 0x6 0x0 445 + #define MX35_PAD_LD3__IPU_DISPB_DAT_3 0x1bc 0x620 0x000 0x0 0x0 446 + #define MX35_PAD_LD3__GPIO2_3 0x1bc 0x620 0x8cc 0x5 0x0 447 + #define MX35_PAD_LD3__SDMA_SDMA_DEBUG_PC_3 0x1bc 0x620 0x000 0x6 0x0 448 + #define MX35_PAD_LD4__IPU_DISPB_DAT_4 0x1c0 0x624 0x000 0x0 0x0 449 + #define MX35_PAD_LD4__GPIO2_4 0x1c0 0x624 0x8d0 0x5 0x0 450 + #define MX35_PAD_LD4__SDMA_SDMA_DEBUG_PC_4 0x1c0 0x624 0x000 0x6 0x0 451 + #define MX35_PAD_LD5__IPU_DISPB_DAT_5 0x1c4 0x628 0x000 0x0 0x0 452 + #define MX35_PAD_LD5__GPIO2_5 0x1c4 0x628 0x8d4 0x5 0x0 453 + #define MX35_PAD_LD5__SDMA_SDMA_DEBUG_PC_5 0x1c4 0x628 0x000 0x6 0x0 454 + #define MX35_PAD_LD6__IPU_DISPB_DAT_6 0x1c8 0x62c 0x000 0x0 0x0 455 + #define MX35_PAD_LD6__GPIO2_6 0x1c8 0x62c 0x8d8 0x5 0x0 456 + #define MX35_PAD_LD6__SDMA_SDMA_DEBUG_PC_6 0x1c8 0x62c 0x000 0x6 0x0 457 + #define MX35_PAD_LD7__IPU_DISPB_DAT_7 0x1cc 0x630 0x000 0x0 0x0 458 + #define MX35_PAD_LD7__GPIO2_7 0x1cc 0x630 0x8dc 0x5 0x0 459 + #define MX35_PAD_LD7__SDMA_SDMA_DEBUG_PC_7 0x1cc 0x630 0x000 0x6 0x0 460 + #define MX35_PAD_LD8__IPU_DISPB_DAT_8 0x1d0 0x634 0x000 0x0 0x0 461 + #define MX35_PAD_LD8__GPIO2_8 0x1d0 0x634 0x8e0 0x5 0x0 462 + #define MX35_PAD_LD8__SDMA_SDMA_DEBUG_PC_8 0x1d0 0x634 0x000 0x6 0x0 463 + #define MX35_PAD_LD9__IPU_DISPB_DAT_9 0x1d4 0x638 0x000 0x0 0x0 464 + #define MX35_PAD_LD9__GPIO2_9 0x1d4 0x638 0x8e4 0x5 0x0 465 + #define MX35_PAD_LD9__SDMA_SDMA_DEBUG_PC_9 0x1d4 0x638 0x000 0x6 0x0 466 + #define MX35_PAD_LD10__IPU_DISPB_DAT_10 0x1d8 0x63c 0x000 0x0 0x0 467 + #define MX35_PAD_LD10__GPIO2_10 0x1d8 0x63c 0x86c 0x5 0x0 468 + #define MX35_PAD_LD10__SDMA_SDMA_DEBUG_PC_10 0x1d8 0x63c 0x000 0x6 0x0 469 + #define MX35_PAD_LD11__IPU_DISPB_DAT_11 0x1dc 0x640 0x000 0x0 0x0 470 + #define MX35_PAD_LD11__GPIO2_11 0x1dc 0x640 0x870 0x5 0x0 471 + #define MX35_PAD_LD11__SDMA_SDMA_DEBUG_PC_11 0x1dc 0x640 0x000 0x6 0x0 472 + #define MX35_PAD_LD11__ARM11P_TOP_TRACE_4 0x1dc 0x640 0x000 0x7 0x0 473 + #define MX35_PAD_LD12__IPU_DISPB_DAT_12 0x1e0 0x644 0x000 0x0 0x0 474 + #define MX35_PAD_LD12__GPIO2_12 0x1e0 0x644 0x874 0x5 0x0 475 + #define MX35_PAD_LD12__SDMA_SDMA_DEBUG_PC_12 0x1e0 0x644 0x000 0x6 0x0 476 + #define MX35_PAD_LD12__ARM11P_TOP_TRACE_5 0x1e0 0x644 0x000 0x7 0x0 477 + #define MX35_PAD_LD13__IPU_DISPB_DAT_13 0x1e4 0x648 0x000 0x0 0x0 478 + #define MX35_PAD_LD13__GPIO2_13 0x1e4 0x648 0x878 0x5 0x0 479 + #define MX35_PAD_LD13__SDMA_SDMA_DEBUG_PC_13 0x1e4 0x648 0x000 0x6 0x0 480 + #define MX35_PAD_LD13__ARM11P_TOP_TRACE_6 0x1e4 0x648 0x000 0x7 0x0 481 + #define MX35_PAD_LD14__IPU_DISPB_DAT_14 0x1e8 0x64c 0x000 0x0 0x0 482 + #define MX35_PAD_LD14__GPIO2_14 0x1e8 0x64c 0x87c 0x5 0x0 483 + #define MX35_PAD_LD14__SDMA_SDMA_DEBUG_EVENT_CHANNEL_0 0x1e8 0x64c 0x000 0x6 0x0 484 + #define MX35_PAD_LD14__ARM11P_TOP_TRACE_7 0x1e8 0x64c 0x000 0x7 0x0 485 + #define MX35_PAD_LD15__IPU_DISPB_DAT_15 0x1ec 0x650 0x000 0x0 0x0 486 + #define MX35_PAD_LD15__GPIO2_15 0x1ec 0x650 0x880 0x5 0x0 487 + #define MX35_PAD_LD15__SDMA_SDMA_DEBUG_EVENT_CHANNEL_1 0x1ec 0x650 0x000 0x6 0x0 488 + #define MX35_PAD_LD15__ARM11P_TOP_TRACE_8 0x1ec 0x650 0x000 0x7 0x0 489 + #define MX35_PAD_LD16__IPU_DISPB_DAT_16 0x1f0 0x654 0x000 0x0 0x0 490 + #define MX35_PAD_LD16__IPU_DISPB_D12_VSYNC 0x1f0 0x654 0x928 0x2 0x0 491 + #define MX35_PAD_LD16__GPIO2_16 0x1f0 0x654 0x884 0x5 0x0 492 + #define MX35_PAD_LD16__SDMA_SDMA_DEBUG_EVENT_CHANNEL_2 0x1f0 0x654 0x000 0x6 0x0 493 + #define MX35_PAD_LD16__ARM11P_TOP_TRACE_9 0x1f0 0x654 0x000 0x7 0x0 494 + #define MX35_PAD_LD17__IPU_DISPB_DAT_17 0x1f4 0x658 0x000 0x0 0x0 495 + #define MX35_PAD_LD17__IPU_DISPB_CS2 0x1f4 0x658 0x000 0x2 0x0 496 + #define MX35_PAD_LD17__GPIO2_17 0x1f4 0x658 0x888 0x5 0x0 497 + #define MX35_PAD_LD17__SDMA_SDMA_DEBUG_EVENT_CHANNEL_3 0x1f4 0x658 0x000 0x6 0x0 498 + #define MX35_PAD_LD17__ARM11P_TOP_TRACE_10 0x1f4 0x658 0x000 0x7 0x0 499 + #define MX35_PAD_LD18__IPU_DISPB_DAT_18 0x1f8 0x65c 0x000 0x0 0x0 500 + #define MX35_PAD_LD18__IPU_DISPB_D0_VSYNC 0x1f8 0x65c 0x924 0x1 0x1 501 + #define MX35_PAD_LD18__IPU_DISPB_D12_VSYNC 0x1f8 0x65c 0x928 0x2 0x1 502 + #define MX35_PAD_LD18__ESDHC3_CMD 0x1f8 0x65c 0x818 0x3 0x0 503 + #define MX35_PAD_LD18__USB_TOP_USBOTG_DATA_3 0x1f8 0x65c 0x9b0 0x4 0x0 504 + #define MX35_PAD_LD18__GPIO3_24 0x1f8 0x65c 0x000 0x5 0x0 505 + #define MX35_PAD_LD18__SDMA_SDMA_DEBUG_EVENT_CHANNEL_4 0x1f8 0x65c 0x000 0x6 0x0 506 + #define MX35_PAD_LD18__ARM11P_TOP_TRACE_11 0x1f8 0x65c 0x000 0x7 0x0 507 + #define MX35_PAD_LD19__IPU_DISPB_DAT_19 0x1fc 0x660 0x000 0x0 0x0 508 + #define MX35_PAD_LD19__IPU_DISPB_BCLK 0x1fc 0x660 0x000 0x1 0x0 509 + #define MX35_PAD_LD19__IPU_DISPB_CS1 0x1fc 0x660 0x000 0x2 0x0 510 + #define MX35_PAD_LD19__ESDHC3_CLK 0x1fc 0x660 0x814 0x3 0x0 511 + #define MX35_PAD_LD19__USB_TOP_USBOTG_DIR 0x1fc 0x660 0x9c4 0x4 0x0 512 + #define MX35_PAD_LD19__GPIO3_25 0x1fc 0x660 0x000 0x5 0x0 513 + #define MX35_PAD_LD19__SDMA_SDMA_DEBUG_EVENT_CHANNEL_5 0x1fc 0x660 0x000 0x6 0x0 514 + #define MX35_PAD_LD19__ARM11P_TOP_TRACE_12 0x1fc 0x660 0x000 0x7 0x0 515 + #define MX35_PAD_LD20__IPU_DISPB_DAT_20 0x200 0x664 0x000 0x0 0x0 516 + #define MX35_PAD_LD20__IPU_DISPB_CS0 0x200 0x664 0x000 0x1 0x0 517 + #define MX35_PAD_LD20__IPU_DISPB_SD_CLK 0x200 0x664 0x000 0x2 0x0 518 + #define MX35_PAD_LD20__ESDHC3_DAT0 0x200 0x664 0x81c 0x3 0x0 519 + #define MX35_PAD_LD20__GPIO3_26 0x200 0x664 0x000 0x5 0x0 520 + #define MX35_PAD_LD20__SDMA_SDMA_DEBUG_CORE_STATUS_3 0x200 0x664 0x000 0x6 0x0 521 + #define MX35_PAD_LD20__ARM11P_TOP_TRACE_13 0x200 0x664 0x000 0x7 0x0 522 + #define MX35_PAD_LD21__IPU_DISPB_DAT_21 0x204 0x668 0x000 0x0 0x0 523 + #define MX35_PAD_LD21__IPU_DISPB_PAR_RS 0x204 0x668 0x000 0x1 0x0 524 + #define MX35_PAD_LD21__IPU_DISPB_SER_RS 0x204 0x668 0x000 0x2 0x0 525 + #define MX35_PAD_LD21__ESDHC3_DAT1 0x204 0x668 0x820 0x3 0x0 526 + #define MX35_PAD_LD21__USB_TOP_USBOTG_STP 0x204 0x668 0x000 0x4 0x0 527 + #define MX35_PAD_LD21__GPIO3_27 0x204 0x668 0x000 0x5 0x0 528 + #define MX35_PAD_LD21__SDMA_DEBUG_EVENT_CHANNEL_SEL 0x204 0x668 0x000 0x6 0x0 529 + #define MX35_PAD_LD21__ARM11P_TOP_TRACE_14 0x204 0x668 0x000 0x7 0x0 530 + #define MX35_PAD_LD22__IPU_DISPB_DAT_22 0x208 0x66c 0x000 0x0 0x0 531 + #define MX35_PAD_LD22__IPU_DISPB_WR 0x208 0x66c 0x000 0x1 0x0 532 + #define MX35_PAD_LD22__IPU_DISPB_SD_D_I 0x208 0x66c 0x92c 0x2 0x0 533 + #define MX35_PAD_LD22__ESDHC3_DAT2 0x208 0x66c 0x824 0x3 0x0 534 + #define MX35_PAD_LD22__USB_TOP_USBOTG_NXT 0x208 0x66c 0x9c8 0x4 0x0 535 + #define MX35_PAD_LD22__GPIO3_28 0x208 0x66c 0x000 0x5 0x0 536 + #define MX35_PAD_LD22__SDMA_DEBUG_BUS_ERROR 0x208 0x66c 0x000 0x6 0x0 537 + #define MX35_PAD_LD22__ARM11P_TOP_TRCTL 0x208 0x66c 0x000 0x7 0x0 538 + #define MX35_PAD_LD23__IPU_DISPB_DAT_23 0x20c 0x670 0x000 0x0 0x0 539 + #define MX35_PAD_LD23__IPU_DISPB_RD 0x20c 0x670 0x000 0x1 0x0 540 + #define MX35_PAD_LD23__IPU_DISPB_SD_D_IO 0x20c 0x670 0x92c 0x2 0x1 541 + #define MX35_PAD_LD23__ESDHC3_DAT3 0x20c 0x670 0x828 0x3 0x0 542 + #define MX35_PAD_LD23__USB_TOP_USBOTG_DATA_7 0x20c 0x670 0x9c0 0x4 0x0 543 + #define MX35_PAD_LD23__GPIO3_29 0x20c 0x670 0x000 0x5 0x0 544 + #define MX35_PAD_LD23__SDMA_DEBUG_MATCHED_DMBUS 0x20c 0x670 0x000 0x6 0x0 545 + #define MX35_PAD_LD23__ARM11P_TOP_TRCLK 0x20c 0x670 0x000 0x7 0x0 546 + #define MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC 0x210 0x674 0x000 0x0 0x0 547 + #define MX35_PAD_D3_HSYNC__IPU_DISPB_SD_D_IO 0x210 0x674 0x92c 0x2 0x2 548 + #define MX35_PAD_D3_HSYNC__GPIO3_30 0x210 0x674 0x000 0x5 0x0 549 + #define MX35_PAD_D3_HSYNC__SDMA_DEBUG_RTBUFFER_WRITE 0x210 0x674 0x000 0x6 0x0 550 + #define MX35_PAD_D3_HSYNC__ARM11P_TOP_TRACE_15 0x210 0x674 0x000 0x7 0x0 551 + #define MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK 0x214 0x678 0x000 0x0 0x0 552 + #define MX35_PAD_D3_FPSHIFT__IPU_DISPB_SD_CLK 0x214 0x678 0x000 0x2 0x0 553 + #define MX35_PAD_D3_FPSHIFT__GPIO3_31 0x214 0x678 0x000 0x5 0x0 554 + #define MX35_PAD_D3_FPSHIFT__SDMA_SDMA_DEBUG_CORE_STATUS_0 0x214 0x678 0x000 0x6 0x0 555 + #define MX35_PAD_D3_FPSHIFT__ARM11P_TOP_TRACE_16 0x214 0x678 0x000 0x7 0x0 556 + #define MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY 0x218 0x67c 0x000 0x0 0x0 557 + #define MX35_PAD_D3_DRDY__IPU_DISPB_SD_D_O 0x218 0x67c 0x000 0x2 0x0 558 + #define MX35_PAD_D3_DRDY__GPIO1_0 0x218 0x67c 0x82c 0x5 0x2 559 + #define MX35_PAD_D3_DRDY__SDMA_SDMA_DEBUG_CORE_STATUS_1 0x218 0x67c 0x000 0x6 0x0 560 + #define MX35_PAD_D3_DRDY__ARM11P_TOP_TRACE_17 0x218 0x67c 0x000 0x7 0x0 561 + #define MX35_PAD_CONTRAST__IPU_DISPB_CONTR 0x21c 0x680 0x000 0x0 0x0 562 + #define MX35_PAD_CONTRAST__GPIO1_1 0x21c 0x680 0x838 0x5 0x2 563 + #define MX35_PAD_CONTRAST__SDMA_SDMA_DEBUG_CORE_STATUS_2 0x21c 0x680 0x000 0x6 0x0 564 + #define MX35_PAD_CONTRAST__ARM11P_TOP_TRACE_18 0x21c 0x680 0x000 0x7 0x0 565 + #define MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC 0x220 0x684 0x000 0x0 0x0 566 + #define MX35_PAD_D3_VSYNC__IPU_DISPB_CS1 0x220 0x684 0x000 0x2 0x0 567 + #define MX35_PAD_D3_VSYNC__GPIO1_2 0x220 0x684 0x848 0x5 0x1 568 + #define MX35_PAD_D3_VSYNC__SDMA_DEBUG_YIELD 0x220 0x684 0x000 0x6 0x0 569 + #define MX35_PAD_D3_VSYNC__ARM11P_TOP_TRACE_19 0x220 0x684 0x000 0x7 0x0 570 + #define MX35_PAD_D3_REV__IPU_DISPB_D3_REV 0x224 0x688 0x000 0x0 0x0 571 + #define MX35_PAD_D3_REV__IPU_DISPB_SER_RS 0x224 0x688 0x000 0x2 0x0 572 + #define MX35_PAD_D3_REV__GPIO1_3 0x224 0x688 0x84c 0x5 0x1 573 + #define MX35_PAD_D3_REV__SDMA_DEBUG_BUS_RWB 0x224 0x688 0x000 0x6 0x0 574 + #define MX35_PAD_D3_REV__ARM11P_TOP_TRACE_20 0x224 0x688 0x000 0x7 0x0 575 + #define MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS 0x228 0x68c 0x000 0x0 0x0 576 + #define MX35_PAD_D3_CLS__IPU_DISPB_CS2 0x228 0x68c 0x000 0x2 0x0 577 + #define MX35_PAD_D3_CLS__GPIO1_4 0x228 0x68c 0x850 0x5 0x2 578 + #define MX35_PAD_D3_CLS__SDMA_DEBUG_BUS_DEVICE_0 0x228 0x68c 0x000 0x6 0x0 579 + #define MX35_PAD_D3_CLS__ARM11P_TOP_TRACE_21 0x228 0x68c 0x000 0x7 0x0 580 + #define MX35_PAD_D3_SPL__IPU_DISPB_D3_SPL 0x22c 0x690 0x000 0x0 0x0 581 + #define MX35_PAD_D3_SPL__IPU_DISPB_D12_VSYNC 0x22c 0x690 0x928 0x2 0x2 582 + #define MX35_PAD_D3_SPL__GPIO1_5 0x22c 0x690 0x854 0x5 0x2 583 + #define MX35_PAD_D3_SPL__SDMA_DEBUG_BUS_DEVICE_1 0x22c 0x690 0x000 0x6 0x0 584 + #define MX35_PAD_D3_SPL__ARM11P_TOP_TRACE_22 0x22c 0x690 0x000 0x7 0x0 585 + #define MX35_PAD_SD1_CMD__ESDHC1_CMD 0x230 0x694 0x000 0x0 0x0 586 + #define MX35_PAD_SD1_CMD__MSHC_SCLK 0x230 0x694 0x000 0x1 0x0 587 + #define MX35_PAD_SD1_CMD__IPU_DISPB_D0_VSYNC 0x230 0x694 0x924 0x3 0x2 588 + #define MX35_PAD_SD1_CMD__USB_TOP_USBOTG_DATA_4 0x230 0x694 0x9b4 0x4 0x0 589 + #define MX35_PAD_SD1_CMD__GPIO1_6 0x230 0x694 0x858 0x5 0x2 590 + #define MX35_PAD_SD1_CMD__ARM11P_TOP_TRCTL 0x230 0x694 0x000 0x7 0x0 591 + #define MX35_PAD_SD1_CLK__ESDHC1_CLK 0x234 0x698 0x000 0x0 0x0 592 + #define MX35_PAD_SD1_CLK__MSHC_BS 0x234 0x698 0x000 0x1 0x0 593 + #define MX35_PAD_SD1_CLK__IPU_DISPB_BCLK 0x234 0x698 0x000 0x3 0x0 594 + #define MX35_PAD_SD1_CLK__USB_TOP_USBOTG_DATA_5 0x234 0x698 0x9b8 0x4 0x0 595 + #define MX35_PAD_SD1_CLK__GPIO1_7 0x234 0x698 0x85c 0x5 0x2 596 + #define MX35_PAD_SD1_CLK__ARM11P_TOP_TRCLK 0x234 0x698 0x000 0x7 0x0 597 + #define MX35_PAD_SD1_DATA0__ESDHC1_DAT0 0x238 0x69c 0x000 0x0 0x0 598 + #define MX35_PAD_SD1_DATA0__MSHC_DATA_0 0x238 0x69c 0x000 0x1 0x0 599 + #define MX35_PAD_SD1_DATA0__IPU_DISPB_CS0 0x238 0x69c 0x000 0x3 0x0 600 + #define MX35_PAD_SD1_DATA0__USB_TOP_USBOTG_DATA_6 0x238 0x69c 0x9bc 0x4 0x0 601 + #define MX35_PAD_SD1_DATA0__GPIO1_8 0x238 0x69c 0x860 0x5 0x2 602 + #define MX35_PAD_SD1_DATA0__ARM11P_TOP_TRACE_23 0x238 0x69c 0x000 0x7 0x0 603 + #define MX35_PAD_SD1_DATA1__ESDHC1_DAT1 0x23c 0x6a0 0x000 0x0 0x0 604 + #define MX35_PAD_SD1_DATA1__MSHC_DATA_1 0x23c 0x6a0 0x000 0x1 0x0 605 + #define MX35_PAD_SD1_DATA1__IPU_DISPB_PAR_RS 0x23c 0x6a0 0x000 0x3 0x0 606 + #define MX35_PAD_SD1_DATA1__USB_TOP_USBOTG_DATA_0 0x23c 0x6a0 0x9a4 0x4 0x0 607 + #define MX35_PAD_SD1_DATA1__GPIO1_9 0x23c 0x6a0 0x864 0x5 0x1 608 + #define MX35_PAD_SD1_DATA1__ARM11P_TOP_TRACE_24 0x23c 0x6a0 0x000 0x7 0x0 609 + #define MX35_PAD_SD1_DATA2__ESDHC1_DAT2 0x240 0x6a4 0x000 0x0 0x0 610 + #define MX35_PAD_SD1_DATA2__MSHC_DATA_2 0x240 0x6a4 0x000 0x1 0x0 611 + #define MX35_PAD_SD1_DATA2__IPU_DISPB_WR 0x240 0x6a4 0x000 0x3 0x0 612 + #define MX35_PAD_SD1_DATA2__USB_TOP_USBOTG_DATA_1 0x240 0x6a4 0x9a8 0x4 0x0 613 + #define MX35_PAD_SD1_DATA2__GPIO1_10 0x240 0x6a4 0x830 0x5 0x1 614 + #define MX35_PAD_SD1_DATA2__ARM11P_TOP_TRACE_25 0x240 0x6a4 0x000 0x7 0x0 615 + #define MX35_PAD_SD1_DATA3__ESDHC1_DAT3 0x244 0x6a8 0x000 0x0 0x0 616 + #define MX35_PAD_SD1_DATA3__MSHC_DATA_3 0x244 0x6a8 0x000 0x1 0x0 617 + #define MX35_PAD_SD1_DATA3__IPU_DISPB_RD 0x244 0x6a8 0x000 0x3 0x0 618 + #define MX35_PAD_SD1_DATA3__USB_TOP_USBOTG_DATA_2 0x244 0x6a8 0x9ac 0x4 0x0 619 + #define MX35_PAD_SD1_DATA3__GPIO1_11 0x244 0x6a8 0x834 0x5 0x1 620 + #define MX35_PAD_SD1_DATA3__ARM11P_TOP_TRACE_26 0x244 0x6a8 0x000 0x7 0x0 621 + #define MX35_PAD_SD2_CMD__ESDHC2_CMD 0x248 0x6ac 0x000 0x0 0x0 622 + #define MX35_PAD_SD2_CMD__I2C3_SCL 0x248 0x6ac 0x91c 0x1 0x2 623 + #define MX35_PAD_SD2_CMD__ESDHC1_DAT4 0x248 0x6ac 0x804 0x2 0x0 624 + #define MX35_PAD_SD2_CMD__IPU_CSI_D_2 0x248 0x6ac 0x938 0x3 0x2 625 + #define MX35_PAD_SD2_CMD__USB_TOP_USBH2_DATA_4 0x248 0x6ac 0x9dc 0x4 0x0 626 + #define MX35_PAD_SD2_CMD__GPIO2_0 0x248 0x6ac 0x868 0x5 0x2 627 + #define MX35_PAD_SD2_CMD__SPDIF_SPDIF_OUT1 0x248 0x6ac 0x000 0x6 0x0 628 + #define MX35_PAD_SD2_CMD__IPU_DISPB_D12_VSYNC 0x248 0x6ac 0x928 0x7 0x3 629 + #define MX35_PAD_SD2_CLK__ESDHC2_CLK 0x24c 0x6b0 0x000 0x0 0x0 630 + #define MX35_PAD_SD2_CLK__I2C3_SDA 0x24c 0x6b0 0x920 0x1 0x2 631 + #define MX35_PAD_SD2_CLK__ESDHC1_DAT5 0x24c 0x6b0 0x808 0x2 0x0 632 + #define MX35_PAD_SD2_CLK__IPU_CSI_D_3 0x24c 0x6b0 0x93c 0x3 0x2 633 + #define MX35_PAD_SD2_CLK__USB_TOP_USBH2_DATA_5 0x24c 0x6b0 0x9e0 0x4 0x0 634 + #define MX35_PAD_SD2_CLK__GPIO2_1 0x24c 0x6b0 0x894 0x5 0x1 635 + #define MX35_PAD_SD2_CLK__SPDIF_SPDIF_IN1 0x24c 0x6b0 0x998 0x6 0x2 636 + #define MX35_PAD_SD2_CLK__IPU_DISPB_CS2 0x24c 0x6b0 0x000 0x7 0x0 637 + #define MX35_PAD_SD2_DATA0__ESDHC2_DAT0 0x250 0x6b4 0x000 0x0 0x0 638 + #define MX35_PAD_SD2_DATA0__UART3_RXD_MUX 0x250 0x6b4 0x9a0 0x1 0x1 639 + #define MX35_PAD_SD2_DATA0__ESDHC1_DAT6 0x250 0x6b4 0x80c 0x2 0x0 640 + #define MX35_PAD_SD2_DATA0__IPU_CSI_D_4 0x250 0x6b4 0x940 0x3 0x1 641 + #define MX35_PAD_SD2_DATA0__USB_TOP_USBH2_DATA_6 0x250 0x6b4 0x9e4 0x4 0x0 642 + #define MX35_PAD_SD2_DATA0__GPIO2_2 0x250 0x6b4 0x8c0 0x5 0x1 643 + #define MX35_PAD_SD2_DATA0__SPDIF_SPDIF_EXTCLK 0x250 0x6b4 0x994 0x6 0x3 644 + #define MX35_PAD_SD2_DATA1__ESDHC2_DAT1 0x254 0x6b8 0x000 0x0 0x0 645 + #define MX35_PAD_SD2_DATA1__UART3_TXD_MUX 0x254 0x6b8 0x000 0x1 0x0 646 + #define MX35_PAD_SD2_DATA1__ESDHC1_DAT7 0x254 0x6b8 0x810 0x2 0x0 647 + #define MX35_PAD_SD2_DATA1__IPU_CSI_D_5 0x254 0x6b8 0x944 0x3 0x1 648 + #define MX35_PAD_SD2_DATA1__USB_TOP_USBH2_DATA_0 0x254 0x6b8 0x9cc 0x4 0x0 649 + #define MX35_PAD_SD2_DATA1__GPIO2_3 0x254 0x6b8 0x8cc 0x5 0x1 650 + #define MX35_PAD_SD2_DATA2__ESDHC2_DAT2 0x258 0x6bc 0x000 0x0 0x0 651 + #define MX35_PAD_SD2_DATA2__UART3_RTS 0x258 0x6bc 0x99c 0x1 0x0 652 + #define MX35_PAD_SD2_DATA2__CAN1_RXCAN 0x258 0x6bc 0x7c8 0x2 0x1 653 + #define MX35_PAD_SD2_DATA2__IPU_CSI_D_6 0x258 0x6bc 0x948 0x3 0x1 654 + #define MX35_PAD_SD2_DATA2__USB_TOP_USBH2_DATA_1 0x258 0x6bc 0x9d0 0x4 0x0 655 + #define MX35_PAD_SD2_DATA2__GPIO2_4 0x258 0x6bc 0x8d0 0x5 0x1 656 + #define MX35_PAD_SD2_DATA3__ESDHC2_DAT3 0x25c 0x6c0 0x000 0x0 0x0 657 + #define MX35_PAD_SD2_DATA3__UART3_CTS 0x25c 0x6c0 0x000 0x1 0x0 658 + #define MX35_PAD_SD2_DATA3__CAN1_TXCAN 0x25c 0x6c0 0x000 0x2 0x0 659 + #define MX35_PAD_SD2_DATA3__IPU_CSI_D_7 0x25c 0x6c0 0x94c 0x3 0x1 660 + #define MX35_PAD_SD2_DATA3__USB_TOP_USBH2_DATA_2 0x25c 0x6c0 0x9d4 0x4 0x0 661 + #define MX35_PAD_SD2_DATA3__GPIO2_5 0x25c 0x6c0 0x8d4 0x5 0x1 662 + #define MX35_PAD_ATA_CS0__ATA_CS0 0x260 0x6c4 0x000 0x0 0x0 663 + #define MX35_PAD_ATA_CS0__CSPI1_SS3 0x260 0x6c4 0x7dc 0x1 0x1 664 + #define MX35_PAD_ATA_CS0__IPU_DISPB_CS1 0x260 0x6c4 0x000 0x3 0x0 665 + #define MX35_PAD_ATA_CS0__GPIO2_6 0x260 0x6c4 0x8d8 0x5 0x1 666 + #define MX35_PAD_ATA_CS0__IPU_DIAGB_0 0x260 0x6c4 0x000 0x6 0x0 667 + #define MX35_PAD_ATA_CS0__ARM11P_TOP_MAX1_HMASTER_0 0x260 0x6c4 0x000 0x7 0x0 668 + #define MX35_PAD_ATA_CS1__ATA_CS1 0x264 0x6c8 0x000 0x0 0x0 669 + #define MX35_PAD_ATA_CS1__IPU_DISPB_CS2 0x264 0x6c8 0x000 0x3 0x0 670 + #define MX35_PAD_ATA_CS1__CSPI2_SS0 0x264 0x6c8 0x7f0 0x4 0x1 671 + #define MX35_PAD_ATA_CS1__GPIO2_7 0x264 0x6c8 0x8dc 0x5 0x1 672 + #define MX35_PAD_ATA_CS1__IPU_DIAGB_1 0x264 0x6c8 0x000 0x6 0x0 673 + #define MX35_PAD_ATA_CS1__ARM11P_TOP_MAX1_HMASTER_1 0x264 0x6c8 0x000 0x7 0x0 674 + #define MX35_PAD_ATA_DIOR__ATA_DIOR 0x268 0x6cc 0x000 0x0 0x0 675 + #define MX35_PAD_ATA_DIOR__ESDHC3_DAT0 0x268 0x6cc 0x81c 0x1 0x1 676 + #define MX35_PAD_ATA_DIOR__USB_TOP_USBOTG_DIR 0x268 0x6cc 0x9c4 0x2 0x1 677 + #define MX35_PAD_ATA_DIOR__IPU_DISPB_BE0 0x268 0x6cc 0x000 0x3 0x0 678 + #define MX35_PAD_ATA_DIOR__CSPI2_SS1 0x268 0x6cc 0x7f4 0x4 0x1 679 + #define MX35_PAD_ATA_DIOR__GPIO2_8 0x268 0x6cc 0x8e0 0x5 0x1 680 + #define MX35_PAD_ATA_DIOR__IPU_DIAGB_2 0x268 0x6cc 0x000 0x6 0x0 681 + #define MX35_PAD_ATA_DIOR__ARM11P_TOP_MAX1_HMASTER_2 0x268 0x6cc 0x000 0x7 0x0 682 + #define MX35_PAD_ATA_DIOW__ATA_DIOW 0x26c 0x6d0 0x000 0x0 0x0 683 + #define MX35_PAD_ATA_DIOW__ESDHC3_DAT1 0x26c 0x6d0 0x820 0x1 0x1 684 + #define MX35_PAD_ATA_DIOW__USB_TOP_USBOTG_STP 0x26c 0x6d0 0x000 0x2 0x0 685 + #define MX35_PAD_ATA_DIOW__IPU_DISPB_BE1 0x26c 0x6d0 0x000 0x3 0x0 686 + #define MX35_PAD_ATA_DIOW__CSPI2_MOSI 0x26c 0x6d0 0x7ec 0x4 0x2 687 + #define MX35_PAD_ATA_DIOW__GPIO2_9 0x26c 0x6d0 0x8e4 0x5 0x1 688 + #define MX35_PAD_ATA_DIOW__IPU_DIAGB_3 0x26c 0x6d0 0x000 0x6 0x0 689 + #define MX35_PAD_ATA_DIOW__ARM11P_TOP_MAX1_HMASTER_3 0x26c 0x6d0 0x000 0x7 0x0 690 + #define MX35_PAD_ATA_DMACK__ATA_DMACK 0x270 0x6d4 0x000 0x0 0x0 691 + #define MX35_PAD_ATA_DMACK__ESDHC3_DAT2 0x270 0x6d4 0x824 0x1 0x1 692 + #define MX35_PAD_ATA_DMACK__USB_TOP_USBOTG_NXT 0x270 0x6d4 0x9c8 0x2 0x1 693 + #define MX35_PAD_ATA_DMACK__CSPI2_MISO 0x270 0x6d4 0x7e8 0x4 0x2 694 + #define MX35_PAD_ATA_DMACK__GPIO2_10 0x270 0x6d4 0x86c 0x5 0x1 695 + #define MX35_PAD_ATA_DMACK__IPU_DIAGB_4 0x270 0x6d4 0x000 0x6 0x0 696 + #define MX35_PAD_ATA_DMACK__ARM11P_TOP_MAX0_HMASTER_0 0x270 0x6d4 0x000 0x7 0x0 697 + #define MX35_PAD_ATA_RESET_B__ATA_RESET_B 0x274 0x6d8 0x000 0x0 0x0 698 + #define MX35_PAD_ATA_RESET_B__ESDHC3_DAT3 0x274 0x6d8 0x828 0x1 0x1 699 + #define MX35_PAD_ATA_RESET_B__USB_TOP_USBOTG_DATA_0 0x274 0x6d8 0x9a4 0x2 0x1 700 + #define MX35_PAD_ATA_RESET_B__IPU_DISPB_SD_D_O 0x274 0x6d8 0x000 0x3 0x0 701 + #define MX35_PAD_ATA_RESET_B__CSPI2_RDY 0x274 0x6d8 0x7e4 0x4 0x2 702 + #define MX35_PAD_ATA_RESET_B__GPIO2_11 0x274 0x6d8 0x870 0x5 0x1 703 + #define MX35_PAD_ATA_RESET_B__IPU_DIAGB_5 0x274 0x6d8 0x000 0x6 0x0 704 + #define MX35_PAD_ATA_RESET_B__ARM11P_TOP_MAX0_HMASTER_1 0x274 0x6d8 0x000 0x7 0x0 705 + #define MX35_PAD_ATA_IORDY__ATA_IORDY 0x278 0x6dc 0x000 0x0 0x0 706 + #define MX35_PAD_ATA_IORDY__ESDHC3_DAT4 0x278 0x6dc 0x000 0x1 0x0 707 + #define MX35_PAD_ATA_IORDY__USB_TOP_USBOTG_DATA_1 0x278 0x6dc 0x9a8 0x2 0x1 708 + #define MX35_PAD_ATA_IORDY__IPU_DISPB_SD_D_IO 0x278 0x6dc 0x92c 0x3 0x3 709 + #define MX35_PAD_ATA_IORDY__ESDHC2_DAT4 0x278 0x6dc 0x000 0x4 0x0 710 + #define MX35_PAD_ATA_IORDY__GPIO2_12 0x278 0x6dc 0x874 0x5 0x1 711 + #define MX35_PAD_ATA_IORDY__IPU_DIAGB_6 0x278 0x6dc 0x000 0x6 0x0 712 + #define MX35_PAD_ATA_IORDY__ARM11P_TOP_MAX0_HMASTER_2 0x278 0x6dc 0x000 0x7 0x0 713 + #define MX35_PAD_ATA_DATA0__ATA_DATA_0 0x27c 0x6e0 0x000 0x0 0x0 714 + #define MX35_PAD_ATA_DATA0__ESDHC3_DAT5 0x27c 0x6e0 0x000 0x1 0x0 715 + #define MX35_PAD_ATA_DATA0__USB_TOP_USBOTG_DATA_2 0x27c 0x6e0 0x9ac 0x2 0x1 716 + #define MX35_PAD_ATA_DATA0__IPU_DISPB_D12_VSYNC 0x27c 0x6e0 0x928 0x3 0x4 717 + #define MX35_PAD_ATA_DATA0__ESDHC2_DAT5 0x27c 0x6e0 0x000 0x4 0x0 718 + #define MX35_PAD_ATA_DATA0__GPIO2_13 0x27c 0x6e0 0x878 0x5 0x1 719 + #define MX35_PAD_ATA_DATA0__IPU_DIAGB_7 0x27c 0x6e0 0x000 0x6 0x0 720 + #define MX35_PAD_ATA_DATA0__ARM11P_TOP_MAX0_HMASTER_3 0x27c 0x6e0 0x000 0x7 0x0 721 + #define MX35_PAD_ATA_DATA1__ATA_DATA_1 0x280 0x6e4 0x000 0x0 0x0 722 + #define MX35_PAD_ATA_DATA1__ESDHC3_DAT6 0x280 0x6e4 0x000 0x1 0x0 723 + #define MX35_PAD_ATA_DATA1__USB_TOP_USBOTG_DATA_3 0x280 0x6e4 0x9b0 0x2 0x1 724 + #define MX35_PAD_ATA_DATA1__IPU_DISPB_SD_CLK 0x280 0x6e4 0x000 0x3 0x0 725 + #define MX35_PAD_ATA_DATA1__ESDHC2_DAT6 0x280 0x6e4 0x000 0x4 0x0 726 + #define MX35_PAD_ATA_DATA1__GPIO2_14 0x280 0x6e4 0x87c 0x5 0x1 727 + #define MX35_PAD_ATA_DATA1__IPU_DIAGB_8 0x280 0x6e4 0x000 0x6 0x0 728 + #define MX35_PAD_ATA_DATA1__ARM11P_TOP_TRACE_27 0x280 0x6e4 0x000 0x7 0x0 729 + #define MX35_PAD_ATA_DATA2__ATA_DATA_2 0x284 0x6e8 0x000 0x0 0x0 730 + #define MX35_PAD_ATA_DATA2__ESDHC3_DAT7 0x284 0x6e8 0x000 0x1 0x0 731 + #define MX35_PAD_ATA_DATA2__USB_TOP_USBOTG_DATA_4 0x284 0x6e8 0x9b4 0x2 0x1 732 + #define MX35_PAD_ATA_DATA2__IPU_DISPB_SER_RS 0x284 0x6e8 0x000 0x3 0x0 733 + #define MX35_PAD_ATA_DATA2__ESDHC2_DAT7 0x284 0x6e8 0x000 0x4 0x0 734 + #define MX35_PAD_ATA_DATA2__GPIO2_15 0x284 0x6e8 0x880 0x5 0x1 735 + #define MX35_PAD_ATA_DATA2__IPU_DIAGB_9 0x284 0x6e8 0x000 0x6 0x0 736 + #define MX35_PAD_ATA_DATA2__ARM11P_TOP_TRACE_28 0x284 0x6e8 0x000 0x7 0x0 737 + #define MX35_PAD_ATA_DATA3__ATA_DATA_3 0x288 0x6ec 0x000 0x0 0x0 738 + #define MX35_PAD_ATA_DATA3__ESDHC3_CLK 0x288 0x6ec 0x814 0x1 0x1 739 + #define MX35_PAD_ATA_DATA3__USB_TOP_USBOTG_DATA_5 0x288 0x6ec 0x9b8 0x2 0x1 740 + #define MX35_PAD_ATA_DATA3__CSPI2_SCLK 0x288 0x6ec 0x7e0 0x4 0x2 741 + #define MX35_PAD_ATA_DATA3__GPIO2_16 0x288 0x6ec 0x884 0x5 0x1 742 + #define MX35_PAD_ATA_DATA3__IPU_DIAGB_10 0x288 0x6ec 0x000 0x6 0x0 743 + #define MX35_PAD_ATA_DATA3__ARM11P_TOP_TRACE_29 0x288 0x6ec 0x000 0x7 0x0 744 + #define MX35_PAD_ATA_DATA4__ATA_DATA_4 0x28c 0x6f0 0x000 0x0 0x0 745 + #define MX35_PAD_ATA_DATA4__ESDHC3_CMD 0x28c 0x6f0 0x818 0x1 0x1 746 + #define MX35_PAD_ATA_DATA4__USB_TOP_USBOTG_DATA_6 0x28c 0x6f0 0x9bc 0x2 0x1 747 + #define MX35_PAD_ATA_DATA4__GPIO2_17 0x28c 0x6f0 0x888 0x5 0x1 748 + #define MX35_PAD_ATA_DATA4__IPU_DIAGB_11 0x28c 0x6f0 0x000 0x6 0x0 749 + #define MX35_PAD_ATA_DATA4__ARM11P_TOP_TRACE_30 0x28c 0x6f0 0x000 0x7 0x0 750 + #define MX35_PAD_ATA_DATA5__ATA_DATA_5 0x290 0x6f4 0x000 0x0 0x0 751 + #define MX35_PAD_ATA_DATA5__USB_TOP_USBOTG_DATA_7 0x290 0x6f4 0x9c0 0x2 0x1 752 + #define MX35_PAD_ATA_DATA5__GPIO2_18 0x290 0x6f4 0x88c 0x5 0x1 753 + #define MX35_PAD_ATA_DATA5__IPU_DIAGB_12 0x290 0x6f4 0x000 0x6 0x0 754 + #define MX35_PAD_ATA_DATA5__ARM11P_TOP_TRACE_31 0x290 0x6f4 0x000 0x7 0x0 755 + #define MX35_PAD_ATA_DATA6__ATA_DATA_6 0x294 0x6f8 0x000 0x0 0x0 756 + #define MX35_PAD_ATA_DATA6__CAN1_TXCAN 0x294 0x6f8 0x000 0x1 0x0 757 + #define MX35_PAD_ATA_DATA6__UART1_DTR 0x294 0x6f8 0x000 0x2 0x0 758 + #define MX35_PAD_ATA_DATA6__AUDMUX_AUD6_TXD 0x294 0x6f8 0x7b4 0x3 0x0 759 + #define MX35_PAD_ATA_DATA6__GPIO2_19 0x294 0x6f8 0x890 0x5 0x1 760 + #define MX35_PAD_ATA_DATA6__IPU_DIAGB_13 0x294 0x6f8 0x000 0x6 0x0 761 + #define MX35_PAD_ATA_DATA7__ATA_DATA_7 0x298 0x6fc 0x000 0x0 0x0 762 + #define MX35_PAD_ATA_DATA7__CAN1_RXCAN 0x298 0x6fc 0x7c8 0x1 0x2 763 + #define MX35_PAD_ATA_DATA7__UART1_DSR 0x298 0x6fc 0x000 0x2 0x0 764 + #define MX35_PAD_ATA_DATA7__AUDMUX_AUD6_RXD 0x298 0x6fc 0x7b0 0x3 0x0 765 + #define MX35_PAD_ATA_DATA7__GPIO2_20 0x298 0x6fc 0x898 0x5 0x1 766 + #define MX35_PAD_ATA_DATA7__IPU_DIAGB_14 0x298 0x6fc 0x000 0x6 0x0 767 + #define MX35_PAD_ATA_DATA8__ATA_DATA_8 0x29c 0x700 0x000 0x0 0x0 768 + #define MX35_PAD_ATA_DATA8__UART3_RTS 0x29c 0x700 0x99c 0x1 0x1 769 + #define MX35_PAD_ATA_DATA8__UART1_RI 0x29c 0x700 0x000 0x2 0x0 770 + #define MX35_PAD_ATA_DATA8__AUDMUX_AUD6_TXC 0x29c 0x700 0x7c0 0x3 0x0 771 + #define MX35_PAD_ATA_DATA8__GPIO2_21 0x29c 0x700 0x89c 0x5 0x1 772 + #define MX35_PAD_ATA_DATA8__IPU_DIAGB_15 0x29c 0x700 0x000 0x6 0x0 773 + #define MX35_PAD_ATA_DATA9__ATA_DATA_9 0x2a0 0x704 0x000 0x0 0x0 774 + #define MX35_PAD_ATA_DATA9__UART3_CTS 0x2a0 0x704 0x000 0x1 0x0 775 + #define MX35_PAD_ATA_DATA9__UART1_DCD 0x2a0 0x704 0x000 0x2 0x0 776 + #define MX35_PAD_ATA_DATA9__AUDMUX_AUD6_TXFS 0x2a0 0x704 0x7c4 0x3 0x0 777 + #define MX35_PAD_ATA_DATA9__GPIO2_22 0x2a0 0x704 0x8a0 0x5 0x1 778 + #define MX35_PAD_ATA_DATA9__IPU_DIAGB_16 0x2a0 0x704 0x000 0x6 0x0 779 + #define MX35_PAD_ATA_DATA10__ATA_DATA_10 0x2a4 0x708 0x000 0x0 0x0 780 + #define MX35_PAD_ATA_DATA10__UART3_RXD_MUX 0x2a4 0x708 0x9a0 0x1 0x2 781 + #define MX35_PAD_ATA_DATA10__AUDMUX_AUD6_RXC 0x2a4 0x708 0x7b8 0x3 0x0 782 + #define MX35_PAD_ATA_DATA10__GPIO2_23 0x2a4 0x708 0x8a4 0x5 0x1 783 + #define MX35_PAD_ATA_DATA10__IPU_DIAGB_17 0x2a4 0x708 0x000 0x6 0x0 784 + #define MX35_PAD_ATA_DATA11__ATA_DATA_11 0x2a8 0x70c 0x000 0x0 0x0 785 + #define MX35_PAD_ATA_DATA11__UART3_TXD_MUX 0x2a8 0x70c 0x000 0x1 0x0 786 + #define MX35_PAD_ATA_DATA11__AUDMUX_AUD6_RXFS 0x2a8 0x70c 0x7bc 0x3 0x0 787 + #define MX35_PAD_ATA_DATA11__GPIO2_24 0x2a8 0x70c 0x8a8 0x5 0x1 788 + #define MX35_PAD_ATA_DATA11__IPU_DIAGB_18 0x2a8 0x70c 0x000 0x6 0x0 789 + #define MX35_PAD_ATA_DATA12__ATA_DATA_12 0x2ac 0x710 0x000 0x0 0x0 790 + #define MX35_PAD_ATA_DATA12__I2C3_SCL 0x2ac 0x710 0x91c 0x1 0x3 791 + #define MX35_PAD_ATA_DATA12__GPIO2_25 0x2ac 0x710 0x8ac 0x5 0x1 792 + #define MX35_PAD_ATA_DATA12__IPU_DIAGB_19 0x2ac 0x710 0x000 0x6 0x0 793 + #define MX35_PAD_ATA_DATA13__ATA_DATA_13 0x2b0 0x714 0x000 0x0 0x0 794 + #define MX35_PAD_ATA_DATA13__I2C3_SDA 0x2b0 0x714 0x920 0x1 0x3 795 + #define MX35_PAD_ATA_DATA13__GPIO2_26 0x2b0 0x714 0x8b0 0x5 0x1 796 + #define MX35_PAD_ATA_DATA13__IPU_DIAGB_20 0x2b0 0x714 0x000 0x6 0x0 797 + #define MX35_PAD_ATA_DATA14__ATA_DATA_14 0x2b4 0x718 0x000 0x0 0x0 798 + #define MX35_PAD_ATA_DATA14__IPU_CSI_D_0 0x2b4 0x718 0x930 0x1 0x2 799 + #define MX35_PAD_ATA_DATA14__KPP_ROW_0 0x2b4 0x718 0x970 0x3 0x2 800 + #define MX35_PAD_ATA_DATA14__GPIO2_27 0x2b4 0x718 0x8b4 0x5 0x1 801 + #define MX35_PAD_ATA_DATA14__IPU_DIAGB_21 0x2b4 0x718 0x000 0x6 0x0 802 + #define MX35_PAD_ATA_DATA15__ATA_DATA_15 0x2b8 0x71c 0x000 0x0 0x0 803 + #define MX35_PAD_ATA_DATA15__IPU_CSI_D_1 0x2b8 0x71c 0x934 0x1 0x2 804 + #define MX35_PAD_ATA_DATA15__KPP_ROW_1 0x2b8 0x71c 0x974 0x3 0x2 805 + #define MX35_PAD_ATA_DATA15__GPIO2_28 0x2b8 0x71c 0x8b8 0x5 0x1 806 + #define MX35_PAD_ATA_DATA15__IPU_DIAGB_22 0x2b8 0x71c 0x000 0x6 0x0 807 + #define MX35_PAD_ATA_INTRQ__ATA_INTRQ 0x2bc 0x720 0x000 0x0 0x0 808 + #define MX35_PAD_ATA_INTRQ__IPU_CSI_D_2 0x2bc 0x720 0x938 0x1 0x3 809 + #define MX35_PAD_ATA_INTRQ__KPP_ROW_2 0x2bc 0x720 0x978 0x3 0x2 810 + #define MX35_PAD_ATA_INTRQ__GPIO2_29 0x2bc 0x720 0x8bc 0x5 0x1 811 + #define MX35_PAD_ATA_INTRQ__IPU_DIAGB_23 0x2bc 0x720 0x000 0x6 0x0 812 + #define MX35_PAD_ATA_BUFF_EN__ATA_BUFFER_EN 0x2c0 0x724 0x000 0x0 0x0 813 + #define MX35_PAD_ATA_BUFF_EN__IPU_CSI_D_3 0x2c0 0x724 0x93c 0x1 0x3 814 + #define MX35_PAD_ATA_BUFF_EN__KPP_ROW_3 0x2c0 0x724 0x97c 0x3 0x2 815 + #define MX35_PAD_ATA_BUFF_EN__GPIO2_30 0x2c0 0x724 0x8c4 0x5 0x1 816 + #define MX35_PAD_ATA_BUFF_EN__IPU_DIAGB_24 0x2c0 0x724 0x000 0x6 0x0 817 + #define MX35_PAD_ATA_DMARQ__ATA_DMARQ 0x2c4 0x728 0x000 0x0 0x0 818 + #define MX35_PAD_ATA_DMARQ__IPU_CSI_D_4 0x2c4 0x728 0x940 0x1 0x2 819 + #define MX35_PAD_ATA_DMARQ__KPP_COL_0 0x2c4 0x728 0x950 0x3 0x2 820 + #define MX35_PAD_ATA_DMARQ__GPIO2_31 0x2c4 0x728 0x8c8 0x5 0x1 821 + #define MX35_PAD_ATA_DMARQ__IPU_DIAGB_25 0x2c4 0x728 0x000 0x6 0x0 822 + #define MX35_PAD_ATA_DMARQ__ECT_CTI_TRIG_IN1_4 0x2c4 0x728 0x000 0x7 0x0 823 + #define MX35_PAD_ATA_DA0__ATA_DA_0 0x2c8 0x72c 0x000 0x0 0x0 824 + #define MX35_PAD_ATA_DA0__IPU_CSI_D_5 0x2c8 0x72c 0x944 0x1 0x2 825 + #define MX35_PAD_ATA_DA0__KPP_COL_1 0x2c8 0x72c 0x954 0x3 0x2 826 + #define MX35_PAD_ATA_DA0__GPIO3_0 0x2c8 0x72c 0x8e8 0x5 0x1 827 + #define MX35_PAD_ATA_DA0__IPU_DIAGB_26 0x2c8 0x72c 0x000 0x6 0x0 828 + #define MX35_PAD_ATA_DA0__ECT_CTI_TRIG_IN1_5 0x2c8 0x72c 0x000 0x7 0x0 829 + #define MX35_PAD_ATA_DA1__ATA_DA_1 0x2cc 0x730 0x000 0x0 0x0 830 + #define MX35_PAD_ATA_DA1__IPU_CSI_D_6 0x2cc 0x730 0x948 0x1 0x2 831 + #define MX35_PAD_ATA_DA1__KPP_COL_2 0x2cc 0x730 0x958 0x3 0x2 832 + #define MX35_PAD_ATA_DA1__GPIO3_1 0x2cc 0x730 0x000 0x5 0x0 833 + #define MX35_PAD_ATA_DA1__IPU_DIAGB_27 0x2cc 0x730 0x000 0x6 0x0 834 + #define MX35_PAD_ATA_DA1__ECT_CTI_TRIG_IN1_6 0x2cc 0x730 0x000 0x7 0x0 835 + #define MX35_PAD_ATA_DA2__ATA_DA_2 0x2d0 0x734 0x000 0x0 0x0 836 + #define MX35_PAD_ATA_DA2__IPU_CSI_D_7 0x2d0 0x734 0x94c 0x1 0x2 837 + #define MX35_PAD_ATA_DA2__KPP_COL_3 0x2d0 0x734 0x95c 0x3 0x2 838 + #define MX35_PAD_ATA_DA2__GPIO3_2 0x2d0 0x734 0x000 0x5 0x0 839 + #define MX35_PAD_ATA_DA2__IPU_DIAGB_28 0x2d0 0x734 0x000 0x6 0x0 840 + #define MX35_PAD_ATA_DA2__ECT_CTI_TRIG_IN1_7 0x2d0 0x734 0x000 0x7 0x0 841 + #define MX35_PAD_MLB_CLK__MLB_MLBCLK 0x2d4 0x738 0x000 0x0 0x0 842 + #define MX35_PAD_MLB_CLK__GPIO3_3 0x2d4 0x738 0x000 0x5 0x0 843 + #define MX35_PAD_MLB_DAT__MLB_MLBDAT 0x2d8 0x73c 0x000 0x0 0x0 844 + #define MX35_PAD_MLB_DAT__GPIO3_4 0x2d8 0x73c 0x904 0x5 0x1 845 + #define MX35_PAD_MLB_SIG__MLB_MLBSIG 0x2dc 0x740 0x000 0x0 0x0 846 + #define MX35_PAD_MLB_SIG__GPIO3_5 0x2dc 0x740 0x908 0x5 0x1 847 + #define MX35_PAD_FEC_TX_CLK__FEC_TX_CLK 0x2e0 0x744 0x000 0x0 0x0 848 + #define MX35_PAD_FEC_TX_CLK__ESDHC1_DAT4 0x2e0 0x744 0x804 0x1 0x1 849 + #define MX35_PAD_FEC_TX_CLK__UART3_RXD_MUX 0x2e0 0x744 0x9a0 0x2 0x3 850 + #define MX35_PAD_FEC_TX_CLK__USB_TOP_USBH2_DIR 0x2e0 0x744 0x9ec 0x3 0x1 851 + #define MX35_PAD_FEC_TX_CLK__CSPI2_MOSI 0x2e0 0x744 0x7ec 0x4 0x3 852 + #define MX35_PAD_FEC_TX_CLK__GPIO3_6 0x2e0 0x744 0x90c 0x5 0x1 853 + #define MX35_PAD_FEC_TX_CLK__IPU_DISPB_D12_VSYNC 0x2e0 0x744 0x928 0x6 0x5 854 + #define MX35_PAD_FEC_TX_CLK__ARM11P_TOP_EVNTBUS_0 0x2e0 0x744 0x000 0x7 0x0 855 + #define MX35_PAD_FEC_RX_CLK__FEC_RX_CLK 0x2e4 0x748 0x000 0x0 0x0 856 + #define MX35_PAD_FEC_RX_CLK__ESDHC1_DAT5 0x2e4 0x748 0x808 0x1 0x1 857 + #define MX35_PAD_FEC_RX_CLK__UART3_TXD_MUX 0x2e4 0x748 0x000 0x2 0x0 858 + #define MX35_PAD_FEC_RX_CLK__USB_TOP_USBH2_STP 0x2e4 0x748 0x000 0x3 0x0 859 + #define MX35_PAD_FEC_RX_CLK__CSPI2_MISO 0x2e4 0x748 0x7e8 0x4 0x3 860 + #define MX35_PAD_FEC_RX_CLK__GPIO3_7 0x2e4 0x748 0x910 0x5 0x1 861 + #define MX35_PAD_FEC_RX_CLK__IPU_DISPB_SD_D_I 0x2e4 0x748 0x92c 0x6 0x4 862 + #define MX35_PAD_FEC_RX_CLK__ARM11P_TOP_EVNTBUS_1 0x2e4 0x748 0x000 0x7 0x0 863 + #define MX35_PAD_FEC_RX_DV__FEC_RX_DV 0x2e8 0x74c 0x000 0x0 0x0 864 + #define MX35_PAD_FEC_RX_DV__ESDHC1_DAT6 0x2e8 0x74c 0x80c 0x1 0x1 865 + #define MX35_PAD_FEC_RX_DV__UART3_RTS 0x2e8 0x74c 0x99c 0x2 0x2 866 + #define MX35_PAD_FEC_RX_DV__USB_TOP_USBH2_NXT 0x2e8 0x74c 0x9f0 0x3 0x1 867 + #define MX35_PAD_FEC_RX_DV__CSPI2_SCLK 0x2e8 0x74c 0x7e0 0x4 0x3 868 + #define MX35_PAD_FEC_RX_DV__GPIO3_8 0x2e8 0x74c 0x914 0x5 0x1 869 + #define MX35_PAD_FEC_RX_DV__IPU_DISPB_SD_CLK 0x2e8 0x74c 0x000 0x6 0x0 870 + #define MX35_PAD_FEC_RX_DV__ARM11P_TOP_EVNTBUS_2 0x2e8 0x74c 0x000 0x7 0x0 871 + #define MX35_PAD_FEC_COL__FEC_COL 0x2ec 0x750 0x000 0x0 0x0 872 + #define MX35_PAD_FEC_COL__ESDHC1_DAT7 0x2ec 0x750 0x810 0x1 0x1 873 + #define MX35_PAD_FEC_COL__UART3_CTS 0x2ec 0x750 0x000 0x2 0x0 874 + #define MX35_PAD_FEC_COL__USB_TOP_USBH2_DATA_0 0x2ec 0x750 0x9cc 0x3 0x1 875 + #define MX35_PAD_FEC_COL__CSPI2_RDY 0x2ec 0x750 0x7e4 0x4 0x3 876 + #define MX35_PAD_FEC_COL__GPIO3_9 0x2ec 0x750 0x918 0x5 0x1 877 + #define MX35_PAD_FEC_COL__IPU_DISPB_SER_RS 0x2ec 0x750 0x000 0x6 0x0 878 + #define MX35_PAD_FEC_COL__ARM11P_TOP_EVNTBUS_3 0x2ec 0x750 0x000 0x7 0x0 879 + #define MX35_PAD_FEC_RDATA0__FEC_RDATA_0 0x2f0 0x754 0x000 0x0 0x0 880 + #define MX35_PAD_FEC_RDATA0__PWM_PWMO 0x2f0 0x754 0x000 0x1 0x0 881 + #define MX35_PAD_FEC_RDATA0__UART3_DTR 0x2f0 0x754 0x000 0x2 0x0 882 + #define MX35_PAD_FEC_RDATA0__USB_TOP_USBH2_DATA_1 0x2f0 0x754 0x9d0 0x3 0x1 883 + #define MX35_PAD_FEC_RDATA0__CSPI2_SS0 0x2f0 0x754 0x7f0 0x4 0x2 884 + #define MX35_PAD_FEC_RDATA0__GPIO3_10 0x2f0 0x754 0x8ec 0x5 0x1 885 + #define MX35_PAD_FEC_RDATA0__IPU_DISPB_CS1 0x2f0 0x754 0x000 0x6 0x0 886 + #define MX35_PAD_FEC_RDATA0__ARM11P_TOP_EVNTBUS_4 0x2f0 0x754 0x000 0x7 0x0 887 + #define MX35_PAD_FEC_TDATA0__FEC_TDATA_0 0x2f4 0x758 0x000 0x0 0x0 888 + #define MX35_PAD_FEC_TDATA0__SPDIF_SPDIF_OUT1 0x2f4 0x758 0x000 0x1 0x0 889 + #define MX35_PAD_FEC_TDATA0__UART3_DSR 0x2f4 0x758 0x000 0x2 0x0 890 + #define MX35_PAD_FEC_TDATA0__USB_TOP_USBH2_DATA_2 0x2f4 0x758 0x9d4 0x3 0x1 891 + #define MX35_PAD_FEC_TDATA0__CSPI2_SS1 0x2f4 0x758 0x7f4 0x4 0x2 892 + #define MX35_PAD_FEC_TDATA0__GPIO3_11 0x2f4 0x758 0x8f0 0x5 0x1 893 + #define MX35_PAD_FEC_TDATA0__IPU_DISPB_CS0 0x2f4 0x758 0x000 0x6 0x0 894 + #define MX35_PAD_FEC_TDATA0__ARM11P_TOP_EVNTBUS_5 0x2f4 0x758 0x000 0x7 0x0 895 + #define MX35_PAD_FEC_TX_EN__FEC_TX_EN 0x2f8 0x75c 0x000 0x0 0x0 896 + #define MX35_PAD_FEC_TX_EN__SPDIF_SPDIF_IN1 0x2f8 0x75c 0x998 0x1 0x3 897 + #define MX35_PAD_FEC_TX_EN__UART3_RI 0x2f8 0x75c 0x000 0x2 0x0 898 + #define MX35_PAD_FEC_TX_EN__USB_TOP_USBH2_DATA_3 0x2f8 0x75c 0x9d8 0x3 0x1 899 + #define MX35_PAD_FEC_TX_EN__GPIO3_12 0x2f8 0x75c 0x8f4 0x5 0x1 900 + #define MX35_PAD_FEC_TX_EN__IPU_DISPB_PAR_RS 0x2f8 0x75c 0x000 0x6 0x0 901 + #define MX35_PAD_FEC_TX_EN__ARM11P_TOP_EVNTBUS_6 0x2f8 0x75c 0x000 0x7 0x0 902 + #define MX35_PAD_FEC_MDC__FEC_MDC 0x2fc 0x760 0x000 0x0 0x0 903 + #define MX35_PAD_FEC_MDC__CAN2_TXCAN 0x2fc 0x760 0x000 0x1 0x0 904 + #define MX35_PAD_FEC_MDC__UART3_DCD 0x2fc 0x760 0x000 0x2 0x0 905 + #define MX35_PAD_FEC_MDC__USB_TOP_USBH2_DATA_4 0x2fc 0x760 0x9dc 0x3 0x1 906 + #define MX35_PAD_FEC_MDC__GPIO3_13 0x2fc 0x760 0x8f8 0x5 0x1 907 + #define MX35_PAD_FEC_MDC__IPU_DISPB_WR 0x2fc 0x760 0x000 0x6 0x0 908 + #define MX35_PAD_FEC_MDC__ARM11P_TOP_EVNTBUS_7 0x2fc 0x760 0x000 0x7 0x0 909 + #define MX35_PAD_FEC_MDIO__FEC_MDIO 0x300 0x764 0x000 0x0 0x0 910 + #define MX35_PAD_FEC_MDIO__CAN2_RXCAN 0x300 0x764 0x7cc 0x1 0x2 911 + #define MX35_PAD_FEC_MDIO__USB_TOP_USBH2_DATA_5 0x300 0x764 0x9e0 0x3 0x1 912 + #define MX35_PAD_FEC_MDIO__GPIO3_14 0x300 0x764 0x8fc 0x5 0x1 913 + #define MX35_PAD_FEC_MDIO__IPU_DISPB_RD 0x300 0x764 0x000 0x6 0x0 914 + #define MX35_PAD_FEC_MDIO__ARM11P_TOP_EVNTBUS_8 0x300 0x764 0x000 0x7 0x0 915 + #define MX35_PAD_FEC_TX_ERR__FEC_TX_ERR 0x304 0x768 0x000 0x0 0x0 916 + #define MX35_PAD_FEC_TX_ERR__OWIRE_LINE 0x304 0x768 0x990 0x1 0x2 917 + #define MX35_PAD_FEC_TX_ERR__SPDIF_SPDIF_EXTCLK 0x304 0x768 0x994 0x2 0x4 918 + #define MX35_PAD_FEC_TX_ERR__USB_TOP_USBH2_DATA_6 0x304 0x768 0x9e4 0x3 0x1 919 + #define MX35_PAD_FEC_TX_ERR__GPIO3_15 0x304 0x768 0x900 0x5 0x1 920 + #define MX35_PAD_FEC_TX_ERR__IPU_DISPB_D0_VSYNC 0x304 0x768 0x924 0x6 0x3 921 + #define MX35_PAD_FEC_TX_ERR__ARM11P_TOP_EVNTBUS_9 0x304 0x768 0x000 0x7 0x0 922 + #define MX35_PAD_FEC_RX_ERR__FEC_RX_ERR 0x308 0x76c 0x000 0x0 0x0 923 + #define MX35_PAD_FEC_RX_ERR__IPU_CSI_D_0 0x308 0x76c 0x930 0x1 0x3 924 + #define MX35_PAD_FEC_RX_ERR__USB_TOP_USBH2_DATA_7 0x308 0x76c 0x9e8 0x3 0x1 925 + #define MX35_PAD_FEC_RX_ERR__KPP_COL_4 0x308 0x76c 0x960 0x4 0x1 926 + #define MX35_PAD_FEC_RX_ERR__GPIO3_16 0x308 0x76c 0x000 0x5 0x0 927 + #define MX35_PAD_FEC_RX_ERR__IPU_DISPB_SD_D_IO 0x308 0x76c 0x92c 0x6 0x5 928 + #define MX35_PAD_FEC_CRS__FEC_CRS 0x30c 0x770 0x000 0x0 0x0 929 + #define MX35_PAD_FEC_CRS__IPU_CSI_D_1 0x30c 0x770 0x934 0x1 0x3 930 + #define MX35_PAD_FEC_CRS__USB_TOP_USBH2_PWR 0x30c 0x770 0x000 0x3 0x0 931 + #define MX35_PAD_FEC_CRS__KPP_COL_5 0x30c 0x770 0x964 0x4 0x1 932 + #define MX35_PAD_FEC_CRS__GPIO3_17 0x30c 0x770 0x000 0x5 0x0 933 + #define MX35_PAD_FEC_CRS__IPU_FLASH_STROBE 0x30c 0x770 0x000 0x6 0x0 934 + #define MX35_PAD_FEC_RDATA1__FEC_RDATA_1 0x310 0x774 0x000 0x0 0x0 935 + #define MX35_PAD_FEC_RDATA1__IPU_CSI_D_2 0x310 0x774 0x938 0x1 0x4 936 + #define MX35_PAD_FEC_RDATA1__AUDMUX_AUD6_RXC 0x310 0x774 0x000 0x2 0x0 937 + #define MX35_PAD_FEC_RDATA1__USB_TOP_USBH2_OC 0x310 0x774 0x9f4 0x3 0x2 938 + #define MX35_PAD_FEC_RDATA1__KPP_COL_6 0x310 0x774 0x968 0x4 0x1 939 + #define MX35_PAD_FEC_RDATA1__GPIO3_18 0x310 0x774 0x000 0x5 0x0 940 + #define MX35_PAD_FEC_RDATA1__IPU_DISPB_BE0 0x310 0x774 0x000 0x6 0x0 941 + #define MX35_PAD_FEC_TDATA1__FEC_TDATA_1 0x314 0x778 0x000 0x0 0x0 942 + #define MX35_PAD_FEC_TDATA1__IPU_CSI_D_3 0x314 0x778 0x93c 0x1 0x4 943 + #define MX35_PAD_FEC_TDATA1__AUDMUX_AUD6_RXFS 0x314 0x778 0x7bc 0x2 0x1 944 + #define MX35_PAD_FEC_TDATA1__KPP_COL_7 0x314 0x778 0x96c 0x4 0x1 945 + #define MX35_PAD_FEC_TDATA1__GPIO3_19 0x314 0x778 0x000 0x5 0x0 946 + #define MX35_PAD_FEC_TDATA1__IPU_DISPB_BE1 0x314 0x778 0x000 0x6 0x0 947 + #define MX35_PAD_FEC_RDATA2__FEC_RDATA_2 0x318 0x77c 0x000 0x0 0x0 948 + #define MX35_PAD_FEC_RDATA2__IPU_CSI_D_4 0x318 0x77c 0x940 0x1 0x3 949 + #define MX35_PAD_FEC_RDATA2__AUDMUX_AUD6_TXD 0x318 0x77c 0x7b4 0x2 0x1 950 + #define MX35_PAD_FEC_RDATA2__KPP_ROW_4 0x318 0x77c 0x980 0x4 0x1 951 + #define MX35_PAD_FEC_RDATA2__GPIO3_20 0x318 0x77c 0x000 0x5 0x0 952 + #define MX35_PAD_FEC_TDATA2__FEC_TDATA_2 0x31c 0x780 0x000 0x0 0x0 953 + #define MX35_PAD_FEC_TDATA2__IPU_CSI_D_5 0x31c 0x780 0x944 0x1 0x3 954 + #define MX35_PAD_FEC_TDATA2__AUDMUX_AUD6_RXD 0x31c 0x780 0x7b0 0x2 0x1 955 + #define MX35_PAD_FEC_TDATA2__KPP_ROW_5 0x31c 0x780 0x984 0x4 0x1 956 + #define MX35_PAD_FEC_TDATA2__GPIO3_21 0x31c 0x780 0x000 0x5 0x0 957 + #define MX35_PAD_FEC_RDATA3__FEC_RDATA_3 0x320 0x784 0x000 0x0 0x0 958 + #define MX35_PAD_FEC_RDATA3__IPU_CSI_D_6 0x320 0x784 0x948 0x1 0x3 959 + #define MX35_PAD_FEC_RDATA3__AUDMUX_AUD6_TXC 0x320 0x784 0x7c0 0x2 0x1 960 + #define MX35_PAD_FEC_RDATA3__KPP_ROW_6 0x320 0x784 0x988 0x4 0x1 961 + #define MX35_PAD_FEC_RDATA3__GPIO3_22 0x320 0x784 0x000 0x6 0x0 962 + #define MX35_PAD_FEC_TDATA3__FEC_TDATA_3 0x324 0x788 0x000 0x0 0x0 963 + #define MX35_PAD_FEC_TDATA3__IPU_CSI_D_7 0x324 0x788 0x94c 0x1 0x3 964 + #define MX35_PAD_FEC_TDATA3__AUDMUX_AUD6_TXFS 0x324 0x788 0x7c4 0x2 0x1 965 + #define MX35_PAD_FEC_TDATA3__KPP_ROW_7 0x324 0x788 0x98c 0x4 0x1 966 + #define MX35_PAD_FEC_TDATA3__GPIO3_23 0x324 0x788 0x000 0x5 0x0 967 + #define MX35_PAD_EXT_ARMCLK__CCM_EXT_ARMCLK 0x000 0x78c 0x000 0x0 0x0 968 + #define MX35_PAD_TEST_MODE__TCU_TEST_MODE 0x000 0x790 0x000 0x0 0x0 969 + 970 + #endif /* __DTS_IMX35_PINFUNC_H */
+7 -7
arch/arm/boot/dts/imx51-babbage.dts
··· 222 222 hog { 223 223 pinctrl_hog: hoggrp { 224 224 fsl,pins = < 225 - 694 0x20d5 /* MX51_PAD_GPIO1_0__SD1_CD */ 226 - 697 0x20d5 /* MX51_PAD_GPIO1_1__SD1_WP */ 227 - 737 0x100 /* MX51_PAD_GPIO1_5__GPIO1_5 */ 228 - 740 0x100 /* MX51_PAD_GPIO1_6__GPIO1_6 */ 229 - 121 0x5 /* MX51_PAD_EIM_A27__GPIO2_21 */ 230 - 402 0x85 /* MX51_PAD_CSPI1_SS0__GPIO4_24 */ 231 - 405 0x85 /* MX51_PAD_CSPI1_SS1__GPIO4_25 */ 225 + MX51_PAD_GPIO1_0__SD1_CD 0x20d5 226 + MX51_PAD_GPIO1_1__SD1_WP 0x20d5 227 + MX51_PAD_GPIO1_5__GPIO1_5 0x100 228 + MX51_PAD_GPIO1_6__GPIO1_6 0x100 229 + MX51_PAD_EIM_A27__GPIO2_21 0x5 230 + MX51_PAD_CSPI1_SS0__GPIO4_24 0x85 231 + MX51_PAD_CSPI1_SS1__GPIO4_25 0x85 232 232 >; 233 233 }; 234 234 };
+773
arch/arm/boot/dts/imx51-pinfunc.h
··· 1 + /* 2 + * Copyright 2013 Freescale Semiconductor, Inc. 3 + * 4 + * This program is free software; you can redistribute it and/or modify 5 + * it under the terms of the GNU General Public License version 2 as 6 + * published by the Free Software Foundation. 7 + * 8 + */ 9 + 10 + #ifndef __DTS_IMX51_PINFUNC_H 11 + #define __DTS_IMX51_PINFUNC_H 12 + 13 + /* 14 + * The pin function ID is a tuple of 15 + * <mux_reg conf_reg input_reg mux_mode input_val> 16 + */ 17 + #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 18 + #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 19 + #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 20 + #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 21 + #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 22 + #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 23 + #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 24 + #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 25 + #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 26 + #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 27 + #define MX51_PAD_EIM_D17__UART2_RXD 0x060 0x3f4 0x9ec 0x3 0x0 28 + #define MX51_PAD_EIM_D17__UART3_CTS 0x060 0x3f4 0x000 0x4 0x0 29 + #define MX51_PAD_EIM_D17__USBH2_DATA1 0x060 0x3f4 0x000 0x2 0x0 30 + #define MX51_PAD_EIM_D18__AUD5_TXC 0x064 0x3f8 0x8e4 0x7 0x0 31 + #define MX51_PAD_EIM_D18__EIM_D18 0x064 0x3f8 0x000 0x0 0x0 32 + #define MX51_PAD_EIM_D18__GPIO2_2 0x064 0x3f8 0x000 0x1 0x0 33 + #define MX51_PAD_EIM_D18__UART2_TXD 0x064 0x3f8 0x000 0x3 0x0 34 + #define MX51_PAD_EIM_D18__UART3_RTS 0x064 0x3f8 0x9f0 0x4 0x1 35 + #define MX51_PAD_EIM_D18__USBH2_DATA2 0x064 0x3f8 0x000 0x2 0x0 36 + #define MX51_PAD_EIM_D19__AUD4_RXC 0x068 0x3fc 0x000 0x5 0x0 37 + #define MX51_PAD_EIM_D19__AUD5_TXFS 0x068 0x3fc 0x8e8 0x7 0x0 38 + #define MX51_PAD_EIM_D19__EIM_D19 0x068 0x3fc 0x000 0x0 0x0 39 + #define MX51_PAD_EIM_D19__GPIO2_3 0x068 0x3fc 0x000 0x1 0x0 40 + #define MX51_PAD_EIM_D19__I2C1_SCL 0x068 0x3fc 0x9b0 0x4 0x0 41 + #define MX51_PAD_EIM_D19__UART2_RTS 0x068 0x3fc 0x9e8 0x3 0x1 42 + #define MX51_PAD_EIM_D19__USBH2_DATA3 0x068 0x3fc 0x000 0x2 0x0 43 + #define MX51_PAD_EIM_D20__AUD4_TXD 0x06c 0x400 0x8c8 0x5 0x0 44 + #define MX51_PAD_EIM_D20__EIM_D20 0x06c 0x400 0x000 0x0 0x0 45 + #define MX51_PAD_EIM_D20__GPIO2_4 0x06c 0x400 0x000 0x1 0x0 46 + #define MX51_PAD_EIM_D20__SRTC_ALARM_DEB 0x06c 0x400 0x000 0x4 0x0 47 + #define MX51_PAD_EIM_D20__USBH2_DATA4 0x06c 0x400 0x000 0x2 0x0 48 + #define MX51_PAD_EIM_D21__AUD4_RXD 0x070 0x404 0x8c4 0x5 0x0 49 + #define MX51_PAD_EIM_D21__EIM_D21 0x070 0x404 0x000 0x0 0x0 50 + #define MX51_PAD_EIM_D21__GPIO2_5 0x070 0x404 0x000 0x1 0x0 51 + #define MX51_PAD_EIM_D21__SRTC_ALARM_DEB 0x070 0x404 0x000 0x3 0x0 52 + #define MX51_PAD_EIM_D21__USBH2_DATA5 0x070 0x404 0x000 0x2 0x0 53 + #define MX51_PAD_EIM_D22__AUD4_TXC 0x074 0x408 0x8cc 0x5 0x0 54 + #define MX51_PAD_EIM_D22__EIM_D22 0x074 0x408 0x000 0x0 0x0 55 + #define MX51_PAD_EIM_D22__GPIO2_6 0x074 0x408 0x000 0x1 0x0 56 + #define MX51_PAD_EIM_D22__USBH2_DATA6 0x074 0x408 0x000 0x2 0x0 57 + #define MX51_PAD_EIM_D23__AUD4_TXFS 0x078 0x40c 0x8d0 0x5 0x0 58 + #define MX51_PAD_EIM_D23__EIM_D23 0x078 0x40c 0x000 0x0 0x0 59 + #define MX51_PAD_EIM_D23__GPIO2_7 0x078 0x40c 0x000 0x1 0x0 60 + #define MX51_PAD_EIM_D23__SPDIF_OUT1 0x078 0x40c 0x000 0x4 0x0 61 + #define MX51_PAD_EIM_D23__USBH2_DATA7 0x078 0x40c 0x000 0x2 0x0 62 + #define MX51_PAD_EIM_D24__AUD6_RXFS 0x07c 0x410 0x8f8 0x5 0x0 63 + #define MX51_PAD_EIM_D24__EIM_D24 0x07c 0x410 0x000 0x0 0x0 64 + #define MX51_PAD_EIM_D24__GPIO2_8 0x07c 0x410 0x000 0x1 0x0 65 + #define MX51_PAD_EIM_D24__I2C2_SDA 0x07c 0x410 0x9bc 0x4 0x0 66 + #define MX51_PAD_EIM_D24__UART3_CTS 0x07c 0x410 0x000 0x3 0x0 67 + #define MX51_PAD_EIM_D24__USBOTG_DATA0 0x07c 0x410 0x000 0x2 0x0 68 + #define MX51_PAD_EIM_D25__EIM_D25 0x080 0x414 0x000 0x0 0x0 69 + #define MX51_PAD_EIM_D25__KEY_COL6 0x080 0x414 0x9c8 0x1 0x0 70 + #define MX51_PAD_EIM_D25__UART2_CTS 0x080 0x414 0x000 0x4 0x0 71 + #define MX51_PAD_EIM_D25__UART3_RXD 0x080 0x414 0x9f4 0x3 0x0 72 + #define MX51_PAD_EIM_D25__USBOTG_DATA1 0x080 0x414 0x000 0x2 0x0 73 + #define MX51_PAD_EIM_D26__EIM_D26 0x084 0x418 0x000 0x0 0x0 74 + #define MX51_PAD_EIM_D26__KEY_COL7 0x084 0x418 0x9cc 0x1 0x0 75 + #define MX51_PAD_EIM_D26__UART2_RTS 0x084 0x418 0x9e8 0x4 0x3 76 + #define MX51_PAD_EIM_D26__UART3_TXD 0x084 0x418 0x000 0x3 0x0 77 + #define MX51_PAD_EIM_D26__USBOTG_DATA2 0x084 0x418 0x000 0x2 0x0 78 + #define MX51_PAD_EIM_D27__AUD6_RXC 0x088 0x41c 0x8f4 0x5 0x0 79 + #define MX51_PAD_EIM_D27__EIM_D27 0x088 0x41c 0x000 0x0 0x0 80 + #define MX51_PAD_EIM_D27__GPIO2_9 0x088 0x41c 0x000 0x1 0x0 81 + #define MX51_PAD_EIM_D27__I2C2_SCL 0x088 0x41c 0x9b8 0x4 0x0 82 + #define MX51_PAD_EIM_D27__UART3_RTS 0x088 0x41c 0x9f0 0x3 0x3 83 + #define MX51_PAD_EIM_D27__USBOTG_DATA3 0x088 0x41c 0x000 0x2 0x0 84 + #define MX51_PAD_EIM_D28__AUD6_TXD 0x08c 0x420 0x8f0 0x5 0x0 85 + #define MX51_PAD_EIM_D28__EIM_D28 0x08c 0x420 0x000 0x0 0x0 86 + #define MX51_PAD_EIM_D28__KEY_ROW4 0x08c 0x420 0x9d0 0x1 0x0 87 + #define MX51_PAD_EIM_D28__USBOTG_DATA4 0x08c 0x420 0x000 0x2 0x0 88 + #define MX51_PAD_EIM_D29__AUD6_RXD 0x090 0x424 0x8ec 0x5 0x0 89 + #define MX51_PAD_EIM_D29__EIM_D29 0x090 0x424 0x000 0x0 0x0 90 + #define MX51_PAD_EIM_D29__KEY_ROW5 0x090 0x424 0x9d4 0x1 0x0 91 + #define MX51_PAD_EIM_D29__USBOTG_DATA5 0x090 0x424 0x000 0x2 0x0 92 + #define MX51_PAD_EIM_D30__AUD6_TXC 0x094 0x428 0x8fc 0x5 0x0 93 + #define MX51_PAD_EIM_D30__EIM_D30 0x094 0x428 0x000 0x0 0x0 94 + #define MX51_PAD_EIM_D30__KEY_ROW6 0x094 0x428 0x9d8 0x1 0x0 95 + #define MX51_PAD_EIM_D30__USBOTG_DATA6 0x094 0x428 0x000 0x2 0x0 96 + #define MX51_PAD_EIM_D31__AUD6_TXFS 0x098 0x42c 0x900 0x5 0x0 97 + #define MX51_PAD_EIM_D31__EIM_D31 0x098 0x42c 0x000 0x0 0x0 98 + #define MX51_PAD_EIM_D31__KEY_ROW7 0x098 0x42c 0x9dc 0x1 0x0 99 + #define MX51_PAD_EIM_D31__USBOTG_DATA7 0x098 0x42c 0x000 0x2 0x0 100 + #define MX51_PAD_EIM_A16__EIM_A16 0x09c 0x430 0x000 0x0 0x0 101 + #define MX51_PAD_EIM_A16__GPIO2_10 0x09c 0x430 0x000 0x1 0x0 102 + #define MX51_PAD_EIM_A16__OSC_FREQ_SEL0 0x09c 0x430 0x000 0x7 0x0 103 + #define MX51_PAD_EIM_A17__EIM_A17 0x0a0 0x434 0x000 0x0 0x0 104 + #define MX51_PAD_EIM_A17__GPIO2_11 0x0a0 0x434 0x000 0x1 0x0 105 + #define MX51_PAD_EIM_A17__OSC_FREQ_SEL1 0x0a0 0x434 0x000 0x7 0x0 106 + #define MX51_PAD_EIM_A18__BOOT_LPB0 0x0a4 0x438 0x000 0x7 0x0 107 + #define MX51_PAD_EIM_A18__EIM_A18 0x0a4 0x438 0x000 0x0 0x0 108 + #define MX51_PAD_EIM_A18__GPIO2_12 0x0a4 0x438 0x000 0x1 0x0 109 + #define MX51_PAD_EIM_A19__BOOT_LPB1 0x0a8 0x43c 0x000 0x7 0x0 110 + #define MX51_PAD_EIM_A19__EIM_A19 0x0a8 0x43c 0x000 0x0 0x0 111 + #define MX51_PAD_EIM_A19__GPIO2_13 0x0a8 0x43c 0x000 0x1 0x0 112 + #define MX51_PAD_EIM_A20__BOOT_UART_SRC0 0x0ac 0x440 0x000 0x7 0x0 113 + #define MX51_PAD_EIM_A20__EIM_A20 0x0ac 0x440 0x000 0x0 0x0 114 + #define MX51_PAD_EIM_A20__GPIO2_14 0x0ac 0x440 0x000 0x1 0x0 115 + #define MX51_PAD_EIM_A21__BOOT_UART_SRC1 0x0b0 0x444 0x000 0x7 0x0 116 + #define MX51_PAD_EIM_A21__EIM_A21 0x0b0 0x444 0x000 0x0 0x0 117 + #define MX51_PAD_EIM_A21__GPIO2_15 0x0b0 0x444 0x000 0x1 0x0 118 + #define MX51_PAD_EIM_A22__EIM_A22 0x0b4 0x448 0x000 0x0 0x0 119 + #define MX51_PAD_EIM_A22__GPIO2_16 0x0b4 0x448 0x000 0x1 0x0 120 + #define MX51_PAD_EIM_A23__BOOT_HPN_EN 0x0b8 0x44c 0x000 0x7 0x0 121 + #define MX51_PAD_EIM_A23__EIM_A23 0x0b8 0x44c 0x000 0x0 0x0 122 + #define MX51_PAD_EIM_A23__GPIO2_17 0x0b8 0x44c 0x000 0x1 0x0 123 + #define MX51_PAD_EIM_A24__EIM_A24 0x0bc 0x450 0x000 0x0 0x0 124 + #define MX51_PAD_EIM_A24__GPIO2_18 0x0bc 0x450 0x000 0x1 0x0 125 + #define MX51_PAD_EIM_A24__USBH2_CLK 0x0bc 0x450 0x000 0x2 0x0 126 + #define MX51_PAD_EIM_A25__DISP1_PIN4 0x0c0 0x454 0x000 0x6 0x0 127 + #define MX51_PAD_EIM_A25__EIM_A25 0x0c0 0x454 0x000 0x0 0x0 128 + #define MX51_PAD_EIM_A25__GPIO2_19 0x0c0 0x454 0x000 0x1 0x0 129 + #define MX51_PAD_EIM_A25__USBH2_DIR 0x0c0 0x454 0x000 0x2 0x0 130 + #define MX51_PAD_EIM_A26__CSI1_DATA_EN 0x0c4 0x458 0x9a0 0x5 0x0 131 + #define MX51_PAD_EIM_A26__DISP2_EXT_CLK 0x0c4 0x458 0x908 0x6 0x0 132 + #define MX51_PAD_EIM_A26__EIM_A26 0x0c4 0x458 0x000 0x0 0x0 133 + #define MX51_PAD_EIM_A26__GPIO2_20 0x0c4 0x458 0x000 0x1 0x0 134 + #define MX51_PAD_EIM_A26__USBH2_STP 0x0c4 0x458 0x000 0x2 0x0 135 + #define MX51_PAD_EIM_A27__CSI2_DATA_EN 0x0c8 0x45c 0x99c 0x5 0x0 136 + #define MX51_PAD_EIM_A27__DISP1_PIN1 0x0c8 0x45c 0x9a4 0x6 0x0 137 + #define MX51_PAD_EIM_A27__EIM_A27 0x0c8 0x45c 0x000 0x0 0x0 138 + #define MX51_PAD_EIM_A27__GPIO2_21 0x0c8 0x45c 0x000 0x1 0x0 139 + #define MX51_PAD_EIM_A27__USBH2_NXT 0x0c8 0x45c 0x000 0x2 0x0 140 + #define MX51_PAD_EIM_EB0__EIM_EB0 0x0cc 0x460 0x000 0x0 0x0 141 + #define MX51_PAD_EIM_EB1__EIM_EB1 0x0d0 0x464 0x000 0x0 0x0 142 + #define MX51_PAD_EIM_EB2__AUD5_RXFS 0x0d4 0x468 0x8e0 0x6 0x0 143 + #define MX51_PAD_EIM_EB2__CSI1_D2 0x0d4 0x468 0x000 0x5 0x0 144 + #define MX51_PAD_EIM_EB2__EIM_EB2 0x0d4 0x468 0x000 0x0 0x0 145 + #define MX51_PAD_EIM_EB2__FEC_MDIO 0x0d4 0x468 0x954 0x3 0x0 146 + #define MX51_PAD_EIM_EB2__GPIO2_22 0x0d4 0x468 0x000 0x1 0x0 147 + #define MX51_PAD_EIM_EB2__GPT_CMPOUT1 0x0d4 0x468 0x000 0x7 0x0 148 + #define MX51_PAD_EIM_EB3__AUD5_RXC 0x0d8 0x46c 0x8dc 0x6 0x0 149 + #define MX51_PAD_EIM_EB3__CSI1_D3 0x0d8 0x46c 0x000 0x5 0x0 150 + #define MX51_PAD_EIM_EB3__EIM_EB3 0x0d8 0x46c 0x000 0x0 0x0 151 + #define MX51_PAD_EIM_EB3__FEC_RDATA1 0x0d8 0x46c 0x95c 0x3 0x0 152 + #define MX51_PAD_EIM_EB3__GPIO2_23 0x0d8 0x46c 0x000 0x1 0x0 153 + #define MX51_PAD_EIM_EB3__GPT_CMPOUT2 0x0d8 0x46c 0x000 0x7 0x0 154 + #define MX51_PAD_EIM_OE__EIM_OE 0x0dc 0x470 0x000 0x0 0x0 155 + #define MX51_PAD_EIM_OE__GPIO2_24 0x0dc 0x470 0x000 0x1 0x0 156 + #define MX51_PAD_EIM_CS0__EIM_CS0 0x0e0 0x474 0x000 0x0 0x0 157 + #define MX51_PAD_EIM_CS0__GPIO2_25 0x0e0 0x474 0x000 0x1 0x0 158 + #define MX51_PAD_EIM_CS1__EIM_CS1 0x0e4 0x478 0x000 0x0 0x0 159 + #define MX51_PAD_EIM_CS1__GPIO2_26 0x0e4 0x478 0x000 0x1 0x0 160 + #define MX51_PAD_EIM_CS2__AUD5_TXD 0x0e8 0x47c 0x8d8 0x6 0x1 161 + #define MX51_PAD_EIM_CS2__CSI1_D4 0x0e8 0x47c 0x000 0x5 0x0 162 + #define MX51_PAD_EIM_CS2__EIM_CS2 0x0e8 0x47c 0x000 0x0 0x0 163 + #define MX51_PAD_EIM_CS2__FEC_RDATA2 0x0e8 0x47c 0x960 0x3 0x0 164 + #define MX51_PAD_EIM_CS2__GPIO2_27 0x0e8 0x47c 0x000 0x1 0x0 165 + #define MX51_PAD_EIM_CS2__USBOTG_STP 0x0e8 0x47c 0x000 0x2 0x0 166 + #define MX51_PAD_EIM_CS3__AUD5_RXD 0x0ec 0x480 0x8d4 0x6 0x1 167 + #define MX51_PAD_EIM_CS3__CSI1_D5 0x0ec 0x480 0x000 0x5 0x0 168 + #define MX51_PAD_EIM_CS3__EIM_CS3 0x0ec 0x480 0x000 0x0 0x0 169 + #define MX51_PAD_EIM_CS3__FEC_RDATA3 0x0ec 0x480 0x964 0x3 0x0 170 + #define MX51_PAD_EIM_CS3__GPIO2_28 0x0ec 0x480 0x000 0x1 0x0 171 + #define MX51_PAD_EIM_CS3__USBOTG_NXT 0x0ec 0x480 0x000 0x2 0x0 172 + #define MX51_PAD_EIM_CS4__AUD5_TXC 0x0f0 0x484 0x8e4 0x6 0x1 173 + #define MX51_PAD_EIM_CS4__CSI1_D6 0x0f0 0x484 0x000 0x5 0x0 174 + #define MX51_PAD_EIM_CS4__EIM_CS4 0x0f0 0x484 0x000 0x0 0x0 175 + #define MX51_PAD_EIM_CS4__FEC_RX_ER 0x0f0 0x484 0x970 0x3 0x0 176 + #define MX51_PAD_EIM_CS4__GPIO2_29 0x0f0 0x484 0x000 0x1 0x0 177 + #define MX51_PAD_EIM_CS4__USBOTG_CLK 0x0f0 0x484 0x000 0x2 0x0 178 + #define MX51_PAD_EIM_CS5__AUD5_TXFS 0x0f4 0x488 0x8e8 0x6 0x1 179 + #define MX51_PAD_EIM_CS5__CSI1_D7 0x0f4 0x488 0x000 0x5 0x0 180 + #define MX51_PAD_EIM_CS5__DISP1_EXT_CLK 0x0f4 0x488 0x904 0x4 0x0 181 + #define MX51_PAD_EIM_CS5__EIM_CS5 0x0f4 0x488 0x000 0x0 0x0 182 + #define MX51_PAD_EIM_CS5__FEC_CRS 0x0f4 0x488 0x950 0x3 0x0 183 + #define MX51_PAD_EIM_CS5__GPIO2_30 0x0f4 0x488 0x000 0x1 0x0 184 + #define MX51_PAD_EIM_CS5__USBOTG_DIR 0x0f4 0x488 0x000 0x2 0x0 185 + #define MX51_PAD_EIM_DTACK__EIM_DTACK 0x0f8 0x48c 0x000 0x0 0x0 186 + #define MX51_PAD_EIM_DTACK__GPIO2_31 0x0f8 0x48c 0x000 0x1 0x0 187 + #define MX51_PAD_EIM_LBA__EIM_LBA 0x0fc 0x494 0x000 0x0 0x0 188 + #define MX51_PAD_EIM_LBA__GPIO3_1 0x0fc 0x494 0x978 0x1 0x0 189 + #define MX51_PAD_EIM_CRE__EIM_CRE 0x100 0x4a0 0x000 0x0 0x0 190 + #define MX51_PAD_EIM_CRE__GPIO3_2 0x100 0x4a0 0x97c 0x1 0x0 191 + #define MX51_PAD_DRAM_CS1__DRAM_CS1 0x104 0x4d0 0x000 0x0 0x0 192 + #define MX51_PAD_NANDF_WE_B__GPIO3_3 0x108 0x4e4 0x980 0x3 0x0 193 + #define MX51_PAD_NANDF_WE_B__NANDF_WE_B 0x108 0x4e4 0x000 0x0 0x0 194 + #define MX51_PAD_NANDF_WE_B__PATA_DIOW 0x108 0x4e4 0x000 0x1 0x0 195 + #define MX51_PAD_NANDF_WE_B__SD3_DATA0 0x108 0x4e4 0x93c 0x2 0x0 196 + #define MX51_PAD_NANDF_RE_B__GPIO3_4 0x10c 0x4e8 0x984 0x3 0x0 197 + #define MX51_PAD_NANDF_RE_B__NANDF_RE_B 0x10c 0x4e8 0x000 0x0 0x0 198 + #define MX51_PAD_NANDF_RE_B__PATA_DIOR 0x10c 0x4e8 0x000 0x1 0x0 199 + #define MX51_PAD_NANDF_RE_B__SD3_DATA1 0x10c 0x4e8 0x940 0x2 0x0 200 + #define MX51_PAD_NANDF_ALE__GPIO3_5 0x110 0x4ec 0x988 0x3 0x0 201 + #define MX51_PAD_NANDF_ALE__NANDF_ALE 0x110 0x4ec 0x000 0x0 0x0 202 + #define MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x110 0x4ec 0x000 0x1 0x0 203 + #define MX51_PAD_NANDF_CLE__GPIO3_6 0x114 0x4f0 0x98c 0x3 0x0 204 + #define MX51_PAD_NANDF_CLE__NANDF_CLE 0x114 0x4f0 0x000 0x0 0x0 205 + #define MX51_PAD_NANDF_CLE__PATA_RESET_B 0x114 0x4f0 0x000 0x1 0x0 206 + #define MX51_PAD_NANDF_WP_B__GPIO3_7 0x118 0x4f4 0x990 0x3 0x0 207 + #define MX51_PAD_NANDF_WP_B__NANDF_WP_B 0x118 0x4f4 0x000 0x0 0x0 208 + #define MX51_PAD_NANDF_WP_B__PATA_DMACK 0x118 0x4f4 0x000 0x1 0x0 209 + #define MX51_PAD_NANDF_WP_B__SD3_DATA2 0x118 0x4f4 0x944 0x2 0x0 210 + #define MX51_PAD_NANDF_RB0__ECSPI2_SS1 0x11c 0x4f8 0x930 0x5 0x0 211 + #define MX51_PAD_NANDF_RB0__GPIO3_8 0x11c 0x4f8 0x994 0x3 0x0 212 + #define MX51_PAD_NANDF_RB0__NANDF_RB0 0x11c 0x4f8 0x000 0x0 0x0 213 + #define MX51_PAD_NANDF_RB0__PATA_DMARQ 0x11c 0x4f8 0x000 0x1 0x0 214 + #define MX51_PAD_NANDF_RB0__SD3_DATA3 0x11c 0x4f8 0x948 0x2 0x0 215 + #define MX51_PAD_NANDF_RB1__CSPI_MOSI 0x120 0x4fc 0x91c 0x6 0x0 216 + #define MX51_PAD_NANDF_RB1__ECSPI2_RDY 0x120 0x4fc 0x000 0x2 0x0 217 + #define MX51_PAD_NANDF_RB1__GPIO3_9 0x120 0x4fc 0x000 0x3 0x0 218 + #define MX51_PAD_NANDF_RB1__NANDF_RB1 0x120 0x4fc 0x000 0x0 0x0 219 + #define MX51_PAD_NANDF_RB1__PATA_IORDY 0x120 0x4fc 0x000 0x1 0x0 220 + #define MX51_PAD_NANDF_RB1__SD4_CMD 0x120 0x4fc 0x000 0x5 0x0 221 + #define MX51_PAD_NANDF_RB2__DISP2_WAIT 0x124 0x500 0x9a8 0x5 0x0 222 + #define MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x124 0x500 0x000 0x2 0x0 223 + #define MX51_PAD_NANDF_RB2__FEC_COL 0x124 0x500 0x94c 0x1 0x0 224 + #define MX51_PAD_NANDF_RB2__GPIO3_10 0x124 0x500 0x000 0x3 0x0 225 + #define MX51_PAD_NANDF_RB2__NANDF_RB2 0x124 0x500 0x000 0x0 0x0 226 + #define MX51_PAD_NANDF_RB2__USBH3_H3_DP 0x124 0x500 0x000 0x7 0x0 227 + #define MX51_PAD_NANDF_RB2__USBH3_NXT 0x124 0x500 0xa20 0x6 0x0 228 + #define MX51_PAD_NANDF_RB3__DISP1_WAIT 0x128 0x504 0x000 0x5 0x0 229 + #define MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x128 0x504 0x000 0x2 0x0 230 + #define MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x128 0x504 0x968 0x1 0x0 231 + #define MX51_PAD_NANDF_RB3__GPIO3_11 0x128 0x504 0x000 0x3 0x0 232 + #define MX51_PAD_NANDF_RB3__NANDF_RB3 0x128 0x504 0x000 0x0 0x0 233 + #define MX51_PAD_NANDF_RB3__USBH3_CLK 0x128 0x504 0x9f8 0x6 0x0 234 + #define MX51_PAD_NANDF_RB3__USBH3_H3_DM 0x128 0x504 0x000 0x7 0x0 235 + #define MX51_PAD_GPIO_NAND__GPIO_NAND 0x12c 0x514 0x998 0x0 0x0 236 + #define MX51_PAD_GPIO_NAND__PATA_INTRQ 0x12c 0x514 0x000 0x1 0x0 237 + #define MX51_PAD_NANDF_CS0__GPIO3_16 0x130 0x518 0x000 0x3 0x0 238 + #define MX51_PAD_NANDF_CS0__NANDF_CS0 0x130 0x518 0x000 0x0 0x0 239 + #define MX51_PAD_NANDF_CS1__GPIO3_17 0x134 0x51c 0x000 0x3 0x0 240 + #define MX51_PAD_NANDF_CS1__NANDF_CS1 0x134 0x51c 0x000 0x0 0x0 241 + #define MX51_PAD_NANDF_CS2__CSPI_SCLK 0x138 0x520 0x914 0x6 0x0 242 + #define MX51_PAD_NANDF_CS2__FEC_TX_ER 0x138 0x520 0x000 0x2 0x0 243 + #define MX51_PAD_NANDF_CS2__GPIO3_18 0x138 0x520 0x000 0x3 0x0 244 + #define MX51_PAD_NANDF_CS2__NANDF_CS2 0x138 0x520 0x000 0x0 0x0 245 + #define MX51_PAD_NANDF_CS2__PATA_CS_0 0x138 0x520 0x000 0x1 0x0 246 + #define MX51_PAD_NANDF_CS2__SD4_CLK 0x138 0x520 0x000 0x5 0x0 247 + #define MX51_PAD_NANDF_CS2__USBH3_H1_DP 0x138 0x520 0x000 0x7 0x0 248 + #define MX51_PAD_NANDF_CS3__FEC_MDC 0x13c 0x524 0x000 0x2 0x0 249 + #define MX51_PAD_NANDF_CS3__GPIO3_19 0x13c 0x524 0x000 0x3 0x0 250 + #define MX51_PAD_NANDF_CS3__NANDF_CS3 0x13c 0x524 0x000 0x0 0x0 251 + #define MX51_PAD_NANDF_CS3__PATA_CS_1 0x13c 0x524 0x000 0x1 0x0 252 + #define MX51_PAD_NANDF_CS3__SD4_DAT0 0x13c 0x524 0x000 0x5 0x0 253 + #define MX51_PAD_NANDF_CS3__USBH3_H1_DM 0x13c 0x524 0x000 0x7 0x0 254 + #define MX51_PAD_NANDF_CS4__FEC_TDATA1 0x140 0x528 0x000 0x2 0x0 255 + #define MX51_PAD_NANDF_CS4__GPIO3_20 0x140 0x528 0x000 0x3 0x0 256 + #define MX51_PAD_NANDF_CS4__NANDF_CS4 0x140 0x528 0x000 0x0 0x0 257 + #define MX51_PAD_NANDF_CS4__PATA_DA_0 0x140 0x528 0x000 0x1 0x0 258 + #define MX51_PAD_NANDF_CS4__SD4_DAT1 0x140 0x528 0x000 0x5 0x0 259 + #define MX51_PAD_NANDF_CS4__USBH3_STP 0x140 0x528 0xa24 0x7 0x0 260 + #define MX51_PAD_NANDF_CS5__FEC_TDATA2 0x144 0x52c 0x000 0x2 0x0 261 + #define MX51_PAD_NANDF_CS5__GPIO3_21 0x144 0x52c 0x000 0x3 0x0 262 + #define MX51_PAD_NANDF_CS5__NANDF_CS5 0x144 0x52c 0x000 0x0 0x0 263 + #define MX51_PAD_NANDF_CS5__PATA_DA_1 0x144 0x52c 0x000 0x1 0x0 264 + #define MX51_PAD_NANDF_CS5__SD4_DAT2 0x144 0x52c 0x000 0x5 0x0 265 + #define MX51_PAD_NANDF_CS5__USBH3_DIR 0x144 0x52c 0xa1c 0x7 0x0 266 + #define MX51_PAD_NANDF_CS6__CSPI_SS3 0x148 0x530 0x928 0x7 0x0 267 + #define MX51_PAD_NANDF_CS6__FEC_TDATA3 0x148 0x530 0x000 0x2 0x0 268 + #define MX51_PAD_NANDF_CS6__GPIO3_22 0x148 0x530 0x000 0x3 0x0 269 + #define MX51_PAD_NANDF_CS6__NANDF_CS6 0x148 0x530 0x000 0x0 0x0 270 + #define MX51_PAD_NANDF_CS6__PATA_DA_2 0x148 0x530 0x000 0x1 0x0 271 + #define MX51_PAD_NANDF_CS6__SD4_DAT3 0x148 0x530 0x000 0x5 0x0 272 + #define MX51_PAD_NANDF_CS7__FEC_TX_EN 0x14c 0x534 0x000 0x1 0x0 273 + #define MX51_PAD_NANDF_CS7__GPIO3_23 0x14c 0x534 0x000 0x3 0x0 274 + #define MX51_PAD_NANDF_CS7__NANDF_CS7 0x14c 0x534 0x000 0x0 0x0 275 + #define MX51_PAD_NANDF_CS7__SD3_CLK 0x14c 0x534 0x000 0x5 0x0 276 + #define MX51_PAD_NANDF_RDY_INT__ECSPI2_SS0 0x150 0x538 0x000 0x2 0x0 277 + #define MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x150 0x538 0x974 0x1 0x0 278 + #define MX51_PAD_NANDF_RDY_INT__GPIO3_24 0x150 0x538 0x000 0x3 0x0 279 + #define MX51_PAD_NANDF_RDY_INT__NANDF_RDY_INT 0x150 0x538 0x938 0x0 0x0 280 + #define MX51_PAD_NANDF_RDY_INT__SD3_CMD 0x150 0x538 0x000 0x5 0x0 281 + #define MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x154 0x53c 0x000 0x2 0x0 282 + #define MX51_PAD_NANDF_D15__GPIO3_25 0x154 0x53c 0x000 0x3 0x0 283 + #define MX51_PAD_NANDF_D15__NANDF_D15 0x154 0x53c 0x000 0x0 0x0 284 + #define MX51_PAD_NANDF_D15__PATA_DATA15 0x154 0x53c 0x000 0x1 0x0 285 + #define MX51_PAD_NANDF_D15__SD3_DAT7 0x154 0x53c 0x000 0x5 0x0 286 + #define MX51_PAD_NANDF_D14__ECSPI2_SS3 0x158 0x540 0x934 0x2 0x0 287 + #define MX51_PAD_NANDF_D14__GPIO3_26 0x158 0x540 0x000 0x3 0x0 288 + #define MX51_PAD_NANDF_D14__NANDF_D14 0x158 0x540 0x000 0x0 0x0 289 + #define MX51_PAD_NANDF_D14__PATA_DATA14 0x158 0x540 0x000 0x1 0x0 290 + #define MX51_PAD_NANDF_D14__SD3_DAT6 0x158 0x540 0x000 0x5 0x0 291 + #define MX51_PAD_NANDF_D13__ECSPI2_SS2 0x15c 0x544 0x000 0x2 0x0 292 + #define MX51_PAD_NANDF_D13__GPIO3_27 0x15c 0x544 0x000 0x3 0x0 293 + #define MX51_PAD_NANDF_D13__NANDF_D13 0x15c 0x544 0x000 0x0 0x0 294 + #define MX51_PAD_NANDF_D13__PATA_DATA13 0x15c 0x544 0x000 0x1 0x0 295 + #define MX51_PAD_NANDF_D13__SD3_DAT5 0x15c 0x544 0x000 0x5 0x0 296 + #define MX51_PAD_NANDF_D12__ECSPI2_SS1 0x160 0x548 0x930 0x2 0x1 297 + #define MX51_PAD_NANDF_D12__GPIO3_28 0x160 0x548 0x000 0x3 0x0 298 + #define MX51_PAD_NANDF_D12__NANDF_D12 0x160 0x548 0x000 0x0 0x0 299 + #define MX51_PAD_NANDF_D12__PATA_DATA12 0x160 0x548 0x000 0x1 0x0 300 + #define MX51_PAD_NANDF_D12__SD3_DAT4 0x160 0x548 0x000 0x5 0x0 301 + #define MX51_PAD_NANDF_D11__FEC_RX_DV 0x164 0x54c 0x96c 0x2 0x0 302 + #define MX51_PAD_NANDF_D11__GPIO3_29 0x164 0x54c 0x000 0x3 0x0 303 + #define MX51_PAD_NANDF_D11__NANDF_D11 0x164 0x54c 0x000 0x0 0x0 304 + #define MX51_PAD_NANDF_D11__PATA_DATA11 0x164 0x54c 0x000 0x1 0x0 305 + #define MX51_PAD_NANDF_D11__SD3_DATA3 0x164 0x54c 0x948 0x5 0x1 306 + #define MX51_PAD_NANDF_D10__GPIO3_30 0x168 0x550 0x000 0x3 0x0 307 + #define MX51_PAD_NANDF_D10__NANDF_D10 0x168 0x550 0x000 0x0 0x0 308 + #define MX51_PAD_NANDF_D10__PATA_DATA10 0x168 0x550 0x000 0x1 0x0 309 + #define MX51_PAD_NANDF_D10__SD3_DATA2 0x168 0x550 0x944 0x5 0x1 310 + #define MX51_PAD_NANDF_D9__FEC_RDATA0 0x16c 0x554 0x958 0x2 0x0 311 + #define MX51_PAD_NANDF_D9__GPIO3_31 0x16c 0x554 0x000 0x3 0x0 312 + #define MX51_PAD_NANDF_D9__NANDF_D9 0x16c 0x554 0x000 0x0 0x0 313 + #define MX51_PAD_NANDF_D9__PATA_DATA9 0x16c 0x554 0x000 0x1 0x0 314 + #define MX51_PAD_NANDF_D9__SD3_DATA1 0x16c 0x554 0x940 0x5 0x1 315 + #define MX51_PAD_NANDF_D8__FEC_TDATA0 0x170 0x558 0x000 0x2 0x0 316 + #define MX51_PAD_NANDF_D8__GPIO4_0 0x170 0x558 0x000 0x3 0x0 317 + #define MX51_PAD_NANDF_D8__NANDF_D8 0x170 0x558 0x000 0x0 0x0 318 + #define MX51_PAD_NANDF_D8__PATA_DATA8 0x170 0x558 0x000 0x1 0x0 319 + #define MX51_PAD_NANDF_D8__SD3_DATA0 0x170 0x558 0x93c 0x5 0x1 320 + #define MX51_PAD_NANDF_D7__GPIO4_1 0x174 0x55c 0x000 0x3 0x0 321 + #define MX51_PAD_NANDF_D7__NANDF_D7 0x174 0x55c 0x000 0x0 0x0 322 + #define MX51_PAD_NANDF_D7__PATA_DATA7 0x174 0x55c 0x000 0x1 0x0 323 + #define MX51_PAD_NANDF_D7__USBH3_DATA0 0x174 0x55c 0x9fc 0x5 0x0 324 + #define MX51_PAD_NANDF_D6__GPIO4_2 0x178 0x560 0x000 0x3 0x0 325 + #define MX51_PAD_NANDF_D6__NANDF_D6 0x178 0x560 0x000 0x0 0x0 326 + #define MX51_PAD_NANDF_D6__PATA_DATA6 0x178 0x560 0x000 0x1 0x0 327 + #define MX51_PAD_NANDF_D6__SD4_LCTL 0x178 0x560 0x000 0x2 0x0 328 + #define MX51_PAD_NANDF_D6__USBH3_DATA1 0x178 0x560 0xa00 0x5 0x0 329 + #define MX51_PAD_NANDF_D5__GPIO4_3 0x17c 0x564 0x000 0x3 0x0 330 + #define MX51_PAD_NANDF_D5__NANDF_D5 0x17c 0x564 0x000 0x0 0x0 331 + #define MX51_PAD_NANDF_D5__PATA_DATA5 0x17c 0x564 0x000 0x1 0x0 332 + #define MX51_PAD_NANDF_D5__SD4_WP 0x17c 0x564 0x000 0x2 0x0 333 + #define MX51_PAD_NANDF_D5__USBH3_DATA2 0x17c 0x564 0xa04 0x5 0x0 334 + #define MX51_PAD_NANDF_D4__GPIO4_4 0x180 0x568 0x000 0x3 0x0 335 + #define MX51_PAD_NANDF_D4__NANDF_D4 0x180 0x568 0x000 0x0 0x0 336 + #define MX51_PAD_NANDF_D4__PATA_DATA4 0x180 0x568 0x000 0x1 0x0 337 + #define MX51_PAD_NANDF_D4__SD4_CD 0x180 0x568 0x000 0x2 0x0 338 + #define MX51_PAD_NANDF_D4__USBH3_DATA3 0x180 0x568 0xa08 0x5 0x0 339 + #define MX51_PAD_NANDF_D3__GPIO4_5 0x184 0x56c 0x000 0x3 0x0 340 + #define MX51_PAD_NANDF_D3__NANDF_D3 0x184 0x56c 0x000 0x0 0x0 341 + #define MX51_PAD_NANDF_D3__PATA_DATA3 0x184 0x56c 0x000 0x1 0x0 342 + #define MX51_PAD_NANDF_D3__SD4_DAT4 0x184 0x56c 0x000 0x2 0x0 343 + #define MX51_PAD_NANDF_D3__USBH3_DATA4 0x184 0x56c 0xa0c 0x5 0x0 344 + #define MX51_PAD_NANDF_D2__GPIO4_6 0x188 0x570 0x000 0x3 0x0 345 + #define MX51_PAD_NANDF_D2__NANDF_D2 0x188 0x570 0x000 0x0 0x0 346 + #define MX51_PAD_NANDF_D2__PATA_DATA2 0x188 0x570 0x000 0x1 0x0 347 + #define MX51_PAD_NANDF_D2__SD4_DAT5 0x188 0x570 0x000 0x2 0x0 348 + #define MX51_PAD_NANDF_D2__USBH3_DATA5 0x188 0x570 0xa10 0x5 0x0 349 + #define MX51_PAD_NANDF_D1__GPIO4_7 0x18c 0x574 0x000 0x3 0x0 350 + #define MX51_PAD_NANDF_D1__NANDF_D1 0x18c 0x574 0x000 0x0 0x0 351 + #define MX51_PAD_NANDF_D1__PATA_DATA1 0x18c 0x574 0x000 0x1 0x0 352 + #define MX51_PAD_NANDF_D1__SD4_DAT6 0x18c 0x574 0x000 0x2 0x0 353 + #define MX51_PAD_NANDF_D1__USBH3_DATA6 0x18c 0x574 0xa14 0x5 0x0 354 + #define MX51_PAD_NANDF_D0__GPIO4_8 0x190 0x578 0x000 0x3 0x0 355 + #define MX51_PAD_NANDF_D0__NANDF_D0 0x190 0x578 0x000 0x0 0x0 356 + #define MX51_PAD_NANDF_D0__PATA_DATA0 0x190 0x578 0x000 0x1 0x0 357 + #define MX51_PAD_NANDF_D0__SD4_DAT7 0x190 0x578 0x000 0x2 0x0 358 + #define MX51_PAD_NANDF_D0__USBH3_DATA7 0x190 0x578 0xa18 0x5 0x0 359 + #define MX51_PAD_CSI1_D8__CSI1_D8 0x194 0x57c 0x000 0x0 0x0 360 + #define MX51_PAD_CSI1_D8__GPIO3_12 0x194 0x57c 0x998 0x3 0x1 361 + #define MX51_PAD_CSI1_D9__CSI1_D9 0x198 0x580 0x000 0x0 0x0 362 + #define MX51_PAD_CSI1_D9__GPIO3_13 0x198 0x580 0x000 0x3 0x0 363 + #define MX51_PAD_CSI1_D10__CSI1_D10 0x19c 0x584 0x000 0x0 0x0 364 + #define MX51_PAD_CSI1_D11__CSI1_D11 0x1a0 0x588 0x000 0x0 0x0 365 + #define MX51_PAD_CSI1_D12__CSI1_D12 0x1a4 0x58c 0x000 0x0 0x0 366 + #define MX51_PAD_CSI1_D13__CSI1_D13 0x1a8 0x590 0x000 0x0 0x0 367 + #define MX51_PAD_CSI1_D14__CSI1_D14 0x1ac 0x594 0x000 0x0 0x0 368 + #define MX51_PAD_CSI1_D15__CSI1_D15 0x1b0 0x598 0x000 0x0 0x0 369 + #define MX51_PAD_CSI1_D16__CSI1_D16 0x1b4 0x59c 0x000 0x0 0x0 370 + #define MX51_PAD_CSI1_D17__CSI1_D17 0x1b8 0x5a0 0x000 0x0 0x0 371 + #define MX51_PAD_CSI1_D18__CSI1_D18 0x1bc 0x5a4 0x000 0x0 0x0 372 + #define MX51_PAD_CSI1_D19__CSI1_D19 0x1c0 0x5a8 0x000 0x0 0x0 373 + #define MX51_PAD_CSI1_VSYNC__CSI1_VSYNC 0x1c4 0x5ac 0x000 0x0 0x0 374 + #define MX51_PAD_CSI1_VSYNC__GPIO3_14 0x1c4 0x5ac 0x000 0x3 0x0 375 + #define MX51_PAD_CSI1_HSYNC__CSI1_HSYNC 0x1c8 0x5b0 0x000 0x0 0x0 376 + #define MX51_PAD_CSI1_HSYNC__GPIO3_15 0x1c8 0x5b0 0x000 0x3 0x0 377 + #define MX51_PAD_CSI1_PIXCLK__CSI1_PIXCLK 0x000 0x5b4 0x000 0x0 0x0 378 + #define MX51_PAD_CSI1_MCLK__CSI1_MCLK 0x000 0x5b8 0x000 0x0 0x0 379 + #define MX51_PAD_CSI2_D12__CSI2_D12 0x1cc 0x5bc 0x000 0x0 0x0 380 + #define MX51_PAD_CSI2_D12__GPIO4_9 0x1cc 0x5bc 0x000 0x3 0x0 381 + #define MX51_PAD_CSI2_D13__CSI2_D13 0x1d0 0x5c0 0x000 0x0 0x0 382 + #define MX51_PAD_CSI2_D13__GPIO4_10 0x1d0 0x5c0 0x000 0x3 0x0 383 + #define MX51_PAD_CSI2_D14__CSI2_D14 0x1d4 0x5c4 0x000 0x0 0x0 384 + #define MX51_PAD_CSI2_D15__CSI2_D15 0x1d8 0x5c8 0x000 0x0 0x0 385 + #define MX51_PAD_CSI2_D16__CSI2_D16 0x1dc 0x5cc 0x000 0x0 0x0 386 + #define MX51_PAD_CSI2_D17__CSI2_D17 0x1e0 0x5d0 0x000 0x0 0x0 387 + #define MX51_PAD_CSI2_D18__CSI2_D18 0x1e4 0x5d4 0x000 0x0 0x0 388 + #define MX51_PAD_CSI2_D18__GPIO4_11 0x1e4 0x5d4 0x000 0x3 0x0 389 + #define MX51_PAD_CSI2_D19__CSI2_D19 0x1e8 0x5d8 0x000 0x0 0x0 390 + #define MX51_PAD_CSI2_D19__GPIO4_12 0x1e8 0x5d8 0x000 0x3 0x0 391 + #define MX51_PAD_CSI2_VSYNC__CSI2_VSYNC 0x1ec 0x5dc 0x000 0x0 0x0 392 + #define MX51_PAD_CSI2_VSYNC__GPIO4_13 0x1ec 0x5dc 0x000 0x3 0x0 393 + #define MX51_PAD_CSI2_HSYNC__CSI2_HSYNC 0x1f0 0x5e0 0x000 0x0 0x0 394 + #define MX51_PAD_CSI2_HSYNC__GPIO4_14 0x1f0 0x5e0 0x000 0x3 0x0 395 + #define MX51_PAD_CSI2_PIXCLK__CSI2_PIXCLK 0x1f4 0x5e4 0x000 0x0 0x0 396 + #define MX51_PAD_CSI2_PIXCLK__GPIO4_15 0x1f4 0x5e4 0x000 0x3 0x0 397 + #define MX51_PAD_I2C1_CLK__GPIO4_16 0x1f8 0x5e8 0x000 0x3 0x0 398 + #define MX51_PAD_I2C1_CLK__I2C1_CLK 0x1f8 0x5e8 0x000 0x0 0x0 399 + #define MX51_PAD_I2C1_DAT__GPIO4_17 0x1fc 0x5ec 0x000 0x3 0x0 400 + #define MX51_PAD_I2C1_DAT__I2C1_DAT 0x1fc 0x5ec 0x000 0x0 0x0 401 + #define MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x200 0x5f0 0x000 0x0 0x0 402 + #define MX51_PAD_AUD3_BB_TXD__GPIO4_18 0x200 0x5f0 0x000 0x3 0x0 403 + #define MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x204 0x5f4 0x000 0x0 0x0 404 + #define MX51_PAD_AUD3_BB_RXD__GPIO4_19 0x204 0x5f4 0x000 0x3 0x0 405 + #define MX51_PAD_AUD3_BB_RXD__UART3_RXD 0x204 0x5f4 0x9f4 0x1 0x2 406 + #define MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x208 0x5f8 0x000 0x0 0x0 407 + #define MX51_PAD_AUD3_BB_CK__GPIO4_20 0x208 0x5f8 0x000 0x3 0x0 408 + #define MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x20c 0x5fc 0x000 0x0 0x0 409 + #define MX51_PAD_AUD3_BB_FS__GPIO4_21 0x20c 0x5fc 0x000 0x3 0x0 410 + #define MX51_PAD_AUD3_BB_FS__UART3_TXD 0x20c 0x5fc 0x000 0x1 0x0 411 + #define MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x210 0x600 0x000 0x0 0x0 412 + #define MX51_PAD_CSPI1_MOSI__GPIO4_22 0x210 0x600 0x000 0x3 0x0 413 + #define MX51_PAD_CSPI1_MOSI__I2C1_SDA 0x210 0x600 0x9b4 0x1 0x1 414 + #define MX51_PAD_CSPI1_MISO__AUD4_RXD 0x214 0x604 0x8c4 0x1 0x1 415 + #define MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x214 0x604 0x000 0x0 0x0 416 + #define MX51_PAD_CSPI1_MISO__GPIO4_23 0x214 0x604 0x000 0x3 0x0 417 + #define MX51_PAD_CSPI1_SS0__AUD4_TXC 0x218 0x608 0x8cc 0x1 0x1 418 + #define MX51_PAD_CSPI1_SS0__ECSPI1_SS0 0x218 0x608 0x000 0x0 0x0 419 + #define MX51_PAD_CSPI1_SS0__GPIO4_24 0x218 0x608 0x000 0x3 0x0 420 + #define MX51_PAD_CSPI1_SS1__AUD4_TXD 0x21c 0x60c 0x8c8 0x1 0x1 421 + #define MX51_PAD_CSPI1_SS1__ECSPI1_SS1 0x21c 0x60c 0x000 0x0 0x0 422 + #define MX51_PAD_CSPI1_SS1__GPIO4_25 0x21c 0x60c 0x000 0x3 0x0 423 + #define MX51_PAD_CSPI1_RDY__AUD4_TXFS 0x220 0x610 0x8d0 0x1 0x1 424 + #define MX51_PAD_CSPI1_RDY__ECSPI1_RDY 0x220 0x610 0x000 0x0 0x0 425 + #define MX51_PAD_CSPI1_RDY__GPIO4_26 0x220 0x610 0x000 0x3 0x0 426 + #define MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x224 0x614 0x000 0x0 0x0 427 + #define MX51_PAD_CSPI1_SCLK__GPIO4_27 0x224 0x614 0x000 0x3 0x0 428 + #define MX51_PAD_CSPI1_SCLK__I2C1_SCL 0x224 0x614 0x9b0 0x1 0x1 429 + #define MX51_PAD_UART1_RXD__GPIO4_28 0x228 0x618 0x000 0x3 0x0 430 + #define MX51_PAD_UART1_RXD__UART1_RXD 0x228 0x618 0x9e4 0x0 0x0 431 + #define MX51_PAD_UART1_TXD__GPIO4_29 0x22c 0x61c 0x000 0x3 0x0 432 + #define MX51_PAD_UART1_TXD__PWM2_PWMO 0x22c 0x61c 0x000 0x1 0x0 433 + #define MX51_PAD_UART1_TXD__UART1_TXD 0x22c 0x61c 0x000 0x0 0x0 434 + #define MX51_PAD_UART1_RTS__GPIO4_30 0x230 0x620 0x000 0x3 0x0 435 + #define MX51_PAD_UART1_RTS__UART1_RTS 0x230 0x620 0x9e0 0x0 0x0 436 + #define MX51_PAD_UART1_CTS__GPIO4_31 0x234 0x624 0x000 0x3 0x0 437 + #define MX51_PAD_UART1_CTS__UART1_CTS 0x234 0x624 0x000 0x0 0x0 438 + #define MX51_PAD_UART2_RXD__FIRI_TXD 0x238 0x628 0x000 0x1 0x0 439 + #define MX51_PAD_UART2_RXD__GPIO1_20 0x238 0x628 0x000 0x3 0x0 440 + #define MX51_PAD_UART2_RXD__UART2_RXD 0x238 0x628 0x9ec 0x0 0x2 441 + #define MX51_PAD_UART2_TXD__FIRI_RXD 0x23c 0x62c 0x000 0x1 0x0 442 + #define MX51_PAD_UART2_TXD__GPIO1_21 0x23c 0x62c 0x000 0x3 0x0 443 + #define MX51_PAD_UART2_TXD__UART2_TXD 0x23c 0x62c 0x000 0x0 0x0 444 + #define MX51_PAD_UART3_RXD__CSI1_D0 0x240 0x630 0x000 0x2 0x0 445 + #define MX51_PAD_UART3_RXD__GPIO1_22 0x240 0x630 0x000 0x3 0x0 446 + #define MX51_PAD_UART3_RXD__UART1_DTR 0x240 0x630 0x000 0x0 0x0 447 + #define MX51_PAD_UART3_RXD__UART3_RXD 0x240 0x630 0x9f4 0x1 0x4 448 + #define MX51_PAD_UART3_TXD__CSI1_D1 0x244 0x634 0x000 0x2 0x0 449 + #define MX51_PAD_UART3_TXD__GPIO1_23 0x244 0x634 0x000 0x3 0x0 450 + #define MX51_PAD_UART3_TXD__UART1_DSR 0x244 0x634 0x000 0x0 0x0 451 + #define MX51_PAD_UART3_TXD__UART3_TXD 0x244 0x634 0x000 0x1 0x0 452 + #define MX51_PAD_OWIRE_LINE__GPIO1_24 0x248 0x638 0x000 0x3 0x0 453 + #define MX51_PAD_OWIRE_LINE__OWIRE_LINE 0x248 0x638 0x000 0x0 0x0 454 + #define MX51_PAD_OWIRE_LINE__SPDIF_OUT 0x248 0x638 0x000 0x6 0x0 455 + #define MX51_PAD_KEY_ROW0__KEY_ROW0 0x24c 0x63c 0x000 0x0 0x0 456 + #define MX51_PAD_KEY_ROW1__KEY_ROW1 0x250 0x640 0x000 0x0 0x0 457 + #define MX51_PAD_KEY_ROW2__KEY_ROW2 0x254 0x644 0x000 0x0 0x0 458 + #define MX51_PAD_KEY_ROW3__KEY_ROW3 0x258 0x648 0x000 0x0 0x0 459 + #define MX51_PAD_KEY_COL0__KEY_COL0 0x25c 0x64c 0x000 0x0 0x0 460 + #define MX51_PAD_KEY_COL0__PLL1_BYP 0x25c 0x64c 0x90c 0x7 0x0 461 + #define MX51_PAD_KEY_COL1__KEY_COL1 0x260 0x650 0x000 0x0 0x0 462 + #define MX51_PAD_KEY_COL1__PLL2_BYP 0x260 0x650 0x910 0x7 0x0 463 + #define MX51_PAD_KEY_COL2__KEY_COL2 0x264 0x654 0x000 0x0 0x0 464 + #define MX51_PAD_KEY_COL2__PLL3_BYP 0x264 0x654 0x000 0x7 0x0 465 + #define MX51_PAD_KEY_COL3__KEY_COL3 0x268 0x658 0x000 0x0 0x0 466 + #define MX51_PAD_KEY_COL4__I2C2_SCL 0x26c 0x65c 0x9b8 0x3 0x1 467 + #define MX51_PAD_KEY_COL4__KEY_COL4 0x26c 0x65c 0x000 0x0 0x0 468 + #define MX51_PAD_KEY_COL4__SPDIF_OUT1 0x26c 0x65c 0x000 0x6 0x0 469 + #define MX51_PAD_KEY_COL4__UART1_RI 0x26c 0x65c 0x000 0x1 0x0 470 + #define MX51_PAD_KEY_COL4__UART3_RTS 0x26c 0x65c 0x9f0 0x2 0x4 471 + #define MX51_PAD_KEY_COL5__I2C2_SDA 0x270 0x660 0x9bc 0x3 0x1 472 + #define MX51_PAD_KEY_COL5__KEY_COL5 0x270 0x660 0x000 0x0 0x0 473 + #define MX51_PAD_KEY_COL5__UART1_DCD 0x270 0x660 0x000 0x1 0x0 474 + #define MX51_PAD_KEY_COL5__UART3_CTS 0x270 0x660 0x000 0x2 0x0 475 + #define MX51_PAD_USBH1_CLK__CSPI_SCLK 0x278 0x678 0x914 0x1 0x1 476 + #define MX51_PAD_USBH1_CLK__GPIO1_25 0x278 0x678 0x000 0x2 0x0 477 + #define MX51_PAD_USBH1_CLK__I2C2_SCL 0x278 0x678 0x9b8 0x5 0x2 478 + #define MX51_PAD_USBH1_CLK__USBH1_CLK 0x278 0x678 0x000 0x0 0x0 479 + #define MX51_PAD_USBH1_DIR__CSPI_MOSI 0x27c 0x67c 0x91c 0x1 0x1 480 + #define MX51_PAD_USBH1_DIR__GPIO1_26 0x27c 0x67c 0x000 0x2 0x0 481 + #define MX51_PAD_USBH1_DIR__I2C2_SDA 0x27c 0x67c 0x9bc 0x5 0x2 482 + #define MX51_PAD_USBH1_DIR__USBH1_DIR 0x27c 0x67c 0x000 0x0 0x0 483 + #define MX51_PAD_USBH1_STP__CSPI_RDY 0x280 0x680 0x000 0x1 0x0 484 + #define MX51_PAD_USBH1_STP__GPIO1_27 0x280 0x680 0x000 0x2 0x0 485 + #define MX51_PAD_USBH1_STP__UART3_RXD 0x280 0x680 0x9f4 0x5 0x6 486 + #define MX51_PAD_USBH1_STP__USBH1_STP 0x280 0x680 0x000 0x0 0x0 487 + #define MX51_PAD_USBH1_NXT__CSPI_MISO 0x284 0x684 0x918 0x1 0x0 488 + #define MX51_PAD_USBH1_NXT__GPIO1_28 0x284 0x684 0x000 0x2 0x0 489 + #define MX51_PAD_USBH1_NXT__UART3_TXD 0x284 0x684 0x000 0x5 0x0 490 + #define MX51_PAD_USBH1_NXT__USBH1_NXT 0x284 0x684 0x000 0x0 0x0 491 + #define MX51_PAD_USBH1_DATA0__GPIO1_11 0x288 0x688 0x000 0x2 0x0 492 + #define MX51_PAD_USBH1_DATA0__UART2_CTS 0x288 0x688 0x000 0x1 0x0 493 + #define MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x288 0x688 0x000 0x0 0x0 494 + #define MX51_PAD_USBH1_DATA1__GPIO1_12 0x28c 0x68c 0x000 0x2 0x0 495 + #define MX51_PAD_USBH1_DATA1__UART2_RXD 0x28c 0x68c 0x9ec 0x1 0x4 496 + #define MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x28c 0x68c 0x000 0x0 0x0 497 + #define MX51_PAD_USBH1_DATA2__GPIO1_13 0x290 0x690 0x000 0x2 0x0 498 + #define MX51_PAD_USBH1_DATA2__UART2_TXD 0x290 0x690 0x000 0x1 0x0 499 + #define MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x290 0x690 0x000 0x0 0x0 500 + #define MX51_PAD_USBH1_DATA3__GPIO1_14 0x294 0x694 0x000 0x2 0x0 501 + #define MX51_PAD_USBH1_DATA3__UART2_RTS 0x294 0x694 0x9e8 0x1 0x5 502 + #define MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x294 0x694 0x000 0x0 0x0 503 + #define MX51_PAD_USBH1_DATA4__CSPI_SS0 0x298 0x698 0x000 0x1 0x0 504 + #define MX51_PAD_USBH1_DATA4__GPIO1_15 0x298 0x698 0x000 0x2 0x0 505 + #define MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x298 0x698 0x000 0x0 0x0 506 + #define MX51_PAD_USBH1_DATA5__CSPI_SS1 0x29c 0x69c 0x920 0x1 0x0 507 + #define MX51_PAD_USBH1_DATA5__GPIO1_16 0x29c 0x69c 0x000 0x2 0x0 508 + #define MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x29c 0x69c 0x000 0x0 0x0 509 + #define MX51_PAD_USBH1_DATA6__CSPI_SS3 0x2a0 0x6a0 0x928 0x1 0x1 510 + #define MX51_PAD_USBH1_DATA6__GPIO1_17 0x2a0 0x6a0 0x000 0x2 0x0 511 + #define MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x2a0 0x6a0 0x000 0x0 0x0 512 + #define MX51_PAD_USBH1_DATA7__ECSPI1_SS3 0x2a4 0x6a4 0x000 0x1 0x0 513 + #define MX51_PAD_USBH1_DATA7__ECSPI2_SS3 0x2a4 0x6a4 0x934 0x5 0x1 514 + #define MX51_PAD_USBH1_DATA7__GPIO1_18 0x2a4 0x6a4 0x000 0x2 0x0 515 + #define MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x2a4 0x6a4 0x000 0x0 0x0 516 + #define MX51_PAD_DI1_PIN11__DI1_PIN11 0x2a8 0x6a8 0x000 0x0 0x0 517 + #define MX51_PAD_DI1_PIN11__ECSPI1_SS2 0x2a8 0x6a8 0x000 0x7 0x0 518 + #define MX51_PAD_DI1_PIN11__GPIO3_0 0x2a8 0x6a8 0x000 0x4 0x0 519 + #define MX51_PAD_DI1_PIN12__DI1_PIN12 0x2ac 0x6ac 0x000 0x0 0x0 520 + #define MX51_PAD_DI1_PIN12__GPIO3_1 0x2ac 0x6ac 0x978 0x4 0x1 521 + #define MX51_PAD_DI1_PIN13__DI1_PIN13 0x2b0 0x6b0 0x000 0x0 0x0 522 + #define MX51_PAD_DI1_PIN13__GPIO3_2 0x2b0 0x6b0 0x97c 0x4 0x1 523 + #define MX51_PAD_DI1_D0_CS__DI1_D0_CS 0x2b4 0x6b4 0x000 0x0 0x0 524 + #define MX51_PAD_DI1_D0_CS__GPIO3_3 0x2b4 0x6b4 0x980 0x4 0x1 525 + #define MX51_PAD_DI1_D1_CS__DI1_D1_CS 0x2b8 0x6b8 0x000 0x0 0x0 526 + #define MX51_PAD_DI1_D1_CS__DISP1_PIN14 0x2b8 0x6b8 0x000 0x2 0x0 527 + #define MX51_PAD_DI1_D1_CS__DISP1_PIN5 0x2b8 0x6b8 0x000 0x3 0x0 528 + #define MX51_PAD_DI1_D1_CS__GPIO3_4 0x2b8 0x6b8 0x984 0x4 0x1 529 + #define MX51_PAD_DISPB2_SER_DIN__DISP1_PIN1 0x2bc 0x6bc 0x9a4 0x2 0x1 530 + #define MX51_PAD_DISPB2_SER_DIN__DISPB2_SER_DIN 0x2bc 0x6bc 0x9c4 0x0 0x0 531 + #define MX51_PAD_DISPB2_SER_DIN__GPIO3_5 0x2bc 0x6bc 0x988 0x4 0x1 532 + #define MX51_PAD_DISPB2_SER_DIO__DISP1_PIN6 0x2c0 0x6c0 0x000 0x3 0x0 533 + #define MX51_PAD_DISPB2_SER_DIO__DISPB2_SER_DIO 0x2c0 0x6c0 0x9c4 0x0 0x1 534 + #define MX51_PAD_DISPB2_SER_DIO__GPIO3_6 0x2c0 0x6c0 0x98c 0x4 0x1 535 + #define MX51_PAD_DISPB2_SER_CLK__DISP1_PIN17 0x2c4 0x6c4 0x000 0x2 0x0 536 + #define MX51_PAD_DISPB2_SER_CLK__DISP1_PIN7 0x2c4 0x6c4 0x000 0x3 0x0 537 + #define MX51_PAD_DISPB2_SER_CLK__DISPB2_SER_CLK 0x2c4 0x6c4 0x000 0x0 0x0 538 + #define MX51_PAD_DISPB2_SER_CLK__GPIO3_7 0x2c4 0x6c4 0x990 0x4 0x1 539 + #define MX51_PAD_DISPB2_SER_RS__DISP1_EXT_CLK 0x2c8 0x6c8 0x000 0x2 0x0 540 + #define MX51_PAD_DISPB2_SER_RS__DISP1_PIN16 0x2c8 0x6c8 0x000 0x2 0x0 541 + #define MX51_PAD_DISPB2_SER_RS__DISP1_PIN8 0x2c8 0x6c8 0x000 0x3 0x0 542 + #define MX51_PAD_DISPB2_SER_RS__DISPB2_SER_RS 0x2c8 0x6c8 0x000 0x0 0x0 543 + #define MX51_PAD_DISPB2_SER_RS__GPIO3_8 0x2c8 0x6c8 0x994 0x4 0x1 544 + #define MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x2cc 0x6cc 0x000 0x0 0x0 545 + #define MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x2d0 0x6d0 0x000 0x0 0x0 546 + #define MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x2d4 0x6d4 0x000 0x0 0x0 547 + #define MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x2d8 0x6d8 0x000 0x0 0x0 548 + #define MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x2dc 0x6dc 0x000 0x0 0x0 549 + #define MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x2e0 0x6e0 0x000 0x0 0x0 550 + #define MX51_PAD_DISP1_DAT6__BOOT_USB_SRC 0x2e4 0x6e4 0x000 0x7 0x0 551 + #define MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x2e4 0x6e4 0x000 0x0 0x0 552 + #define MX51_PAD_DISP1_DAT7__BOOT_EEPROM_CFG 0x2e8 0x6e8 0x000 0x7 0x0 553 + #define MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x2e8 0x6e8 0x000 0x0 0x0 554 + #define MX51_PAD_DISP1_DAT8__BOOT_SRC0 0x2ec 0x6ec 0x000 0x7 0x0 555 + #define MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x2ec 0x6ec 0x000 0x0 0x0 556 + #define MX51_PAD_DISP1_DAT9__BOOT_SRC1 0x2f0 0x6f0 0x000 0x7 0x0 557 + #define MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x2f0 0x6f0 0x000 0x0 0x0 558 + #define MX51_PAD_DISP1_DAT10__BOOT_SPARE_SIZE 0x2f4 0x6f4 0x000 0x7 0x0 559 + #define MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x2f4 0x6f4 0x000 0x0 0x0 560 + #define MX51_PAD_DISP1_DAT11__BOOT_LPB_FREQ2 0x2f8 0x6f8 0x000 0x7 0x0 561 + #define MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x2f8 0x6f8 0x000 0x0 0x0 562 + #define MX51_PAD_DISP1_DAT12__BOOT_MLC_SEL 0x2fc 0x6fc 0x000 0x7 0x0 563 + #define MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x2fc 0x6fc 0x000 0x0 0x0 564 + #define MX51_PAD_DISP1_DAT13__BOOT_MEM_CTL0 0x300 0x700 0x000 0x7 0x0 565 + #define MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x300 0x700 0x000 0x0 0x0 566 + #define MX51_PAD_DISP1_DAT14__BOOT_MEM_CTL1 0x304 0x704 0x000 0x7 0x0 567 + #define MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x304 0x704 0x000 0x0 0x0 568 + #define MX51_PAD_DISP1_DAT15__BOOT_BUS_WIDTH 0x308 0x708 0x000 0x7 0x0 569 + #define MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x308 0x708 0x000 0x0 0x0 570 + #define MX51_PAD_DISP1_DAT16__BOOT_PAGE_SIZE0 0x30c 0x70c 0x000 0x7 0x0 571 + #define MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x30c 0x70c 0x000 0x0 0x0 572 + #define MX51_PAD_DISP1_DAT17__BOOT_PAGE_SIZE1 0x310 0x710 0x000 0x7 0x0 573 + #define MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x310 0x710 0x000 0x0 0x0 574 + #define MX51_PAD_DISP1_DAT18__BOOT_WEIM_MUXED0 0x314 0x714 0x000 0x7 0x0 575 + #define MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x314 0x714 0x000 0x0 0x0 576 + #define MX51_PAD_DISP1_DAT18__DISP2_PIN11 0x314 0x714 0x000 0x5 0x0 577 + #define MX51_PAD_DISP1_DAT18__DISP2_PIN5 0x314 0x714 0x000 0x4 0x0 578 + #define MX51_PAD_DISP1_DAT19__BOOT_WEIM_MUXED1 0x318 0x718 0x000 0x7 0x0 579 + #define MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x318 0x718 0x000 0x0 0x0 580 + #define MX51_PAD_DISP1_DAT19__DISP2_PIN12 0x318 0x718 0x000 0x5 0x0 581 + #define MX51_PAD_DISP1_DAT19__DISP2_PIN6 0x318 0x718 0x000 0x4 0x0 582 + #define MX51_PAD_DISP1_DAT20__BOOT_MEM_TYPE0 0x31c 0x71c 0x000 0x7 0x0 583 + #define MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x31c 0x71c 0x000 0x0 0x0 584 + #define MX51_PAD_DISP1_DAT20__DISP2_PIN13 0x31c 0x71c 0x000 0x5 0x0 585 + #define MX51_PAD_DISP1_DAT20__DISP2_PIN7 0x31c 0x71c 0x000 0x4 0x0 586 + #define MX51_PAD_DISP1_DAT21__BOOT_MEM_TYPE1 0x320 0x720 0x000 0x7 0x0 587 + #define MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x320 0x720 0x000 0x0 0x0 588 + #define MX51_PAD_DISP1_DAT21__DISP2_PIN14 0x320 0x720 0x000 0x5 0x0 589 + #define MX51_PAD_DISP1_DAT21__DISP2_PIN8 0x320 0x720 0x000 0x4 0x0 590 + #define MX51_PAD_DISP1_DAT22__BOOT_LPB_FREQ0 0x324 0x724 0x000 0x7 0x0 591 + #define MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x324 0x724 0x000 0x0 0x0 592 + #define MX51_PAD_DISP1_DAT22__DISP2_D0_CS 0x324 0x724 0x000 0x6 0x0 593 + #define MX51_PAD_DISP1_DAT22__DISP2_DAT16 0x324 0x724 0x000 0x5 0x0 594 + #define MX51_PAD_DISP1_DAT23__BOOT_LPB_FREQ1 0x328 0x728 0x000 0x7 0x0 595 + #define MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x328 0x728 0x000 0x0 0x0 596 + #define MX51_PAD_DISP1_DAT23__DISP2_D1_CS 0x328 0x728 0x000 0x6 0x0 597 + #define MX51_PAD_DISP1_DAT23__DISP2_DAT17 0x328 0x728 0x000 0x5 0x0 598 + #define MX51_PAD_DISP1_DAT23__DISP2_SER_CS 0x328 0x728 0x000 0x4 0x0 599 + #define MX51_PAD_DI1_PIN3__DI1_PIN3 0x32c 0x72c 0x000 0x0 0x0 600 + #define MX51_PAD_DI1_PIN2__DI1_PIN2 0x330 0x734 0x000 0x0 0x0 601 + #define MX51_PAD_DI_GP2__DISP1_SER_CLK 0x338 0x740 0x000 0x0 0x0 602 + #define MX51_PAD_DI_GP2__DISP2_WAIT 0x338 0x740 0x9a8 0x2 0x1 603 + #define MX51_PAD_DI_GP3__CSI1_DATA_EN 0x33c 0x744 0x9a0 0x3 0x1 604 + #define MX51_PAD_DI_GP3__DISP1_SER_DIO 0x33c 0x744 0x9c0 0x0 0x0 605 + #define MX51_PAD_DI_GP3__FEC_TX_ER 0x33c 0x744 0x000 0x2 0x0 606 + #define MX51_PAD_DI2_PIN4__CSI2_DATA_EN 0x340 0x748 0x99c 0x3 0x1 607 + #define MX51_PAD_DI2_PIN4__DI2_PIN4 0x340 0x748 0x000 0x0 0x0 608 + #define MX51_PAD_DI2_PIN4__FEC_CRS 0x340 0x748 0x950 0x2 0x1 609 + #define MX51_PAD_DI2_PIN2__DI2_PIN2 0x344 0x74c 0x000 0x0 0x0 610 + #define MX51_PAD_DI2_PIN2__FEC_MDC 0x344 0x74c 0x000 0x2 0x0 611 + #define MX51_PAD_DI2_PIN3__DI2_PIN3 0x348 0x750 0x000 0x0 0x0 612 + #define MX51_PAD_DI2_PIN3__FEC_MDIO 0x348 0x750 0x954 0x2 0x1 613 + #define MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x34c 0x754 0x000 0x0 0x0 614 + #define MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x34c 0x754 0x95c 0x2 0x1 615 + #define MX51_PAD_DI_GP4__DI2_PIN15 0x350 0x758 0x000 0x4 0x0 616 + #define MX51_PAD_DI_GP4__DISP1_SER_DIN 0x350 0x758 0x9c0 0x0 0x1 617 + #define MX51_PAD_DI_GP4__DISP2_PIN1 0x350 0x758 0x000 0x3 0x0 618 + #define MX51_PAD_DI_GP4__FEC_RDATA2 0x350 0x758 0x960 0x2 0x1 619 + #define MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x354 0x75c 0x000 0x0 0x0 620 + #define MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x354 0x75c 0x964 0x2 0x1 621 + #define MX51_PAD_DISP2_DAT0__KEY_COL6 0x354 0x75c 0x9c8 0x4 0x1 622 + #define MX51_PAD_DISP2_DAT0__UART3_RXD 0x354 0x75c 0x9f4 0x5 0x8 623 + #define MX51_PAD_DISP2_DAT0__USBH3_CLK 0x354 0x75c 0x9f8 0x3 0x1 624 + #define MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x358 0x760 0x000 0x0 0x0 625 + #define MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x358 0x760 0x970 0x2 0x1 626 + #define MX51_PAD_DISP2_DAT1__KEY_COL7 0x358 0x760 0x9cc 0x4 0x1 627 + #define MX51_PAD_DISP2_DAT1__UART3_TXD 0x358 0x760 0x000 0x5 0x0 628 + #define MX51_PAD_DISP2_DAT1__USBH3_DIR 0x358 0x760 0xa1c 0x3 0x1 629 + #define MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x35c 0x764 0x000 0x0 0x0 630 + #define MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x360 0x768 0x000 0x0 0x0 631 + #define MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x364 0x76c 0x000 0x0 0x0 632 + #define MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x368 0x770 0x000 0x0 0x0 633 + #define MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x36c 0x774 0x000 0x0 0x0 634 + #define MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x36c 0x774 0x000 0x2 0x0 635 + #define MX51_PAD_DISP2_DAT6__GPIO1_19 0x36c 0x774 0x000 0x5 0x0 636 + #define MX51_PAD_DISP2_DAT6__KEY_ROW4 0x36c 0x774 0x9d0 0x4 0x1 637 + #define MX51_PAD_DISP2_DAT6__USBH3_STP 0x36c 0x774 0xa24 0x3 0x1 638 + #define MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x370 0x778 0x000 0x0 0x0 639 + #define MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x370 0x778 0x000 0x2 0x0 640 + #define MX51_PAD_DISP2_DAT7__GPIO1_29 0x370 0x778 0x000 0x5 0x0 641 + #define MX51_PAD_DISP2_DAT7__KEY_ROW5 0x370 0x778 0x9d4 0x4 0x1 642 + #define MX51_PAD_DISP2_DAT7__USBH3_NXT 0x370 0x778 0xa20 0x3 0x1 643 + #define MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x374 0x77c 0x000 0x0 0x0 644 + #define MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x374 0x77c 0x000 0x2 0x0 645 + #define MX51_PAD_DISP2_DAT8__GPIO1_30 0x374 0x77c 0x000 0x5 0x0 646 + #define MX51_PAD_DISP2_DAT8__KEY_ROW6 0x374 0x77c 0x9d8 0x4 0x1 647 + #define MX51_PAD_DISP2_DAT8__USBH3_DATA0 0x374 0x77c 0x9fc 0x3 0x1 648 + #define MX51_PAD_DISP2_DAT9__AUD6_RXC 0x378 0x780 0x8f4 0x4 0x1 649 + #define MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x378 0x780 0x000 0x0 0x0 650 + #define MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x378 0x780 0x000 0x2 0x0 651 + #define MX51_PAD_DISP2_DAT9__GPIO1_31 0x378 0x780 0x000 0x5 0x0 652 + #define MX51_PAD_DISP2_DAT9__USBH3_DATA1 0x378 0x780 0xa00 0x3 0x1 653 + #define MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x37c 0x784 0x000 0x0 0x0 654 + #define MX51_PAD_DISP2_DAT10__DISP2_SER_CS 0x37c 0x784 0x000 0x5 0x0 655 + #define MX51_PAD_DISP2_DAT10__FEC_COL 0x37c 0x784 0x94c 0x2 0x1 656 + #define MX51_PAD_DISP2_DAT10__KEY_ROW7 0x37c 0x784 0x9dc 0x4 0x1 657 + #define MX51_PAD_DISP2_DAT10__USBH3_DATA2 0x37c 0x784 0xa04 0x3 0x1 658 + #define MX51_PAD_DISP2_DAT11__AUD6_TXD 0x380 0x788 0x8f0 0x4 0x1 659 + #define MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x380 0x788 0x000 0x0 0x0 660 + #define MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x380 0x788 0x968 0x2 0x1 661 + #define MX51_PAD_DISP2_DAT11__GPIO1_10 0x380 0x788 0x000 0x7 0x0 662 + #define MX51_PAD_DISP2_DAT11__USBH3_DATA3 0x380 0x788 0xa08 0x3 0x1 663 + #define MX51_PAD_DISP2_DAT12__AUD6_RXD 0x384 0x78c 0x8ec 0x4 0x1 664 + #define MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x384 0x78c 0x000 0x0 0x0 665 + #define MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x384 0x78c 0x96c 0x2 0x1 666 + #define MX51_PAD_DISP2_DAT12__USBH3_DATA4 0x384 0x78c 0xa0c 0x3 0x1 667 + #define MX51_PAD_DISP2_DAT13__AUD6_TXC 0x388 0x790 0x8fc 0x4 0x1 668 + #define MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x388 0x790 0x000 0x0 0x0 669 + #define MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x388 0x790 0x974 0x2 0x1 670 + #define MX51_PAD_DISP2_DAT13__USBH3_DATA5 0x388 0x790 0xa10 0x3 0x1 671 + #define MX51_PAD_DISP2_DAT14__AUD6_TXFS 0x38c 0x794 0x900 0x4 0x1 672 + #define MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x38c 0x794 0x000 0x0 0x0 673 + #define MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x38c 0x794 0x958 0x2 0x1 674 + #define MX51_PAD_DISP2_DAT14__USBH3_DATA6 0x38c 0x794 0xa14 0x3 0x1 675 + #define MX51_PAD_DISP2_DAT15__AUD6_RXFS 0x390 0x798 0x8f8 0x4 0x1 676 + #define MX51_PAD_DISP2_DAT15__DISP1_SER_CS 0x390 0x798 0x000 0x5 0x0 677 + #define MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x390 0x798 0x000 0x0 0x0 678 + #define MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x390 0x798 0x000 0x2 0x0 679 + #define MX51_PAD_DISP2_DAT15__USBH3_DATA7 0x390 0x798 0xa18 0x3 0x1 680 + #define MX51_PAD_SD1_CMD__AUD5_RXFS 0x394 0x79c 0x8e0 0x1 0x1 681 + #define MX51_PAD_SD1_CMD__CSPI_MOSI 0x394 0x79c 0x91c 0x2 0x2 682 + #define MX51_PAD_SD1_CMD__SD1_CMD 0x394 0x79c 0x000 0x0 0x0 683 + #define MX51_PAD_SD1_CLK__AUD5_RXC 0x398 0x7a0 0x8dc 0x1 0x1 684 + #define MX51_PAD_SD1_CLK__CSPI_SCLK 0x398 0x7a0 0x914 0x2 0x2 685 + #define MX51_PAD_SD1_CLK__SD1_CLK 0x398 0x7a0 0x000 0x0 0x0 686 + #define MX51_PAD_SD1_DATA0__AUD5_TXD 0x39c 0x7a4 0x8d8 0x1 0x2 687 + #define MX51_PAD_SD1_DATA0__CSPI_MISO 0x39c 0x7a4 0x918 0x2 0x1 688 + #define MX51_PAD_SD1_DATA0__SD1_DATA0 0x39c 0x7a4 0x000 0x0 0x0 689 + #define MX51_PAD_EIM_DA0__EIM_DA0 0x01c 0x000 0x000 0x0 0x0 690 + #define MX51_PAD_EIM_DA1__EIM_DA1 0x020 0x000 0x000 0x0 0x0 691 + #define MX51_PAD_EIM_DA2__EIM_DA2 0x024 0x000 0x000 0x0 0x0 692 + #define MX51_PAD_EIM_DA3__EIM_DA3 0x028 0x000 0x000 0x0 0x0 693 + #define MX51_PAD_SD1_DATA1__AUD5_RXD 0x3a0 0x7a8 0x8d4 0x1 0x2 694 + #define MX51_PAD_SD1_DATA1__SD1_DATA1 0x3a0 0x7a8 0x000 0x0 0x0 695 + #define MX51_PAD_EIM_DA4__EIM_DA4 0x02c 0x000 0x000 0x0 0x0 696 + #define MX51_PAD_EIM_DA5__EIM_DA5 0x030 0x000 0x000 0x0 0x0 697 + #define MX51_PAD_EIM_DA6__EIM_DA6 0x034 0x000 0x000 0x0 0x0 698 + #define MX51_PAD_EIM_DA7__EIM_DA7 0x038 0x000 0x000 0x0 0x0 699 + #define MX51_PAD_SD1_DATA2__AUD5_TXC 0x3a4 0x7ac 0x8e4 0x1 0x2 700 + #define MX51_PAD_SD1_DATA2__SD1_DATA2 0x3a4 0x7ac 0x000 0x0 0x0 701 + #define MX51_PAD_EIM_DA10__EIM_DA10 0x044 0x000 0x000 0x0 0x0 702 + #define MX51_PAD_EIM_DA11__EIM_DA11 0x048 0x000 0x000 0x0 0x0 703 + #define MX51_PAD_EIM_DA8__EIM_DA8 0x03c 0x000 0x000 0x0 0x0 704 + #define MX51_PAD_EIM_DA9__EIM_DA9 0x040 0x000 0x000 0x0 0x0 705 + #define MX51_PAD_SD1_DATA3__AUD5_TXFS 0x3a8 0x7b0 0x8e8 0x1 0x2 706 + #define MX51_PAD_SD1_DATA3__CSPI_SS1 0x3a8 0x7b0 0x920 0x2 0x1 707 + #define MX51_PAD_SD1_DATA3__SD1_DATA3 0x3a8 0x7b0 0x000 0x0 0x0 708 + #define MX51_PAD_GPIO1_0__CSPI_SS2 0x3ac 0x7b4 0x924 0x2 0x0 709 + #define MX51_PAD_GPIO1_0__GPIO1_0 0x3ac 0x7b4 0x000 0x1 0x0 710 + #define MX51_PAD_GPIO1_0__SD1_CD 0x3ac 0x7b4 0x000 0x0 0x0 711 + #define MX51_PAD_GPIO1_1__CSPI_MISO 0x3b0 0x7b8 0x918 0x2 0x2 712 + #define MX51_PAD_GPIO1_1__GPIO1_1 0x3b0 0x7b8 0x000 0x1 0x0 713 + #define MX51_PAD_GPIO1_1__SD1_WP 0x3b0 0x7b8 0x000 0x0 0x0 714 + #define MX51_PAD_EIM_DA12__EIM_DA12 0x04c 0x000 0x000 0x0 0x0 715 + #define MX51_PAD_EIM_DA13__EIM_DA13 0x050 0x000 0x000 0x0 0x0 716 + #define MX51_PAD_EIM_DA14__EIM_DA14 0x054 0x000 0x000 0x0 0x0 717 + #define MX51_PAD_EIM_DA15__EIM_DA15 0x058 0x000 0x000 0x0 0x0 718 + #define MX51_PAD_SD2_CMD__CSPI_MOSI 0x3b4 0x7bc 0x91c 0x2 0x3 719 + #define MX51_PAD_SD2_CMD__I2C1_SCL 0x3b4 0x7bc 0x9b0 0x1 0x2 720 + #define MX51_PAD_SD2_CMD__SD2_CMD 0x3b4 0x7bc 0x000 0x0 0x0 721 + #define MX51_PAD_SD2_CLK__CSPI_SCLK 0x3b8 0x7c0 0x914 0x2 0x3 722 + #define MX51_PAD_SD2_CLK__I2C1_SDA 0x3b8 0x7c0 0x9b4 0x1 0x2 723 + #define MX51_PAD_SD2_CLK__SD2_CLK 0x3b8 0x7c0 0x000 0x0 0x0 724 + #define MX51_PAD_SD2_DATA0__CSPI_MISO 0x3bc 0x7c4 0x918 0x2 0x3 725 + #define MX51_PAD_SD2_DATA0__SD1_DAT4 0x3bc 0x7c4 0x000 0x1 0x0 726 + #define MX51_PAD_SD2_DATA0__SD2_DATA0 0x3bc 0x7c4 0x000 0x0 0x0 727 + #define MX51_PAD_SD2_DATA1__SD1_DAT5 0x3c0 0x7c8 0x000 0x1 0x0 728 + #define MX51_PAD_SD2_DATA1__SD2_DATA1 0x3c0 0x7c8 0x000 0x0 0x0 729 + #define MX51_PAD_SD2_DATA1__USBH3_H2_DP 0x3c0 0x7c8 0x000 0x2 0x0 730 + #define MX51_PAD_SD2_DATA2__SD1_DAT6 0x3c4 0x7cc 0x000 0x1 0x0 731 + #define MX51_PAD_SD2_DATA2__SD2_DATA2 0x3c4 0x7cc 0x000 0x0 0x0 732 + #define MX51_PAD_SD2_DATA2__USBH3_H2_DM 0x3c4 0x7cc 0x000 0x2 0x0 733 + #define MX51_PAD_SD2_DATA3__CSPI_SS2 0x3c8 0x7d0 0x924 0x2 0x1 734 + #define MX51_PAD_SD2_DATA3__SD1_DAT7 0x3c8 0x7d0 0x000 0x1 0x0 735 + #define MX51_PAD_SD2_DATA3__SD2_DATA3 0x3c8 0x7d0 0x000 0x0 0x0 736 + #define MX51_PAD_GPIO1_2__CCM_OUT_2 0x3cc 0x7d4 0x000 0x5 0x0 737 + #define MX51_PAD_GPIO1_2__GPIO1_2 0x3cc 0x7d4 0x000 0x0 0x0 738 + #define MX51_PAD_GPIO1_2__I2C2_SCL 0x3cc 0x7d4 0x9b8 0x2 0x3 739 + #define MX51_PAD_GPIO1_2__PLL1_BYP 0x3cc 0x7d4 0x90c 0x7 0x1 740 + #define MX51_PAD_GPIO1_2__PWM1_PWMO 0x3cc 0x7d4 0x000 0x1 0x0 741 + #define MX51_PAD_GPIO1_3__GPIO1_3 0x3d0 0x7d8 0x000 0x0 0x0 742 + #define MX51_PAD_GPIO1_3__I2C2_SDA 0x3d0 0x7d8 0x9bc 0x2 0x3 743 + #define MX51_PAD_GPIO1_3__PLL2_BYP 0x3d0 0x7d8 0x910 0x7 0x1 744 + #define MX51_PAD_GPIO1_3__PWM2_PWMO 0x3d0 0x7d8 0x000 0x1 0x0 745 + #define MX51_PAD_PMIC_INT_REQ__PMIC_INT_REQ 0x3d4 0x7fc 0x000 0x0 0x0 746 + #define MX51_PAD_PMIC_INT_REQ__PMIC_PMU_IRQ_B 0x3d4 0x7fc 0x000 0x1 0x0 747 + #define MX51_PAD_GPIO1_4__DISP2_EXT_CLK 0x3d8 0x804 0x908 0x4 0x1 748 + #define MX51_PAD_GPIO1_4__EIM_RDY 0x3d8 0x804 0x938 0x3 0x1 749 + #define MX51_PAD_GPIO1_4__GPIO1_4 0x3d8 0x804 0x000 0x0 0x0 750 + #define MX51_PAD_GPIO1_4__WDOG1_WDOG_B 0x3d8 0x804 0x000 0x2 0x0 751 + #define MX51_PAD_GPIO1_5__CSI2_MCLK 0x3dc 0x808 0x000 0x6 0x0 752 + #define MX51_PAD_GPIO1_5__DISP2_PIN16 0x3dc 0x808 0x000 0x3 0x0 753 + #define MX51_PAD_GPIO1_5__GPIO1_5 0x3dc 0x808 0x000 0x0 0x0 754 + #define MX51_PAD_GPIO1_5__WDOG2_WDOG_B 0x3dc 0x808 0x000 0x2 0x0 755 + #define MX51_PAD_GPIO1_6__DISP2_PIN17 0x3e0 0x80c 0x000 0x4 0x0 756 + #define MX51_PAD_GPIO1_6__GPIO1_6 0x3e0 0x80c 0x000 0x0 0x0 757 + #define MX51_PAD_GPIO1_6__REF_EN_B 0x3e0 0x80c 0x000 0x3 0x0 758 + #define MX51_PAD_GPIO1_7__CCM_OUT_0 0x3e4 0x810 0x000 0x3 0x0 759 + #define MX51_PAD_GPIO1_7__GPIO1_7 0x3e4 0x810 0x000 0x0 0x0 760 + #define MX51_PAD_GPIO1_7__SD2_WP 0x3e4 0x810 0x000 0x6 0x0 761 + #define MX51_PAD_GPIO1_7__SPDIF_OUT1 0x3e4 0x810 0x000 0x2 0x0 762 + #define MX51_PAD_GPIO1_8__CSI2_DATA_EN 0x3e8 0x814 0x99c 0x2 0x2 763 + #define MX51_PAD_GPIO1_8__GPIO1_8 0x3e8 0x814 0x000 0x0 0x0 764 + #define MX51_PAD_GPIO1_8__SD2_CD 0x3e8 0x814 0x000 0x6 0x0 765 + #define MX51_PAD_GPIO1_8__USBH3_PWR 0x3e8 0x814 0x000 0x1 0x0 766 + #define MX51_PAD_GPIO1_9__CCM_OUT_1 0x3ec 0x818 0x000 0x3 0x0 767 + #define MX51_PAD_GPIO1_9__DISP2_D1_CS 0x3ec 0x818 0x000 0x2 0x0 768 + #define MX51_PAD_GPIO1_9__DISP2_SER_CS 0x3ec 0x818 0x000 0x7 0x0 769 + #define MX51_PAD_GPIO1_9__GPIO1_9 0x3ec 0x818 0x000 0x0 0x0 770 + #define MX51_PAD_GPIO1_9__SD2_LCTL 0x3ec 0x818 0x000 0x6 0x0 771 + #define MX51_PAD_GPIO1_9__USBH3_OC 0x3ec 0x818 0x000 0x1 0x0 772 + 773 + #endif /* __DTS_IMX51_PINFUNC_H */
+123 -122
arch/arm/boot/dts/imx51.dtsi
··· 11 11 */ 12 12 13 13 #include "skeleton.dtsi" 14 + #include "imx51-pinfunc.h" 14 15 15 16 / { 16 17 aliases { ··· 252 251 audmux { 253 252 pinctrl_audmux_1: audmuxgrp-1 { 254 253 fsl,pins = < 255 - 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */ 256 - 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */ 257 - 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */ 258 - 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */ 254 + MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 255 + MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 256 + MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000 257 + MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000 259 258 >; 260 259 }; 261 260 }; ··· 263 262 fec { 264 263 pinctrl_fec_1: fecgrp-1 { 265 264 fsl,pins = < 266 - 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */ 267 - 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */ 268 - 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */ 269 - 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */ 270 - 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */ 271 - 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */ 272 - 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */ 273 - 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */ 274 - 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */ 275 - 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */ 276 - 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */ 277 - 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */ 278 - 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */ 279 - 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */ 280 - 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */ 281 - 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */ 282 - 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */ 265 + MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000 266 + MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000 267 + MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000 268 + MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000 269 + MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000 270 + MX51_PAD_EIM_CS5__FEC_CRS 0x80000000 271 + MX51_PAD_NANDF_RB2__FEC_COL 0x80000000 272 + MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000 273 + MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000 274 + MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000 275 + MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000 276 + MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000 277 + MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000 278 + MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000 279 + MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000 280 + MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000 281 + MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000 283 282 >; 284 283 }; 285 284 286 285 pinctrl_fec_2: fecgrp-2 { 287 286 fsl,pins = < 288 - 589 0x80000000 /* MX51_PAD_DI_GP3__FEC_TX_ER */ 289 - 592 0x80000000 /* MX51_PAD_DI2_PIN4__FEC_CRS */ 290 - 594 0x80000000 /* MX51_PAD_DI2_PIN2__FEC_MDC */ 291 - 596 0x80000000 /* MX51_PAD_DI2_PIN3__FEC_MDIO */ 292 - 598 0x80000000 /* MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 */ 293 - 602 0x80000000 /* MX51_PAD_DI_GP4__FEC_RDATA2 */ 294 - 604 0x80000000 /* MX51_PAD_DISP2_DAT0__FEC_RDATA3 */ 295 - 609 0x80000000 /* MX51_PAD_DISP2_DAT1__FEC_RX_ER */ 296 - 618 0x80000000 /* MX51_PAD_DISP2_DAT6__FEC_TDATA1 */ 297 - 623 0x80000000 /* MX51_PAD_DISP2_DAT7__FEC_TDATA2 */ 298 - 628 0x80000000 /* MX51_PAD_DISP2_DAT8__FEC_TDATA3 */ 299 - 634 0x80000000 /* MX51_PAD_DISP2_DAT9__FEC_TX_EN */ 300 - 639 0x80000000 /* MX51_PAD_DISP2_DAT10__FEC_COL */ 301 - 644 0x80000000 /* MX51_PAD_DISP2_DAT11__FEC_RX_CLK */ 302 - 649 0x80000000 /* MX51_PAD_DISP2_DAT12__FEC_RX_DV */ 303 - 653 0x80000000 /* MX51_PAD_DISP2_DAT13__FEC_TX_CLK */ 304 - 657 0x80000000 /* MX51_PAD_DISP2_DAT14__FEC_RDATA0 */ 305 - 662 0x80000000 /* MX51_PAD_DISP2_DAT15__FEC_TDATA0 */ 287 + MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000 288 + MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000 289 + MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000 290 + MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000 291 + MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000 292 + MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000 293 + MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000 294 + MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000 295 + MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000 296 + MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000 297 + MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000 298 + MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000 299 + MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000 300 + MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000 301 + MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000 302 + MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000 303 + MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000 304 + MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000 306 305 >; 307 306 }; 308 307 }; ··· 310 309 ecspi1 { 311 310 pinctrl_ecspi1_1: ecspi1grp-1 { 312 311 fsl,pins = < 313 - 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */ 314 - 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */ 315 - 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */ 312 + MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 313 + MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 314 + MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 316 315 >; 317 316 }; 318 317 }; ··· 320 319 esdhc1 { 321 320 pinctrl_esdhc1_1: esdhc1grp-1 { 322 321 fsl,pins = < 323 - 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */ 324 - 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */ 325 - 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */ 326 - 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */ 327 - 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */ 328 - 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */ 322 + MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 323 + MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 324 + MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 325 + MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 326 + MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 327 + MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 329 328 >; 330 329 }; 331 330 }; ··· 333 332 esdhc2 { 334 333 pinctrl_esdhc2_1: esdhc2grp-1 { 335 334 fsl,pins = < 336 - 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */ 337 - 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */ 338 - 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */ 339 - 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */ 340 - 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */ 341 - 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */ 335 + MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5 336 + MX51_PAD_SD2_CLK__SD2_CLK 0x20d5 337 + MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 338 + MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 339 + MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 340 + MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5 342 341 >; 343 342 }; 344 343 }; ··· 346 345 i2c2 { 347 346 pinctrl_i2c2_1: i2c2grp-1 { 348 347 fsl,pins = < 349 - 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */ 350 - 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */ 348 + MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed 349 + MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed 351 350 >; 352 351 }; 353 352 }; ··· 355 354 ipu_disp1 { 356 355 pinctrl_ipu_disp1_1: ipudisp1grp-1 { 357 356 fsl,pins = < 358 - 528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */ 359 - 529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */ 360 - 530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */ 361 - 531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */ 362 - 532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */ 363 - 533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */ 364 - 535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */ 365 - 537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */ 366 - 539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */ 367 - 541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */ 368 - 543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */ 369 - 545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */ 370 - 547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */ 371 - 549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */ 372 - 551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */ 373 - 553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */ 374 - 555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */ 375 - 557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */ 376 - 559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */ 377 - 563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */ 378 - 567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */ 379 - 571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */ 380 - 575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */ 381 - 579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */ 382 - 584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */ 383 - 583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */ 357 + MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 358 + MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 359 + MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 360 + MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 361 + MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 362 + MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 363 + MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 364 + MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 365 + MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 366 + MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 367 + MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 368 + MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 369 + MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 370 + MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 371 + MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 372 + MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 373 + MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 374 + MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 375 + MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 376 + MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 377 + MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 378 + MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 379 + MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 380 + MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 381 + MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */ 382 + MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */ 384 383 >; 385 384 }; 386 385 }; ··· 388 387 ipu_disp2 { 389 388 pinctrl_ipu_disp2_1: ipudisp2grp-1 { 390 389 fsl,pins = < 391 - 603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */ 392 - 608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */ 393 - 613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */ 394 - 614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */ 395 - 615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */ 396 - 616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */ 397 - 617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */ 398 - 622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */ 399 - 627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */ 400 - 633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */ 401 - 637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */ 402 - 643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */ 403 - 648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */ 404 - 652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */ 405 - 656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */ 406 - 661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */ 407 - 593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */ 408 - 595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */ 409 - 597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */ 410 - 599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */ 390 + MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5 391 + MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5 392 + MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5 393 + MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5 394 + MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5 395 + MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5 396 + MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5 397 + MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5 398 + MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5 399 + MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5 400 + MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5 401 + MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5 402 + MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5 403 + MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5 404 + MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5 405 + MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5 406 + MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */ 407 + MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */ 408 + MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 409 + MX51_PAD_DI_GP4__DI2_PIN15 0x5 411 410 >; 412 411 }; 413 412 }; ··· 415 414 uart1 { 416 415 pinctrl_uart1_1: uart1grp-1 { 417 416 fsl,pins = < 418 - 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */ 419 - 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */ 420 - 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */ 421 - 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */ 417 + MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 418 + MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 419 + MX51_PAD_UART1_RTS__UART1_RTS 0x1c5 420 + MX51_PAD_UART1_CTS__UART1_CTS 0x1c5 422 421 >; 423 422 }; 424 423 }; ··· 426 425 uart2 { 427 426 pinctrl_uart2_1: uart2grp-1 { 428 427 fsl,pins = < 429 - 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */ 430 - 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */ 428 + MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 429 + MX51_PAD_UART2_TXD__UART2_TXD 0x1c5 431 430 >; 432 431 }; 433 432 }; ··· 435 434 uart3 { 436 435 pinctrl_uart3_1: uart3grp-1 { 437 436 fsl,pins = < 438 - 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */ 439 - 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */ 440 - 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */ 441 - 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */ 437 + MX51_PAD_EIM_D25__UART3_RXD 0x1c5 438 + MX51_PAD_EIM_D26__UART3_TXD 0x1c5 439 + MX51_PAD_EIM_D27__UART3_RTS 0x1c5 440 + MX51_PAD_EIM_D24__UART3_CTS 0x1c5 442 441 >; 443 442 }; 444 443 445 444 pinctrl_uart3_2: uart3grp-2 { 446 445 fsl,pins = < 447 - 434 0x1c5 /* MX51_PAD_UART3_RXD__UART3_RXD */ 448 - 430 0x1c5 /* MX51_PAD_UART3_TXD__UART3_TXD */ 446 + MX51_PAD_UART3_RXD__UART3_RXD 0x1c5 447 + MX51_PAD_UART3_TXD__UART3_TXD 0x1c5 449 448 >; 450 449 }; 451 450 }; ··· 453 452 kpp { 454 453 pinctrl_kpp_1: kppgrp-1 { 455 454 fsl,pins = < 456 - 438 0xe0 /* MX51_PAD_KEY_ROW0__KEY_ROW0 */ 457 - 439 0xe0 /* MX51_PAD_KEY_ROW1__KEY_ROW1 */ 458 - 440 0xe0 /* MX51_PAD_KEY_ROW2__KEY_ROW2 */ 459 - 441 0xe0 /* MX51_PAD_KEY_ROW3__KEY_ROW3 */ 460 - 442 0xe8 /* MX51_PAD_KEY_COL0__KEY_COL0 */ 461 - 444 0xe8 /* MX51_PAD_KEY_COL1__KEY_COL1 */ 462 - 446 0xe8 /* MX51_PAD_KEY_COL2__KEY_COL2 */ 463 - 448 0xe8 /* MX51_PAD_KEY_COL3__KEY_COL3 */ 455 + MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0 456 + MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0 457 + MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0 458 + MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0 459 + MX51_PAD_KEY_COL0__KEY_COL0 0xe8 460 + MX51_PAD_KEY_COL1__KEY_COL1 0xe8 461 + MX51_PAD_KEY_COL2__KEY_COL2 0xe8 462 + MX51_PAD_KEY_COL3__KEY_COL3 0xe8 464 463 >; 465 464 }; 466 465 };
+34 -34
arch/arm/boot/dts/imx53-ard.dts
··· 112 112 hog { 113 113 pinctrl_hog: hoggrp { 114 114 fsl,pins = < 115 - 1077 0x80000000 /* MX53_PAD_GPIO_1__GPIO1_1 */ 116 - 1085 0x80000000 /* MX53_PAD_GPIO_9__GPIO1_9 */ 117 - 486 0x80000000 /* MX53_PAD_EIM_EB3__GPIO2_31 */ 118 - 739 0x80000000 /* MX53_PAD_GPIO_10__GPIO4_0 */ 119 - 218 0x80000000 /* MX53_PAD_DISP0_DAT16__GPIO5_10 */ 120 - 226 0x80000000 /* MX53_PAD_DISP0_DAT17__GPIO5_11 */ 121 - 233 0x80000000 /* MX53_PAD_DISP0_DAT18__GPIO5_12 */ 122 - 241 0x80000000 /* MX53_PAD_DISP0_DAT19__GPIO5_13 */ 123 - 429 0x80000000 /* MX53_PAD_EIM_D16__EMI_WEIM_D_16 */ 124 - 435 0x80000000 /* MX53_PAD_EIM_D17__EMI_WEIM_D_17 */ 125 - 441 0x80000000 /* MX53_PAD_EIM_D18__EMI_WEIM_D_18 */ 126 - 448 0x80000000 /* MX53_PAD_EIM_D19__EMI_WEIM_D_19 */ 127 - 456 0x80000000 /* MX53_PAD_EIM_D20__EMI_WEIM_D_20 */ 128 - 464 0x80000000 /* MX53_PAD_EIM_D21__EMI_WEIM_D_21 */ 129 - 471 0x80000000 /* MX53_PAD_EIM_D22__EMI_WEIM_D_22 */ 130 - 477 0x80000000 /* MX53_PAD_EIM_D23__EMI_WEIM_D_23 */ 131 - 492 0x80000000 /* MX53_PAD_EIM_D24__EMI_WEIM_D_24 */ 132 - 500 0x80000000 /* MX53_PAD_EIM_D25__EMI_WEIM_D_25 */ 133 - 508 0x80000000 /* MX53_PAD_EIM_D26__EMI_WEIM_D_26 */ 134 - 516 0x80000000 /* MX53_PAD_EIM_D27__EMI_WEIM_D_27 */ 135 - 524 0x80000000 /* MX53_PAD_EIM_D28__EMI_WEIM_D_28 */ 136 - 532 0x80000000 /* MX53_PAD_EIM_D29__EMI_WEIM_D_29 */ 137 - 540 0x80000000 /* MX53_PAD_EIM_D30__EMI_WEIM_D_30 */ 138 - 548 0x80000000 /* MX53_PAD_EIM_D31__EMI_WEIM_D_31 */ 139 - 637 0x80000000 /* MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 */ 140 - 642 0x80000000 /* MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 */ 141 - 647 0x80000000 /* MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 */ 142 - 652 0x80000000 /* MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 */ 143 - 657 0x80000000 /* MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 */ 144 - 662 0x80000000 /* MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 */ 145 - 667 0x80000000 /* MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 */ 146 - 611 0x80000000 /* MX53_PAD_EIM_OE__EMI_WEIM_OE */ 147 - 616 0x80000000 /* MX53_PAD_EIM_RW__EMI_WEIM_RW */ 148 - 607 0x80000000 /* MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 */ 115 + MX53_PAD_GPIO_1__GPIO1_1 0x80000000 116 + MX53_PAD_GPIO_9__GPIO1_9 0x80000000 117 + MX53_PAD_EIM_EB3__GPIO2_31 0x80000000 118 + MX53_PAD_GPIO_10__GPIO4_0 0x80000000 119 + MX53_PAD_DISP0_DAT16__GPIO5_10 0x80000000 120 + MX53_PAD_DISP0_DAT17__GPIO5_11 0x80000000 121 + MX53_PAD_DISP0_DAT18__GPIO5_12 0x80000000 122 + MX53_PAD_DISP0_DAT19__GPIO5_13 0x80000000 123 + MX53_PAD_EIM_D16__EMI_WEIM_D_16 0x80000000 124 + MX53_PAD_EIM_D17__EMI_WEIM_D_17 0x80000000 125 + MX53_PAD_EIM_D18__EMI_WEIM_D_18 0x80000000 126 + MX53_PAD_EIM_D19__EMI_WEIM_D_19 0x80000000 127 + MX53_PAD_EIM_D20__EMI_WEIM_D_20 0x80000000 128 + MX53_PAD_EIM_D21__EMI_WEIM_D_21 0x80000000 129 + MX53_PAD_EIM_D22__EMI_WEIM_D_22 0x80000000 130 + MX53_PAD_EIM_D23__EMI_WEIM_D_23 0x80000000 131 + MX53_PAD_EIM_D24__EMI_WEIM_D_24 0x80000000 132 + MX53_PAD_EIM_D25__EMI_WEIM_D_25 0x80000000 133 + MX53_PAD_EIM_D26__EMI_WEIM_D_26 0x80000000 134 + MX53_PAD_EIM_D27__EMI_WEIM_D_27 0x80000000 135 + MX53_PAD_EIM_D28__EMI_WEIM_D_28 0x80000000 136 + MX53_PAD_EIM_D29__EMI_WEIM_D_29 0x80000000 137 + MX53_PAD_EIM_D30__EMI_WEIM_D_30 0x80000000 138 + MX53_PAD_EIM_D31__EMI_WEIM_D_31 0x80000000 139 + MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 0x80000000 140 + MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 0x80000000 141 + MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 0x80000000 142 + MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 0x80000000 143 + MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 0x80000000 144 + MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 0x80000000 145 + MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 0x80000000 146 + MX53_PAD_EIM_OE__EMI_WEIM_OE 0x80000000 147 + MX53_PAD_EIM_RW__EMI_WEIM_RW 0x80000000 148 + MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 0x80000000 149 149 >; 150 150 }; 151 151 };
+8 -8
arch/arm/boot/dts/imx53-evk.dts
··· 82 82 hog { 83 83 pinctrl_hog: hoggrp { 84 84 fsl,pins = < 85 - 424 0x80000000 /* MX53_PAD_EIM_EB2__GPIO2_30 */ 86 - 449 0x80000000 /* MX53_PAD_EIM_D19__GPIO3_19 */ 87 - 693 0x80000000 /* MX53_PAD_EIM_DA11__GPIO3_11 */ 88 - 697 0x80000000 /* MX53_PAD_EIM_DA12__GPIO3_12 */ 89 - 701 0x80000000 /* MX53_PAD_EIM_DA13__GPIO3_13 */ 90 - 705 0x80000000 /* MX53_PAD_EIM_DA14__GPIO3_14 */ 91 - 868 0x80000000 /* MX53_PAD_PATA_DA_0__GPIO7_6 */ 92 - 873 0x80000000 /* MX53_PAD_PATA_DA_1__GPIO7_7 */ 85 + MX53_PAD_EIM_EB2__GPIO2_30 0x80000000 86 + MX53_PAD_EIM_D19__GPIO3_19 0x80000000 87 + MX53_PAD_EIM_DA11__GPIO3_11 0x80000000 88 + MX53_PAD_EIM_DA12__GPIO3_12 0x80000000 89 + MX53_PAD_EIM_DA13__GPIO3_13 0x80000000 90 + MX53_PAD_EIM_DA14__GPIO3_14 0x80000000 91 + MX53_PAD_PATA_DA_0__GPIO7_6 0x80000000 92 + MX53_PAD_PATA_DA_1__GPIO7_7 0x80000000 93 93 >; 94 94 }; 95 95 };
+43 -37
arch/arm/boot/dts/imx53-mba53.dts
··· 21 21 &iomuxc { 22 22 lvds1 { 23 23 pinctrl_lvds1_1: lvds1-grp1 { 24 - fsl,pins = <730 0x10000 /* LVDS0_TX3 */ 25 - 732 0x10000 /* LVDS0_CLK */ 26 - 734 0x10000 /* LVDS0_TX2 */ 27 - 736 0x10000 /* LVDS0_TX1 */ 28 - 738 0x10000>; /* LVDS0_TX0 */ 24 + fsl,pins = < 25 + MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x10000 26 + MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x10000 27 + MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x10000 28 + MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x10000 29 + MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x10000 30 + >; 29 31 }; 30 32 31 33 pinctrl_lvds1_2: lvds1-grp2 { 32 - fsl,pins = <720 0x10000 /* LVDS1_TX3 */ 33 - 722 0x10000 /* LVDS1_TX2 */ 34 - 724 0x10000 /* LVDS1_CLK */ 35 - 726 0x10000 /* LVDS1_TX1 */ 36 - 728 0x10000>; /* LVDS1_TX0 */ 34 + fsl,pins = < 35 + MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x10000 36 + MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x10000 37 + MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x10000 38 + MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x10000 39 + MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x10000 40 + >; 37 41 }; 38 42 }; 39 43 40 44 disp1 { 41 45 pinctrl_disp1_1: disp1-grp1 { 42 - fsl,pins = <689 0x10000 /* DISP1_DRDY */ 43 - 482 0x10000 /* DISP1_HSYNC */ 44 - 489 0x10000 /* DISP1_VSYNC */ 45 - 515 0x10000 /* DISP1_DAT_22 */ 46 - 523 0x10000 /* DISP1_DAT_23 */ 47 - 545 0x10000 /* DISP1_DAT_21 */ 48 - 553 0x10000 /* DISP1_DAT_20 */ 49 - 558 0x10000 /* DISP1_DAT_19 */ 50 - 564 0x10000 /* DISP1_DAT_18 */ 51 - 570 0x10000 /* DISP1_DAT_17 */ 52 - 575 0x10000 /* DISP1_DAT_16 */ 53 - 580 0x10000 /* DISP1_DAT_15 */ 54 - 585 0x10000 /* DISP1_DAT_14 */ 55 - 590 0x10000 /* DISP1_DAT_13 */ 56 - 595 0x10000 /* DISP1_DAT_12 */ 57 - 628 0x10000 /* DISP1_DAT_11 */ 58 - 634 0x10000 /* DISP1_DAT_10 */ 59 - 639 0x10000 /* DISP1_DAT_9 */ 60 - 644 0x10000 /* DISP1_DAT_8 */ 61 - 649 0x10000 /* DISP1_DAT_7 */ 62 - 654 0x10000 /* DISP1_DAT_6 */ 63 - 659 0x10000 /* DISP1_DAT_5 */ 64 - 664 0x10000 /* DISP1_DAT_4 */ 65 - 669 0x10000 /* DISP1_DAT_3 */ 66 - 674 0x10000 /* DISP1_DAT_2 */ 67 - 679 0x10000 /* DISP1_DAT_1 */ 68 - 684 0x10000>; /* DISP1_DAT_0 */ 46 + fsl,pins = < 47 + MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x10000 /* DISP1_DRDY */ 48 + MX53_PAD_EIM_D23__IPU_DI1_PIN2 0x10000 /* DISP1_HSYNC */ 49 + MX53_PAD_EIM_EB3__IPU_DI1_PIN3 0x10000 /* DISP1_VSYNC */ 50 + MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x10000 51 + MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x10000 52 + MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x10000 53 + MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x10000 54 + MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x10000 55 + MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x10000 56 + MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x10000 57 + MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x10000 58 + MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x10000 59 + MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x10000 60 + MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x10000 61 + MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x10000 62 + MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x10000 63 + MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x10000 64 + MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x10000 65 + MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x10000 66 + MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x10000 67 + MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x10000 68 + MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x10000 69 + MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x10000 70 + MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x10000 71 + MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x10000 72 + MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x10000 73 + MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x10000 74 + >; 69 75 }; 70 76 }; 71 77 };
+1189
arch/arm/boot/dts/imx53-pinfunc.h
··· 1 + /* 2 + * Copyright 2013 Freescale Semiconductor, Inc. 3 + * 4 + * This program is free software; you can redistribute it and/or modify 5 + * it under the terms of the GNU General Public License version 2 as 6 + * published by the Free Software Foundation. 7 + * 8 + */ 9 + 10 + #ifndef __DTS_IMX53_PINFUNC_H 11 + #define __DTS_IMX53_PINFUNC_H 12 + 13 + /* 14 + * The pin function ID is a tuple of 15 + * <mux_reg conf_reg input_reg mux_mode input_val> 16 + */ 17 + #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 18 + #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 19 + #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 20 + #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 21 + #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 22 + #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 23 + #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 24 + #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 25 + #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 26 + #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 27 + #define MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x024 0x34c 0x758 0x2 0x0 28 + #define MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x024 0x34c 0x000 0x4 0x0 29 + #define MX53_PAD_KEY_COL0__ECSPI1_SCLK 0x024 0x34c 0x79c 0x5 0x0 30 + #define MX53_PAD_KEY_COL0__FEC_RDATA_3 0x024 0x34c 0x000 0x6 0x0 31 + #define MX53_PAD_KEY_COL0__SRC_ANY_PU_RST 0x024 0x34c 0x000 0x7 0x0 32 + #define MX53_PAD_KEY_ROW0__KPP_ROW_0 0x028 0x350 0x000 0x0 0x0 33 + #define MX53_PAD_KEY_ROW0__GPIO4_7 0x028 0x350 0x000 0x1 0x0 34 + #define MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x028 0x350 0x74c 0x2 0x0 35 + #define MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x028 0x350 0x890 0x4 0x1 36 + #define MX53_PAD_KEY_ROW0__ECSPI1_MOSI 0x028 0x350 0x7a4 0x5 0x0 37 + #define MX53_PAD_KEY_ROW0__FEC_TX_ER 0x028 0x350 0x000 0x6 0x0 38 + #define MX53_PAD_KEY_COL1__KPP_COL_1 0x02c 0x354 0x000 0x0 0x0 39 + #define MX53_PAD_KEY_COL1__GPIO4_8 0x02c 0x354 0x000 0x1 0x0 40 + #define MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x02c 0x354 0x75c 0x2 0x0 41 + #define MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x02c 0x354 0x000 0x4 0x0 42 + #define MX53_PAD_KEY_COL1__ECSPI1_MISO 0x02c 0x354 0x7a0 0x5 0x0 43 + #define MX53_PAD_KEY_COL1__FEC_RX_CLK 0x02c 0x354 0x808 0x6 0x0 44 + #define MX53_PAD_KEY_COL1__USBPHY1_TXREADY 0x02c 0x354 0x000 0x7 0x0 45 + #define MX53_PAD_KEY_ROW1__KPP_ROW_1 0x030 0x358 0x000 0x0 0x0 46 + #define MX53_PAD_KEY_ROW1__GPIO4_9 0x030 0x358 0x000 0x1 0x0 47 + #define MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x030 0x358 0x748 0x2 0x0 48 + #define MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x030 0x358 0x898 0x4 0x1 49 + #define MX53_PAD_KEY_ROW1__ECSPI1_SS0 0x030 0x358 0x7a8 0x5 0x0 50 + #define MX53_PAD_KEY_ROW1__FEC_COL 0x030 0x358 0x800 0x6 0x0 51 + #define MX53_PAD_KEY_ROW1__USBPHY1_RXVALID 0x030 0x358 0x000 0x7 0x0 52 + #define MX53_PAD_KEY_COL2__KPP_COL_2 0x034 0x35c 0x000 0x0 0x0 53 + #define MX53_PAD_KEY_COL2__GPIO4_10 0x034 0x35c 0x000 0x1 0x0 54 + #define MX53_PAD_KEY_COL2__CAN1_TXCAN 0x034 0x35c 0x000 0x2 0x0 55 + #define MX53_PAD_KEY_COL2__FEC_MDIO 0x034 0x35c 0x804 0x4 0x0 56 + #define MX53_PAD_KEY_COL2__ECSPI1_SS1 0x034 0x35c 0x7ac 0x5 0x0 57 + #define MX53_PAD_KEY_COL2__FEC_RDATA_2 0x034 0x35c 0x000 0x6 0x0 58 + #define MX53_PAD_KEY_COL2__USBPHY1_RXACTIVE 0x034 0x35c 0x000 0x7 0x0 59 + #define MX53_PAD_KEY_ROW2__KPP_ROW_2 0x038 0x360 0x000 0x0 0x0 60 + #define MX53_PAD_KEY_ROW2__GPIO4_11 0x038 0x360 0x000 0x1 0x0 61 + #define MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x038 0x360 0x760 0x2 0x0 62 + #define MX53_PAD_KEY_ROW2__FEC_MDC 0x038 0x360 0x000 0x4 0x0 63 + #define MX53_PAD_KEY_ROW2__ECSPI1_SS2 0x038 0x360 0x7b0 0x5 0x0 64 + #define MX53_PAD_KEY_ROW2__FEC_TDATA_2 0x038 0x360 0x000 0x6 0x0 65 + #define MX53_PAD_KEY_ROW2__USBPHY1_RXERROR 0x038 0x360 0x000 0x7 0x0 66 + #define MX53_PAD_KEY_COL3__KPP_COL_3 0x03c 0x364 0x000 0x0 0x0 67 + #define MX53_PAD_KEY_COL3__GPIO4_12 0x03c 0x364 0x000 0x1 0x0 68 + #define MX53_PAD_KEY_COL3__USBOH3_H2_DP 0x03c 0x364 0x000 0x2 0x0 69 + #define MX53_PAD_KEY_COL3__SPDIF_IN1 0x03c 0x364 0x870 0x3 0x0 70 + #define MX53_PAD_KEY_COL3__I2C2_SCL 0x03c 0x364 0x81c 0x4 0x0 71 + #define MX53_PAD_KEY_COL3__ECSPI1_SS3 0x03c 0x364 0x7b4 0x5 0x0 72 + #define MX53_PAD_KEY_COL3__FEC_CRS 0x03c 0x364 0x000 0x6 0x0 73 + #define MX53_PAD_KEY_COL3__USBPHY1_SIECLOCK 0x03c 0x364 0x000 0x7 0x0 74 + #define MX53_PAD_KEY_ROW3__KPP_ROW_3 0x040 0x368 0x000 0x0 0x0 75 + #define MX53_PAD_KEY_ROW3__GPIO4_13 0x040 0x368 0x000 0x1 0x0 76 + #define MX53_PAD_KEY_ROW3__USBOH3_H2_DM 0x040 0x368 0x000 0x2 0x0 77 + #define MX53_PAD_KEY_ROW3__CCM_ASRC_EXT_CLK 0x040 0x368 0x768 0x3 0x0 78 + #define MX53_PAD_KEY_ROW3__I2C2_SDA 0x040 0x368 0x820 0x4 0x0 79 + #define MX53_PAD_KEY_ROW3__OSC32K_32K_OUT 0x040 0x368 0x000 0x5 0x0 80 + #define MX53_PAD_KEY_ROW3__CCM_PLL4_BYP 0x040 0x368 0x77c 0x6 0x0 81 + #define MX53_PAD_KEY_ROW3__USBPHY1_LINESTATE_0 0x040 0x368 0x000 0x7 0x0 82 + #define MX53_PAD_KEY_COL4__KPP_COL_4 0x044 0x36c 0x000 0x0 0x0 83 + #define MX53_PAD_KEY_COL4__GPIO4_14 0x044 0x36c 0x000 0x1 0x0 84 + #define MX53_PAD_KEY_COL4__CAN2_TXCAN 0x044 0x36c 0x000 0x2 0x0 85 + #define MX53_PAD_KEY_COL4__IPU_SISG_4 0x044 0x36c 0x000 0x3 0x0 86 + #define MX53_PAD_KEY_COL4__UART5_RTS 0x044 0x36c 0x894 0x4 0x0 87 + #define MX53_PAD_KEY_COL4__USBOH3_USBOTG_OC 0x044 0x36c 0x89c 0x5 0x0 88 + #define MX53_PAD_KEY_COL4__USBPHY1_LINESTATE_1 0x044 0x36c 0x000 0x7 0x0 89 + #define MX53_PAD_KEY_ROW4__KPP_ROW_4 0x048 0x370 0x000 0x0 0x0 90 + #define MX53_PAD_KEY_ROW4__GPIO4_15 0x048 0x370 0x000 0x1 0x0 91 + #define MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x048 0x370 0x764 0x2 0x0 92 + #define MX53_PAD_KEY_ROW4__IPU_SISG_5 0x048 0x370 0x000 0x3 0x0 93 + #define MX53_PAD_KEY_ROW4__UART5_CTS 0x048 0x370 0x000 0x4 0x0 94 + #define MX53_PAD_KEY_ROW4__USBOH3_USBOTG_PWR 0x048 0x370 0x000 0x5 0x0 95 + #define MX53_PAD_KEY_ROW4__USBPHY1_VBUSVALID 0x048 0x370 0x000 0x7 0x0 96 + #define MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x04c 0x378 0x000 0x0 0x0 97 + #define MX53_PAD_DI0_DISP_CLK__GPIO4_16 0x04c 0x378 0x000 0x1 0x0 98 + #define MX53_PAD_DI0_DISP_CLK__USBOH3_USBH2_DIR 0x04c 0x378 0x000 0x2 0x0 99 + #define MX53_PAD_DI0_DISP_CLK__SDMA_DEBUG_CORE_STATE_0 0x04c 0x378 0x000 0x5 0x0 100 + #define MX53_PAD_DI0_DISP_CLK__EMI_EMI_DEBUG_0 0x04c 0x378 0x000 0x6 0x0 101 + #define MX53_PAD_DI0_DISP_CLK__USBPHY1_AVALID 0x04c 0x378 0x000 0x7 0x0 102 + #define MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x050 0x37c 0x000 0x0 0x0 103 + #define MX53_PAD_DI0_PIN15__GPIO4_17 0x050 0x37c 0x000 0x1 0x0 104 + #define MX53_PAD_DI0_PIN15__AUDMUX_AUD6_TXC 0x050 0x37c 0x000 0x2 0x0 105 + #define MX53_PAD_DI0_PIN15__SDMA_DEBUG_CORE_STATE_1 0x050 0x37c 0x000 0x5 0x0 106 + #define MX53_PAD_DI0_PIN15__EMI_EMI_DEBUG_1 0x050 0x37c 0x000 0x6 0x0 107 + #define MX53_PAD_DI0_PIN15__USBPHY1_BVALID 0x050 0x37c 0x000 0x7 0x0 108 + #define MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x054 0x380 0x000 0x0 0x0 109 + #define MX53_PAD_DI0_PIN2__GPIO4_18 0x054 0x380 0x000 0x1 0x0 110 + #define MX53_PAD_DI0_PIN2__AUDMUX_AUD6_TXD 0x054 0x380 0x000 0x2 0x0 111 + #define MX53_PAD_DI0_PIN2__SDMA_DEBUG_CORE_STATE_2 0x054 0x380 0x000 0x5 0x0 112 + #define MX53_PAD_DI0_PIN2__EMI_EMI_DEBUG_2 0x054 0x380 0x000 0x6 0x0 113 + #define MX53_PAD_DI0_PIN2__USBPHY1_ENDSESSION 0x054 0x380 0x000 0x7 0x0 114 + #define MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x058 0x384 0x000 0x0 0x0 115 + #define MX53_PAD_DI0_PIN3__GPIO4_19 0x058 0x384 0x000 0x1 0x0 116 + #define MX53_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS 0x058 0x384 0x000 0x2 0x0 117 + #define MX53_PAD_DI0_PIN3__SDMA_DEBUG_CORE_STATE_3 0x058 0x384 0x000 0x5 0x0 118 + #define MX53_PAD_DI0_PIN3__EMI_EMI_DEBUG_3 0x058 0x384 0x000 0x6 0x0 119 + #define MX53_PAD_DI0_PIN3__USBPHY1_IDDIG 0x058 0x384 0x000 0x7 0x0 120 + #define MX53_PAD_DI0_PIN4__IPU_DI0_PIN4 0x05c 0x388 0x000 0x0 0x0 121 + #define MX53_PAD_DI0_PIN4__GPIO4_20 0x05c 0x388 0x000 0x1 0x0 122 + #define MX53_PAD_DI0_PIN4__AUDMUX_AUD6_RXD 0x05c 0x388 0x000 0x2 0x0 123 + #define MX53_PAD_DI0_PIN4__ESDHC1_WP 0x05c 0x388 0x7fc 0x3 0x0 124 + #define MX53_PAD_DI0_PIN4__SDMA_DEBUG_YIELD 0x05c 0x388 0x000 0x5 0x0 125 + #define MX53_PAD_DI0_PIN4__EMI_EMI_DEBUG_4 0x05c 0x388 0x000 0x6 0x0 126 + #define MX53_PAD_DI0_PIN4__USBPHY1_HOSTDISCONNECT 0x05c 0x388 0x000 0x7 0x0 127 + #define MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x060 0x38c 0x000 0x0 0x0 128 + #define MX53_PAD_DISP0_DAT0__GPIO4_21 0x060 0x38c 0x000 0x1 0x0 129 + #define MX53_PAD_DISP0_DAT0__CSPI_SCLK 0x060 0x38c 0x780 0x2 0x0 130 + #define MX53_PAD_DISP0_DAT0__USBOH3_USBH2_DATA_0 0x060 0x38c 0x000 0x3 0x0 131 + #define MX53_PAD_DISP0_DAT0__SDMA_DEBUG_CORE_RUN 0x060 0x38c 0x000 0x5 0x0 132 + #define MX53_PAD_DISP0_DAT0__EMI_EMI_DEBUG_5 0x060 0x38c 0x000 0x6 0x0 133 + #define MX53_PAD_DISP0_DAT0__USBPHY2_TXREADY 0x060 0x38c 0x000 0x7 0x0 134 + #define MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x064 0x390 0x000 0x0 0x0 135 + #define MX53_PAD_DISP0_DAT1__GPIO4_22 0x064 0x390 0x000 0x1 0x0 136 + #define MX53_PAD_DISP0_DAT1__CSPI_MOSI 0x064 0x390 0x788 0x2 0x0 137 + #define MX53_PAD_DISP0_DAT1__USBOH3_USBH2_DATA_1 0x064 0x390 0x000 0x3 0x0 138 + #define MX53_PAD_DISP0_DAT1__SDMA_DEBUG_EVENT_CHANNEL_SEL 0x064 0x390 0x000 0x5 0x0 139 + #define MX53_PAD_DISP0_DAT1__EMI_EMI_DEBUG_6 0x064 0x390 0x000 0x6 0x0 140 + #define MX53_PAD_DISP0_DAT1__USBPHY2_RXVALID 0x064 0x390 0x000 0x7 0x0 141 + #define MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x068 0x394 0x000 0x0 0x0 142 + #define MX53_PAD_DISP0_DAT2__GPIO4_23 0x068 0x394 0x000 0x1 0x0 143 + #define MX53_PAD_DISP0_DAT2__CSPI_MISO 0x068 0x394 0x784 0x2 0x0 144 + #define MX53_PAD_DISP0_DAT2__USBOH3_USBH2_DATA_2 0x068 0x394 0x000 0x3 0x0 145 + #define MX53_PAD_DISP0_DAT2__SDMA_DEBUG_MODE 0x068 0x394 0x000 0x5 0x0 146 + #define MX53_PAD_DISP0_DAT2__EMI_EMI_DEBUG_7 0x068 0x394 0x000 0x6 0x0 147 + #define MX53_PAD_DISP0_DAT2__USBPHY2_RXACTIVE 0x068 0x394 0x000 0x7 0x0 148 + #define MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x06c 0x398 0x000 0x0 0x0 149 + #define MX53_PAD_DISP0_DAT3__GPIO4_24 0x06c 0x398 0x000 0x1 0x0 150 + #define MX53_PAD_DISP0_DAT3__CSPI_SS0 0x06c 0x398 0x78c 0x2 0x0 151 + #define MX53_PAD_DISP0_DAT3__USBOH3_USBH2_DATA_3 0x06c 0x398 0x000 0x3 0x0 152 + #define MX53_PAD_DISP0_DAT3__SDMA_DEBUG_BUS_ERROR 0x06c 0x398 0x000 0x5 0x0 153 + #define MX53_PAD_DISP0_DAT3__EMI_EMI_DEBUG_8 0x06c 0x398 0x000 0x6 0x0 154 + #define MX53_PAD_DISP0_DAT3__USBPHY2_RXERROR 0x06c 0x398 0x000 0x7 0x0 155 + #define MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x070 0x39c 0x000 0x0 0x0 156 + #define MX53_PAD_DISP0_DAT4__GPIO4_25 0x070 0x39c 0x000 0x1 0x0 157 + #define MX53_PAD_DISP0_DAT4__CSPI_SS1 0x070 0x39c 0x790 0x2 0x0 158 + #define MX53_PAD_DISP0_DAT4__USBOH3_USBH2_DATA_4 0x070 0x39c 0x000 0x3 0x0 159 + #define MX53_PAD_DISP0_DAT4__SDMA_DEBUG_BUS_RWB 0x070 0x39c 0x000 0x5 0x0 160 + #define MX53_PAD_DISP0_DAT4__EMI_EMI_DEBUG_9 0x070 0x39c 0x000 0x6 0x0 161 + #define MX53_PAD_DISP0_DAT4__USBPHY2_SIECLOCK 0x070 0x39c 0x000 0x7 0x0 162 + #define MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x074 0x3a0 0x000 0x0 0x0 163 + #define MX53_PAD_DISP0_DAT5__GPIO4_26 0x074 0x3a0 0x000 0x1 0x0 164 + #define MX53_PAD_DISP0_DAT5__CSPI_SS2 0x074 0x3a0 0x794 0x2 0x0 165 + #define MX53_PAD_DISP0_DAT5__USBOH3_USBH2_DATA_5 0x074 0x3a0 0x000 0x3 0x0 166 + #define MX53_PAD_DISP0_DAT5__SDMA_DEBUG_MATCHED_DMBUS 0x074 0x3a0 0x000 0x5 0x0 167 + #define MX53_PAD_DISP0_DAT5__EMI_EMI_DEBUG_10 0x074 0x3a0 0x000 0x6 0x0 168 + #define MX53_PAD_DISP0_DAT5__USBPHY2_LINESTATE_0 0x074 0x3a0 0x000 0x7 0x0 169 + #define MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x078 0x3a4 0x000 0x0 0x0 170 + #define MX53_PAD_DISP0_DAT6__GPIO4_27 0x078 0x3a4 0x000 0x1 0x0 171 + #define MX53_PAD_DISP0_DAT6__CSPI_SS3 0x078 0x3a4 0x798 0x2 0x0 172 + #define MX53_PAD_DISP0_DAT6__USBOH3_USBH2_DATA_6 0x078 0x3a4 0x000 0x3 0x0 173 + #define MX53_PAD_DISP0_DAT6__SDMA_DEBUG_RTBUFFER_WRITE 0x078 0x3a4 0x000 0x5 0x0 174 + #define MX53_PAD_DISP0_DAT6__EMI_EMI_DEBUG_11 0x078 0x3a4 0x000 0x6 0x0 175 + #define MX53_PAD_DISP0_DAT6__USBPHY2_LINESTATE_1 0x078 0x3a4 0x000 0x7 0x0 176 + #define MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x07c 0x3a8 0x000 0x0 0x0 177 + #define MX53_PAD_DISP0_DAT7__GPIO4_28 0x07c 0x3a8 0x000 0x1 0x0 178 + #define MX53_PAD_DISP0_DAT7__CSPI_RDY 0x07c 0x3a8 0x000 0x2 0x0 179 + #define MX53_PAD_DISP0_DAT7__USBOH3_USBH2_DATA_7 0x07c 0x3a8 0x000 0x3 0x0 180 + #define MX53_PAD_DISP0_DAT7__SDMA_DEBUG_EVENT_CHANNEL_0 0x07c 0x3a8 0x000 0x5 0x0 181 + #define MX53_PAD_DISP0_DAT7__EMI_EMI_DEBUG_12 0x07c 0x3a8 0x000 0x6 0x0 182 + #define MX53_PAD_DISP0_DAT7__USBPHY2_VBUSVALID 0x07c 0x3a8 0x000 0x7 0x0 183 + #define MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x080 0x3ac 0x000 0x0 0x0 184 + #define MX53_PAD_DISP0_DAT8__GPIO4_29 0x080 0x3ac 0x000 0x1 0x0 185 + #define MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x080 0x3ac 0x000 0x2 0x0 186 + #define MX53_PAD_DISP0_DAT8__WDOG1_WDOG_B 0x080 0x3ac 0x000 0x3 0x0 187 + #define MX53_PAD_DISP0_DAT8__SDMA_DEBUG_EVENT_CHANNEL_1 0x080 0x3ac 0x000 0x5 0x0 188 + #define MX53_PAD_DISP0_DAT8__EMI_EMI_DEBUG_13 0x080 0x3ac 0x000 0x6 0x0 189 + #define MX53_PAD_DISP0_DAT8__USBPHY2_AVALID 0x080 0x3ac 0x000 0x7 0x0 190 + #define MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x084 0x3b0 0x000 0x0 0x0 191 + #define MX53_PAD_DISP0_DAT9__GPIO4_30 0x084 0x3b0 0x000 0x1 0x0 192 + #define MX53_PAD_DISP0_DAT9__PWM2_PWMO 0x084 0x3b0 0x000 0x2 0x0 193 + #define MX53_PAD_DISP0_DAT9__WDOG2_WDOG_B 0x084 0x3b0 0x000 0x3 0x0 194 + #define MX53_PAD_DISP0_DAT9__SDMA_DEBUG_EVENT_CHANNEL_2 0x084 0x3b0 0x000 0x5 0x0 195 + #define MX53_PAD_DISP0_DAT9__EMI_EMI_DEBUG_14 0x084 0x3b0 0x000 0x6 0x0 196 + #define MX53_PAD_DISP0_DAT9__USBPHY2_VSTATUS_0 0x084 0x3b0 0x000 0x7 0x0 197 + #define MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x088 0x3b4 0x000 0x0 0x0 198 + #define MX53_PAD_DISP0_DAT10__GPIO4_31 0x088 0x3b4 0x000 0x1 0x0 199 + #define MX53_PAD_DISP0_DAT10__USBOH3_USBH2_STP 0x088 0x3b4 0x000 0x2 0x0 200 + #define MX53_PAD_DISP0_DAT10__SDMA_DEBUG_EVENT_CHANNEL_3 0x088 0x3b4 0x000 0x5 0x0 201 + #define MX53_PAD_DISP0_DAT10__EMI_EMI_DEBUG_15 0x088 0x3b4 0x000 0x6 0x0 202 + #define MX53_PAD_DISP0_DAT10__USBPHY2_VSTATUS_1 0x088 0x3b4 0x000 0x7 0x0 203 + #define MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x08c 0x3b8 0x000 0x0 0x0 204 + #define MX53_PAD_DISP0_DAT11__GPIO5_5 0x08c 0x3b8 0x000 0x1 0x0 205 + #define MX53_PAD_DISP0_DAT11__USBOH3_USBH2_NXT 0x08c 0x3b8 0x000 0x2 0x0 206 + #define MX53_PAD_DISP0_DAT11__SDMA_DEBUG_EVENT_CHANNEL_4 0x08c 0x3b8 0x000 0x5 0x0 207 + #define MX53_PAD_DISP0_DAT11__EMI_EMI_DEBUG_16 0x08c 0x3b8 0x000 0x6 0x0 208 + #define MX53_PAD_DISP0_DAT11__USBPHY2_VSTATUS_2 0x08c 0x3b8 0x000 0x7 0x0 209 + #define MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x090 0x3bc 0x000 0x0 0x0 210 + #define MX53_PAD_DISP0_DAT12__GPIO5_6 0x090 0x3bc 0x000 0x1 0x0 211 + #define MX53_PAD_DISP0_DAT12__USBOH3_USBH2_CLK 0x090 0x3bc 0x000 0x2 0x0 212 + #define MX53_PAD_DISP0_DAT12__SDMA_DEBUG_EVENT_CHANNEL_5 0x090 0x3bc 0x000 0x5 0x0 213 + #define MX53_PAD_DISP0_DAT12__EMI_EMI_DEBUG_17 0x090 0x3bc 0x000 0x6 0x0 214 + #define MX53_PAD_DISP0_DAT12__USBPHY2_VSTATUS_3 0x090 0x3bc 0x000 0x7 0x0 215 + #define MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x094 0x3c0 0x000 0x0 0x0 216 + #define MX53_PAD_DISP0_DAT13__GPIO5_7 0x094 0x3c0 0x000 0x1 0x0 217 + #define MX53_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS 0x094 0x3c0 0x754 0x3 0x0 218 + #define MX53_PAD_DISP0_DAT13__SDMA_DEBUG_EVT_CHN_LINES_0 0x094 0x3c0 0x000 0x5 0x0 219 + #define MX53_PAD_DISP0_DAT13__EMI_EMI_DEBUG_18 0x094 0x3c0 0x000 0x6 0x0 220 + #define MX53_PAD_DISP0_DAT13__USBPHY2_VSTATUS_4 0x094 0x3c0 0x000 0x7 0x0 221 + #define MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x098 0x3c4 0x000 0x0 0x0 222 + #define MX53_PAD_DISP0_DAT14__GPIO5_8 0x098 0x3c4 0x000 0x1 0x0 223 + #define MX53_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC 0x098 0x3c4 0x750 0x3 0x0 224 + #define MX53_PAD_DISP0_DAT14__SDMA_DEBUG_EVT_CHN_LINES_1 0x098 0x3c4 0x000 0x5 0x0 225 + #define MX53_PAD_DISP0_DAT14__EMI_EMI_DEBUG_19 0x098 0x3c4 0x000 0x6 0x0 226 + #define MX53_PAD_DISP0_DAT14__USBPHY2_VSTATUS_5 0x098 0x3c4 0x000 0x7 0x0 227 + #define MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x09c 0x3c8 0x000 0x0 0x0 228 + #define MX53_PAD_DISP0_DAT15__GPIO5_9 0x09c 0x3c8 0x000 0x1 0x0 229 + #define MX53_PAD_DISP0_DAT15__ECSPI1_SS1 0x09c 0x3c8 0x7ac 0x2 0x1 230 + #define MX53_PAD_DISP0_DAT15__ECSPI2_SS1 0x09c 0x3c8 0x7c8 0x3 0x0 231 + #define MX53_PAD_DISP0_DAT15__SDMA_DEBUG_EVT_CHN_LINES_2 0x09c 0x3c8 0x000 0x5 0x0 232 + #define MX53_PAD_DISP0_DAT15__EMI_EMI_DEBUG_20 0x09c 0x3c8 0x000 0x6 0x0 233 + #define MX53_PAD_DISP0_DAT15__USBPHY2_VSTATUS_6 0x09c 0x3c8 0x000 0x7 0x0 234 + #define MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x0a0 0x3cc 0x000 0x0 0x0 235 + #define MX53_PAD_DISP0_DAT16__GPIO5_10 0x0a0 0x3cc 0x000 0x1 0x0 236 + #define MX53_PAD_DISP0_DAT16__ECSPI2_MOSI 0x0a0 0x3cc 0x7c0 0x2 0x0 237 + #define MX53_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC 0x0a0 0x3cc 0x758 0x3 0x1 238 + #define MX53_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0 0x0a0 0x3cc 0x868 0x4 0x0 239 + #define MX53_PAD_DISP0_DAT16__SDMA_DEBUG_EVT_CHN_LINES_3 0x0a0 0x3cc 0x000 0x5 0x0 240 + #define MX53_PAD_DISP0_DAT16__EMI_EMI_DEBUG_21 0x0a0 0x3cc 0x000 0x6 0x0 241 + #define MX53_PAD_DISP0_DAT16__USBPHY2_VSTATUS_7 0x0a0 0x3cc 0x000 0x7 0x0 242 + #define MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x0a4 0x3d0 0x000 0x0 0x0 243 + #define MX53_PAD_DISP0_DAT17__GPIO5_11 0x0a4 0x3d0 0x000 0x1 0x0 244 + #define MX53_PAD_DISP0_DAT17__ECSPI2_MISO 0x0a4 0x3d0 0x7bc 0x2 0x0 245 + #define MX53_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD 0x0a4 0x3d0 0x74c 0x3 0x1 246 + #define MX53_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1 0x0a4 0x3d0 0x86c 0x4 0x0 247 + #define MX53_PAD_DISP0_DAT17__SDMA_DEBUG_EVT_CHN_LINES_4 0x0a4 0x3d0 0x000 0x5 0x0 248 + #define MX53_PAD_DISP0_DAT17__EMI_EMI_DEBUG_22 0x0a4 0x3d0 0x000 0x6 0x0 249 + #define MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x0a8 0x3d4 0x000 0x0 0x0 250 + #define MX53_PAD_DISP0_DAT18__GPIO5_12 0x0a8 0x3d4 0x000 0x1 0x0 251 + #define MX53_PAD_DISP0_DAT18__ECSPI2_SS0 0x0a8 0x3d4 0x7c4 0x2 0x0 252 + #define MX53_PAD_DISP0_DAT18__AUDMUX_AUD5_TXFS 0x0a8 0x3d4 0x75c 0x3 0x1 253 + #define MX53_PAD_DISP0_DAT18__AUDMUX_AUD4_RXFS 0x0a8 0x3d4 0x73c 0x4 0x0 254 + #define MX53_PAD_DISP0_DAT18__SDMA_DEBUG_EVT_CHN_LINES_5 0x0a8 0x3d4 0x000 0x5 0x0 255 + #define MX53_PAD_DISP0_DAT18__EMI_EMI_DEBUG_23 0x0a8 0x3d4 0x000 0x6 0x0 256 + #define MX53_PAD_DISP0_DAT18__EMI_WEIM_CS_2 0x0a8 0x3d4 0x000 0x7 0x0 257 + #define MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x0ac 0x3d8 0x000 0x0 0x0 258 + #define MX53_PAD_DISP0_DAT19__GPIO5_13 0x0ac 0x3d8 0x000 0x1 0x0 259 + #define MX53_PAD_DISP0_DAT19__ECSPI2_SCLK 0x0ac 0x3d8 0x7b8 0x2 0x0 260 + #define MX53_PAD_DISP0_DAT19__AUDMUX_AUD5_RXD 0x0ac 0x3d8 0x748 0x3 0x1 261 + #define MX53_PAD_DISP0_DAT19__AUDMUX_AUD4_RXC 0x0ac 0x3d8 0x738 0x4 0x0 262 + #define MX53_PAD_DISP0_DAT19__SDMA_DEBUG_EVT_CHN_LINES_6 0x0ac 0x3d8 0x000 0x5 0x0 263 + #define MX53_PAD_DISP0_DAT19__EMI_EMI_DEBUG_24 0x0ac 0x3d8 0x000 0x6 0x0 264 + #define MX53_PAD_DISP0_DAT19__EMI_WEIM_CS_3 0x0ac 0x3d8 0x000 0x7 0x0 265 + #define MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x0b0 0x3dc 0x000 0x0 0x0 266 + #define MX53_PAD_DISP0_DAT20__GPIO5_14 0x0b0 0x3dc 0x000 0x1 0x0 267 + #define MX53_PAD_DISP0_DAT20__ECSPI1_SCLK 0x0b0 0x3dc 0x79c 0x2 0x1 268 + #define MX53_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC 0x0b0 0x3dc 0x740 0x3 0x0 269 + #define MX53_PAD_DISP0_DAT20__SDMA_DEBUG_EVT_CHN_LINES_7 0x0b0 0x3dc 0x000 0x5 0x0 270 + #define MX53_PAD_DISP0_DAT20__EMI_EMI_DEBUG_25 0x0b0 0x3dc 0x000 0x6 0x0 271 + #define MX53_PAD_DISP0_DAT20__SATA_PHY_TDI 0x0b0 0x3dc 0x000 0x7 0x0 272 + #define MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x0b4 0x3e0 0x000 0x0 0x0 273 + #define MX53_PAD_DISP0_DAT21__GPIO5_15 0x0b4 0x3e0 0x000 0x1 0x0 274 + #define MX53_PAD_DISP0_DAT21__ECSPI1_MOSI 0x0b4 0x3e0 0x7a4 0x2 0x1 275 + #define MX53_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD 0x0b4 0x3e0 0x734 0x3 0x0 276 + #define MX53_PAD_DISP0_DAT21__SDMA_DEBUG_BUS_DEVICE_0 0x0b4 0x3e0 0x000 0x5 0x0 277 + #define MX53_PAD_DISP0_DAT21__EMI_EMI_DEBUG_26 0x0b4 0x3e0 0x000 0x6 0x0 278 + #define MX53_PAD_DISP0_DAT21__SATA_PHY_TDO 0x0b4 0x3e0 0x000 0x7 0x0 279 + #define MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x0b8 0x3e4 0x000 0x0 0x0 280 + #define MX53_PAD_DISP0_DAT22__GPIO5_16 0x0b8 0x3e4 0x000 0x1 0x0 281 + #define MX53_PAD_DISP0_DAT22__ECSPI1_MISO 0x0b8 0x3e4 0x7a0 0x2 0x1 282 + #define MX53_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS 0x0b8 0x3e4 0x744 0x3 0x0 283 + #define MX53_PAD_DISP0_DAT22__SDMA_DEBUG_BUS_DEVICE_1 0x0b8 0x3e4 0x000 0x5 0x0 284 + #define MX53_PAD_DISP0_DAT22__EMI_EMI_DEBUG_27 0x0b8 0x3e4 0x000 0x6 0x0 285 + #define MX53_PAD_DISP0_DAT22__SATA_PHY_TCK 0x0b8 0x3e4 0x000 0x7 0x0 286 + #define MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x0bc 0x3e8 0x000 0x0 0x0 287 + #define MX53_PAD_DISP0_DAT23__GPIO5_17 0x0bc 0x3e8 0x000 0x1 0x0 288 + #define MX53_PAD_DISP0_DAT23__ECSPI1_SS0 0x0bc 0x3e8 0x7a8 0x2 0x1 289 + #define MX53_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD 0x0bc 0x3e8 0x730 0x3 0x0 290 + #define MX53_PAD_DISP0_DAT23__SDMA_DEBUG_BUS_DEVICE_2 0x0bc 0x3e8 0x000 0x5 0x0 291 + #define MX53_PAD_DISP0_DAT23__EMI_EMI_DEBUG_28 0x0bc 0x3e8 0x000 0x6 0x0 292 + #define MX53_PAD_DISP0_DAT23__SATA_PHY_TMS 0x0bc 0x3e8 0x000 0x7 0x0 293 + #define MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x0c0 0x3ec 0x000 0x0 0x0 294 + #define MX53_PAD_CSI0_PIXCLK__GPIO5_18 0x0c0 0x3ec 0x000 0x1 0x0 295 + #define MX53_PAD_CSI0_PIXCLK__SDMA_DEBUG_PC_0 0x0c0 0x3ec 0x000 0x5 0x0 296 + #define MX53_PAD_CSI0_PIXCLK__EMI_EMI_DEBUG_29 0x0c0 0x3ec 0x000 0x6 0x0 297 + #define MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x0c4 0x3f0 0x000 0x0 0x0 298 + #define MX53_PAD_CSI0_MCLK__GPIO5_19 0x0c4 0x3f0 0x000 0x1 0x0 299 + #define MX53_PAD_CSI0_MCLK__CCM_CSI0_MCLK 0x0c4 0x3f0 0x000 0x2 0x0 300 + #define MX53_PAD_CSI0_MCLK__SDMA_DEBUG_PC_1 0x0c4 0x3f0 0x000 0x5 0x0 301 + #define MX53_PAD_CSI0_MCLK__EMI_EMI_DEBUG_30 0x0c4 0x3f0 0x000 0x6 0x0 302 + #define MX53_PAD_CSI0_MCLK__TPIU_TRCTL 0x0c4 0x3f0 0x000 0x7 0x0 303 + #define MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x0c8 0x3f4 0x000 0x0 0x0 304 + #define MX53_PAD_CSI0_DATA_EN__GPIO5_20 0x0c8 0x3f4 0x000 0x1 0x0 305 + #define MX53_PAD_CSI0_DATA_EN__SDMA_DEBUG_PC_2 0x0c8 0x3f4 0x000 0x5 0x0 306 + #define MX53_PAD_CSI0_DATA_EN__EMI_EMI_DEBUG_31 0x0c8 0x3f4 0x000 0x6 0x0 307 + #define MX53_PAD_CSI0_DATA_EN__TPIU_TRCLK 0x0c8 0x3f4 0x000 0x7 0x0 308 + #define MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x0cc 0x3f8 0x000 0x0 0x0 309 + #define MX53_PAD_CSI0_VSYNC__GPIO5_21 0x0cc 0x3f8 0x000 0x1 0x0 310 + #define MX53_PAD_CSI0_VSYNC__SDMA_DEBUG_PC_3 0x0cc 0x3f8 0x000 0x5 0x0 311 + #define MX53_PAD_CSI0_VSYNC__EMI_EMI_DEBUG_32 0x0cc 0x3f8 0x000 0x6 0x0 312 + #define MX53_PAD_CSI0_VSYNC__TPIU_TRACE_0 0x0cc 0x3f8 0x000 0x7 0x0 313 + #define MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x0d0 0x3fc 0x000 0x0 0x0 314 + #define MX53_PAD_CSI0_DAT4__GPIO5_22 0x0d0 0x3fc 0x000 0x1 0x0 315 + #define MX53_PAD_CSI0_DAT4__KPP_COL_5 0x0d0 0x3fc 0x840 0x2 0x1 316 + #define MX53_PAD_CSI0_DAT4__ECSPI1_SCLK 0x0d0 0x3fc 0x79c 0x3 0x2 317 + #define MX53_PAD_CSI0_DAT4__USBOH3_USBH3_STP 0x0d0 0x3fc 0x000 0x4 0x0 318 + #define MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x0d0 0x3fc 0x000 0x5 0x0 319 + #define MX53_PAD_CSI0_DAT4__EMI_EMI_DEBUG_33 0x0d0 0x3fc 0x000 0x6 0x0 320 + #define MX53_PAD_CSI0_DAT4__TPIU_TRACE_1 0x0d0 0x3fc 0x000 0x7 0x0 321 + #define MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x0d4 0x400 0x000 0x0 0x0 322 + #define MX53_PAD_CSI0_DAT5__GPIO5_23 0x0d4 0x400 0x000 0x1 0x0 323 + #define MX53_PAD_CSI0_DAT5__KPP_ROW_5 0x0d4 0x400 0x84c 0x2 0x0 324 + #define MX53_PAD_CSI0_DAT5__ECSPI1_MOSI 0x0d4 0x400 0x7a4 0x3 0x2 325 + #define MX53_PAD_CSI0_DAT5__USBOH3_USBH3_NXT 0x0d4 0x400 0x000 0x4 0x0 326 + #define MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x0d4 0x400 0x000 0x5 0x0 327 + #define MX53_PAD_CSI0_DAT5__EMI_EMI_DEBUG_34 0x0d4 0x400 0x000 0x6 0x0 328 + #define MX53_PAD_CSI0_DAT5__TPIU_TRACE_2 0x0d4 0x400 0x000 0x7 0x0 329 + #define MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x0d8 0x404 0x000 0x0 0x0 330 + #define MX53_PAD_CSI0_DAT6__GPIO5_24 0x0d8 0x404 0x000 0x1 0x0 331 + #define MX53_PAD_CSI0_DAT6__KPP_COL_6 0x0d8 0x404 0x844 0x2 0x0 332 + #define MX53_PAD_CSI0_DAT6__ECSPI1_MISO 0x0d8 0x404 0x7a0 0x3 0x2 333 + #define MX53_PAD_CSI0_DAT6__USBOH3_USBH3_CLK 0x0d8 0x404 0x000 0x4 0x0 334 + #define MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x0d8 0x404 0x000 0x5 0x0 335 + #define MX53_PAD_CSI0_DAT6__EMI_EMI_DEBUG_35 0x0d8 0x404 0x000 0x6 0x0 336 + #define MX53_PAD_CSI0_DAT6__TPIU_TRACE_3 0x0d8 0x404 0x000 0x7 0x0 337 + #define MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x0dc 0x408 0x000 0x0 0x0 338 + #define MX53_PAD_CSI0_DAT7__GPIO5_25 0x0dc 0x408 0x000 0x1 0x0 339 + #define MX53_PAD_CSI0_DAT7__KPP_ROW_6 0x0dc 0x408 0x850 0x2 0x0 340 + #define MX53_PAD_CSI0_DAT7__ECSPI1_SS0 0x0dc 0x408 0x7a8 0x3 0x2 341 + #define MX53_PAD_CSI0_DAT7__USBOH3_USBH3_DIR 0x0dc 0x408 0x000 0x4 0x0 342 + #define MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x0dc 0x408 0x000 0x5 0x0 343 + #define MX53_PAD_CSI0_DAT7__EMI_EMI_DEBUG_36 0x0dc 0x408 0x000 0x6 0x0 344 + #define MX53_PAD_CSI0_DAT7__TPIU_TRACE_4 0x0dc 0x408 0x000 0x7 0x0 345 + #define MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x0e0 0x40c 0x000 0x0 0x0 346 + #define MX53_PAD_CSI0_DAT8__GPIO5_26 0x0e0 0x40c 0x000 0x1 0x0 347 + #define MX53_PAD_CSI0_DAT8__KPP_COL_7 0x0e0 0x40c 0x848 0x2 0x0 348 + #define MX53_PAD_CSI0_DAT8__ECSPI2_SCLK 0x0e0 0x40c 0x7b8 0x3 0x1 349 + #define MX53_PAD_CSI0_DAT8__USBOH3_USBH3_OC 0x0e0 0x40c 0x000 0x4 0x0 350 + #define MX53_PAD_CSI0_DAT8__I2C1_SDA 0x0e0 0x40c 0x818 0x5 0x0 351 + #define MX53_PAD_CSI0_DAT8__EMI_EMI_DEBUG_37 0x0e0 0x40c 0x000 0x6 0x0 352 + #define MX53_PAD_CSI0_DAT8__TPIU_TRACE_5 0x0e0 0x40c 0x000 0x7 0x0 353 + #define MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x0e4 0x410 0x000 0x0 0x0 354 + #define MX53_PAD_CSI0_DAT9__GPIO5_27 0x0e4 0x410 0x000 0x1 0x0 355 + #define MX53_PAD_CSI0_DAT9__KPP_ROW_7 0x0e4 0x410 0x854 0x2 0x0 356 + #define MX53_PAD_CSI0_DAT9__ECSPI2_MOSI 0x0e4 0x410 0x7c0 0x3 0x1 357 + #define MX53_PAD_CSI0_DAT9__USBOH3_USBH3_PWR 0x0e4 0x410 0x000 0x4 0x0 358 + #define MX53_PAD_CSI0_DAT9__I2C1_SCL 0x0e4 0x410 0x814 0x5 0x0 359 + #define MX53_PAD_CSI0_DAT9__EMI_EMI_DEBUG_38 0x0e4 0x410 0x000 0x6 0x0 360 + #define MX53_PAD_CSI0_DAT9__TPIU_TRACE_6 0x0e4 0x410 0x000 0x7 0x0 361 + #define MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x0e8 0x414 0x000 0x0 0x0 362 + #define MX53_PAD_CSI0_DAT10__GPIO5_28 0x0e8 0x414 0x000 0x1 0x0 363 + #define MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x0e8 0x414 0x000 0x2 0x0 364 + #define MX53_PAD_CSI0_DAT10__ECSPI2_MISO 0x0e8 0x414 0x7bc 0x3 0x1 365 + #define MX53_PAD_CSI0_DAT10__AUDMUX_AUD3_RXC 0x0e8 0x414 0x000 0x4 0x0 366 + #define MX53_PAD_CSI0_DAT10__SDMA_DEBUG_PC_4 0x0e8 0x414 0x000 0x5 0x0 367 + #define MX53_PAD_CSI0_DAT10__EMI_EMI_DEBUG_39 0x0e8 0x414 0x000 0x6 0x0 368 + #define MX53_PAD_CSI0_DAT10__TPIU_TRACE_7 0x0e8 0x414 0x000 0x7 0x0 369 + #define MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x0ec 0x418 0x000 0x0 0x0 370 + #define MX53_PAD_CSI0_DAT11__GPIO5_29 0x0ec 0x418 0x000 0x1 0x0 371 + #define MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x0ec 0x418 0x878 0x2 0x1 372 + #define MX53_PAD_CSI0_DAT11__ECSPI2_SS0 0x0ec 0x418 0x7c4 0x3 0x1 373 + #define MX53_PAD_CSI0_DAT11__AUDMUX_AUD3_RXFS 0x0ec 0x418 0x000 0x4 0x0 374 + #define MX53_PAD_CSI0_DAT11__SDMA_DEBUG_PC_5 0x0ec 0x418 0x000 0x5 0x0 375 + #define MX53_PAD_CSI0_DAT11__EMI_EMI_DEBUG_40 0x0ec 0x418 0x000 0x6 0x0 376 + #define MX53_PAD_CSI0_DAT11__TPIU_TRACE_8 0x0ec 0x418 0x000 0x7 0x0 377 + #define MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x0f0 0x41c 0x000 0x0 0x0 378 + #define MX53_PAD_CSI0_DAT12__GPIO5_30 0x0f0 0x41c 0x000 0x1 0x0 379 + #define MX53_PAD_CSI0_DAT12__UART4_TXD_MUX 0x0f0 0x41c 0x000 0x2 0x0 380 + #define MX53_PAD_CSI0_DAT12__USBOH3_USBH3_DATA_0 0x0f0 0x41c 0x000 0x4 0x0 381 + #define MX53_PAD_CSI0_DAT12__SDMA_DEBUG_PC_6 0x0f0 0x41c 0x000 0x5 0x0 382 + #define MX53_PAD_CSI0_DAT12__EMI_EMI_DEBUG_41 0x0f0 0x41c 0x000 0x6 0x0 383 + #define MX53_PAD_CSI0_DAT12__TPIU_TRACE_9 0x0f0 0x41c 0x000 0x7 0x0 384 + #define MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x0f4 0x420 0x000 0x0 0x0 385 + #define MX53_PAD_CSI0_DAT13__GPIO5_31 0x0f4 0x420 0x000 0x1 0x0 386 + #define MX53_PAD_CSI0_DAT13__UART4_RXD_MUX 0x0f4 0x420 0x890 0x2 0x3 387 + #define MX53_PAD_CSI0_DAT13__USBOH3_USBH3_DATA_1 0x0f4 0x420 0x000 0x4 0x0 388 + #define MX53_PAD_CSI0_DAT13__SDMA_DEBUG_PC_7 0x0f4 0x420 0x000 0x5 0x0 389 + #define MX53_PAD_CSI0_DAT13__EMI_EMI_DEBUG_42 0x0f4 0x420 0x000 0x6 0x0 390 + #define MX53_PAD_CSI0_DAT13__TPIU_TRACE_10 0x0f4 0x420 0x000 0x7 0x0 391 + #define MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x0f8 0x424 0x000 0x0 0x0 392 + #define MX53_PAD_CSI0_DAT14__GPIO6_0 0x0f8 0x424 0x000 0x1 0x0 393 + #define MX53_PAD_CSI0_DAT14__UART5_TXD_MUX 0x0f8 0x424 0x000 0x2 0x0 394 + #define MX53_PAD_CSI0_DAT14__USBOH3_USBH3_DATA_2 0x0f8 0x424 0x000 0x4 0x0 395 + #define MX53_PAD_CSI0_DAT14__SDMA_DEBUG_PC_8 0x0f8 0x424 0x000 0x5 0x0 396 + #define MX53_PAD_CSI0_DAT14__EMI_EMI_DEBUG_43 0x0f8 0x424 0x000 0x6 0x0 397 + #define MX53_PAD_CSI0_DAT14__TPIU_TRACE_11 0x0f8 0x424 0x000 0x7 0x0 398 + #define MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x0fc 0x428 0x000 0x0 0x0 399 + #define MX53_PAD_CSI0_DAT15__GPIO6_1 0x0fc 0x428 0x000 0x1 0x0 400 + #define MX53_PAD_CSI0_DAT15__UART5_RXD_MUX 0x0fc 0x428 0x898 0x2 0x3 401 + #define MX53_PAD_CSI0_DAT15__USBOH3_USBH3_DATA_3 0x0fc 0x428 0x000 0x4 0x0 402 + #define MX53_PAD_CSI0_DAT15__SDMA_DEBUG_PC_9 0x0fc 0x428 0x000 0x5 0x0 403 + #define MX53_PAD_CSI0_DAT15__EMI_EMI_DEBUG_44 0x0fc 0x428 0x000 0x6 0x0 404 + #define MX53_PAD_CSI0_DAT15__TPIU_TRACE_12 0x0fc 0x428 0x000 0x7 0x0 405 + #define MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x100 0x42c 0x000 0x0 0x0 406 + #define MX53_PAD_CSI0_DAT16__GPIO6_2 0x100 0x42c 0x000 0x1 0x0 407 + #define MX53_PAD_CSI0_DAT16__UART4_RTS 0x100 0x42c 0x88c 0x2 0x0 408 + #define MX53_PAD_CSI0_DAT16__USBOH3_USBH3_DATA_4 0x100 0x42c 0x000 0x4 0x0 409 + #define MX53_PAD_CSI0_DAT16__SDMA_DEBUG_PC_10 0x100 0x42c 0x000 0x5 0x0 410 + #define MX53_PAD_CSI0_DAT16__EMI_EMI_DEBUG_45 0x100 0x42c 0x000 0x6 0x0 411 + #define MX53_PAD_CSI0_DAT16__TPIU_TRACE_13 0x100 0x42c 0x000 0x7 0x0 412 + #define MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x104 0x430 0x000 0x0 0x0 413 + #define MX53_PAD_CSI0_DAT17__GPIO6_3 0x104 0x430 0x000 0x1 0x0 414 + #define MX53_PAD_CSI0_DAT17__UART4_CTS 0x104 0x430 0x000 0x2 0x0 415 + #define MX53_PAD_CSI0_DAT17__USBOH3_USBH3_DATA_5 0x104 0x430 0x000 0x4 0x0 416 + #define MX53_PAD_CSI0_DAT17__SDMA_DEBUG_PC_11 0x104 0x430 0x000 0x5 0x0 417 + #define MX53_PAD_CSI0_DAT17__EMI_EMI_DEBUG_46 0x104 0x430 0x000 0x6 0x0 418 + #define MX53_PAD_CSI0_DAT17__TPIU_TRACE_14 0x104 0x430 0x000 0x7 0x0 419 + #define MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x108 0x434 0x000 0x0 0x0 420 + #define MX53_PAD_CSI0_DAT18__GPIO6_4 0x108 0x434 0x000 0x1 0x0 421 + #define MX53_PAD_CSI0_DAT18__UART5_RTS 0x108 0x434 0x894 0x2 0x2 422 + #define MX53_PAD_CSI0_DAT18__USBOH3_USBH3_DATA_6 0x108 0x434 0x000 0x4 0x0 423 + #define MX53_PAD_CSI0_DAT18__SDMA_DEBUG_PC_12 0x108 0x434 0x000 0x5 0x0 424 + #define MX53_PAD_CSI0_DAT18__EMI_EMI_DEBUG_47 0x108 0x434 0x000 0x6 0x0 425 + #define MX53_PAD_CSI0_DAT18__TPIU_TRACE_15 0x108 0x434 0x000 0x7 0x0 426 + #define MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x10c 0x438 0x000 0x0 0x0 427 + #define MX53_PAD_CSI0_DAT19__GPIO6_5 0x10c 0x438 0x000 0x1 0x0 428 + #define MX53_PAD_CSI0_DAT19__UART5_CTS 0x10c 0x438 0x000 0x2 0x0 429 + #define MX53_PAD_CSI0_DAT19__USBOH3_USBH3_DATA_7 0x10c 0x438 0x000 0x4 0x0 430 + #define MX53_PAD_CSI0_DAT19__SDMA_DEBUG_PC_13 0x10c 0x438 0x000 0x5 0x0 431 + #define MX53_PAD_CSI0_DAT19__EMI_EMI_DEBUG_48 0x10c 0x438 0x000 0x6 0x0 432 + #define MX53_PAD_CSI0_DAT19__USBPHY2_BISTOK 0x10c 0x438 0x000 0x7 0x0 433 + #define MX53_PAD_EIM_A25__EMI_WEIM_A_25 0x110 0x458 0x000 0x0 0x0 434 + #define MX53_PAD_EIM_A25__GPIO5_2 0x110 0x458 0x000 0x1 0x0 435 + #define MX53_PAD_EIM_A25__ECSPI2_RDY 0x110 0x458 0x000 0x2 0x0 436 + #define MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x110 0x458 0x000 0x3 0x0 437 + #define MX53_PAD_EIM_A25__CSPI_SS1 0x110 0x458 0x790 0x4 0x1 438 + #define MX53_PAD_EIM_A25__IPU_DI0_D1_CS 0x110 0x458 0x000 0x6 0x0 439 + #define MX53_PAD_EIM_A25__USBPHY1_BISTOK 0x110 0x458 0x000 0x7 0x0 440 + #define MX53_PAD_EIM_EB2__EMI_WEIM_EB_2 0x114 0x45c 0x000 0x0 0x0 441 + #define MX53_PAD_EIM_EB2__GPIO2_30 0x114 0x45c 0x000 0x1 0x0 442 + #define MX53_PAD_EIM_EB2__CCM_DI1_EXT_CLK 0x114 0x45c 0x76c 0x2 0x0 443 + #define MX53_PAD_EIM_EB2__IPU_SER_DISP1_CS 0x114 0x45c 0x000 0x3 0x0 444 + #define MX53_PAD_EIM_EB2__ECSPI1_SS0 0x114 0x45c 0x7a8 0x4 0x3 445 + #define MX53_PAD_EIM_EB2__I2C2_SCL 0x114 0x45c 0x81c 0x5 0x1 446 + #define MX53_PAD_EIM_D16__EMI_WEIM_D_16 0x118 0x460 0x000 0x0 0x0 447 + #define MX53_PAD_EIM_D16__GPIO3_16 0x118 0x460 0x000 0x1 0x0 448 + #define MX53_PAD_EIM_D16__IPU_DI0_PIN5 0x118 0x460 0x000 0x2 0x0 449 + #define MX53_PAD_EIM_D16__IPU_DISPB1_SER_CLK 0x118 0x460 0x000 0x3 0x0 450 + #define MX53_PAD_EIM_D16__ECSPI1_SCLK 0x118 0x460 0x79c 0x4 0x3 451 + #define MX53_PAD_EIM_D16__I2C2_SDA 0x118 0x460 0x820 0x5 0x1 452 + #define MX53_PAD_EIM_D17__EMI_WEIM_D_17 0x11c 0x464 0x000 0x0 0x0 453 + #define MX53_PAD_EIM_D17__GPIO3_17 0x11c 0x464 0x000 0x1 0x0 454 + #define MX53_PAD_EIM_D17__IPU_DI0_PIN6 0x11c 0x464 0x000 0x2 0x0 455 + #define MX53_PAD_EIM_D17__IPU_DISPB1_SER_DIN 0x11c 0x464 0x830 0x3 0x0 456 + #define MX53_PAD_EIM_D17__ECSPI1_MISO 0x11c 0x464 0x7a0 0x4 0x3 457 + #define MX53_PAD_EIM_D17__I2C3_SCL 0x11c 0x464 0x824 0x5 0x0 458 + #define MX53_PAD_EIM_D18__EMI_WEIM_D_18 0x120 0x468 0x000 0x0 0x0 459 + #define MX53_PAD_EIM_D18__GPIO3_18 0x120 0x468 0x000 0x1 0x0 460 + #define MX53_PAD_EIM_D18__IPU_DI0_PIN7 0x120 0x468 0x000 0x2 0x0 461 + #define MX53_PAD_EIM_D18__IPU_DISPB1_SER_DIO 0x120 0x468 0x830 0x3 0x1 462 + #define MX53_PAD_EIM_D18__ECSPI1_MOSI 0x120 0x468 0x7a4 0x4 0x3 463 + #define MX53_PAD_EIM_D18__I2C3_SDA 0x120 0x468 0x828 0x5 0x0 464 + #define MX53_PAD_EIM_D18__IPU_DI1_D0_CS 0x120 0x468 0x000 0x6 0x0 465 + #define MX53_PAD_EIM_D19__EMI_WEIM_D_19 0x124 0x46c 0x000 0x0 0x0 466 + #define MX53_PAD_EIM_D19__GPIO3_19 0x124 0x46c 0x000 0x1 0x0 467 + #define MX53_PAD_EIM_D19__IPU_DI0_PIN8 0x124 0x46c 0x000 0x2 0x0 468 + #define MX53_PAD_EIM_D19__IPU_DISPB1_SER_RS 0x124 0x46c 0x000 0x3 0x0 469 + #define MX53_PAD_EIM_D19__ECSPI1_SS1 0x124 0x46c 0x7ac 0x4 0x2 470 + #define MX53_PAD_EIM_D19__EPIT1_EPITO 0x124 0x46c 0x000 0x5 0x0 471 + #define MX53_PAD_EIM_D19__UART1_CTS 0x124 0x46c 0x000 0x6 0x0 472 + #define MX53_PAD_EIM_D19__USBOH3_USBH2_OC 0x124 0x46c 0x8a4 0x7 0x0 473 + #define MX53_PAD_EIM_D20__EMI_WEIM_D_20 0x128 0x470 0x000 0x0 0x0 474 + #define MX53_PAD_EIM_D20__GPIO3_20 0x128 0x470 0x000 0x1 0x0 475 + #define MX53_PAD_EIM_D20__IPU_DI0_PIN16 0x128 0x470 0x000 0x2 0x0 476 + #define MX53_PAD_EIM_D20__IPU_SER_DISP0_CS 0x128 0x470 0x000 0x3 0x0 477 + #define MX53_PAD_EIM_D20__CSPI_SS0 0x128 0x470 0x78c 0x4 0x1 478 + #define MX53_PAD_EIM_D20__EPIT2_EPITO 0x128 0x470 0x000 0x5 0x0 479 + #define MX53_PAD_EIM_D20__UART1_RTS 0x128 0x470 0x874 0x6 0x1 480 + #define MX53_PAD_EIM_D20__USBOH3_USBH2_PWR 0x128 0x470 0x000 0x7 0x0 481 + #define MX53_PAD_EIM_D21__EMI_WEIM_D_21 0x12c 0x474 0x000 0x0 0x0 482 + #define MX53_PAD_EIM_D21__GPIO3_21 0x12c 0x474 0x000 0x1 0x0 483 + #define MX53_PAD_EIM_D21__IPU_DI0_PIN17 0x12c 0x474 0x000 0x2 0x0 484 + #define MX53_PAD_EIM_D21__IPU_DISPB0_SER_CLK 0x12c 0x474 0x000 0x3 0x0 485 + #define MX53_PAD_EIM_D21__CSPI_SCLK 0x12c 0x474 0x780 0x4 0x1 486 + #define MX53_PAD_EIM_D21__I2C1_SCL 0x12c 0x474 0x814 0x5 0x1 487 + #define MX53_PAD_EIM_D21__USBOH3_USBOTG_OC 0x12c 0x474 0x89c 0x6 0x1 488 + #define MX53_PAD_EIM_D22__EMI_WEIM_D_22 0x130 0x478 0x000 0x0 0x0 489 + #define MX53_PAD_EIM_D22__GPIO3_22 0x130 0x478 0x000 0x1 0x0 490 + #define MX53_PAD_EIM_D22__IPU_DI0_PIN1 0x130 0x478 0x000 0x2 0x0 491 + #define MX53_PAD_EIM_D22__IPU_DISPB0_SER_DIN 0x130 0x478 0x82c 0x3 0x0 492 + #define MX53_PAD_EIM_D22__CSPI_MISO 0x130 0x478 0x784 0x4 0x1 493 + #define MX53_PAD_EIM_D22__USBOH3_USBOTG_PWR 0x130 0x478 0x000 0x6 0x0 494 + #define MX53_PAD_EIM_D23__EMI_WEIM_D_23 0x134 0x47c 0x000 0x0 0x0 495 + #define MX53_PAD_EIM_D23__GPIO3_23 0x134 0x47c 0x000 0x1 0x0 496 + #define MX53_PAD_EIM_D23__UART3_CTS 0x134 0x47c 0x000 0x2 0x0 497 + #define MX53_PAD_EIM_D23__UART1_DCD 0x134 0x47c 0x000 0x3 0x0 498 + #define MX53_PAD_EIM_D23__IPU_DI0_D0_CS 0x134 0x47c 0x000 0x4 0x0 499 + #define MX53_PAD_EIM_D23__IPU_DI1_PIN2 0x134 0x47c 0x000 0x5 0x0 500 + #define MX53_PAD_EIM_D23__IPU_CSI1_DATA_EN 0x134 0x47c 0x834 0x6 0x0 501 + #define MX53_PAD_EIM_D23__IPU_DI1_PIN14 0x134 0x47c 0x000 0x7 0x0 502 + #define MX53_PAD_EIM_EB3__EMI_WEIM_EB_3 0x138 0x480 0x000 0x0 0x0 503 + #define MX53_PAD_EIM_EB3__GPIO2_31 0x138 0x480 0x000 0x1 0x0 504 + #define MX53_PAD_EIM_EB3__UART3_RTS 0x138 0x480 0x884 0x2 0x1 505 + #define MX53_PAD_EIM_EB3__UART1_RI 0x138 0x480 0x000 0x3 0x0 506 + #define MX53_PAD_EIM_EB3__IPU_DI1_PIN3 0x138 0x480 0x000 0x5 0x0 507 + #define MX53_PAD_EIM_EB3__IPU_CSI1_HSYNC 0x138 0x480 0x838 0x6 0x0 508 + #define MX53_PAD_EIM_EB3__IPU_DI1_PIN16 0x138 0x480 0x000 0x7 0x0 509 + #define MX53_PAD_EIM_D24__EMI_WEIM_D_24 0x13c 0x484 0x000 0x0 0x0 510 + #define MX53_PAD_EIM_D24__GPIO3_24 0x13c 0x484 0x000 0x1 0x0 511 + #define MX53_PAD_EIM_D24__UART3_TXD_MUX 0x13c 0x484 0x000 0x2 0x0 512 + #define MX53_PAD_EIM_D24__ECSPI1_SS2 0x13c 0x484 0x7b0 0x3 0x1 513 + #define MX53_PAD_EIM_D24__CSPI_SS2 0x13c 0x484 0x794 0x4 0x1 514 + #define MX53_PAD_EIM_D24__AUDMUX_AUD5_RXFS 0x13c 0x484 0x754 0x5 0x1 515 + #define MX53_PAD_EIM_D24__ECSPI2_SS2 0x13c 0x484 0x000 0x6 0x0 516 + #define MX53_PAD_EIM_D24__UART1_DTR 0x13c 0x484 0x000 0x7 0x0 517 + #define MX53_PAD_EIM_D25__EMI_WEIM_D_25 0x140 0x488 0x000 0x0 0x0 518 + #define MX53_PAD_EIM_D25__GPIO3_25 0x140 0x488 0x000 0x1 0x0 519 + #define MX53_PAD_EIM_D25__UART3_RXD_MUX 0x140 0x488 0x888 0x2 0x1 520 + #define MX53_PAD_EIM_D25__ECSPI1_SS3 0x140 0x488 0x7b4 0x3 0x1 521 + #define MX53_PAD_EIM_D25__CSPI_SS3 0x140 0x488 0x798 0x4 0x1 522 + #define MX53_PAD_EIM_D25__AUDMUX_AUD5_RXC 0x140 0x488 0x750 0x5 0x1 523 + #define MX53_PAD_EIM_D25__ECSPI2_SS3 0x140 0x488 0x000 0x6 0x0 524 + #define MX53_PAD_EIM_D25__UART1_DSR 0x140 0x488 0x000 0x7 0x0 525 + #define MX53_PAD_EIM_D26__EMI_WEIM_D_26 0x144 0x48c 0x000 0x0 0x0 526 + #define MX53_PAD_EIM_D26__GPIO3_26 0x144 0x48c 0x000 0x1 0x0 527 + #define MX53_PAD_EIM_D26__UART2_TXD_MUX 0x144 0x48c 0x000 0x2 0x0 528 + #define MX53_PAD_EIM_D26__FIRI_RXD 0x144 0x48c 0x80c 0x3 0x0 529 + #define MX53_PAD_EIM_D26__IPU_CSI0_D_1 0x144 0x48c 0x000 0x4 0x0 530 + #define MX53_PAD_EIM_D26__IPU_DI1_PIN11 0x144 0x48c 0x000 0x5 0x0 531 + #define MX53_PAD_EIM_D26__IPU_SISG_2 0x144 0x48c 0x000 0x6 0x0 532 + #define MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x144 0x48c 0x000 0x7 0x0 533 + #define MX53_PAD_EIM_D27__EMI_WEIM_D_27 0x148 0x490 0x000 0x0 0x0 534 + #define MX53_PAD_EIM_D27__GPIO3_27 0x148 0x490 0x000 0x1 0x0 535 + #define MX53_PAD_EIM_D27__UART2_RXD_MUX 0x148 0x490 0x880 0x2 0x1 536 + #define MX53_PAD_EIM_D27__FIRI_TXD 0x148 0x490 0x000 0x3 0x0 537 + #define MX53_PAD_EIM_D27__IPU_CSI0_D_0 0x148 0x490 0x000 0x4 0x0 538 + #define MX53_PAD_EIM_D27__IPU_DI1_PIN13 0x148 0x490 0x000 0x5 0x0 539 + #define MX53_PAD_EIM_D27__IPU_SISG_3 0x148 0x490 0x000 0x6 0x0 540 + #define MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x148 0x490 0x000 0x7 0x0 541 + #define MX53_PAD_EIM_D28__EMI_WEIM_D_28 0x14c 0x494 0x000 0x0 0x0 542 + #define MX53_PAD_EIM_D28__GPIO3_28 0x14c 0x494 0x000 0x1 0x0 543 + #define MX53_PAD_EIM_D28__UART2_CTS 0x14c 0x494 0x000 0x2 0x0 544 + #define MX53_PAD_EIM_D28__IPU_DISPB0_SER_DIO 0x14c 0x494 0x82c 0x3 0x1 545 + #define MX53_PAD_EIM_D28__CSPI_MOSI 0x14c 0x494 0x788 0x4 0x1 546 + #define MX53_PAD_EIM_D28__I2C1_SDA 0x14c 0x494 0x818 0x5 0x1 547 + #define MX53_PAD_EIM_D28__IPU_EXT_TRIG 0x14c 0x494 0x000 0x6 0x0 548 + #define MX53_PAD_EIM_D28__IPU_DI0_PIN13 0x14c 0x494 0x000 0x7 0x0 549 + #define MX53_PAD_EIM_D29__EMI_WEIM_D_29 0x150 0x498 0x000 0x0 0x0 550 + #define MX53_PAD_EIM_D29__GPIO3_29 0x150 0x498 0x000 0x1 0x0 551 + #define MX53_PAD_EIM_D29__UART2_RTS 0x150 0x498 0x87c 0x2 0x1 552 + #define MX53_PAD_EIM_D29__IPU_DISPB0_SER_RS 0x150 0x498 0x000 0x3 0x0 553 + #define MX53_PAD_EIM_D29__CSPI_SS0 0x150 0x498 0x78c 0x4 0x2 554 + #define MX53_PAD_EIM_D29__IPU_DI1_PIN15 0x150 0x498 0x000 0x5 0x0 555 + #define MX53_PAD_EIM_D29__IPU_CSI1_VSYNC 0x150 0x498 0x83c 0x6 0x0 556 + #define MX53_PAD_EIM_D29__IPU_DI0_PIN14 0x150 0x498 0x000 0x7 0x0 557 + #define MX53_PAD_EIM_D30__EMI_WEIM_D_30 0x154 0x49c 0x000 0x0 0x0 558 + #define MX53_PAD_EIM_D30__GPIO3_30 0x154 0x49c 0x000 0x1 0x0 559 + #define MX53_PAD_EIM_D30__UART3_CTS 0x154 0x49c 0x000 0x2 0x0 560 + #define MX53_PAD_EIM_D30__IPU_CSI0_D_3 0x154 0x49c 0x000 0x3 0x0 561 + #define MX53_PAD_EIM_D30__IPU_DI0_PIN11 0x154 0x49c 0x000 0x4 0x0 562 + #define MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x154 0x49c 0x000 0x5 0x0 563 + #define MX53_PAD_EIM_D30__USBOH3_USBH1_OC 0x154 0x49c 0x8a0 0x6 0x0 564 + #define MX53_PAD_EIM_D30__USBOH3_USBH2_OC 0x154 0x49c 0x8a4 0x7 0x1 565 + #define MX53_PAD_EIM_D31__EMI_WEIM_D_31 0x158 0x4a0 0x000 0x0 0x0 566 + #define MX53_PAD_EIM_D31__GPIO3_31 0x158 0x4a0 0x000 0x1 0x0 567 + #define MX53_PAD_EIM_D31__UART3_RTS 0x158 0x4a0 0x884 0x2 0x3 568 + #define MX53_PAD_EIM_D31__IPU_CSI0_D_2 0x158 0x4a0 0x000 0x3 0x0 569 + #define MX53_PAD_EIM_D31__IPU_DI0_PIN12 0x158 0x4a0 0x000 0x4 0x0 570 + #define MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x158 0x4a0 0x000 0x5 0x0 571 + #define MX53_PAD_EIM_D31__USBOH3_USBH1_PWR 0x158 0x4a0 0x000 0x6 0x0 572 + #define MX53_PAD_EIM_D31__USBOH3_USBH2_PWR 0x158 0x4a0 0x000 0x7 0x0 573 + #define MX53_PAD_EIM_A24__EMI_WEIM_A_24 0x15c 0x4a8 0x000 0x0 0x0 574 + #define MX53_PAD_EIM_A24__GPIO5_4 0x15c 0x4a8 0x000 0x1 0x0 575 + #define MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x15c 0x4a8 0x000 0x2 0x0 576 + #define MX53_PAD_EIM_A24__IPU_CSI1_D_19 0x15c 0x4a8 0x000 0x3 0x0 577 + #define MX53_PAD_EIM_A24__IPU_SISG_2 0x15c 0x4a8 0x000 0x6 0x0 578 + #define MX53_PAD_EIM_A24__USBPHY2_BVALID 0x15c 0x4a8 0x000 0x7 0x0 579 + #define MX53_PAD_EIM_A23__EMI_WEIM_A_23 0x160 0x4ac 0x000 0x0 0x0 580 + #define MX53_PAD_EIM_A23__GPIO6_6 0x160 0x4ac 0x000 0x1 0x0 581 + #define MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x160 0x4ac 0x000 0x2 0x0 582 + #define MX53_PAD_EIM_A23__IPU_CSI1_D_18 0x160 0x4ac 0x000 0x3 0x0 583 + #define MX53_PAD_EIM_A23__IPU_SISG_3 0x160 0x4ac 0x000 0x6 0x0 584 + #define MX53_PAD_EIM_A23__USBPHY2_ENDSESSION 0x160 0x4ac 0x000 0x7 0x0 585 + #define MX53_PAD_EIM_A22__EMI_WEIM_A_22 0x164 0x4b0 0x000 0x0 0x0 586 + #define MX53_PAD_EIM_A22__GPIO2_16 0x164 0x4b0 0x000 0x1 0x0 587 + #define MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x164 0x4b0 0x000 0x2 0x0 588 + #define MX53_PAD_EIM_A22__IPU_CSI1_D_17 0x164 0x4b0 0x000 0x3 0x0 589 + #define MX53_PAD_EIM_A22__SRC_BT_CFG1_7 0x164 0x4b0 0x000 0x7 0x0 590 + #define MX53_PAD_EIM_A21__EMI_WEIM_A_21 0x168 0x4b4 0x000 0x0 0x0 591 + #define MX53_PAD_EIM_A21__GPIO2_17 0x168 0x4b4 0x000 0x1 0x0 592 + #define MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x168 0x4b4 0x000 0x2 0x0 593 + #define MX53_PAD_EIM_A21__IPU_CSI1_D_16 0x168 0x4b4 0x000 0x3 0x0 594 + #define MX53_PAD_EIM_A21__SRC_BT_CFG1_6 0x168 0x4b4 0x000 0x7 0x0 595 + #define MX53_PAD_EIM_A20__EMI_WEIM_A_20 0x16c 0x4b8 0x000 0x0 0x0 596 + #define MX53_PAD_EIM_A20__GPIO2_18 0x16c 0x4b8 0x000 0x1 0x0 597 + #define MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x16c 0x4b8 0x000 0x2 0x0 598 + #define MX53_PAD_EIM_A20__IPU_CSI1_D_15 0x16c 0x4b8 0x000 0x3 0x0 599 + #define MX53_PAD_EIM_A20__SRC_BT_CFG1_5 0x16c 0x4b8 0x000 0x7 0x0 600 + #define MX53_PAD_EIM_A19__EMI_WEIM_A_19 0x170 0x4bc 0x000 0x0 0x0 601 + #define MX53_PAD_EIM_A19__GPIO2_19 0x170 0x4bc 0x000 0x1 0x0 602 + #define MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x170 0x4bc 0x000 0x2 0x0 603 + #define MX53_PAD_EIM_A19__IPU_CSI1_D_14 0x170 0x4bc 0x000 0x3 0x0 604 + #define MX53_PAD_EIM_A19__SRC_BT_CFG1_4 0x170 0x4bc 0x000 0x7 0x0 605 + #define MX53_PAD_EIM_A18__EMI_WEIM_A_18 0x174 0x4c0 0x000 0x0 0x0 606 + #define MX53_PAD_EIM_A18__GPIO2_20 0x174 0x4c0 0x000 0x1 0x0 607 + #define MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x174 0x4c0 0x000 0x2 0x0 608 + #define MX53_PAD_EIM_A18__IPU_CSI1_D_13 0x174 0x4c0 0x000 0x3 0x0 609 + #define MX53_PAD_EIM_A18__SRC_BT_CFG1_3 0x174 0x4c0 0x000 0x7 0x0 610 + #define MX53_PAD_EIM_A17__EMI_WEIM_A_17 0x178 0x4c4 0x000 0x0 0x0 611 + #define MX53_PAD_EIM_A17__GPIO2_21 0x178 0x4c4 0x000 0x1 0x0 612 + #define MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x178 0x4c4 0x000 0x2 0x0 613 + #define MX53_PAD_EIM_A17__IPU_CSI1_D_12 0x178 0x4c4 0x000 0x3 0x0 614 + #define MX53_PAD_EIM_A17__SRC_BT_CFG1_2 0x178 0x4c4 0x000 0x7 0x0 615 + #define MX53_PAD_EIM_A16__EMI_WEIM_A_16 0x17c 0x4c8 0x000 0x0 0x0 616 + #define MX53_PAD_EIM_A16__GPIO2_22 0x17c 0x4c8 0x000 0x1 0x0 617 + #define MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x17c 0x4c8 0x000 0x2 0x0 618 + #define MX53_PAD_EIM_A16__IPU_CSI1_PIXCLK 0x17c 0x4c8 0x000 0x3 0x0 619 + #define MX53_PAD_EIM_A16__SRC_BT_CFG1_1 0x17c 0x4c8 0x000 0x7 0x0 620 + #define MX53_PAD_EIM_CS0__EMI_WEIM_CS_0 0x180 0x4cc 0x000 0x0 0x0 621 + #define MX53_PAD_EIM_CS0__GPIO2_23 0x180 0x4cc 0x000 0x1 0x0 622 + #define MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x180 0x4cc 0x7b8 0x2 0x2 623 + #define MX53_PAD_EIM_CS0__IPU_DI1_PIN5 0x180 0x4cc 0x000 0x3 0x0 624 + #define MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 0x184 0x4d0 0x000 0x0 0x0 625 + #define MX53_PAD_EIM_CS1__GPIO2_24 0x184 0x4d0 0x000 0x1 0x0 626 + #define MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x184 0x4d0 0x7c0 0x2 0x2 627 + #define MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0x184 0x4d0 0x000 0x3 0x0 628 + #define MX53_PAD_EIM_OE__EMI_WEIM_OE 0x188 0x4d4 0x000 0x0 0x0 629 + #define MX53_PAD_EIM_OE__GPIO2_25 0x188 0x4d4 0x000 0x1 0x0 630 + #define MX53_PAD_EIM_OE__ECSPI2_MISO 0x188 0x4d4 0x7bc 0x2 0x2 631 + #define MX53_PAD_EIM_OE__IPU_DI1_PIN7 0x188 0x4d4 0x000 0x3 0x0 632 + #define MX53_PAD_EIM_OE__USBPHY2_IDDIG 0x188 0x4d4 0x000 0x7 0x0 633 + #define MX53_PAD_EIM_RW__EMI_WEIM_RW 0x18c 0x4d8 0x000 0x0 0x0 634 + #define MX53_PAD_EIM_RW__GPIO2_26 0x18c 0x4d8 0x000 0x1 0x0 635 + #define MX53_PAD_EIM_RW__ECSPI2_SS0 0x18c 0x4d8 0x7c4 0x2 0x2 636 + #define MX53_PAD_EIM_RW__IPU_DI1_PIN8 0x18c 0x4d8 0x000 0x3 0x0 637 + #define MX53_PAD_EIM_RW__USBPHY2_HOSTDISCONNECT 0x18c 0x4d8 0x000 0x7 0x0 638 + #define MX53_PAD_EIM_LBA__EMI_WEIM_LBA 0x190 0x4dc 0x000 0x0 0x0 639 + #define MX53_PAD_EIM_LBA__GPIO2_27 0x190 0x4dc 0x000 0x1 0x0 640 + #define MX53_PAD_EIM_LBA__ECSPI2_SS1 0x190 0x4dc 0x7c8 0x2 0x1 641 + #define MX53_PAD_EIM_LBA__IPU_DI1_PIN17 0x190 0x4dc 0x000 0x3 0x0 642 + #define MX53_PAD_EIM_LBA__SRC_BT_CFG1_0 0x190 0x4dc 0x000 0x7 0x0 643 + #define MX53_PAD_EIM_EB0__EMI_WEIM_EB_0 0x194 0x4e4 0x000 0x0 0x0 644 + #define MX53_PAD_EIM_EB0__GPIO2_28 0x194 0x4e4 0x000 0x1 0x0 645 + #define MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x194 0x4e4 0x000 0x3 0x0 646 + #define MX53_PAD_EIM_EB0__IPU_CSI1_D_11 0x194 0x4e4 0x000 0x4 0x0 647 + #define MX53_PAD_EIM_EB0__GPC_PMIC_RDY 0x194 0x4e4 0x810 0x5 0x0 648 + #define MX53_PAD_EIM_EB0__SRC_BT_CFG2_7 0x194 0x4e4 0x000 0x7 0x0 649 + #define MX53_PAD_EIM_EB1__EMI_WEIM_EB_1 0x198 0x4e8 0x000 0x0 0x0 650 + #define MX53_PAD_EIM_EB1__GPIO2_29 0x198 0x4e8 0x000 0x1 0x0 651 + #define MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x198 0x4e8 0x000 0x3 0x0 652 + #define MX53_PAD_EIM_EB1__IPU_CSI1_D_10 0x198 0x4e8 0x000 0x4 0x0 653 + #define MX53_PAD_EIM_EB1__SRC_BT_CFG2_6 0x198 0x4e8 0x000 0x7 0x0 654 + #define MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 0x19c 0x4ec 0x000 0x0 0x0 655 + #define MX53_PAD_EIM_DA0__GPIO3_0 0x19c 0x4ec 0x000 0x1 0x0 656 + #define MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x19c 0x4ec 0x000 0x3 0x0 657 + #define MX53_PAD_EIM_DA0__IPU_CSI1_D_9 0x19c 0x4ec 0x000 0x4 0x0 658 + #define MX53_PAD_EIM_DA0__SRC_BT_CFG2_5 0x19c 0x4ec 0x000 0x7 0x0 659 + #define MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 0x1a0 0x4f0 0x000 0x0 0x0 660 + #define MX53_PAD_EIM_DA1__GPIO3_1 0x1a0 0x4f0 0x000 0x1 0x0 661 + #define MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x1a0 0x4f0 0x000 0x3 0x0 662 + #define MX53_PAD_EIM_DA1__IPU_CSI1_D_8 0x1a0 0x4f0 0x000 0x4 0x0 663 + #define MX53_PAD_EIM_DA1__SRC_BT_CFG2_4 0x1a0 0x4f0 0x000 0x7 0x0 664 + #define MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 0x1a4 0x4f4 0x000 0x0 0x0 665 + #define MX53_PAD_EIM_DA2__GPIO3_2 0x1a4 0x4f4 0x000 0x1 0x0 666 + #define MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x1a4 0x4f4 0x000 0x3 0x0 667 + #define MX53_PAD_EIM_DA2__IPU_CSI1_D_7 0x1a4 0x4f4 0x000 0x4 0x0 668 + #define MX53_PAD_EIM_DA2__SRC_BT_CFG2_3 0x1a4 0x4f4 0x000 0x7 0x0 669 + #define MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 0x1a8 0x4f8 0x000 0x0 0x0 670 + #define MX53_PAD_EIM_DA3__GPIO3_3 0x1a8 0x4f8 0x000 0x1 0x0 671 + #define MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x1a8 0x4f8 0x000 0x3 0x0 672 + #define MX53_PAD_EIM_DA3__IPU_CSI1_D_6 0x1a8 0x4f8 0x000 0x4 0x0 673 + #define MX53_PAD_EIM_DA3__SRC_BT_CFG2_2 0x1a8 0x4f8 0x000 0x7 0x0 674 + #define MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 0x1ac 0x4fc 0x000 0x0 0x0 675 + #define MX53_PAD_EIM_DA4__GPIO3_4 0x1ac 0x4fc 0x000 0x1 0x0 676 + #define MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x1ac 0x4fc 0x000 0x3 0x0 677 + #define MX53_PAD_EIM_DA4__IPU_CSI1_D_5 0x1ac 0x4fc 0x000 0x4 0x0 678 + #define MX53_PAD_EIM_DA4__SRC_BT_CFG3_7 0x1ac 0x4fc 0x000 0x7 0x0 679 + #define MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 0x1b0 0x500 0x000 0x0 0x0 680 + #define MX53_PAD_EIM_DA5__GPIO3_5 0x1b0 0x500 0x000 0x1 0x0 681 + #define MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x1b0 0x500 0x000 0x3 0x0 682 + #define MX53_PAD_EIM_DA5__IPU_CSI1_D_4 0x1b0 0x500 0x000 0x4 0x0 683 + #define MX53_PAD_EIM_DA5__SRC_BT_CFG3_6 0x1b0 0x500 0x000 0x7 0x0 684 + #define MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 0x1b4 0x504 0x000 0x0 0x0 685 + #define MX53_PAD_EIM_DA6__GPIO3_6 0x1b4 0x504 0x000 0x1 0x0 686 + #define MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x1b4 0x504 0x000 0x3 0x0 687 + #define MX53_PAD_EIM_DA6__IPU_CSI1_D_3 0x1b4 0x504 0x000 0x4 0x0 688 + #define MX53_PAD_EIM_DA6__SRC_BT_CFG3_5 0x1b4 0x504 0x000 0x7 0x0 689 + #define MX53_PAD_EIM_DA7__EMI_NAND_WEIM_DA_7 0x1b8 0x508 0x000 0x0 0x0 690 + #define MX53_PAD_EIM_DA7__GPIO3_7 0x1b8 0x508 0x000 0x1 0x0 691 + #define MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x1b8 0x508 0x000 0x3 0x0 692 + #define MX53_PAD_EIM_DA7__IPU_CSI1_D_2 0x1b8 0x508 0x000 0x4 0x0 693 + #define MX53_PAD_EIM_DA7__SRC_BT_CFG3_4 0x1b8 0x508 0x000 0x7 0x0 694 + #define MX53_PAD_EIM_DA8__EMI_NAND_WEIM_DA_8 0x1bc 0x50c 0x000 0x0 0x0 695 + #define MX53_PAD_EIM_DA8__GPIO3_8 0x1bc 0x50c 0x000 0x1 0x0 696 + #define MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x1bc 0x50c 0x000 0x3 0x0 697 + #define MX53_PAD_EIM_DA8__IPU_CSI1_D_1 0x1bc 0x50c 0x000 0x4 0x0 698 + #define MX53_PAD_EIM_DA8__SRC_BT_CFG3_3 0x1bc 0x50c 0x000 0x7 0x0 699 + #define MX53_PAD_EIM_DA9__EMI_NAND_WEIM_DA_9 0x1c0 0x510 0x000 0x0 0x0 700 + #define MX53_PAD_EIM_DA9__GPIO3_9 0x1c0 0x510 0x000 0x1 0x0 701 + #define MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x1c0 0x510 0x000 0x3 0x0 702 + #define MX53_PAD_EIM_DA9__IPU_CSI1_D_0 0x1c0 0x510 0x000 0x4 0x0 703 + #define MX53_PAD_EIM_DA9__SRC_BT_CFG3_2 0x1c0 0x510 0x000 0x7 0x0 704 + #define MX53_PAD_EIM_DA10__EMI_NAND_WEIM_DA_10 0x1c4 0x514 0x000 0x0 0x0 705 + #define MX53_PAD_EIM_DA10__GPIO3_10 0x1c4 0x514 0x000 0x1 0x0 706 + #define MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x1c4 0x514 0x000 0x3 0x0 707 + #define MX53_PAD_EIM_DA10__IPU_CSI1_DATA_EN 0x1c4 0x514 0x834 0x4 0x1 708 + #define MX53_PAD_EIM_DA10__SRC_BT_CFG3_1 0x1c4 0x514 0x000 0x7 0x0 709 + #define MX53_PAD_EIM_DA11__EMI_NAND_WEIM_DA_11 0x1c8 0x518 0x000 0x0 0x0 710 + #define MX53_PAD_EIM_DA11__GPIO3_11 0x1c8 0x518 0x000 0x1 0x0 711 + #define MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x1c8 0x518 0x000 0x3 0x0 712 + #define MX53_PAD_EIM_DA11__IPU_CSI1_HSYNC 0x1c8 0x518 0x838 0x4 0x1 713 + #define MX53_PAD_EIM_DA12__EMI_NAND_WEIM_DA_12 0x1cc 0x51c 0x000 0x0 0x0 714 + #define MX53_PAD_EIM_DA12__GPIO3_12 0x1cc 0x51c 0x000 0x1 0x0 715 + #define MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x1cc 0x51c 0x000 0x3 0x0 716 + #define MX53_PAD_EIM_DA12__IPU_CSI1_VSYNC 0x1cc 0x51c 0x83c 0x4 0x1 717 + #define MX53_PAD_EIM_DA13__EMI_NAND_WEIM_DA_13 0x1d0 0x520 0x000 0x0 0x0 718 + #define MX53_PAD_EIM_DA13__GPIO3_13 0x1d0 0x520 0x000 0x1 0x0 719 + #define MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x1d0 0x520 0x000 0x3 0x0 720 + #define MX53_PAD_EIM_DA13__CCM_DI1_EXT_CLK 0x1d0 0x520 0x76c 0x4 0x1 721 + #define MX53_PAD_EIM_DA14__EMI_NAND_WEIM_DA_14 0x1d4 0x524 0x000 0x0 0x0 722 + #define MX53_PAD_EIM_DA14__GPIO3_14 0x1d4 0x524 0x000 0x1 0x0 723 + #define MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x1d4 0x524 0x000 0x3 0x0 724 + #define MX53_PAD_EIM_DA14__CCM_DI0_EXT_CLK 0x1d4 0x524 0x000 0x4 0x0 725 + #define MX53_PAD_EIM_DA15__EMI_NAND_WEIM_DA_15 0x1d8 0x528 0x000 0x0 0x0 726 + #define MX53_PAD_EIM_DA15__GPIO3_15 0x1d8 0x528 0x000 0x1 0x0 727 + #define MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x1d8 0x528 0x000 0x3 0x0 728 + #define MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0x1d8 0x528 0x000 0x4 0x0 729 + #define MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x1dc 0x52c 0x000 0x0 0x0 730 + #define MX53_PAD_NANDF_WE_B__GPIO6_12 0x1dc 0x52c 0x000 0x1 0x0 731 + #define MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x1e0 0x530 0x000 0x0 0x0 732 + #define MX53_PAD_NANDF_RE_B__GPIO6_13 0x1e0 0x530 0x000 0x1 0x0 733 + #define MX53_PAD_EIM_WAIT__EMI_WEIM_WAIT 0x1e4 0x534 0x000 0x0 0x0 734 + #define MX53_PAD_EIM_WAIT__GPIO5_0 0x1e4 0x534 0x000 0x1 0x0 735 + #define MX53_PAD_EIM_WAIT__EMI_WEIM_DTACK_B 0x1e4 0x534 0x000 0x2 0x0 736 + #define MX53_PAD_LVDS1_TX3_P__GPIO6_22 0x1ec 0x000 0x000 0x0 0x0 737 + #define MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x1ec 0x000 0x000 0x1 0x0 738 + #define MX53_PAD_LVDS1_TX2_P__GPIO6_24 0x1f0 0x000 0x000 0x0 0x0 739 + #define MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x1f0 0x000 0x000 0x1 0x0 740 + #define MX53_PAD_LVDS1_CLK_P__GPIO6_26 0x1f4 0x000 0x000 0x0 0x0 741 + #define MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x1f4 0x000 0x000 0x1 0x0 742 + #define MX53_PAD_LVDS1_TX1_P__GPIO6_28 0x1f8 0x000 0x000 0x0 0x0 743 + #define MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x1f8 0x000 0x000 0x1 0x0 744 + #define MX53_PAD_LVDS1_TX0_P__GPIO6_30 0x1fc 0x000 0x000 0x0 0x0 745 + #define MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x1fc 0x000 0x000 0x1 0x0 746 + #define MX53_PAD_LVDS0_TX3_P__GPIO7_22 0x200 0x000 0x000 0x0 0x0 747 + #define MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x200 0x000 0x000 0x1 0x0 748 + #define MX53_PAD_LVDS0_CLK_P__GPIO7_24 0x204 0x000 0x000 0x0 0x0 749 + #define MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x204 0x000 0x000 0x1 0x0 750 + #define MX53_PAD_LVDS0_TX2_P__GPIO7_26 0x208 0x000 0x000 0x0 0x0 751 + #define MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x208 0x000 0x000 0x1 0x0 752 + #define MX53_PAD_LVDS0_TX1_P__GPIO7_28 0x20c 0x000 0x000 0x0 0x0 753 + #define MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x20c 0x000 0x000 0x1 0x0 754 + #define MX53_PAD_LVDS0_TX0_P__GPIO7_30 0x210 0x000 0x000 0x0 0x0 755 + #define MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x210 0x000 0x000 0x1 0x0 756 + #define MX53_PAD_GPIO_10__GPIO4_0 0x214 0x540 0x000 0x0 0x0 757 + #define MX53_PAD_GPIO_10__OSC32k_32K_OUT 0x214 0x540 0x000 0x1 0x0 758 + #define MX53_PAD_GPIO_11__GPIO4_1 0x218 0x544 0x000 0x0 0x0 759 + #define MX53_PAD_GPIO_12__GPIO4_2 0x21c 0x548 0x000 0x0 0x0 760 + #define MX53_PAD_GPIO_13__GPIO4_3 0x220 0x54c 0x000 0x0 0x0 761 + #define MX53_PAD_GPIO_14__GPIO4_4 0x224 0x550 0x000 0x0 0x0 762 + #define MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x228 0x5a0 0x000 0x0 0x0 763 + #define MX53_PAD_NANDF_CLE__GPIO6_7 0x228 0x5a0 0x000 0x1 0x0 764 + #define MX53_PAD_NANDF_CLE__USBPHY1_VSTATUS_0 0x228 0x5a0 0x000 0x7 0x0 765 + #define MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x22c 0x5a4 0x000 0x0 0x0 766 + #define MX53_PAD_NANDF_ALE__GPIO6_8 0x22c 0x5a4 0x000 0x1 0x0 767 + #define MX53_PAD_NANDF_ALE__USBPHY1_VSTATUS_1 0x22c 0x5a4 0x000 0x7 0x0 768 + #define MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0x230 0x5a8 0x000 0x0 0x0 769 + #define MX53_PAD_NANDF_WP_B__GPIO6_9 0x230 0x5a8 0x000 0x1 0x0 770 + #define MX53_PAD_NANDF_WP_B__USBPHY1_VSTATUS_2 0x230 0x5a8 0x000 0x7 0x0 771 + #define MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0x234 0x5ac 0x000 0x0 0x0 772 + #define MX53_PAD_NANDF_RB0__GPIO6_10 0x234 0x5ac 0x000 0x1 0x0 773 + #define MX53_PAD_NANDF_RB0__USBPHY1_VSTATUS_3 0x234 0x5ac 0x000 0x7 0x0 774 + #define MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x238 0x5b0 0x000 0x0 0x0 775 + #define MX53_PAD_NANDF_CS0__GPIO6_11 0x238 0x5b0 0x000 0x1 0x0 776 + #define MX53_PAD_NANDF_CS0__USBPHY1_VSTATUS_4 0x238 0x5b0 0x000 0x7 0x0 777 + #define MX53_PAD_NANDF_CS1__EMI_NANDF_CS_1 0x23c 0x5b4 0x000 0x0 0x0 778 + #define MX53_PAD_NANDF_CS1__GPIO6_14 0x23c 0x5b4 0x000 0x1 0x0 779 + #define MX53_PAD_NANDF_CS1__MLB_MLBCLK 0x23c 0x5b4 0x858 0x6 0x0 780 + #define MX53_PAD_NANDF_CS1__USBPHY1_VSTATUS_5 0x23c 0x5b4 0x000 0x7 0x0 781 + #define MX53_PAD_NANDF_CS2__EMI_NANDF_CS_2 0x240 0x5b8 0x000 0x0 0x0 782 + #define MX53_PAD_NANDF_CS2__GPIO6_15 0x240 0x5b8 0x000 0x1 0x0 783 + #define MX53_PAD_NANDF_CS2__IPU_SISG_0 0x240 0x5b8 0x000 0x2 0x0 784 + #define MX53_PAD_NANDF_CS2__ESAI1_TX0 0x240 0x5b8 0x7e4 0x3 0x0 785 + #define MX53_PAD_NANDF_CS2__EMI_WEIM_CRE 0x240 0x5b8 0x000 0x4 0x0 786 + #define MX53_PAD_NANDF_CS2__CCM_CSI0_MCLK 0x240 0x5b8 0x000 0x5 0x0 787 + #define MX53_PAD_NANDF_CS2__MLB_MLBSIG 0x240 0x5b8 0x860 0x6 0x0 788 + #define MX53_PAD_NANDF_CS2__USBPHY1_VSTATUS_6 0x240 0x5b8 0x000 0x7 0x0 789 + #define MX53_PAD_NANDF_CS3__EMI_NANDF_CS_3 0x244 0x5bc 0x000 0x0 0x0 790 + #define MX53_PAD_NANDF_CS3__GPIO6_16 0x244 0x5bc 0x000 0x1 0x0 791 + #define MX53_PAD_NANDF_CS3__IPU_SISG_1 0x244 0x5bc 0x000 0x2 0x0 792 + #define MX53_PAD_NANDF_CS3__ESAI1_TX1 0x244 0x5bc 0x7e8 0x3 0x0 793 + #define MX53_PAD_NANDF_CS3__EMI_WEIM_A_26 0x244 0x5bc 0x000 0x4 0x0 794 + #define MX53_PAD_NANDF_CS3__MLB_MLBDAT 0x244 0x5bc 0x85c 0x6 0x0 795 + #define MX53_PAD_NANDF_CS3__USBPHY1_VSTATUS_7 0x244 0x5bc 0x000 0x7 0x0 796 + #define MX53_PAD_FEC_MDIO__FEC_MDIO 0x248 0x5c4 0x804 0x0 0x1 797 + #define MX53_PAD_FEC_MDIO__GPIO1_22 0x248 0x5c4 0x000 0x1 0x0 798 + #define MX53_PAD_FEC_MDIO__ESAI1_SCKR 0x248 0x5c4 0x7dc 0x2 0x0 799 + #define MX53_PAD_FEC_MDIO__FEC_COL 0x248 0x5c4 0x800 0x3 0x1 800 + #define MX53_PAD_FEC_MDIO__RTC_CE_RTC_PS2 0x248 0x5c4 0x000 0x4 0x0 801 + #define MX53_PAD_FEC_MDIO__SDMA_DEBUG_BUS_DEVICE_3 0x248 0x5c4 0x000 0x5 0x0 802 + #define MX53_PAD_FEC_MDIO__EMI_EMI_DEBUG_49 0x248 0x5c4 0x000 0x6 0x0 803 + #define MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x24c 0x5c8 0x000 0x0 0x0 804 + #define MX53_PAD_FEC_REF_CLK__GPIO1_23 0x24c 0x5c8 0x000 0x1 0x0 805 + #define MX53_PAD_FEC_REF_CLK__ESAI1_FSR 0x24c 0x5c8 0x7cc 0x2 0x0 806 + #define MX53_PAD_FEC_REF_CLK__SDMA_DEBUG_BUS_DEVICE_4 0x24c 0x5c8 0x000 0x5 0x0 807 + #define MX53_PAD_FEC_REF_CLK__EMI_EMI_DEBUG_50 0x24c 0x5c8 0x000 0x6 0x0 808 + #define MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x250 0x5cc 0x000 0x0 0x0 809 + #define MX53_PAD_FEC_RX_ER__GPIO1_24 0x250 0x5cc 0x000 0x1 0x0 810 + #define MX53_PAD_FEC_RX_ER__ESAI1_HCKR 0x250 0x5cc 0x7d4 0x2 0x0 811 + #define MX53_PAD_FEC_RX_ER__FEC_RX_CLK 0x250 0x5cc 0x808 0x3 0x1 812 + #define MX53_PAD_FEC_RX_ER__RTC_CE_RTC_PS3 0x250 0x5cc 0x000 0x4 0x0 813 + #define MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x254 0x5d0 0x000 0x0 0x0 814 + #define MX53_PAD_FEC_CRS_DV__GPIO1_25 0x254 0x5d0 0x000 0x1 0x0 815 + #define MX53_PAD_FEC_CRS_DV__ESAI1_SCKT 0x254 0x5d0 0x7e0 0x2 0x0 816 + #define MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x258 0x5d4 0x000 0x0 0x0 817 + #define MX53_PAD_FEC_RXD1__GPIO1_26 0x258 0x5d4 0x000 0x1 0x0 818 + #define MX53_PAD_FEC_RXD1__ESAI1_FST 0x258 0x5d4 0x7d0 0x2 0x0 819 + #define MX53_PAD_FEC_RXD1__MLB_MLBSIG 0x258 0x5d4 0x860 0x3 0x1 820 + #define MX53_PAD_FEC_RXD1__RTC_CE_RTC_PS1 0x258 0x5d4 0x000 0x4 0x0 821 + #define MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x25c 0x5d8 0x000 0x0 0x0 822 + #define MX53_PAD_FEC_RXD0__GPIO1_27 0x25c 0x5d8 0x000 0x1 0x0 823 + #define MX53_PAD_FEC_RXD0__ESAI1_HCKT 0x25c 0x5d8 0x7d8 0x2 0x0 824 + #define MX53_PAD_FEC_RXD0__OSC32k_32K_OUT 0x25c 0x5d8 0x000 0x3 0x0 825 + #define MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x260 0x5dc 0x000 0x0 0x0 826 + #define MX53_PAD_FEC_TX_EN__GPIO1_28 0x260 0x5dc 0x000 0x1 0x0 827 + #define MX53_PAD_FEC_TX_EN__ESAI1_TX3_RX2 0x260 0x5dc 0x7f0 0x2 0x0 828 + #define MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x264 0x5e0 0x000 0x0 0x0 829 + #define MX53_PAD_FEC_TXD1__GPIO1_29 0x264 0x5e0 0x000 0x1 0x0 830 + #define MX53_PAD_FEC_TXD1__ESAI1_TX2_RX3 0x264 0x5e0 0x7ec 0x2 0x0 831 + #define MX53_PAD_FEC_TXD1__MLB_MLBCLK 0x264 0x5e0 0x858 0x3 0x1 832 + #define MX53_PAD_FEC_TXD1__RTC_CE_RTC_PRSC_CLK 0x264 0x5e0 0x000 0x4 0x0 833 + #define MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x268 0x5e4 0x000 0x0 0x0 834 + #define MX53_PAD_FEC_TXD0__GPIO1_30 0x268 0x5e4 0x000 0x1 0x0 835 + #define MX53_PAD_FEC_TXD0__ESAI1_TX4_RX1 0x268 0x5e4 0x7f4 0x2 0x0 836 + #define MX53_PAD_FEC_TXD0__USBPHY2_DATAOUT_0 0x268 0x5e4 0x000 0x7 0x0 837 + #define MX53_PAD_FEC_MDC__FEC_MDC 0x26c 0x5e8 0x000 0x0 0x0 838 + #define MX53_PAD_FEC_MDC__GPIO1_31 0x26c 0x5e8 0x000 0x1 0x0 839 + #define MX53_PAD_FEC_MDC__ESAI1_TX5_RX0 0x26c 0x5e8 0x7f8 0x2 0x0 840 + #define MX53_PAD_FEC_MDC__MLB_MLBDAT 0x26c 0x5e8 0x85c 0x3 0x1 841 + #define MX53_PAD_FEC_MDC__RTC_CE_RTC_ALARM1_TRIG 0x26c 0x5e8 0x000 0x4 0x0 842 + #define MX53_PAD_FEC_MDC__USBPHY2_DATAOUT_1 0x26c 0x5e8 0x000 0x7 0x0 843 + #define MX53_PAD_PATA_DIOW__PATA_DIOW 0x270 0x5f0 0x000 0x0 0x0 844 + #define MX53_PAD_PATA_DIOW__GPIO6_17 0x270 0x5f0 0x000 0x1 0x0 845 + #define MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x270 0x5f0 0x000 0x3 0x0 846 + #define MX53_PAD_PATA_DIOW__USBPHY2_DATAOUT_2 0x270 0x5f0 0x000 0x7 0x0 847 + #define MX53_PAD_PATA_DMACK__PATA_DMACK 0x274 0x5f4 0x000 0x0 0x0 848 + #define MX53_PAD_PATA_DMACK__GPIO6_18 0x274 0x5f4 0x000 0x1 0x0 849 + #define MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x274 0x5f4 0x878 0x3 0x3 850 + #define MX53_PAD_PATA_DMACK__USBPHY2_DATAOUT_3 0x274 0x5f4 0x000 0x7 0x0 851 + #define MX53_PAD_PATA_DMARQ__PATA_DMARQ 0x278 0x5f8 0x000 0x0 0x0 852 + #define MX53_PAD_PATA_DMARQ__GPIO7_0 0x278 0x5f8 0x000 0x1 0x0 853 + #define MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x278 0x5f8 0x000 0x3 0x0 854 + #define MX53_PAD_PATA_DMARQ__CCM_CCM_OUT_0 0x278 0x5f8 0x000 0x5 0x0 855 + #define MX53_PAD_PATA_DMARQ__USBPHY2_DATAOUT_4 0x278 0x5f8 0x000 0x7 0x0 856 + #define MX53_PAD_PATA_BUFFER_EN__PATA_BUFFER_EN 0x27c 0x5fc 0x000 0x0 0x0 857 + #define MX53_PAD_PATA_BUFFER_EN__GPIO7_1 0x27c 0x5fc 0x000 0x1 0x0 858 + #define MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x27c 0x5fc 0x880 0x3 0x3 859 + #define MX53_PAD_PATA_BUFFER_EN__CCM_CCM_OUT_1 0x27c 0x5fc 0x000 0x5 0x0 860 + #define MX53_PAD_PATA_BUFFER_EN__USBPHY2_DATAOUT_5 0x27c 0x5fc 0x000 0x7 0x0 861 + #define MX53_PAD_PATA_INTRQ__PATA_INTRQ 0x280 0x600 0x000 0x0 0x0 862 + #define MX53_PAD_PATA_INTRQ__GPIO7_2 0x280 0x600 0x000 0x1 0x0 863 + #define MX53_PAD_PATA_INTRQ__UART2_CTS 0x280 0x600 0x000 0x3 0x0 864 + #define MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x280 0x600 0x000 0x4 0x0 865 + #define MX53_PAD_PATA_INTRQ__CCM_CCM_OUT_2 0x280 0x600 0x000 0x5 0x0 866 + #define MX53_PAD_PATA_INTRQ__USBPHY2_DATAOUT_6 0x280 0x600 0x000 0x7 0x0 867 + #define MX53_PAD_PATA_DIOR__PATA_DIOR 0x284 0x604 0x000 0x0 0x0 868 + #define MX53_PAD_PATA_DIOR__GPIO7_3 0x284 0x604 0x000 0x1 0x0 869 + #define MX53_PAD_PATA_DIOR__UART2_RTS 0x284 0x604 0x87c 0x3 0x3 870 + #define MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x284 0x604 0x760 0x4 0x1 871 + #define MX53_PAD_PATA_DIOR__USBPHY2_DATAOUT_7 0x284 0x604 0x000 0x7 0x0 872 + #define MX53_PAD_PATA_RESET_B__PATA_PATA_RESET_B 0x288 0x608 0x000 0x0 0x0 873 + #define MX53_PAD_PATA_RESET_B__GPIO7_4 0x288 0x608 0x000 0x1 0x0 874 + #define MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x288 0x608 0x000 0x2 0x0 875 + #define MX53_PAD_PATA_RESET_B__UART1_CTS 0x288 0x608 0x000 0x3 0x0 876 + #define MX53_PAD_PATA_RESET_B__CAN2_TXCAN 0x288 0x608 0x000 0x4 0x0 877 + #define MX53_PAD_PATA_RESET_B__USBPHY1_DATAOUT_0 0x288 0x608 0x000 0x7 0x0 878 + #define MX53_PAD_PATA_IORDY__PATA_IORDY 0x28c 0x60c 0x000 0x0 0x0 879 + #define MX53_PAD_PATA_IORDY__GPIO7_5 0x28c 0x60c 0x000 0x1 0x0 880 + #define MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x28c 0x60c 0x000 0x2 0x0 881 + #define MX53_PAD_PATA_IORDY__UART1_RTS 0x28c 0x60c 0x874 0x3 0x3 882 + #define MX53_PAD_PATA_IORDY__CAN2_RXCAN 0x28c 0x60c 0x764 0x4 0x1 883 + #define MX53_PAD_PATA_IORDY__USBPHY1_DATAOUT_1 0x28c 0x60c 0x000 0x7 0x0 884 + #define MX53_PAD_PATA_DA_0__PATA_DA_0 0x290 0x610 0x000 0x0 0x0 885 + #define MX53_PAD_PATA_DA_0__GPIO7_6 0x290 0x610 0x000 0x1 0x0 886 + #define MX53_PAD_PATA_DA_0__ESDHC3_RST 0x290 0x610 0x000 0x2 0x0 887 + #define MX53_PAD_PATA_DA_0__OWIRE_LINE 0x290 0x610 0x864 0x4 0x0 888 + #define MX53_PAD_PATA_DA_0__USBPHY1_DATAOUT_2 0x290 0x610 0x000 0x7 0x0 889 + #define MX53_PAD_PATA_DA_1__PATA_DA_1 0x294 0x614 0x000 0x0 0x0 890 + #define MX53_PAD_PATA_DA_1__GPIO7_7 0x294 0x614 0x000 0x1 0x0 891 + #define MX53_PAD_PATA_DA_1__ESDHC4_CMD 0x294 0x614 0x000 0x2 0x0 892 + #define MX53_PAD_PATA_DA_1__UART3_CTS 0x294 0x614 0x000 0x4 0x0 893 + #define MX53_PAD_PATA_DA_1__USBPHY1_DATAOUT_3 0x294 0x614 0x000 0x7 0x0 894 + #define MX53_PAD_PATA_DA_2__PATA_DA_2 0x298 0x618 0x000 0x0 0x0 895 + #define MX53_PAD_PATA_DA_2__GPIO7_8 0x298 0x618 0x000 0x1 0x0 896 + #define MX53_PAD_PATA_DA_2__ESDHC4_CLK 0x298 0x618 0x000 0x2 0x0 897 + #define MX53_PAD_PATA_DA_2__UART3_RTS 0x298 0x618 0x884 0x4 0x5 898 + #define MX53_PAD_PATA_DA_2__USBPHY1_DATAOUT_4 0x298 0x618 0x000 0x7 0x0 899 + #define MX53_PAD_PATA_CS_0__PATA_CS_0 0x29c 0x61c 0x000 0x0 0x0 900 + #define MX53_PAD_PATA_CS_0__GPIO7_9 0x29c 0x61c 0x000 0x1 0x0 901 + #define MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x29c 0x61c 0x000 0x4 0x0 902 + #define MX53_PAD_PATA_CS_0__USBPHY1_DATAOUT_5 0x29c 0x61c 0x000 0x7 0x0 903 + #define MX53_PAD_PATA_CS_1__PATA_CS_1 0x2a0 0x620 0x000 0x0 0x0 904 + #define MX53_PAD_PATA_CS_1__GPIO7_10 0x2a0 0x620 0x000 0x1 0x0 905 + #define MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x2a0 0x620 0x888 0x4 0x3 906 + #define MX53_PAD_PATA_CS_1__USBPHY1_DATAOUT_6 0x2a0 0x620 0x000 0x7 0x0 907 + #define MX53_PAD_PATA_DATA0__PATA_DATA_0 0x2a4 0x628 0x000 0x0 0x0 908 + #define MX53_PAD_PATA_DATA0__GPIO2_0 0x2a4 0x628 0x000 0x1 0x0 909 + #define MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0x2a4 0x628 0x000 0x3 0x0 910 + #define MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x2a4 0x628 0x000 0x4 0x0 911 + #define MX53_PAD_PATA_DATA0__GPU3d_GPU_DEBUG_OUT_0 0x2a4 0x628 0x000 0x5 0x0 912 + #define MX53_PAD_PATA_DATA0__IPU_DIAG_BUS_0 0x2a4 0x628 0x000 0x6 0x0 913 + #define MX53_PAD_PATA_DATA0__USBPHY1_DATAOUT_7 0x2a4 0x628 0x000 0x7 0x0 914 + #define MX53_PAD_PATA_DATA1__PATA_DATA_1 0x2a8 0x62c 0x000 0x0 0x0 915 + #define MX53_PAD_PATA_DATA1__GPIO2_1 0x2a8 0x62c 0x000 0x1 0x0 916 + #define MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0x2a8 0x62c 0x000 0x3 0x0 917 + #define MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x2a8 0x62c 0x000 0x4 0x0 918 + #define MX53_PAD_PATA_DATA1__GPU3d_GPU_DEBUG_OUT_1 0x2a8 0x62c 0x000 0x5 0x0 919 + #define MX53_PAD_PATA_DATA1__IPU_DIAG_BUS_1 0x2a8 0x62c 0x000 0x6 0x0 920 + #define MX53_PAD_PATA_DATA2__PATA_DATA_2 0x2ac 0x630 0x000 0x0 0x0 921 + #define MX53_PAD_PATA_DATA2__GPIO2_2 0x2ac 0x630 0x000 0x1 0x0 922 + #define MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0x2ac 0x630 0x000 0x3 0x0 923 + #define MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x2ac 0x630 0x000 0x4 0x0 924 + #define MX53_PAD_PATA_DATA2__GPU3d_GPU_DEBUG_OUT_2 0x2ac 0x630 0x000 0x5 0x0 925 + #define MX53_PAD_PATA_DATA2__IPU_DIAG_BUS_2 0x2ac 0x630 0x000 0x6 0x0 926 + #define MX53_PAD_PATA_DATA3__PATA_DATA_3 0x2b0 0x634 0x000 0x0 0x0 927 + #define MX53_PAD_PATA_DATA3__GPIO2_3 0x2b0 0x634 0x000 0x1 0x0 928 + #define MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0x2b0 0x634 0x000 0x3 0x0 929 + #define MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x2b0 0x634 0x000 0x4 0x0 930 + #define MX53_PAD_PATA_DATA3__GPU3d_GPU_DEBUG_OUT_3 0x2b0 0x634 0x000 0x5 0x0 931 + #define MX53_PAD_PATA_DATA3__IPU_DIAG_BUS_3 0x2b0 0x634 0x000 0x6 0x0 932 + #define MX53_PAD_PATA_DATA4__PATA_DATA_4 0x2b4 0x638 0x000 0x0 0x0 933 + #define MX53_PAD_PATA_DATA4__GPIO2_4 0x2b4 0x638 0x000 0x1 0x0 934 + #define MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0x2b4 0x638 0x000 0x3 0x0 935 + #define MX53_PAD_PATA_DATA4__ESDHC4_DAT4 0x2b4 0x638 0x000 0x4 0x0 936 + #define MX53_PAD_PATA_DATA4__GPU3d_GPU_DEBUG_OUT_4 0x2b4 0x638 0x000 0x5 0x0 937 + #define MX53_PAD_PATA_DATA4__IPU_DIAG_BUS_4 0x2b4 0x638 0x000 0x6 0x0 938 + #define MX53_PAD_PATA_DATA5__PATA_DATA_5 0x2b8 0x63c 0x000 0x0 0x0 939 + #define MX53_PAD_PATA_DATA5__GPIO2_5 0x2b8 0x63c 0x000 0x1 0x0 940 + #define MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0x2b8 0x63c 0x000 0x3 0x0 941 + #define MX53_PAD_PATA_DATA5__ESDHC4_DAT5 0x2b8 0x63c 0x000 0x4 0x0 942 + #define MX53_PAD_PATA_DATA5__GPU3d_GPU_DEBUG_OUT_5 0x2b8 0x63c 0x000 0x5 0x0 943 + #define MX53_PAD_PATA_DATA5__IPU_DIAG_BUS_5 0x2b8 0x63c 0x000 0x6 0x0 944 + #define MX53_PAD_PATA_DATA6__PATA_DATA_6 0x2bc 0x640 0x000 0x0 0x0 945 + #define MX53_PAD_PATA_DATA6__GPIO2_6 0x2bc 0x640 0x000 0x1 0x0 946 + #define MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0x2bc 0x640 0x000 0x3 0x0 947 + #define MX53_PAD_PATA_DATA6__ESDHC4_DAT6 0x2bc 0x640 0x000 0x4 0x0 948 + #define MX53_PAD_PATA_DATA6__GPU3d_GPU_DEBUG_OUT_6 0x2bc 0x640 0x000 0x5 0x0 949 + #define MX53_PAD_PATA_DATA6__IPU_DIAG_BUS_6 0x2bc 0x640 0x000 0x6 0x0 950 + #define MX53_PAD_PATA_DATA7__PATA_DATA_7 0x2c0 0x644 0x000 0x0 0x0 951 + #define MX53_PAD_PATA_DATA7__GPIO2_7 0x2c0 0x644 0x000 0x1 0x0 952 + #define MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0x2c0 0x644 0x000 0x3 0x0 953 + #define MX53_PAD_PATA_DATA7__ESDHC4_DAT7 0x2c0 0x644 0x000 0x4 0x0 954 + #define MX53_PAD_PATA_DATA7__GPU3d_GPU_DEBUG_OUT_7 0x2c0 0x644 0x000 0x5 0x0 955 + #define MX53_PAD_PATA_DATA7__IPU_DIAG_BUS_7 0x2c0 0x644 0x000 0x6 0x0 956 + #define MX53_PAD_PATA_DATA8__PATA_DATA_8 0x2c4 0x648 0x000 0x0 0x0 957 + #define MX53_PAD_PATA_DATA8__GPIO2_8 0x2c4 0x648 0x000 0x1 0x0 958 + #define MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x2c4 0x648 0x000 0x2 0x0 959 + #define MX53_PAD_PATA_DATA8__EMI_NANDF_D_8 0x2c4 0x648 0x000 0x3 0x0 960 + #define MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x2c4 0x648 0x000 0x4 0x0 961 + #define MX53_PAD_PATA_DATA8__GPU3d_GPU_DEBUG_OUT_8 0x2c4 0x648 0x000 0x5 0x0 962 + #define MX53_PAD_PATA_DATA8__IPU_DIAG_BUS_8 0x2c4 0x648 0x000 0x6 0x0 963 + #define MX53_PAD_PATA_DATA9__PATA_DATA_9 0x2c8 0x64c 0x000 0x0 0x0 964 + #define MX53_PAD_PATA_DATA9__GPIO2_9 0x2c8 0x64c 0x000 0x1 0x0 965 + #define MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x2c8 0x64c 0x000 0x2 0x0 966 + #define MX53_PAD_PATA_DATA9__EMI_NANDF_D_9 0x2c8 0x64c 0x000 0x3 0x0 967 + #define MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x2c8 0x64c 0x000 0x4 0x0 968 + #define MX53_PAD_PATA_DATA9__GPU3d_GPU_DEBUG_OUT_9 0x2c8 0x64c 0x000 0x5 0x0 969 + #define MX53_PAD_PATA_DATA9__IPU_DIAG_BUS_9 0x2c8 0x64c 0x000 0x6 0x0 970 + #define MX53_PAD_PATA_DATA10__PATA_DATA_10 0x2cc 0x650 0x000 0x0 0x0 971 + #define MX53_PAD_PATA_DATA10__GPIO2_10 0x2cc 0x650 0x000 0x1 0x0 972 + #define MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x2cc 0x650 0x000 0x2 0x0 973 + #define MX53_PAD_PATA_DATA10__EMI_NANDF_D_10 0x2cc 0x650 0x000 0x3 0x0 974 + #define MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x2cc 0x650 0x000 0x4 0x0 975 + #define MX53_PAD_PATA_DATA10__GPU3d_GPU_DEBUG_OUT_10 0x2cc 0x650 0x000 0x5 0x0 976 + #define MX53_PAD_PATA_DATA10__IPU_DIAG_BUS_10 0x2cc 0x650 0x000 0x6 0x0 977 + #define MX53_PAD_PATA_DATA11__PATA_DATA_11 0x2d0 0x654 0x000 0x0 0x0 978 + #define MX53_PAD_PATA_DATA11__GPIO2_11 0x2d0 0x654 0x000 0x1 0x0 979 + #define MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x2d0 0x654 0x000 0x2 0x0 980 + #define MX53_PAD_PATA_DATA11__EMI_NANDF_D_11 0x2d0 0x654 0x000 0x3 0x0 981 + #define MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x2d0 0x654 0x000 0x4 0x0 982 + #define MX53_PAD_PATA_DATA11__GPU3d_GPU_DEBUG_OUT_11 0x2d0 0x654 0x000 0x5 0x0 983 + #define MX53_PAD_PATA_DATA11__IPU_DIAG_BUS_11 0x2d0 0x654 0x000 0x6 0x0 984 + #define MX53_PAD_PATA_DATA12__PATA_DATA_12 0x2d4 0x658 0x000 0x0 0x0 985 + #define MX53_PAD_PATA_DATA12__GPIO2_12 0x2d4 0x658 0x000 0x1 0x0 986 + #define MX53_PAD_PATA_DATA12__ESDHC2_DAT4 0x2d4 0x658 0x000 0x2 0x0 987 + #define MX53_PAD_PATA_DATA12__EMI_NANDF_D_12 0x2d4 0x658 0x000 0x3 0x0 988 + #define MX53_PAD_PATA_DATA12__ESDHC4_DAT0 0x2d4 0x658 0x000 0x4 0x0 989 + #define MX53_PAD_PATA_DATA12__GPU3d_GPU_DEBUG_OUT_12 0x2d4 0x658 0x000 0x5 0x0 990 + #define MX53_PAD_PATA_DATA12__IPU_DIAG_BUS_12 0x2d4 0x658 0x000 0x6 0x0 991 + #define MX53_PAD_PATA_DATA13__PATA_DATA_13 0x2d8 0x65c 0x000 0x0 0x0 992 + #define MX53_PAD_PATA_DATA13__GPIO2_13 0x2d8 0x65c 0x000 0x1 0x0 993 + #define MX53_PAD_PATA_DATA13__ESDHC2_DAT5 0x2d8 0x65c 0x000 0x2 0x0 994 + #define MX53_PAD_PATA_DATA13__EMI_NANDF_D_13 0x2d8 0x65c 0x000 0x3 0x0 995 + #define MX53_PAD_PATA_DATA13__ESDHC4_DAT1 0x2d8 0x65c 0x000 0x4 0x0 996 + #define MX53_PAD_PATA_DATA13__GPU3d_GPU_DEBUG_OUT_13 0x2d8 0x65c 0x000 0x5 0x0 997 + #define MX53_PAD_PATA_DATA13__IPU_DIAG_BUS_13 0x2d8 0x65c 0x000 0x6 0x0 998 + #define MX53_PAD_PATA_DATA14__PATA_DATA_14 0x2dc 0x660 0x000 0x0 0x0 999 + #define MX53_PAD_PATA_DATA14__GPIO2_14 0x2dc 0x660 0x000 0x1 0x0 1000 + #define MX53_PAD_PATA_DATA14__ESDHC2_DAT6 0x2dc 0x660 0x000 0x2 0x0 1001 + #define MX53_PAD_PATA_DATA14__EMI_NANDF_D_14 0x2dc 0x660 0x000 0x3 0x0 1002 + #define MX53_PAD_PATA_DATA14__ESDHC4_DAT2 0x2dc 0x660 0x000 0x4 0x0 1003 + #define MX53_PAD_PATA_DATA14__GPU3d_GPU_DEBUG_OUT_14 0x2dc 0x660 0x000 0x5 0x0 1004 + #define MX53_PAD_PATA_DATA14__IPU_DIAG_BUS_14 0x2dc 0x660 0x000 0x6 0x0 1005 + #define MX53_PAD_PATA_DATA15__PATA_DATA_15 0x2e0 0x664 0x000 0x0 0x0 1006 + #define MX53_PAD_PATA_DATA15__GPIO2_15 0x2e0 0x664 0x000 0x1 0x0 1007 + #define MX53_PAD_PATA_DATA15__ESDHC2_DAT7 0x2e0 0x664 0x000 0x2 0x0 1008 + #define MX53_PAD_PATA_DATA15__EMI_NANDF_D_15 0x2e0 0x664 0x000 0x3 0x0 1009 + #define MX53_PAD_PATA_DATA15__ESDHC4_DAT3 0x2e0 0x664 0x000 0x4 0x0 1010 + #define MX53_PAD_PATA_DATA15__GPU3d_GPU_DEBUG_OUT_15 0x2e0 0x664 0x000 0x5 0x0 1011 + #define MX53_PAD_PATA_DATA15__IPU_DIAG_BUS_15 0x2e0 0x664 0x000 0x6 0x0 1012 + #define MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x2e4 0x66c 0x000 0x0 0x0 1013 + #define MX53_PAD_SD1_DATA0__GPIO1_16 0x2e4 0x66c 0x000 0x1 0x0 1014 + #define MX53_PAD_SD1_DATA0__GPT_CAPIN1 0x2e4 0x66c 0x000 0x3 0x0 1015 + #define MX53_PAD_SD1_DATA0__CSPI_MISO 0x2e4 0x66c 0x784 0x5 0x2 1016 + #define MX53_PAD_SD1_DATA0__CCM_PLL3_BYP 0x2e4 0x66c 0x778 0x7 0x0 1017 + #define MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x2e8 0x670 0x000 0x0 0x0 1018 + #define MX53_PAD_SD1_DATA1__GPIO1_17 0x2e8 0x670 0x000 0x1 0x0 1019 + #define MX53_PAD_SD1_DATA1__GPT_CAPIN2 0x2e8 0x670 0x000 0x3 0x0 1020 + #define MX53_PAD_SD1_DATA1__CSPI_SS0 0x2e8 0x670 0x78c 0x5 0x3 1021 + #define MX53_PAD_SD1_DATA1__CCM_PLL4_BYP 0x2e8 0x670 0x77c 0x7 0x1 1022 + #define MX53_PAD_SD1_CMD__ESDHC1_CMD 0x2ec 0x674 0x000 0x0 0x0 1023 + #define MX53_PAD_SD1_CMD__GPIO1_18 0x2ec 0x674 0x000 0x1 0x0 1024 + #define MX53_PAD_SD1_CMD__GPT_CMPOUT1 0x2ec 0x674 0x000 0x3 0x0 1025 + #define MX53_PAD_SD1_CMD__CSPI_MOSI 0x2ec 0x674 0x788 0x5 0x2 1026 + #define MX53_PAD_SD1_CMD__CCM_PLL1_BYP 0x2ec 0x674 0x770 0x7 0x0 1027 + #define MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x2f0 0x678 0x000 0x0 0x0 1028 + #define MX53_PAD_SD1_DATA2__GPIO1_19 0x2f0 0x678 0x000 0x1 0x0 1029 + #define MX53_PAD_SD1_DATA2__GPT_CMPOUT2 0x2f0 0x678 0x000 0x2 0x0 1030 + #define MX53_PAD_SD1_DATA2__PWM2_PWMO 0x2f0 0x678 0x000 0x3 0x0 1031 + #define MX53_PAD_SD1_DATA2__WDOG1_WDOG_B 0x2f0 0x678 0x000 0x4 0x0 1032 + #define MX53_PAD_SD1_DATA2__CSPI_SS1 0x2f0 0x678 0x790 0x5 0x2 1033 + #define MX53_PAD_SD1_DATA2__WDOG1_WDOG_RST_B_DEB 0x2f0 0x678 0x000 0x6 0x0 1034 + #define MX53_PAD_SD1_DATA2__CCM_PLL2_BYP 0x2f0 0x678 0x774 0x7 0x0 1035 + #define MX53_PAD_SD1_CLK__ESDHC1_CLK 0x2f4 0x67c 0x000 0x0 0x0 1036 + #define MX53_PAD_SD1_CLK__GPIO1_20 0x2f4 0x67c 0x000 0x1 0x0 1037 + #define MX53_PAD_SD1_CLK__OSC32k_32K_OUT 0x2f4 0x67c 0x000 0x2 0x0 1038 + #define MX53_PAD_SD1_CLK__GPT_CLKIN 0x2f4 0x67c 0x000 0x3 0x0 1039 + #define MX53_PAD_SD1_CLK__CSPI_SCLK 0x2f4 0x67c 0x780 0x5 0x2 1040 + #define MX53_PAD_SD1_CLK__SATA_PHY_DTB_0 0x2f4 0x67c 0x000 0x7 0x0 1041 + #define MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x2f8 0x680 0x000 0x0 0x0 1042 + #define MX53_PAD_SD1_DATA3__GPIO1_21 0x2f8 0x680 0x000 0x1 0x0 1043 + #define MX53_PAD_SD1_DATA3__GPT_CMPOUT3 0x2f8 0x680 0x000 0x2 0x0 1044 + #define MX53_PAD_SD1_DATA3__PWM1_PWMO 0x2f8 0x680 0x000 0x3 0x0 1045 + #define MX53_PAD_SD1_DATA3__WDOG2_WDOG_B 0x2f8 0x680 0x000 0x4 0x0 1046 + #define MX53_PAD_SD1_DATA3__CSPI_SS2 0x2f8 0x680 0x794 0x5 0x2 1047 + #define MX53_PAD_SD1_DATA3__WDOG2_WDOG_RST_B_DEB 0x2f8 0x680 0x000 0x6 0x0 1048 + #define MX53_PAD_SD1_DATA3__SATA_PHY_DTB_1 0x2f8 0x680 0x000 0x7 0x0 1049 + #define MX53_PAD_SD2_CLK__ESDHC2_CLK 0x2fc 0x688 0x000 0x0 0x0 1050 + #define MX53_PAD_SD2_CLK__GPIO1_10 0x2fc 0x688 0x000 0x1 0x0 1051 + #define MX53_PAD_SD2_CLK__KPP_COL_5 0x2fc 0x688 0x840 0x2 0x2 1052 + #define MX53_PAD_SD2_CLK__AUDMUX_AUD4_RXFS 0x2fc 0x688 0x73c 0x3 0x1 1053 + #define MX53_PAD_SD2_CLK__CSPI_SCLK 0x2fc 0x688 0x780 0x5 0x3 1054 + #define MX53_PAD_SD2_CLK__SCC_RANDOM_V 0x2fc 0x688 0x000 0x7 0x0 1055 + #define MX53_PAD_SD2_CMD__ESDHC2_CMD 0x300 0x68c 0x000 0x0 0x0 1056 + #define MX53_PAD_SD2_CMD__GPIO1_11 0x300 0x68c 0x000 0x1 0x0 1057 + #define MX53_PAD_SD2_CMD__KPP_ROW_5 0x300 0x68c 0x84c 0x2 0x1 1058 + #define MX53_PAD_SD2_CMD__AUDMUX_AUD4_RXC 0x300 0x68c 0x738 0x3 0x1 1059 + #define MX53_PAD_SD2_CMD__CSPI_MOSI 0x300 0x68c 0x788 0x5 0x3 1060 + #define MX53_PAD_SD2_CMD__SCC_RANDOM 0x300 0x68c 0x000 0x7 0x0 1061 + #define MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x304 0x690 0x000 0x0 0x0 1062 + #define MX53_PAD_SD2_DATA3__GPIO1_12 0x304 0x690 0x000 0x1 0x0 1063 + #define MX53_PAD_SD2_DATA3__KPP_COL_6 0x304 0x690 0x844 0x2 0x1 1064 + #define MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x304 0x690 0x740 0x3 0x1 1065 + #define MX53_PAD_SD2_DATA3__CSPI_SS2 0x304 0x690 0x794 0x5 0x3 1066 + #define MX53_PAD_SD2_DATA3__SJC_DONE 0x304 0x690 0x000 0x7 0x0 1067 + #define MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x308 0x694 0x000 0x0 0x0 1068 + #define MX53_PAD_SD2_DATA2__GPIO1_13 0x308 0x694 0x000 0x1 0x0 1069 + #define MX53_PAD_SD2_DATA2__KPP_ROW_6 0x308 0x694 0x850 0x2 0x1 1070 + #define MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x308 0x694 0x734 0x3 0x1 1071 + #define MX53_PAD_SD2_DATA2__CSPI_SS1 0x308 0x694 0x790 0x5 0x3 1072 + #define MX53_PAD_SD2_DATA2__SJC_FAIL 0x308 0x694 0x000 0x7 0x0 1073 + #define MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x30c 0x698 0x000 0x0 0x0 1074 + #define MX53_PAD_SD2_DATA1__GPIO1_14 0x30c 0x698 0x000 0x1 0x0 1075 + #define MX53_PAD_SD2_DATA1__KPP_COL_7 0x30c 0x698 0x848 0x2 0x1 1076 + #define MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x30c 0x698 0x744 0x3 0x0 1077 + #define MX53_PAD_SD2_DATA1__CSPI_SS0 0x30c 0x698 0x78c 0x5 0x4 1078 + #define MX53_PAD_SD2_DATA1__RTIC_SEC_VIO 0x30c 0x698 0x000 0x7 0x0 1079 + #define MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x310 0x69c 0x000 0x0 0x0 1080 + #define MX53_PAD_SD2_DATA0__GPIO1_15 0x310 0x69c 0x000 0x1 0x0 1081 + #define MX53_PAD_SD2_DATA0__KPP_ROW_7 0x310 0x69c 0x854 0x2 0x1 1082 + #define MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x310 0x69c 0x730 0x3 0x1 1083 + #define MX53_PAD_SD2_DATA0__CSPI_MISO 0x310 0x69c 0x784 0x5 0x3 1084 + #define MX53_PAD_SD2_DATA0__RTIC_DONE_INT 0x310 0x69c 0x000 0x7 0x0 1085 + #define MX53_PAD_GPIO_0__CCM_CLKO 0x314 0x6a4 0x000 0x0 0x0 1086 + #define MX53_PAD_GPIO_0__GPIO1_0 0x314 0x6a4 0x000 0x1 0x0 1087 + #define MX53_PAD_GPIO_0__KPP_COL_5 0x314 0x6a4 0x840 0x2 0x3 1088 + #define MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK 0x314 0x6a4 0x000 0x3 0x0 1089 + #define MX53_PAD_GPIO_0__EPIT1_EPITO 0x314 0x6a4 0x000 0x4 0x0 1090 + #define MX53_PAD_GPIO_0__SRTC_ALARM_DEB 0x314 0x6a4 0x000 0x5 0x0 1091 + #define MX53_PAD_GPIO_0__USBOH3_USBH1_PWR 0x314 0x6a4 0x000 0x6 0x0 1092 + #define MX53_PAD_GPIO_0__CSU_TD 0x314 0x6a4 0x000 0x7 0x0 1093 + #define MX53_PAD_GPIO_1__ESAI1_SCKR 0x318 0x6a8 0x7dc 0x0 0x1 1094 + #define MX53_PAD_GPIO_1__GPIO1_1 0x318 0x6a8 0x000 0x1 0x0 1095 + #define MX53_PAD_GPIO_1__KPP_ROW_5 0x318 0x6a8 0x84c 0x2 0x2 1096 + #define MX53_PAD_GPIO_1__CCM_SSI_EXT2_CLK 0x318 0x6a8 0x000 0x3 0x0 1097 + #define MX53_PAD_GPIO_1__PWM2_PWMO 0x318 0x6a8 0x000 0x4 0x0 1098 + #define MX53_PAD_GPIO_1__WDOG2_WDOG_B 0x318 0x6a8 0x000 0x5 0x0 1099 + #define MX53_PAD_GPIO_1__ESDHC1_CD 0x318 0x6a8 0x000 0x6 0x0 1100 + #define MX53_PAD_GPIO_1__SRC_TESTER_ACK 0x318 0x6a8 0x000 0x7 0x0 1101 + #define MX53_PAD_GPIO_9__ESAI1_FSR 0x31c 0x6ac 0x7cc 0x0 0x1 1102 + #define MX53_PAD_GPIO_9__GPIO1_9 0x31c 0x6ac 0x000 0x1 0x0 1103 + #define MX53_PAD_GPIO_9__KPP_COL_6 0x31c 0x6ac 0x844 0x2 0x2 1104 + #define MX53_PAD_GPIO_9__CCM_REF_EN_B 0x31c 0x6ac 0x000 0x3 0x0 1105 + #define MX53_PAD_GPIO_9__PWM1_PWMO 0x31c 0x6ac 0x000 0x4 0x0 1106 + #define MX53_PAD_GPIO_9__WDOG1_WDOG_B 0x31c 0x6ac 0x000 0x5 0x0 1107 + #define MX53_PAD_GPIO_9__ESDHC1_WP 0x31c 0x6ac 0x7fc 0x6 0x1 1108 + #define MX53_PAD_GPIO_9__SCC_FAIL_STATE 0x31c 0x6ac 0x000 0x7 0x0 1109 + #define MX53_PAD_GPIO_3__ESAI1_HCKR 0x320 0x6b0 0x7d4 0x0 0x1 1110 + #define MX53_PAD_GPIO_3__GPIO1_3 0x320 0x6b0 0x000 0x1 0x0 1111 + #define MX53_PAD_GPIO_3__I2C3_SCL 0x320 0x6b0 0x824 0x2 0x1 1112 + #define MX53_PAD_GPIO_3__DPLLIP1_TOG_EN 0x320 0x6b0 0x000 0x3 0x0 1113 + #define MX53_PAD_GPIO_3__CCM_CLKO2 0x320 0x6b0 0x000 0x4 0x0 1114 + #define MX53_PAD_GPIO_3__OBSERVE_MUX_OBSRV_INT_OUT0 0x320 0x6b0 0x000 0x5 0x0 1115 + #define MX53_PAD_GPIO_3__USBOH3_USBH1_OC 0x320 0x6b0 0x8a0 0x6 0x1 1116 + #define MX53_PAD_GPIO_3__MLB_MLBCLK 0x320 0x6b0 0x858 0x7 0x2 1117 + #define MX53_PAD_GPIO_6__ESAI1_SCKT 0x324 0x6b4 0x7e0 0x0 0x1 1118 + #define MX53_PAD_GPIO_6__GPIO1_6 0x324 0x6b4 0x000 0x1 0x0 1119 + #define MX53_PAD_GPIO_6__I2C3_SDA 0x324 0x6b4 0x828 0x2 0x1 1120 + #define MX53_PAD_GPIO_6__CCM_CCM_OUT_0 0x324 0x6b4 0x000 0x3 0x0 1121 + #define MX53_PAD_GPIO_6__CSU_CSU_INT_DEB 0x324 0x6b4 0x000 0x4 0x0 1122 + #define MX53_PAD_GPIO_6__OBSERVE_MUX_OBSRV_INT_OUT1 0x324 0x6b4 0x000 0x5 0x0 1123 + #define MX53_PAD_GPIO_6__ESDHC2_LCTL 0x324 0x6b4 0x000 0x6 0x0 1124 + #define MX53_PAD_GPIO_6__MLB_MLBSIG 0x324 0x6b4 0x860 0x7 0x2 1125 + #define MX53_PAD_GPIO_2__ESAI1_FST 0x328 0x6b8 0x7d0 0x0 0x1 1126 + #define MX53_PAD_GPIO_2__GPIO1_2 0x328 0x6b8 0x000 0x1 0x0 1127 + #define MX53_PAD_GPIO_2__KPP_ROW_6 0x328 0x6b8 0x850 0x2 0x2 1128 + #define MX53_PAD_GPIO_2__CCM_CCM_OUT_1 0x328 0x6b8 0x000 0x3 0x0 1129 + #define MX53_PAD_GPIO_2__CSU_CSU_ALARM_AUT_0 0x328 0x6b8 0x000 0x4 0x0 1130 + #define MX53_PAD_GPIO_2__OBSERVE_MUX_OBSRV_INT_OUT2 0x328 0x6b8 0x000 0x5 0x0 1131 + #define MX53_PAD_GPIO_2__ESDHC2_WP 0x328 0x6b8 0x000 0x6 0x0 1132 + #define MX53_PAD_GPIO_2__MLB_MLBDAT 0x328 0x6b8 0x85c 0x7 0x2 1133 + #define MX53_PAD_GPIO_4__ESAI1_HCKT 0x32c 0x6bc 0x7d8 0x0 0x1 1134 + #define MX53_PAD_GPIO_4__GPIO1_4 0x32c 0x6bc 0x000 0x1 0x0 1135 + #define MX53_PAD_GPIO_4__KPP_COL_7 0x32c 0x6bc 0x848 0x2 0x2 1136 + #define MX53_PAD_GPIO_4__CCM_CCM_OUT_2 0x32c 0x6bc 0x000 0x3 0x0 1137 + #define MX53_PAD_GPIO_4__CSU_CSU_ALARM_AUT_1 0x32c 0x6bc 0x000 0x4 0x0 1138 + #define MX53_PAD_GPIO_4__OBSERVE_MUX_OBSRV_INT_OUT3 0x32c 0x6bc 0x000 0x5 0x0 1139 + #define MX53_PAD_GPIO_4__ESDHC2_CD 0x32c 0x6bc 0x000 0x6 0x0 1140 + #define MX53_PAD_GPIO_4__SCC_SEC_STATE 0x32c 0x6bc 0x000 0x7 0x0 1141 + #define MX53_PAD_GPIO_5__ESAI1_TX2_RX3 0x330 0x6c0 0x7ec 0x0 0x1 1142 + #define MX53_PAD_GPIO_5__GPIO1_5 0x330 0x6c0 0x000 0x1 0x0 1143 + #define MX53_PAD_GPIO_5__KPP_ROW_7 0x330 0x6c0 0x854 0x2 0x2 1144 + #define MX53_PAD_GPIO_5__CCM_CLKO 0x330 0x6c0 0x000 0x3 0x0 1145 + #define MX53_PAD_GPIO_5__CSU_CSU_ALARM_AUT_2 0x330 0x6c0 0x000 0x4 0x0 1146 + #define MX53_PAD_GPIO_5__OBSERVE_MUX_OBSRV_INT_OUT4 0x330 0x6c0 0x000 0x5 0x0 1147 + #define MX53_PAD_GPIO_5__I2C3_SCL 0x330 0x6c0 0x824 0x6 0x2 1148 + #define MX53_PAD_GPIO_5__CCM_PLL1_BYP 0x330 0x6c0 0x770 0x7 0x1 1149 + #define MX53_PAD_GPIO_7__ESAI1_TX4_RX1 0x334 0x6c4 0x7f4 0x0 0x1 1150 + #define MX53_PAD_GPIO_7__GPIO1_7 0x334 0x6c4 0x000 0x1 0x0 1151 + #define MX53_PAD_GPIO_7__EPIT1_EPITO 0x334 0x6c4 0x000 0x2 0x0 1152 + #define MX53_PAD_GPIO_7__CAN1_TXCAN 0x334 0x6c4 0x000 0x3 0x0 1153 + #define MX53_PAD_GPIO_7__UART2_TXD_MUX 0x334 0x6c4 0x000 0x4 0x0 1154 + #define MX53_PAD_GPIO_7__FIRI_RXD 0x334 0x6c4 0x80c 0x5 0x1 1155 + #define MX53_PAD_GPIO_7__SPDIF_PLOCK 0x334 0x6c4 0x000 0x6 0x0 1156 + #define MX53_PAD_GPIO_7__CCM_PLL2_BYP 0x334 0x6c4 0x774 0x7 0x1 1157 + #define MX53_PAD_GPIO_8__ESAI1_TX5_RX0 0x338 0x6c8 0x7f8 0x0 0x1 1158 + #define MX53_PAD_GPIO_8__GPIO1_8 0x338 0x6c8 0x000 0x1 0x0 1159 + #define MX53_PAD_GPIO_8__EPIT2_EPITO 0x338 0x6c8 0x000 0x2 0x0 1160 + #define MX53_PAD_GPIO_8__CAN1_RXCAN 0x338 0x6c8 0x760 0x3 0x2 1161 + #define MX53_PAD_GPIO_8__UART2_RXD_MUX 0x338 0x6c8 0x880 0x4 0x5 1162 + #define MX53_PAD_GPIO_8__FIRI_TXD 0x338 0x6c8 0x000 0x5 0x0 1163 + #define MX53_PAD_GPIO_8__SPDIF_SRCLK 0x338 0x6c8 0x000 0x6 0x0 1164 + #define MX53_PAD_GPIO_8__CCM_PLL3_BYP 0x338 0x6c8 0x778 0x7 0x1 1165 + #define MX53_PAD_GPIO_16__ESAI1_TX3_RX2 0x33c 0x6cc 0x7f0 0x0 0x1 1166 + #define MX53_PAD_GPIO_16__GPIO7_11 0x33c 0x6cc 0x000 0x1 0x0 1167 + #define MX53_PAD_GPIO_16__TZIC_PWRFAIL_INT 0x33c 0x6cc 0x000 0x2 0x0 1168 + #define MX53_PAD_GPIO_16__RTC_CE_RTC_EXT_TRIG1 0x33c 0x6cc 0x000 0x4 0x0 1169 + #define MX53_PAD_GPIO_16__SPDIF_IN1 0x33c 0x6cc 0x870 0x5 0x1 1170 + #define MX53_PAD_GPIO_16__I2C3_SDA 0x33c 0x6cc 0x828 0x6 0x2 1171 + #define MX53_PAD_GPIO_16__SJC_DE_B 0x33c 0x6cc 0x000 0x7 0x0 1172 + #define MX53_PAD_GPIO_17__ESAI1_TX0 0x340 0x6d0 0x7e4 0x0 0x1 1173 + #define MX53_PAD_GPIO_17__GPIO7_12 0x340 0x6d0 0x000 0x1 0x0 1174 + #define MX53_PAD_GPIO_17__SDMA_EXT_EVENT_0 0x340 0x6d0 0x868 0x2 0x1 1175 + #define MX53_PAD_GPIO_17__GPC_PMIC_RDY 0x340 0x6d0 0x810 0x3 0x1 1176 + #define MX53_PAD_GPIO_17__RTC_CE_RTC_FSV_TRIG 0x340 0x6d0 0x000 0x4 0x0 1177 + #define MX53_PAD_GPIO_17__SPDIF_OUT1 0x340 0x6d0 0x000 0x5 0x0 1178 + #define MX53_PAD_GPIO_17__IPU_SNOOP2 0x340 0x6d0 0x000 0x6 0x0 1179 + #define MX53_PAD_GPIO_17__SJC_JTAG_ACT 0x340 0x6d0 0x000 0x7 0x0 1180 + #define MX53_PAD_GPIO_18__ESAI1_TX1 0x344 0x6d4 0x7e8 0x0 0x1 1181 + #define MX53_PAD_GPIO_18__GPIO7_13 0x344 0x6d4 0x000 0x1 0x0 1182 + #define MX53_PAD_GPIO_18__SDMA_EXT_EVENT_1 0x344 0x6d4 0x86c 0x2 0x1 1183 + #define MX53_PAD_GPIO_18__OWIRE_LINE 0x344 0x6d4 0x864 0x3 0x1 1184 + #define MX53_PAD_GPIO_18__RTC_CE_RTC_ALARM2_TRIG 0x344 0x6d4 0x000 0x4 0x0 1185 + #define MX53_PAD_GPIO_18__CCM_ASRC_EXT_CLK 0x344 0x6d4 0x768 0x5 0x1 1186 + #define MX53_PAD_GPIO_18__ESDHC1_LCTL 0x344 0x6d4 0x000 0x6 0x0 1187 + #define MX53_PAD_GPIO_18__SRC_SYSTEM_RST 0x344 0x6d4 0x000 0x7 0x0 1188 + 1189 + #endif /* __DTS_IMX53_PINFUNC_H */
+10 -10
arch/arm/boot/dts/imx53-qsb.dts
··· 110 110 hog { 111 111 pinctrl_hog: hoggrp { 112 112 fsl,pins = < 113 - 1071 0x80000000 /* MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK */ 114 - 1141 0x80000000 /* MX53_PAD_GPIO_8__GPIO1_8 */ 115 - 982 0x80000000 /* MX53_PAD_PATA_DATA14__GPIO2_14 */ 116 - 989 0x80000000 /* MX53_PAD_PATA_DATA15__GPIO2_15 */ 117 - 693 0x80000000 /* MX53_PAD_EIM_DA11__GPIO3_11 */ 118 - 697 0x80000000 /* MX53_PAD_EIM_DA12__GPIO3_12 */ 119 - 701 0x80000000 /* MX53_PAD_EIM_DA13__GPIO3_13 */ 120 - 868 0x80000000 /* MX53_PAD_PATA_DA_0__GPIO7_6 */ 121 - 1149 0x80000000 /* MX53_PAD_GPIO_16__GPIO7_11 */ 113 + MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK 0x80000000 114 + MX53_PAD_GPIO_8__GPIO1_8 0x80000000 115 + MX53_PAD_PATA_DATA14__GPIO2_14 0x80000000 116 + MX53_PAD_PATA_DATA15__GPIO2_15 0x80000000 117 + MX53_PAD_EIM_DA11__GPIO3_11 0x80000000 118 + MX53_PAD_EIM_DA12__GPIO3_12 0x80000000 119 + MX53_PAD_EIM_DA13__GPIO3_13 0x80000000 120 + MX53_PAD_PATA_DA_0__GPIO7_6 0x80000000 121 + MX53_PAD_GPIO_16__GPIO7_11 0x80000000 122 122 >; 123 123 }; 124 124 125 125 led_pin_gpio7_7: led_gpio7_7@0 { 126 126 fsl,pins = < 127 - 873 0x80000000 /* MX53_PAD_PATA_DA_1__GPIO7_7 */ 127 + MX53_PAD_PATA_DA_1__GPIO7_7 0x80000000 128 128 >; 129 129 }; 130 130 };
+7 -7
arch/arm/boot/dts/imx53-smd.dts
··· 107 107 hog { 108 108 pinctrl_hog: hoggrp { 109 109 fsl,pins = < 110 - 982 0x80000000 /* MX53_PAD_PATA_DATA14__GPIO2_14 */ 111 - 989 0x80000000 /* MX53_PAD_PATA_DATA15__GPIO2_15 */ 112 - 424 0x80000000 /* MX53_PAD_EIM_EB2__GPIO2_30 */ 113 - 701 0x80000000 /* MX53_PAD_EIM_DA13__GPIO3_13 */ 114 - 449 0x80000000 /* MX53_PAD_EIM_D19__GPIO3_19 */ 115 - 43 0x80000000 /* MX53_PAD_KEY_ROW2__GPIO4_11 */ 116 - 868 0x80000000 /* MX53_PAD_PATA_DA_0__GPIO7_6 */ 110 + MX53_PAD_PATA_DATA14__GPIO2_14 0x80000000 111 + MX53_PAD_PATA_DATA15__GPIO2_15 0x80000000 112 + MX53_PAD_EIM_EB2__GPIO2_30 0x80000000 113 + MX53_PAD_EIM_DA13__GPIO3_13 0x80000000 114 + MX53_PAD_EIM_D19__GPIO3_19 0x80000000 115 + MX53_PAD_KEY_ROW2__GPIO4_11 0x80000000 116 + MX53_PAD_PATA_DA_0__GPIO7_6 0x80000000 117 117 >; 118 118 }; 119 119 };
+15 -15
arch/arm/boot/dts/imx53-tqma53.dtsi
··· 72 72 i2s { 73 73 pinctrl_i2s_1: i2s-grp1 { 74 74 fsl,pins = < 75 - 1 0x10000 /* I2S_MCLK */ 76 - 10 0x10000 /* I2S_SCLK */ 77 - 17 0x10000 /* I2S_DOUT */ 78 - 23 0x10000 /* I2S_LRCLK*/ 79 - 30 0x10000 /* I2S_DIN */ 75 + MX53_PAD_GPIO_19__GPIO4_5 0x10000 /* I2S_MCLK */ 76 + MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x10000 /* I2S_SCLK */ 77 + MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x10000 /* I2S_DOUT */ 78 + MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x10000 /* I2S_LRCLK */ 79 + MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x10000 /* I2S_DIN */ 80 80 >; 81 81 }; 82 82 }; ··· 84 84 hog { 85 85 pinctrl_hog: hoggrp { 86 86 fsl,pins = < 87 - 610 0x10000 /* MX53_PAD_EIM_CS1__IPU_DI1_PIN6 (VSYNC)*/ 88 - 711 0x10000 /* MX53_PAD_EIM_DA15__IPU_DI1_PIN4 (HSYNC)*/ 89 - 873 0x10000 /* MX53_PAD_PATA_DA_1__GPIO7_7 (LCD_BLT_EN)*/ 90 - 878 0x10000 /* MX53_PAD_PATA_DA_2__GPIO7_8 (LCD_RESET)*/ 91 - 922 0x10000 /* MX53_PAD_PATA_DATA5__GPIO2_5 (LCD_POWER)*/ 92 - 928 0x10000 /* MX53_PAD_PATA_DATA6__GPIO2_6 (PMIC_INT)*/ 93 - 982 0x10000 /* MX53_PAD_PATA_DATA14__GPIO2_14 (CSI_RST)*/ 94 - 989 0x10000 /* MX53_PAD_PATA_DATA15__GPIO2_15 (CSI_PWDN)*/ 95 - 1069 0x10000 /* MX53_PAD_GPIO_0__GPIO1_0 (SYSTEM_DOWN)*/ 96 - 1093 0x10000 /* MX53_PAD_GPIO_3__GPIO1_3 */ 87 + MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0x10000 /* VSYNC */ 88 + MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0x10000 /* HSYNC */ 89 + MX53_PAD_PATA_DA_1__GPIO7_7 0x10000 /* LCD_BLT_EN */ 90 + MX53_PAD_PATA_DA_2__GPIO7_8 0x10000 /* LCD_RESET */ 91 + MX53_PAD_PATA_DATA5__GPIO2_5 0x10000 /* LCD_POWER */ 92 + MX53_PAD_PATA_DATA6__GPIO2_6 0x10000 /* PMIC_INT */ 93 + MX53_PAD_PATA_DATA14__GPIO2_14 0x10000 /* CSI_RST */ 94 + MX53_PAD_PATA_DATA15__GPIO2_15 0x10000 /* CSI_PWDN */ 95 + MX53_PAD_GPIO_0__GPIO1_0 0x10000 /* SYSTEM_DOWN */ 96 + MX53_PAD_GPIO_3__GPIO1_3 0x10000 97 97 >; 98 98 }; 99 99 };
+103 -102
arch/arm/boot/dts/imx53.dtsi
··· 11 11 */ 12 12 13 13 #include "skeleton.dtsi" 14 + #include "imx53-pinfunc.h" 14 15 15 16 / { 16 17 aliases { ··· 250 249 audmux { 251 250 pinctrl_audmux_1: audmuxgrp-1 { 252 251 fsl,pins = < 253 - 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */ 254 - 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */ 255 - 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */ 256 - 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */ 252 + MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000 253 + MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000 254 + MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000 255 + MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000 257 256 >; 258 257 }; 259 258 }; ··· 261 260 fec { 262 261 pinctrl_fec_1: fecgrp-1 { 263 262 fsl,pins = < 264 - 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */ 265 - 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */ 266 - 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */ 267 - 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */ 268 - 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */ 269 - 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */ 270 - 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */ 271 - 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */ 272 - 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */ 273 - 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */ 263 + MX53_PAD_FEC_MDC__FEC_MDC 0x80000000 264 + MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000 265 + MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000 266 + MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000 267 + MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000 268 + MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000 269 + MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000 270 + MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000 271 + MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000 272 + MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000 274 273 >; 275 274 }; 276 275 }; ··· 278 277 csi { 279 278 pinctrl_csi_1: csigrp-1 { 280 279 fsl,pins = < 281 - 286 0x1d5 /* MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN */ 282 - 291 0x1d5 /* MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC */ 283 - 280 0x1d5 /* MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC */ 284 - 276 0x1d5 /* MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK */ 285 - 409 0x1d5 /* MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 */ 286 - 402 0x1d5 /* MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 */ 287 - 395 0x1d5 /* MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 */ 288 - 388 0x1d5 /* MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 */ 289 - 381 0x1d5 /* MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 */ 290 - 374 0x1d5 /* MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 */ 291 - 367 0x1d5 /* MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 */ 292 - 360 0x1d5 /* MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 */ 293 - 352 0x1d5 /* MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 */ 294 - 344 0x1d5 /* MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 */ 295 - 336 0x1d5 /* MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 */ 296 - 328 0x1d5 /* MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 */ 297 - 320 0x1d5 /* MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 */ 298 - 312 0x1d5 /* MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 */ 299 - 304 0x1d5 /* MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 */ 300 - 296 0x1d5 /* MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 */ 301 - 276 0x1d5 /* MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK */ 280 + MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5 281 + MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5 282 + MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5 283 + MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5 284 + MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5 285 + MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5 286 + MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5 287 + MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5 288 + MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5 289 + MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5 290 + MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5 291 + MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5 292 + MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5 293 + MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5 294 + MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5 295 + MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5 296 + MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5 297 + MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5 298 + MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5 299 + MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5 300 + MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5 302 301 >; 303 302 }; 304 303 }; ··· 306 305 cspi { 307 306 pinctrl_cspi_1: cspigrp-1 { 308 307 fsl,pins = < 309 - 998 0x1d5 /* MX53_PAD_SD1_DATA0__CSPI_MISO */ 310 - 1008 0x1d5 /* MX53_PAD_SD1_CMD__CSPI_MOSI */ 311 - 1022 0x1d5 /* MX53_PAD_SD1_CLK__CSPI_SCLK */ 308 + MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5 309 + MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5 310 + MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5 312 311 >; 313 312 }; 314 313 }; ··· 316 315 ecspi1 { 317 316 pinctrl_ecspi1_1: ecspi1grp-1 { 318 317 fsl,pins = < 319 - 433 0x80000000 /* MX53_PAD_EIM_D16__ECSPI1_SCLK */ 320 - 439 0x80000000 /* MX53_PAD_EIM_D17__ECSPI1_MISO */ 321 - 445 0x80000000 /* MX53_PAD_EIM_D18__ECSPI1_MOSI */ 318 + MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000 319 + MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000 320 + MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000 322 321 >; 323 322 }; 324 323 }; ··· 326 325 esdhc1 { 327 326 pinctrl_esdhc1_1: esdhc1grp-1 { 328 327 fsl,pins = < 329 - 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */ 330 - 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */ 331 - 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */ 332 - 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */ 333 - 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */ 334 - 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */ 328 + MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5 329 + MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5 330 + MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5 331 + MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5 332 + MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5 333 + MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5 335 334 >; 336 335 }; 337 336 338 337 pinctrl_esdhc1_2: esdhc1grp-2 { 339 338 fsl,pins = < 340 - 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */ 341 - 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */ 342 - 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */ 343 - 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */ 344 - 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */ 345 - 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */ 346 - 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */ 347 - 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */ 348 - 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */ 349 - 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */ 339 + MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5 340 + MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5 341 + MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5 342 + MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5 343 + MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5 344 + MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5 345 + MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5 346 + MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5 347 + MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5 348 + MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5 350 349 >; 351 350 }; 352 351 }; ··· 354 353 esdhc2 { 355 354 pinctrl_esdhc2_1: esdhc2grp-1 { 356 355 fsl,pins = < 357 - 1038 0x1d5 /* MX53_PAD_SD2_CMD__ESDHC2_CMD */ 358 - 1032 0x1d5 /* MX53_PAD_SD2_CLK__ESDHC2_CLK */ 359 - 1062 0x1d5 /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */ 360 - 1056 0x1d5 /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */ 361 - 1050 0x1d5 /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */ 362 - 1044 0x1d5 /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */ 356 + MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5 357 + MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5 358 + MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5 359 + MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5 360 + MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5 361 + MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5 363 362 >; 364 363 }; 365 364 }; ··· 367 366 esdhc3 { 368 367 pinctrl_esdhc3_1: esdhc3grp-1 { 369 368 fsl,pins = < 370 - 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */ 371 - 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */ 372 - 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */ 373 - 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */ 374 - 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */ 375 - 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */ 376 - 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */ 377 - 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */ 378 - 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */ 379 - 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */ 369 + MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5 370 + MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5 371 + MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5 372 + MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5 373 + MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5 374 + MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5 375 + MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5 376 + MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5 377 + MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5 378 + MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5 380 379 >; 381 380 }; 382 381 }; ··· 384 383 can1 { 385 384 pinctrl_can1_1: can1grp-1 { 386 385 fsl,pins = < 387 - 847 0x80000000 /* MX53_PAD_PATA_INTRQ__CAN1_TXCAN */ 388 - 853 0x80000000 /* MX53_PAD_PATA_DIOR__CAN1_RXCAN */ 386 + MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000 387 + MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000 389 388 >; 390 389 }; 391 390 392 391 pinctrl_can1_2: can1grp-2 { 393 392 fsl,pins = < 394 - 37 0x80000000 /* MX53_PAD_KEY_COL2__CAN1_TXCAN */ 395 - 44 0x80000000 /* MX53_PAD_KEY_ROW2__CAN1_RXCAN */ 393 + MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000 394 + MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000 396 395 >; 397 396 }; 398 397 }; ··· 400 399 can2 { 401 400 pinctrl_can2_1: can2grp-1 { 402 401 fsl,pins = < 403 - 67 0x80000000 /* MX53_PAD_KEY_COL4__CAN2_TXCAN */ 404 - 74 0x80000000 /* MX53_PAD_KEY_ROW4__CAN2_RXCAN */ 402 + MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000 403 + MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000 405 404 >; 406 405 }; 407 406 }; ··· 409 408 i2c1 { 410 409 pinctrl_i2c1_1: i2c1grp-1 { 411 410 fsl,pins = < 412 - 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */ 413 - 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */ 411 + MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000 412 + MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000 414 413 >; 415 414 }; 416 415 }; ··· 418 417 i2c2 { 419 418 pinctrl_i2c2_1: i2c2grp-1 { 420 419 fsl,pins = < 421 - 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */ 422 - 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */ 420 + MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000 421 + MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000 423 422 >; 424 423 }; 425 424 }; ··· 427 426 i2c3 { 428 427 pinctrl_i2c3_1: i2c3grp-1 { 429 428 fsl,pins = < 430 - 1102 0xc0000000 /* MX53_PAD_GPIO_6__I2C3_SDA */ 431 - 1130 0xc0000000 /* MX53_PAD_GPIO_5__I2C3_SCL */ 429 + MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000 430 + MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000 432 431 >; 433 432 }; 434 433 }; ··· 436 435 owire { 437 436 pinctrl_owire_1: owiregrp-1 { 438 437 fsl,pins = < 439 - 1166 0x80000000 /* MX53_PAD_GPIO_18__OWIRE_LINE */ 438 + MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000 440 439 >; 441 440 }; 442 441 }; ··· 444 443 uart1 { 445 444 pinctrl_uart1_1: uart1grp-1 { 446 445 fsl,pins = < 447 - 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */ 448 - 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */ 446 + MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5 447 + MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5 449 448 >; 450 449 }; 451 450 452 451 pinctrl_uart1_2: uart1grp-2 { 453 452 fsl,pins = < 454 - 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */ 455 - 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */ 453 + MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5 454 + MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5 456 455 >; 457 456 }; 458 457 }; ··· 460 459 uart2 { 461 460 pinctrl_uart2_1: uart2grp-1 { 462 461 fsl,pins = < 463 - 841 0x1c5 /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */ 464 - 836 0x1c5 /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */ 462 + MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5 463 + MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5 465 464 >; 466 465 }; 467 466 }; ··· 469 468 uart3 { 470 469 pinctrl_uart3_1: uart3grp-1 { 471 470 fsl,pins = < 472 - 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */ 473 - 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */ 474 - 875 0x1c5 /* MX53_PAD_PATA_DA_1__UART3_CTS */ 475 - 880 0x1c5 /* MX53_PAD_PATA_DA_2__UART3_RTS */ 471 + MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5 472 + MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5 473 + MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5 474 + MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5 476 475 >; 477 476 }; 478 477 479 478 pinctrl_uart3_2: uart3grp-2 { 480 479 fsl,pins = < 481 - 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */ 482 - 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */ 480 + MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5 481 + MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5 483 482 >; 484 483 }; 485 484 ··· 488 487 uart4 { 489 488 pinctrl_uart4_1: uart4grp-1 { 490 489 fsl,pins = < 491 - 11 0x1c5 /* MX53_PAD_KEY_COL0__UART4_TXD_MUX */ 492 - 18 0x1c5 /* MX53_PAD_KEY_ROW0__UART4_RXD_MUX */ 490 + MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5 491 + MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5 493 492 >; 494 493 }; 495 494 }; ··· 497 496 uart5 { 498 497 pinctrl_uart5_1: uart5grp-1 { 499 498 fsl,pins = < 500 - 24 0x1c5 /* MX53_PAD_KEY_COL1__UART5_TXD_MUX */ 501 - 31 0x1c5 /* MX53_PAD_KEY_ROW1__UART5_RXD_MUX */ 499 + MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5 500 + MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5 502 501 >; 503 502 }; 504 503 };
+3 -3
arch/arm/boot/dts/imx6q-arm2.dts
··· 57 57 hog { 58 58 pinctrl_hog: hoggrp { 59 59 fsl,pins = < 60 - 176 0x80000000 /* MX6Q_PAD_EIM_D25__GPIO_3_25 */ 60 + MX6Q_PAD_EIM_D25__GPIO3_IO25 0x80000000 61 61 >; 62 62 }; 63 63 }; ··· 65 65 arm2 { 66 66 pinctrl_usdhc3_arm2: usdhc3grp-arm2 { 67 67 fsl,pins = < 68 - 1363 0x80000000 /* MX6Q_PAD_NANDF_CS0__GPIO_6_11 */ 69 - 1369 0x80000000 /* MX6Q_PAD_NANDF_CS1__GPIO_6_14 */ 68 + MX6Q_PAD_NANDF_CS0__GPIO6_IO11 0x80000000 69 + MX6Q_PAD_NANDF_CS1__GPIO6_IO14 0x80000000 70 70 >; 71 71 }; 72 72 };
+1041
arch/arm/boot/dts/imx6q-pinfunc.h
··· 1 + /* 2 + * Copyright 2013 Freescale Semiconductor, Inc. 3 + * 4 + * This program is free software; you can redistribute it and/or modify 5 + * it under the terms of the GNU General Public License version 2 as 6 + * published by the Free Software Foundation. 7 + * 8 + */ 9 + 10 + #ifndef __DTS_IMX6Q_PINFUNC_H 11 + #define __DTS_IMX6Q_PINFUNC_H 12 + 13 + /* 14 + * The pin function ID is a tuple of 15 + * <mux_reg conf_reg input_reg mux_mode input_val> 16 + */ 17 + #define MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x04c 0x360 0x000 0x0 0x0 18 + #define MX6Q_PAD_SD2_DAT1__ECSPI5_SS0 0x04c 0x360 0x834 0x1 0x0 19 + #define MX6Q_PAD_SD2_DAT1__EIM_CS2_B 0x04c 0x360 0x000 0x2 0x0 20 + #define MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x04c 0x360 0x7c8 0x3 0x0 21 + #define MX6Q_PAD_SD2_DAT1__KEY_COL7 0x04c 0x360 0x8f0 0x4 0x0 22 + #define MX6Q_PAD_SD2_DAT1__GPIO1_IO14 0x04c 0x360 0x000 0x5 0x0 23 + #define MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x050 0x364 0x000 0x0 0x0 24 + #define MX6Q_PAD_SD2_DAT2__ECSPI5_SS1 0x050 0x364 0x838 0x1 0x0 25 + #define MX6Q_PAD_SD2_DAT2__EIM_CS3_B 0x050 0x364 0x000 0x2 0x0 26 + #define MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x050 0x364 0x7b8 0x3 0x0 27 + #define MX6Q_PAD_SD2_DAT2__KEY_ROW6 0x050 0x364 0x8f8 0x4 0x0 28 + #define MX6Q_PAD_SD2_DAT2__GPIO1_IO13 0x050 0x364 0x000 0x5 0x0 29 + #define MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x054 0x368 0x000 0x0 0x0 30 + #define MX6Q_PAD_SD2_DAT0__ECSPI5_MISO 0x054 0x368 0x82c 0x1 0x0 31 + #define MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x054 0x368 0x7b4 0x3 0x0 32 + #define MX6Q_PAD_SD2_DAT0__KEY_ROW7 0x054 0x368 0x8fc 0x4 0x0 33 + #define MX6Q_PAD_SD2_DAT0__GPIO1_IO15 0x054 0x368 0x000 0x5 0x0 34 + #define MX6Q_PAD_SD2_DAT0__DCIC2_OUT 0x054 0x368 0x000 0x6 0x0 35 + #define MX6Q_PAD_RGMII_TXC__USB_H2_DATA 0x058 0x36c 0x000 0x0 0x0 36 + #define MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x058 0x36c 0x000 0x1 0x0 37 + #define MX6Q_PAD_RGMII_TXC__SPDIF_EXT_CLK 0x058 0x36c 0x918 0x2 0x0 38 + #define MX6Q_PAD_RGMII_TXC__GPIO6_IO19 0x058 0x36c 0x000 0x5 0x0 39 + #define MX6Q_PAD_RGMII_TXC__XTALOSC_REF_CLK_24M 0x058 0x36c 0x000 0x7 0x0 40 + #define MX6Q_PAD_RGMII_TD0__HSI_TX_READY 0x05c 0x370 0x000 0x0 0x0 41 + #define MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x05c 0x370 0x000 0x1 0x0 42 + #define MX6Q_PAD_RGMII_TD0__GPIO6_IO20 0x05c 0x370 0x000 0x5 0x0 43 + #define MX6Q_PAD_RGMII_TD1__HSI_RX_FLAG 0x060 0x374 0x000 0x0 0x0 44 + #define MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x060 0x374 0x000 0x1 0x0 45 + #define MX6Q_PAD_RGMII_TD1__GPIO6_IO21 0x060 0x374 0x000 0x5 0x0 46 + #define MX6Q_PAD_RGMII_TD2__HSI_RX_DATA 0x064 0x378 0x000 0x0 0x0 47 + #define MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x064 0x378 0x000 0x1 0x0 48 + #define MX6Q_PAD_RGMII_TD2__GPIO6_IO22 0x064 0x378 0x000 0x5 0x0 49 + #define MX6Q_PAD_RGMII_TD3__HSI_RX_WAKE 0x068 0x37c 0x000 0x0 0x0 50 + #define MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x068 0x37c 0x000 0x1 0x0 51 + #define MX6Q_PAD_RGMII_TD3__GPIO6_IO23 0x068 0x37c 0x000 0x5 0x0 52 + #define MX6Q_PAD_RGMII_RX_CTL__USB_H3_DATA 0x06c 0x380 0x000 0x0 0x0 53 + #define MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x06c 0x380 0x858 0x1 0x0 54 + #define MX6Q_PAD_RGMII_RX_CTL__GPIO6_IO24 0x06c 0x380 0x000 0x5 0x0 55 + #define MX6Q_PAD_RGMII_RD0__HSI_RX_READY 0x070 0x384 0x000 0x0 0x0 56 + #define MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x070 0x384 0x848 0x1 0x0 57 + #define MX6Q_PAD_RGMII_RD0__GPIO6_IO25 0x070 0x384 0x000 0x5 0x0 58 + #define MX6Q_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x074 0x388 0x000 0x0 0x0 59 + #define MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x074 0x388 0x000 0x1 0x0 60 + #define MX6Q_PAD_RGMII_TX_CTL__GPIO6_IO26 0x074 0x388 0x000 0x5 0x0 61 + #define MX6Q_PAD_RGMII_TX_CTL__ENET_REF_CLK 0x074 0x388 0x83c 0x7 0x0 62 + #define MX6Q_PAD_RGMII_RD1__HSI_TX_FLAG 0x078 0x38c 0x000 0x0 0x0 63 + #define MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x078 0x38c 0x84c 0x1 0x0 64 + #define MX6Q_PAD_RGMII_RD1__GPIO6_IO27 0x078 0x38c 0x000 0x5 0x0 65 + #define MX6Q_PAD_RGMII_RD2__HSI_TX_DATA 0x07c 0x390 0x000 0x0 0x0 66 + #define MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x07c 0x390 0x850 0x1 0x0 67 + #define MX6Q_PAD_RGMII_RD2__GPIO6_IO28 0x07c 0x390 0x000 0x5 0x0 68 + #define MX6Q_PAD_RGMII_RD3__HSI_TX_WAKE 0x080 0x394 0x000 0x0 0x0 69 + #define MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x080 0x394 0x854 0x1 0x0 70 + #define MX6Q_PAD_RGMII_RD3__GPIO6_IO29 0x080 0x394 0x000 0x5 0x0 71 + #define MX6Q_PAD_RGMII_RXC__USB_H3_STROBE 0x084 0x398 0x000 0x0 0x0 72 + #define MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x084 0x398 0x844 0x1 0x0 73 + #define MX6Q_PAD_RGMII_RXC__GPIO6_IO30 0x084 0x398 0x000 0x5 0x0 74 + #define MX6Q_PAD_EIM_A25__EIM_ADDR25 0x088 0x39c 0x000 0x0 0x0 75 + #define MX6Q_PAD_EIM_A25__ECSPI4_SS1 0x088 0x39c 0x000 0x1 0x0 76 + #define MX6Q_PAD_EIM_A25__ECSPI2_RDY 0x088 0x39c 0x000 0x2 0x0 77 + #define MX6Q_PAD_EIM_A25__IPU1_DI1_PIN12 0x088 0x39c 0x000 0x3 0x0 78 + #define MX6Q_PAD_EIM_A25__IPU1_DI0_D1_CS 0x088 0x39c 0x000 0x4 0x0 79 + #define MX6Q_PAD_EIM_A25__GPIO5_IO02 0x088 0x39c 0x000 0x5 0x0 80 + #define MX6Q_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x088 0x39c 0x88c 0x6 0x0 81 + #define MX6Q_PAD_EIM_EB2__EIM_EB2_B 0x08c 0x3a0 0x000 0x0 0x0 82 + #define MX6Q_PAD_EIM_EB2__ECSPI1_SS0 0x08c 0x3a0 0x800 0x1 0x0 83 + #define MX6Q_PAD_EIM_EB2__IPU2_CSI1_DATA19 0x08c 0x3a0 0x8d4 0x3 0x0 84 + #define MX6Q_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x08c 0x3a0 0x890 0x4 0x0 85 + #define MX6Q_PAD_EIM_EB2__GPIO2_IO30 0x08c 0x3a0 0x000 0x5 0x0 86 + #define MX6Q_PAD_EIM_EB2__I2C2_SCL 0x08c 0x3a0 0x8a0 0x6 0x0 87 + #define MX6Q_PAD_EIM_EB2__SRC_BOOT_CFG30 0x08c 0x3a0 0x000 0x7 0x0 88 + #define MX6Q_PAD_EIM_D16__EIM_DATA16 0x090 0x3a4 0x000 0x0 0x0 89 + #define MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x090 0x3a4 0x7f4 0x1 0x0 90 + #define MX6Q_PAD_EIM_D16__IPU1_DI0_PIN05 0x090 0x3a4 0x000 0x2 0x0 91 + #define MX6Q_PAD_EIM_D16__IPU2_CSI1_DATA18 0x090 0x3a4 0x8d0 0x3 0x0 92 + #define MX6Q_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x090 0x3a4 0x894 0x4 0x0 93 + #define MX6Q_PAD_EIM_D16__GPIO3_IO16 0x090 0x3a4 0x000 0x5 0x0 94 + #define MX6Q_PAD_EIM_D16__I2C2_SDA 0x090 0x3a4 0x8a4 0x6 0x0 95 + #define MX6Q_PAD_EIM_D17__EIM_DATA17 0x094 0x3a8 0x000 0x0 0x0 96 + #define MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x094 0x3a8 0x7f8 0x1 0x0 97 + #define MX6Q_PAD_EIM_D17__IPU1_DI0_PIN06 0x094 0x3a8 0x000 0x2 0x0 98 + #define MX6Q_PAD_EIM_D17__IPU2_CSI1_PIXCLK 0x094 0x3a8 0x8e0 0x3 0x0 99 + #define MX6Q_PAD_EIM_D17__DCIC1_OUT 0x094 0x3a8 0x000 0x4 0x0 100 + #define MX6Q_PAD_EIM_D17__GPIO3_IO17 0x094 0x3a8 0x000 0x5 0x0 101 + #define MX6Q_PAD_EIM_D17__I2C3_SCL 0x094 0x3a8 0x8a8 0x6 0x0 102 + #define MX6Q_PAD_EIM_D18__EIM_DATA18 0x098 0x3ac 0x000 0x0 0x0 103 + #define MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x098 0x3ac 0x7fc 0x1 0x0 104 + #define MX6Q_PAD_EIM_D18__IPU1_DI0_PIN07 0x098 0x3ac 0x000 0x2 0x0 105 + #define MX6Q_PAD_EIM_D18__IPU2_CSI1_DATA17 0x098 0x3ac 0x8cc 0x3 0x0 106 + #define MX6Q_PAD_EIM_D18__IPU1_DI1_D0_CS 0x098 0x3ac 0x000 0x4 0x0 107 + #define MX6Q_PAD_EIM_D18__GPIO3_IO18 0x098 0x3ac 0x000 0x5 0x0 108 + #define MX6Q_PAD_EIM_D18__I2C3_SDA 0x098 0x3ac 0x8ac 0x6 0x0 109 + #define MX6Q_PAD_EIM_D19__EIM_DATA19 0x09c 0x3b0 0x000 0x0 0x0 110 + #define MX6Q_PAD_EIM_D19__ECSPI1_SS1 0x09c 0x3b0 0x804 0x1 0x0 111 + #define MX6Q_PAD_EIM_D19__IPU1_DI0_PIN08 0x09c 0x3b0 0x000 0x2 0x0 112 + #define MX6Q_PAD_EIM_D19__IPU2_CSI1_DATA16 0x09c 0x3b0 0x8c8 0x3 0x0 113 + #define MX6Q_PAD_EIM_D19__UART1_CTS_B 0x09c 0x3b0 0x000 0x4 0x0 114 + #define MX6Q_PAD_EIM_D19__UART1_RTS_B 0x09c 0x3b0 0x91c 0x4 0x0 115 + #define MX6Q_PAD_EIM_D19__GPIO3_IO19 0x09c 0x3b0 0x000 0x5 0x0 116 + #define MX6Q_PAD_EIM_D19__EPIT1_OUT 0x09c 0x3b0 0x000 0x6 0x0 117 + #define MX6Q_PAD_EIM_D20__EIM_DATA20 0x0a0 0x3b4 0x000 0x0 0x0 118 + #define MX6Q_PAD_EIM_D20__ECSPI4_SS0 0x0a0 0x3b4 0x824 0x1 0x0 119 + #define MX6Q_PAD_EIM_D20__IPU1_DI0_PIN16 0x0a0 0x3b4 0x000 0x2 0x0 120 + #define MX6Q_PAD_EIM_D20__IPU2_CSI1_DATA15 0x0a0 0x3b4 0x8c4 0x3 0x0 121 + #define MX6Q_PAD_EIM_D20__UART1_RTS_B 0x0a0 0x3b4 0x91c 0x4 0x1 122 + #define MX6Q_PAD_EIM_D20__UART1_CTS_B 0x0a0 0x3b4 0x000 0x4 0x0 123 + #define MX6Q_PAD_EIM_D20__GPIO3_IO20 0x0a0 0x3b4 0x000 0x5 0x0 124 + #define MX6Q_PAD_EIM_D20__EPIT2_OUT 0x0a0 0x3b4 0x000 0x6 0x0 125 + #define MX6Q_PAD_EIM_D21__EIM_DATA21 0x0a4 0x3b8 0x000 0x0 0x0 126 + #define MX6Q_PAD_EIM_D21__ECSPI4_SCLK 0x0a4 0x3b8 0x000 0x1 0x0 127 + #define MX6Q_PAD_EIM_D21__IPU1_DI0_PIN17 0x0a4 0x3b8 0x000 0x2 0x0 128 + #define MX6Q_PAD_EIM_D21__IPU2_CSI1_DATA11 0x0a4 0x3b8 0x8b4 0x3 0x0 129 + #define MX6Q_PAD_EIM_D21__USB_OTG_OC 0x0a4 0x3b8 0x944 0x4 0x0 130 + #define MX6Q_PAD_EIM_D21__GPIO3_IO21 0x0a4 0x3b8 0x000 0x5 0x0 131 + #define MX6Q_PAD_EIM_D21__I2C1_SCL 0x0a4 0x3b8 0x898 0x6 0x0 132 + #define MX6Q_PAD_EIM_D21__SPDIF_IN 0x0a4 0x3b8 0x914 0x7 0x0 133 + #define MX6Q_PAD_EIM_D22__EIM_DATA22 0x0a8 0x3bc 0x000 0x0 0x0 134 + #define MX6Q_PAD_EIM_D22__ECSPI4_MISO 0x0a8 0x3bc 0x000 0x1 0x0 135 + #define MX6Q_PAD_EIM_D22__IPU1_DI0_PIN01 0x0a8 0x3bc 0x000 0x2 0x0 136 + #define MX6Q_PAD_EIM_D22__IPU2_CSI1_DATA10 0x0a8 0x3bc 0x8b0 0x3 0x0 137 + #define MX6Q_PAD_EIM_D22__USB_OTG_PWR 0x0a8 0x3bc 0x000 0x4 0x0 138 + #define MX6Q_PAD_EIM_D22__GPIO3_IO22 0x0a8 0x3bc 0x000 0x5 0x0 139 + #define MX6Q_PAD_EIM_D22__SPDIF_OUT 0x0a8 0x3bc 0x000 0x6 0x0 140 + #define MX6Q_PAD_EIM_D23__EIM_DATA23 0x0ac 0x3c0 0x000 0x0 0x0 141 + #define MX6Q_PAD_EIM_D23__IPU1_DI0_D0_CS 0x0ac 0x3c0 0x000 0x1 0x0 142 + #define MX6Q_PAD_EIM_D23__UART3_CTS_B 0x0ac 0x3c0 0x000 0x2 0x0 143 + #define MX6Q_PAD_EIM_D23__UART3_RTS_B 0x0ac 0x3c0 0x92c 0x2 0x0 144 + #define MX6Q_PAD_EIM_D23__UART1_DCD_B 0x0ac 0x3c0 0x000 0x3 0x0 145 + #define MX6Q_PAD_EIM_D23__IPU2_CSI1_DATA_EN 0x0ac 0x3c0 0x8d8 0x4 0x0 146 + #define MX6Q_PAD_EIM_D23__GPIO3_IO23 0x0ac 0x3c0 0x000 0x5 0x0 147 + #define MX6Q_PAD_EIM_D23__IPU1_DI1_PIN02 0x0ac 0x3c0 0x000 0x6 0x0 148 + #define MX6Q_PAD_EIM_D23__IPU1_DI1_PIN14 0x0ac 0x3c0 0x000 0x7 0x0 149 + #define MX6Q_PAD_EIM_EB3__EIM_EB3_B 0x0b0 0x3c4 0x000 0x0 0x0 150 + #define MX6Q_PAD_EIM_EB3__ECSPI4_RDY 0x0b0 0x3c4 0x000 0x1 0x0 151 + #define MX6Q_PAD_EIM_EB3__UART3_RTS_B 0x0b0 0x3c4 0x92c 0x2 0x1 152 + #define MX6Q_PAD_EIM_EB3__UART3_CTS_B 0x0b0 0x3c4 0x000 0x2 0x0 153 + #define MX6Q_PAD_EIM_EB3__UART1_RI_B 0x0b0 0x3c4 0x000 0x3 0x0 154 + #define MX6Q_PAD_EIM_EB3__IPU2_CSI1_HSYNC 0x0b0 0x3c4 0x8dc 0x4 0x0 155 + #define MX6Q_PAD_EIM_EB3__GPIO2_IO31 0x0b0 0x3c4 0x000 0x5 0x0 156 + #define MX6Q_PAD_EIM_EB3__IPU1_DI1_PIN03 0x0b0 0x3c4 0x000 0x6 0x0 157 + #define MX6Q_PAD_EIM_EB3__SRC_BOOT_CFG31 0x0b0 0x3c4 0x000 0x7 0x0 158 + #define MX6Q_PAD_EIM_D24__EIM_DATA24 0x0b4 0x3c8 0x000 0x0 0x0 159 + #define MX6Q_PAD_EIM_D24__ECSPI4_SS2 0x0b4 0x3c8 0x000 0x1 0x0 160 + #define MX6Q_PAD_EIM_D24__UART3_TX_DATA 0x0b4 0x3c8 0x000 0x2 0x0 161 + #define MX6Q_PAD_EIM_D24__UART3_RX_DATA 0x0b4 0x3c8 0x930 0x2 0x0 162 + #define MX6Q_PAD_EIM_D24__ECSPI1_SS2 0x0b4 0x3c8 0x808 0x3 0x0 163 + #define MX6Q_PAD_EIM_D24__ECSPI2_SS2 0x0b4 0x3c8 0x000 0x4 0x0 164 + #define MX6Q_PAD_EIM_D24__GPIO3_IO24 0x0b4 0x3c8 0x000 0x5 0x0 165 + #define MX6Q_PAD_EIM_D24__AUD5_RXFS 0x0b4 0x3c8 0x7d8 0x6 0x0 166 + #define MX6Q_PAD_EIM_D24__UART1_DTR_B 0x0b4 0x3c8 0x000 0x7 0x0 167 + #define MX6Q_PAD_EIM_D25__EIM_DATA25 0x0b8 0x3cc 0x000 0x0 0x0 168 + #define MX6Q_PAD_EIM_D25__ECSPI4_SS3 0x0b8 0x3cc 0x000 0x1 0x0 169 + #define MX6Q_PAD_EIM_D25__UART3_RX_DATA 0x0b8 0x3cc 0x930 0x2 0x1 170 + #define MX6Q_PAD_EIM_D25__UART3_TX_DATA 0x0b8 0x3cc 0x000 0x2 0x0 171 + #define MX6Q_PAD_EIM_D25__ECSPI1_SS3 0x0b8 0x3cc 0x80c 0x3 0x0 172 + #define MX6Q_PAD_EIM_D25__ECSPI2_SS3 0x0b8 0x3cc 0x000 0x4 0x0 173 + #define MX6Q_PAD_EIM_D25__GPIO3_IO25 0x0b8 0x3cc 0x000 0x5 0x0 174 + #define MX6Q_PAD_EIM_D25__AUD5_RXC 0x0b8 0x3cc 0x7d4 0x6 0x0 175 + #define MX6Q_PAD_EIM_D25__UART1_DSR_B 0x0b8 0x3cc 0x000 0x7 0x0 176 + #define MX6Q_PAD_EIM_D26__EIM_DATA26 0x0bc 0x3d0 0x000 0x0 0x0 177 + #define MX6Q_PAD_EIM_D26__IPU1_DI1_PIN11 0x0bc 0x3d0 0x000 0x1 0x0 178 + #define MX6Q_PAD_EIM_D26__IPU1_CSI0_DATA01 0x0bc 0x3d0 0x000 0x2 0x0 179 + #define MX6Q_PAD_EIM_D26__IPU2_CSI1_DATA14 0x0bc 0x3d0 0x8c0 0x3 0x0 180 + #define MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x0bc 0x3d0 0x000 0x4 0x0 181 + #define MX6Q_PAD_EIM_D26__UART2_RX_DATA 0x0bc 0x3d0 0x928 0x4 0x0 182 + #define MX6Q_PAD_EIM_D26__GPIO3_IO26 0x0bc 0x3d0 0x000 0x5 0x0 183 + #define MX6Q_PAD_EIM_D26__IPU1_SISG2 0x0bc 0x3d0 0x000 0x6 0x0 184 + #define MX6Q_PAD_EIM_D26__IPU1_DISP1_DATA22 0x0bc 0x3d0 0x000 0x7 0x0 185 + #define MX6Q_PAD_EIM_D27__EIM_DATA27 0x0c0 0x3d4 0x000 0x0 0x0 186 + #define MX6Q_PAD_EIM_D27__IPU1_DI1_PIN13 0x0c0 0x3d4 0x000 0x1 0x0 187 + #define MX6Q_PAD_EIM_D27__IPU1_CSI0_DATA00 0x0c0 0x3d4 0x000 0x2 0x0 188 + #define MX6Q_PAD_EIM_D27__IPU2_CSI1_DATA13 0x0c0 0x3d4 0x8bc 0x3 0x0 189 + #define MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x0c0 0x3d4 0x928 0x4 0x1 190 + #define MX6Q_PAD_EIM_D27__UART2_TX_DATA 0x0c0 0x3d4 0x000 0x4 0x0 191 + #define MX6Q_PAD_EIM_D27__GPIO3_IO27 0x0c0 0x3d4 0x000 0x5 0x0 192 + #define MX6Q_PAD_EIM_D27__IPU1_SISG3 0x0c0 0x3d4 0x000 0x6 0x0 193 + #define MX6Q_PAD_EIM_D27__IPU1_DISP1_DATA23 0x0c0 0x3d4 0x000 0x7 0x0 194 + #define MX6Q_PAD_EIM_D28__EIM_DATA28 0x0c4 0x3d8 0x000 0x0 0x0 195 + #define MX6Q_PAD_EIM_D28__I2C1_SDA 0x0c4 0x3d8 0x89c 0x1 0x0 196 + #define MX6Q_PAD_EIM_D28__ECSPI4_MOSI 0x0c4 0x3d8 0x000 0x2 0x0 197 + #define MX6Q_PAD_EIM_D28__IPU2_CSI1_DATA12 0x0c4 0x3d8 0x8b8 0x3 0x0 198 + #define MX6Q_PAD_EIM_D28__UART2_CTS_B 0x0c4 0x3d8 0x000 0x4 0x0 199 + #define MX6Q_PAD_EIM_D28__UART2_RTS_B 0x0c4 0x3d8 0x924 0x4 0x0 200 + #define MX6Q_PAD_EIM_D28__GPIO3_IO28 0x0c4 0x3d8 0x000 0x5 0x0 201 + #define MX6Q_PAD_EIM_D28__IPU1_EXT_TRIG 0x0c4 0x3d8 0x000 0x6 0x0 202 + #define MX6Q_PAD_EIM_D28__IPU1_DI0_PIN13 0x0c4 0x3d8 0x000 0x7 0x0 203 + #define MX6Q_PAD_EIM_D29__EIM_DATA29 0x0c8 0x3dc 0x000 0x0 0x0 204 + #define MX6Q_PAD_EIM_D29__IPU1_DI1_PIN15 0x0c8 0x3dc 0x000 0x1 0x0 205 + #define MX6Q_PAD_EIM_D29__ECSPI4_SS0 0x0c8 0x3dc 0x824 0x2 0x1 206 + #define MX6Q_PAD_EIM_D29__UART2_RTS_B 0x0c8 0x3dc 0x924 0x4 0x1 207 + #define MX6Q_PAD_EIM_D29__UART2_CTS_B 0x0c8 0x3dc 0x000 0x4 0x0 208 + #define MX6Q_PAD_EIM_D29__GPIO3_IO29 0x0c8 0x3dc 0x000 0x5 0x0 209 + #define MX6Q_PAD_EIM_D29__IPU2_CSI1_VSYNC 0x0c8 0x3dc 0x8e4 0x6 0x0 210 + #define MX6Q_PAD_EIM_D29__IPU1_DI0_PIN14 0x0c8 0x3dc 0x000 0x7 0x0 211 + #define MX6Q_PAD_EIM_D30__EIM_DATA30 0x0cc 0x3e0 0x000 0x0 0x0 212 + #define MX6Q_PAD_EIM_D30__IPU1_DISP1_DATA21 0x0cc 0x3e0 0x000 0x1 0x0 213 + #define MX6Q_PAD_EIM_D30__IPU1_DI0_PIN11 0x0cc 0x3e0 0x000 0x2 0x0 214 + #define MX6Q_PAD_EIM_D30__IPU1_CSI0_DATA03 0x0cc 0x3e0 0x000 0x3 0x0 215 + #define MX6Q_PAD_EIM_D30__UART3_CTS_B 0x0cc 0x3e0 0x000 0x4 0x0 216 + #define MX6Q_PAD_EIM_D30__UART3_RTS_B 0x0cc 0x3e0 0x92c 0x4 0x2 217 + #define MX6Q_PAD_EIM_D30__GPIO3_IO30 0x0cc 0x3e0 0x000 0x5 0x0 218 + #define MX6Q_PAD_EIM_D30__USB_H1_OC 0x0cc 0x3e0 0x948 0x6 0x0 219 + #define MX6Q_PAD_EIM_D31__EIM_DATA31 0x0d0 0x3e4 0x000 0x0 0x0 220 + #define MX6Q_PAD_EIM_D31__IPU1_DISP1_DATA20 0x0d0 0x3e4 0x000 0x1 0x0 221 + #define MX6Q_PAD_EIM_D31__IPU1_DI0_PIN12 0x0d0 0x3e4 0x000 0x2 0x0 222 + #define MX6Q_PAD_EIM_D31__IPU1_CSI0_DATA02 0x0d0 0x3e4 0x000 0x3 0x0 223 + #define MX6Q_PAD_EIM_D31__UART3_RTS_B 0x0d0 0x3e4 0x92c 0x4 0x3 224 + #define MX6Q_PAD_EIM_D31__UART3_CTS_B 0x0d0 0x3e4 0x000 0x4 0x0 225 + #define MX6Q_PAD_EIM_D31__GPIO3_IO31 0x0d0 0x3e4 0x000 0x5 0x0 226 + #define MX6Q_PAD_EIM_D31__USB_H1_PWR 0x0d0 0x3e4 0x000 0x6 0x0 227 + #define MX6Q_PAD_EIM_A24__EIM_ADDR24 0x0d4 0x3e8 0x000 0x0 0x0 228 + #define MX6Q_PAD_EIM_A24__IPU1_DISP1_DATA19 0x0d4 0x3e8 0x000 0x1 0x0 229 + #define MX6Q_PAD_EIM_A24__IPU2_CSI1_DATA19 0x0d4 0x3e8 0x8d4 0x2 0x1 230 + #define MX6Q_PAD_EIM_A24__IPU2_SISG2 0x0d4 0x3e8 0x000 0x3 0x0 231 + #define MX6Q_PAD_EIM_A24__IPU1_SISG2 0x0d4 0x3e8 0x000 0x4 0x0 232 + #define MX6Q_PAD_EIM_A24__GPIO5_IO04 0x0d4 0x3e8 0x000 0x5 0x0 233 + #define MX6Q_PAD_EIM_A24__SRC_BOOT_CFG24 0x0d4 0x3e8 0x000 0x7 0x0 234 + #define MX6Q_PAD_EIM_A23__EIM_ADDR23 0x0d8 0x3ec 0x000 0x0 0x0 235 + #define MX6Q_PAD_EIM_A23__IPU1_DISP1_DATA18 0x0d8 0x3ec 0x000 0x1 0x0 236 + #define MX6Q_PAD_EIM_A23__IPU2_CSI1_DATA18 0x0d8 0x3ec 0x8d0 0x2 0x1 237 + #define MX6Q_PAD_EIM_A23__IPU2_SISG3 0x0d8 0x3ec 0x000 0x3 0x0 238 + #define MX6Q_PAD_EIM_A23__IPU1_SISG3 0x0d8 0x3ec 0x000 0x4 0x0 239 + #define MX6Q_PAD_EIM_A23__GPIO6_IO06 0x0d8 0x3ec 0x000 0x5 0x0 240 + #define MX6Q_PAD_EIM_A23__SRC_BOOT_CFG23 0x0d8 0x3ec 0x000 0x7 0x0 241 + #define MX6Q_PAD_EIM_A22__EIM_ADDR22 0x0dc 0x3f0 0x000 0x0 0x0 242 + #define MX6Q_PAD_EIM_A22__IPU1_DISP1_DATA17 0x0dc 0x3f0 0x000 0x1 0x0 243 + #define MX6Q_PAD_EIM_A22__IPU2_CSI1_DATA17 0x0dc 0x3f0 0x8cc 0x2 0x1 244 + #define MX6Q_PAD_EIM_A22__GPIO2_IO16 0x0dc 0x3f0 0x000 0x5 0x0 245 + #define MX6Q_PAD_EIM_A22__SRC_BOOT_CFG22 0x0dc 0x3f0 0x000 0x7 0x0 246 + #define MX6Q_PAD_EIM_A21__EIM_ADDR21 0x0e0 0x3f4 0x000 0x0 0x0 247 + #define MX6Q_PAD_EIM_A21__IPU1_DISP1_DATA16 0x0e0 0x3f4 0x000 0x1 0x0 248 + #define MX6Q_PAD_EIM_A21__IPU2_CSI1_DATA16 0x0e0 0x3f4 0x8c8 0x2 0x1 249 + #define MX6Q_PAD_EIM_A21__GPIO2_IO17 0x0e0 0x3f4 0x000 0x5 0x0 250 + #define MX6Q_PAD_EIM_A21__SRC_BOOT_CFG21 0x0e0 0x3f4 0x000 0x7 0x0 251 + #define MX6Q_PAD_EIM_A20__EIM_ADDR20 0x0e4 0x3f8 0x000 0x0 0x0 252 + #define MX6Q_PAD_EIM_A20__IPU1_DISP1_DATA15 0x0e4 0x3f8 0x000 0x1 0x0 253 + #define MX6Q_PAD_EIM_A20__IPU2_CSI1_DATA15 0x0e4 0x3f8 0x8c4 0x2 0x1 254 + #define MX6Q_PAD_EIM_A20__GPIO2_IO18 0x0e4 0x3f8 0x000 0x5 0x0 255 + #define MX6Q_PAD_EIM_A20__SRC_BOOT_CFG20 0x0e4 0x3f8 0x000 0x7 0x0 256 + #define MX6Q_PAD_EIM_A19__EIM_ADDR19 0x0e8 0x3fc 0x000 0x0 0x0 257 + #define MX6Q_PAD_EIM_A19__IPU1_DISP1_DATA14 0x0e8 0x3fc 0x000 0x1 0x0 258 + #define MX6Q_PAD_EIM_A19__IPU2_CSI1_DATA14 0x0e8 0x3fc 0x8c0 0x2 0x1 259 + #define MX6Q_PAD_EIM_A19__GPIO2_IO19 0x0e8 0x3fc 0x000 0x5 0x0 260 + #define MX6Q_PAD_EIM_A19__SRC_BOOT_CFG19 0x0e8 0x3fc 0x000 0x7 0x0 261 + #define MX6Q_PAD_EIM_A18__EIM_ADDR18 0x0ec 0x400 0x000 0x0 0x0 262 + #define MX6Q_PAD_EIM_A18__IPU1_DISP1_DATA13 0x0ec 0x400 0x000 0x1 0x0 263 + #define MX6Q_PAD_EIM_A18__IPU2_CSI1_DATA13 0x0ec 0x400 0x8bc 0x2 0x1 264 + #define MX6Q_PAD_EIM_A18__GPIO2_IO20 0x0ec 0x400 0x000 0x5 0x0 265 + #define MX6Q_PAD_EIM_A18__SRC_BOOT_CFG18 0x0ec 0x400 0x000 0x7 0x0 266 + #define MX6Q_PAD_EIM_A17__EIM_ADDR17 0x0f0 0x404 0x000 0x0 0x0 267 + #define MX6Q_PAD_EIM_A17__IPU1_DISP1_DATA12 0x0f0 0x404 0x000 0x1 0x0 268 + #define MX6Q_PAD_EIM_A17__IPU2_CSI1_DATA12 0x0f0 0x404 0x8b8 0x2 0x1 269 + #define MX6Q_PAD_EIM_A17__GPIO2_IO21 0x0f0 0x404 0x000 0x5 0x0 270 + #define MX6Q_PAD_EIM_A17__SRC_BOOT_CFG17 0x0f0 0x404 0x000 0x7 0x0 271 + #define MX6Q_PAD_EIM_A16__EIM_ADDR16 0x0f4 0x408 0x000 0x0 0x0 272 + #define MX6Q_PAD_EIM_A16__IPU1_DI1_DISP_CLK 0x0f4 0x408 0x000 0x1 0x0 273 + #define MX6Q_PAD_EIM_A16__IPU2_CSI1_PIXCLK 0x0f4 0x408 0x8e0 0x2 0x1 274 + #define MX6Q_PAD_EIM_A16__GPIO2_IO22 0x0f4 0x408 0x000 0x5 0x0 275 + #define MX6Q_PAD_EIM_A16__SRC_BOOT_CFG16 0x0f4 0x408 0x000 0x7 0x0 276 + #define MX6Q_PAD_EIM_CS0__EIM_CS0_B 0x0f8 0x40c 0x000 0x0 0x0 277 + #define MX6Q_PAD_EIM_CS0__IPU1_DI1_PIN05 0x0f8 0x40c 0x000 0x1 0x0 278 + #define MX6Q_PAD_EIM_CS0__ECSPI2_SCLK 0x0f8 0x40c 0x810 0x2 0x0 279 + #define MX6Q_PAD_EIM_CS0__GPIO2_IO23 0x0f8 0x40c 0x000 0x5 0x0 280 + #define MX6Q_PAD_EIM_CS1__EIM_CS1_B 0x0fc 0x410 0x000 0x0 0x0 281 + #define MX6Q_PAD_EIM_CS1__IPU1_DI1_PIN06 0x0fc 0x410 0x000 0x1 0x0 282 + #define MX6Q_PAD_EIM_CS1__ECSPI2_MOSI 0x0fc 0x410 0x818 0x2 0x0 283 + #define MX6Q_PAD_EIM_CS1__GPIO2_IO24 0x0fc 0x410 0x000 0x5 0x0 284 + #define MX6Q_PAD_EIM_OE__EIM_OE_B 0x100 0x414 0x000 0x0 0x0 285 + #define MX6Q_PAD_EIM_OE__IPU1_DI1_PIN07 0x100 0x414 0x000 0x1 0x0 286 + #define MX6Q_PAD_EIM_OE__ECSPI2_MISO 0x100 0x414 0x814 0x2 0x0 287 + #define MX6Q_PAD_EIM_OE__GPIO2_IO25 0x100 0x414 0x000 0x5 0x0 288 + #define MX6Q_PAD_EIM_RW__EIM_RW 0x104 0x418 0x000 0x0 0x0 289 + #define MX6Q_PAD_EIM_RW__IPU1_DI1_PIN08 0x104 0x418 0x000 0x1 0x0 290 + #define MX6Q_PAD_EIM_RW__ECSPI2_SS0 0x104 0x418 0x81c 0x2 0x0 291 + #define MX6Q_PAD_EIM_RW__GPIO2_IO26 0x104 0x418 0x000 0x5 0x0 292 + #define MX6Q_PAD_EIM_RW__SRC_BOOT_CFG29 0x104 0x418 0x000 0x7 0x0 293 + #define MX6Q_PAD_EIM_LBA__EIM_LBA_B 0x108 0x41c 0x000 0x0 0x0 294 + #define MX6Q_PAD_EIM_LBA__IPU1_DI1_PIN17 0x108 0x41c 0x000 0x1 0x0 295 + #define MX6Q_PAD_EIM_LBA__ECSPI2_SS1 0x108 0x41c 0x820 0x2 0x0 296 + #define MX6Q_PAD_EIM_LBA__GPIO2_IO27 0x108 0x41c 0x000 0x5 0x0 297 + #define MX6Q_PAD_EIM_LBA__SRC_BOOT_CFG26 0x108 0x41c 0x000 0x7 0x0 298 + #define MX6Q_PAD_EIM_EB0__EIM_EB0_B 0x10c 0x420 0x000 0x0 0x0 299 + #define MX6Q_PAD_EIM_EB0__IPU1_DISP1_DATA11 0x10c 0x420 0x000 0x1 0x0 300 + #define MX6Q_PAD_EIM_EB0__IPU2_CSI1_DATA11 0x10c 0x420 0x8b4 0x2 0x1 301 + #define MX6Q_PAD_EIM_EB0__CCM_PMIC_READY 0x10c 0x420 0x7f0 0x4 0x0 302 + #define MX6Q_PAD_EIM_EB0__GPIO2_IO28 0x10c 0x420 0x000 0x5 0x0 303 + #define MX6Q_PAD_EIM_EB0__SRC_BOOT_CFG27 0x10c 0x420 0x000 0x7 0x0 304 + #define MX6Q_PAD_EIM_EB1__EIM_EB1_B 0x110 0x424 0x000 0x0 0x0 305 + #define MX6Q_PAD_EIM_EB1__IPU1_DISP1_DATA10 0x110 0x424 0x000 0x1 0x0 306 + #define MX6Q_PAD_EIM_EB1__IPU2_CSI1_DATA10 0x110 0x424 0x8b0 0x2 0x1 307 + #define MX6Q_PAD_EIM_EB1__GPIO2_IO29 0x110 0x424 0x000 0x5 0x0 308 + #define MX6Q_PAD_EIM_EB1__SRC_BOOT_CFG28 0x110 0x424 0x000 0x7 0x0 309 + #define MX6Q_PAD_EIM_DA0__EIM_AD00 0x114 0x428 0x000 0x0 0x0 310 + #define MX6Q_PAD_EIM_DA0__IPU1_DISP1_DATA09 0x114 0x428 0x000 0x1 0x0 311 + #define MX6Q_PAD_EIM_DA0__IPU2_CSI1_DATA09 0x114 0x428 0x000 0x2 0x0 312 + #define MX6Q_PAD_EIM_DA0__GPIO3_IO00 0x114 0x428 0x000 0x5 0x0 313 + #define MX6Q_PAD_EIM_DA0__SRC_BOOT_CFG00 0x114 0x428 0x000 0x7 0x0 314 + #define MX6Q_PAD_EIM_DA1__EIM_AD01 0x118 0x42c 0x000 0x0 0x0 315 + #define MX6Q_PAD_EIM_DA1__IPU1_DISP1_DATA08 0x118 0x42c 0x000 0x1 0x0 316 + #define MX6Q_PAD_EIM_DA1__IPU2_CSI1_DATA08 0x118 0x42c 0x000 0x2 0x0 317 + #define MX6Q_PAD_EIM_DA1__GPIO3_IO01 0x118 0x42c 0x000 0x5 0x0 318 + #define MX6Q_PAD_EIM_DA1__SRC_BOOT_CFG01 0x118 0x42c 0x000 0x7 0x0 319 + #define MX6Q_PAD_EIM_DA2__EIM_AD02 0x11c 0x430 0x000 0x0 0x0 320 + #define MX6Q_PAD_EIM_DA2__IPU1_DISP1_DATA07 0x11c 0x430 0x000 0x1 0x0 321 + #define MX6Q_PAD_EIM_DA2__IPU2_CSI1_DATA07 0x11c 0x430 0x000 0x2 0x0 322 + #define MX6Q_PAD_EIM_DA2__GPIO3_IO02 0x11c 0x430 0x000 0x5 0x0 323 + #define MX6Q_PAD_EIM_DA2__SRC_BOOT_CFG02 0x11c 0x430 0x000 0x7 0x0 324 + #define MX6Q_PAD_EIM_DA3__EIM_AD03 0x120 0x434 0x000 0x0 0x0 325 + #define MX6Q_PAD_EIM_DA3__IPU1_DISP1_DATA06 0x120 0x434 0x000 0x1 0x0 326 + #define MX6Q_PAD_EIM_DA3__IPU2_CSI1_DATA06 0x120 0x434 0x000 0x2 0x0 327 + #define MX6Q_PAD_EIM_DA3__GPIO3_IO03 0x120 0x434 0x000 0x5 0x0 328 + #define MX6Q_PAD_EIM_DA3__SRC_BOOT_CFG03 0x120 0x434 0x000 0x7 0x0 329 + #define MX6Q_PAD_EIM_DA4__EIM_AD04 0x124 0x438 0x000 0x0 0x0 330 + #define MX6Q_PAD_EIM_DA4__IPU1_DISP1_DATA05 0x124 0x438 0x000 0x1 0x0 331 + #define MX6Q_PAD_EIM_DA4__IPU2_CSI1_DATA05 0x124 0x438 0x000 0x2 0x0 332 + #define MX6Q_PAD_EIM_DA4__GPIO3_IO04 0x124 0x438 0x000 0x5 0x0 333 + #define MX6Q_PAD_EIM_DA4__SRC_BOOT_CFG04 0x124 0x438 0x000 0x7 0x0 334 + #define MX6Q_PAD_EIM_DA5__EIM_AD05 0x128 0x43c 0x000 0x0 0x0 335 + #define MX6Q_PAD_EIM_DA5__IPU1_DISP1_DATA04 0x128 0x43c 0x000 0x1 0x0 336 + #define MX6Q_PAD_EIM_DA5__IPU2_CSI1_DATA04 0x128 0x43c 0x000 0x2 0x0 337 + #define MX6Q_PAD_EIM_DA5__GPIO3_IO05 0x128 0x43c 0x000 0x5 0x0 338 + #define MX6Q_PAD_EIM_DA5__SRC_BOOT_CFG05 0x128 0x43c 0x000 0x7 0x0 339 + #define MX6Q_PAD_EIM_DA6__EIM_AD06 0x12c 0x440 0x000 0x0 0x0 340 + #define MX6Q_PAD_EIM_DA6__IPU1_DISP1_DATA03 0x12c 0x440 0x000 0x1 0x0 341 + #define MX6Q_PAD_EIM_DA6__IPU2_CSI1_DATA03 0x12c 0x440 0x000 0x2 0x0 342 + #define MX6Q_PAD_EIM_DA6__GPIO3_IO06 0x12c 0x440 0x000 0x5 0x0 343 + #define MX6Q_PAD_EIM_DA6__SRC_BOOT_CFG06 0x12c 0x440 0x000 0x7 0x0 344 + #define MX6Q_PAD_EIM_DA7__EIM_AD07 0x130 0x444 0x000 0x0 0x0 345 + #define MX6Q_PAD_EIM_DA7__IPU1_DISP1_DATA02 0x130 0x444 0x000 0x1 0x0 346 + #define MX6Q_PAD_EIM_DA7__IPU2_CSI1_DATA02 0x130 0x444 0x000 0x2 0x0 347 + #define MX6Q_PAD_EIM_DA7__GPIO3_IO07 0x130 0x444 0x000 0x5 0x0 348 + #define MX6Q_PAD_EIM_DA7__SRC_BOOT_CFG07 0x130 0x444 0x000 0x7 0x0 349 + #define MX6Q_PAD_EIM_DA8__EIM_AD08 0x134 0x448 0x000 0x0 0x0 350 + #define MX6Q_PAD_EIM_DA8__IPU1_DISP1_DATA01 0x134 0x448 0x000 0x1 0x0 351 + #define MX6Q_PAD_EIM_DA8__IPU2_CSI1_DATA01 0x134 0x448 0x000 0x2 0x0 352 + #define MX6Q_PAD_EIM_DA8__GPIO3_IO08 0x134 0x448 0x000 0x5 0x0 353 + #define MX6Q_PAD_EIM_DA8__SRC_BOOT_CFG08 0x134 0x448 0x000 0x7 0x0 354 + #define MX6Q_PAD_EIM_DA9__EIM_AD09 0x138 0x44c 0x000 0x0 0x0 355 + #define MX6Q_PAD_EIM_DA9__IPU1_DISP1_DATA00 0x138 0x44c 0x000 0x1 0x0 356 + #define MX6Q_PAD_EIM_DA9__IPU2_CSI1_DATA00 0x138 0x44c 0x000 0x2 0x0 357 + #define MX6Q_PAD_EIM_DA9__GPIO3_IO09 0x138 0x44c 0x000 0x5 0x0 358 + #define MX6Q_PAD_EIM_DA9__SRC_BOOT_CFG09 0x138 0x44c 0x000 0x7 0x0 359 + #define MX6Q_PAD_EIM_DA10__EIM_AD10 0x13c 0x450 0x000 0x0 0x0 360 + #define MX6Q_PAD_EIM_DA10__IPU1_DI1_PIN15 0x13c 0x450 0x000 0x1 0x0 361 + #define MX6Q_PAD_EIM_DA10__IPU2_CSI1_DATA_EN 0x13c 0x450 0x8d8 0x2 0x1 362 + #define MX6Q_PAD_EIM_DA10__GPIO3_IO10 0x13c 0x450 0x000 0x5 0x0 363 + #define MX6Q_PAD_EIM_DA10__SRC_BOOT_CFG10 0x13c 0x450 0x000 0x7 0x0 364 + #define MX6Q_PAD_EIM_DA11__EIM_AD11 0x140 0x454 0x000 0x0 0x0 365 + #define MX6Q_PAD_EIM_DA11__IPU1_DI1_PIN02 0x140 0x454 0x000 0x1 0x0 366 + #define MX6Q_PAD_EIM_DA11__IPU2_CSI1_HSYNC 0x140 0x454 0x8dc 0x2 0x1 367 + #define MX6Q_PAD_EIM_DA11__GPIO3_IO11 0x140 0x454 0x000 0x5 0x0 368 + #define MX6Q_PAD_EIM_DA11__SRC_BOOT_CFG11 0x140 0x454 0x000 0x7 0x0 369 + #define MX6Q_PAD_EIM_DA12__EIM_AD12 0x144 0x458 0x000 0x0 0x0 370 + #define MX6Q_PAD_EIM_DA12__IPU1_DI1_PIN03 0x144 0x458 0x000 0x1 0x0 371 + #define MX6Q_PAD_EIM_DA12__IPU2_CSI1_VSYNC 0x144 0x458 0x8e4 0x2 0x1 372 + #define MX6Q_PAD_EIM_DA12__GPIO3_IO12 0x144 0x458 0x000 0x5 0x0 373 + #define MX6Q_PAD_EIM_DA12__SRC_BOOT_CFG12 0x144 0x458 0x000 0x7 0x0 374 + #define MX6Q_PAD_EIM_DA13__EIM_AD13 0x148 0x45c 0x000 0x0 0x0 375 + #define MX6Q_PAD_EIM_DA13__IPU1_DI1_D0_CS 0x148 0x45c 0x000 0x1 0x0 376 + #define MX6Q_PAD_EIM_DA13__GPIO3_IO13 0x148 0x45c 0x000 0x5 0x0 377 + #define MX6Q_PAD_EIM_DA13__SRC_BOOT_CFG13 0x148 0x45c 0x000 0x7 0x0 378 + #define MX6Q_PAD_EIM_DA14__EIM_AD14 0x14c 0x460 0x000 0x0 0x0 379 + #define MX6Q_PAD_EIM_DA14__IPU1_DI1_D1_CS 0x14c 0x460 0x000 0x1 0x0 380 + #define MX6Q_PAD_EIM_DA14__GPIO3_IO14 0x14c 0x460 0x000 0x5 0x0 381 + #define MX6Q_PAD_EIM_DA14__SRC_BOOT_CFG14 0x14c 0x460 0x000 0x7 0x0 382 + #define MX6Q_PAD_EIM_DA15__EIM_AD15 0x150 0x464 0x000 0x0 0x0 383 + #define MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN01 0x150 0x464 0x000 0x1 0x0 384 + #define MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN04 0x150 0x464 0x000 0x2 0x0 385 + #define MX6Q_PAD_EIM_DA15__GPIO3_IO15 0x150 0x464 0x000 0x5 0x0 386 + #define MX6Q_PAD_EIM_DA15__SRC_BOOT_CFG15 0x150 0x464 0x000 0x7 0x0 387 + #define MX6Q_PAD_EIM_WAIT__EIM_WAIT_B 0x154 0x468 0x000 0x0 0x0 388 + #define MX6Q_PAD_EIM_WAIT__EIM_DTACK_B 0x154 0x468 0x000 0x1 0x0 389 + #define MX6Q_PAD_EIM_WAIT__GPIO5_IO00 0x154 0x468 0x000 0x5 0x0 390 + #define MX6Q_PAD_EIM_WAIT__SRC_BOOT_CFG25 0x154 0x468 0x000 0x7 0x0 391 + #define MX6Q_PAD_EIM_BCLK__EIM_BCLK 0x158 0x46c 0x000 0x0 0x0 392 + #define MX6Q_PAD_EIM_BCLK__IPU1_DI1_PIN16 0x158 0x46c 0x000 0x1 0x0 393 + #define MX6Q_PAD_EIM_BCLK__GPIO6_IO31 0x158 0x46c 0x000 0x5 0x0 394 + #define MX6Q_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x15c 0x470 0x000 0x0 0x0 395 + #define MX6Q_PAD_DI0_DISP_CLK__IPU2_DI0_DISP_CLK 0x15c 0x470 0x000 0x1 0x0 396 + #define MX6Q_PAD_DI0_DISP_CLK__GPIO4_IO16 0x15c 0x470 0x000 0x5 0x0 397 + #define MX6Q_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x160 0x474 0x000 0x0 0x0 398 + #define MX6Q_PAD_DI0_PIN15__IPU2_DI0_PIN15 0x160 0x474 0x000 0x1 0x0 399 + #define MX6Q_PAD_DI0_PIN15__AUD6_TXC 0x160 0x474 0x000 0x2 0x0 400 + #define MX6Q_PAD_DI0_PIN15__GPIO4_IO17 0x160 0x474 0x000 0x5 0x0 401 + #define MX6Q_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x164 0x478 0x000 0x0 0x0 402 + #define MX6Q_PAD_DI0_PIN2__IPU2_DI0_PIN02 0x164 0x478 0x000 0x1 0x0 403 + #define MX6Q_PAD_DI0_PIN2__AUD6_TXD 0x164 0x478 0x000 0x2 0x0 404 + #define MX6Q_PAD_DI0_PIN2__GPIO4_IO18 0x164 0x478 0x000 0x5 0x0 405 + #define MX6Q_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x168 0x47c 0x000 0x0 0x0 406 + #define MX6Q_PAD_DI0_PIN3__IPU2_DI0_PIN03 0x168 0x47c 0x000 0x1 0x0 407 + #define MX6Q_PAD_DI0_PIN3__AUD6_TXFS 0x168 0x47c 0x000 0x2 0x0 408 + #define MX6Q_PAD_DI0_PIN3__GPIO4_IO19 0x168 0x47c 0x000 0x5 0x0 409 + #define MX6Q_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x16c 0x480 0x000 0x0 0x0 410 + #define MX6Q_PAD_DI0_PIN4__IPU2_DI0_PIN04 0x16c 0x480 0x000 0x1 0x0 411 + #define MX6Q_PAD_DI0_PIN4__AUD6_RXD 0x16c 0x480 0x000 0x2 0x0 412 + #define MX6Q_PAD_DI0_PIN4__SD1_WP 0x16c 0x480 0x94c 0x3 0x0 413 + #define MX6Q_PAD_DI0_PIN4__GPIO4_IO20 0x16c 0x480 0x000 0x5 0x0 414 + #define MX6Q_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x170 0x484 0x000 0x0 0x0 415 + #define MX6Q_PAD_DISP0_DAT0__IPU2_DISP0_DATA00 0x170 0x484 0x000 0x1 0x0 416 + #define MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 0x170 0x484 0x000 0x2 0x0 417 + #define MX6Q_PAD_DISP0_DAT0__GPIO4_IO21 0x170 0x484 0x000 0x5 0x0 418 + #define MX6Q_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x174 0x488 0x000 0x0 0x0 419 + #define MX6Q_PAD_DISP0_DAT1__IPU2_DISP0_DATA01 0x174 0x488 0x000 0x1 0x0 420 + #define MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 0x174 0x488 0x000 0x2 0x0 421 + #define MX6Q_PAD_DISP0_DAT1__GPIO4_IO22 0x174 0x488 0x000 0x5 0x0 422 + #define MX6Q_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x178 0x48c 0x000 0x0 0x0 423 + #define MX6Q_PAD_DISP0_DAT2__IPU2_DISP0_DATA02 0x178 0x48c 0x000 0x1 0x0 424 + #define MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 0x178 0x48c 0x000 0x2 0x0 425 + #define MX6Q_PAD_DISP0_DAT2__GPIO4_IO23 0x178 0x48c 0x000 0x5 0x0 426 + #define MX6Q_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x17c 0x490 0x000 0x0 0x0 427 + #define MX6Q_PAD_DISP0_DAT3__IPU2_DISP0_DATA03 0x17c 0x490 0x000 0x1 0x0 428 + #define MX6Q_PAD_DISP0_DAT3__ECSPI3_SS0 0x17c 0x490 0x000 0x2 0x0 429 + #define MX6Q_PAD_DISP0_DAT3__GPIO4_IO24 0x17c 0x490 0x000 0x5 0x0 430 + #define MX6Q_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x180 0x494 0x000 0x0 0x0 431 + #define MX6Q_PAD_DISP0_DAT4__IPU2_DISP0_DATA04 0x180 0x494 0x000 0x1 0x0 432 + #define MX6Q_PAD_DISP0_DAT4__ECSPI3_SS1 0x180 0x494 0x000 0x2 0x0 433 + #define MX6Q_PAD_DISP0_DAT4__GPIO4_IO25 0x180 0x494 0x000 0x5 0x0 434 + #define MX6Q_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x184 0x498 0x000 0x0 0x0 435 + #define MX6Q_PAD_DISP0_DAT5__IPU2_DISP0_DATA05 0x184 0x498 0x000 0x1 0x0 436 + #define MX6Q_PAD_DISP0_DAT5__ECSPI3_SS2 0x184 0x498 0x000 0x2 0x0 437 + #define MX6Q_PAD_DISP0_DAT5__AUD6_RXFS 0x184 0x498 0x000 0x3 0x0 438 + #define MX6Q_PAD_DISP0_DAT5__GPIO4_IO26 0x184 0x498 0x000 0x5 0x0 439 + #define MX6Q_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x188 0x49c 0x000 0x0 0x0 440 + #define MX6Q_PAD_DISP0_DAT6__IPU2_DISP0_DATA06 0x188 0x49c 0x000 0x1 0x0 441 + #define MX6Q_PAD_DISP0_DAT6__ECSPI3_SS3 0x188 0x49c 0x000 0x2 0x0 442 + #define MX6Q_PAD_DISP0_DAT6__AUD6_RXC 0x188 0x49c 0x000 0x3 0x0 443 + #define MX6Q_PAD_DISP0_DAT6__GPIO4_IO27 0x188 0x49c 0x000 0x5 0x0 444 + #define MX6Q_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x18c 0x4a0 0x000 0x0 0x0 445 + #define MX6Q_PAD_DISP0_DAT7__IPU2_DISP0_DATA07 0x18c 0x4a0 0x000 0x1 0x0 446 + #define MX6Q_PAD_DISP0_DAT7__ECSPI3_RDY 0x18c 0x4a0 0x000 0x2 0x0 447 + #define MX6Q_PAD_DISP0_DAT7__GPIO4_IO28 0x18c 0x4a0 0x000 0x5 0x0 448 + #define MX6Q_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x190 0x4a4 0x000 0x0 0x0 449 + #define MX6Q_PAD_DISP0_DAT8__IPU2_DISP0_DATA08 0x190 0x4a4 0x000 0x1 0x0 450 + #define MX6Q_PAD_DISP0_DAT8__PWM1_OUT 0x190 0x4a4 0x000 0x2 0x0 451 + #define MX6Q_PAD_DISP0_DAT8__WDOG1_B 0x190 0x4a4 0x000 0x3 0x0 452 + #define MX6Q_PAD_DISP0_DAT8__GPIO4_IO29 0x190 0x4a4 0x000 0x5 0x0 453 + #define MX6Q_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x194 0x4a8 0x000 0x0 0x0 454 + #define MX6Q_PAD_DISP0_DAT9__IPU2_DISP0_DATA09 0x194 0x4a8 0x000 0x1 0x0 455 + #define MX6Q_PAD_DISP0_DAT9__PWM2_OUT 0x194 0x4a8 0x000 0x2 0x0 456 + #define MX6Q_PAD_DISP0_DAT9__WDOG2_B 0x194 0x4a8 0x000 0x3 0x0 457 + #define MX6Q_PAD_DISP0_DAT9__GPIO4_IO30 0x194 0x4a8 0x000 0x5 0x0 458 + #define MX6Q_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x198 0x4ac 0x000 0x0 0x0 459 + #define MX6Q_PAD_DISP0_DAT10__IPU2_DISP0_DATA10 0x198 0x4ac 0x000 0x1 0x0 460 + #define MX6Q_PAD_DISP0_DAT10__GPIO4_IO31 0x198 0x4ac 0x000 0x5 0x0 461 + #define MX6Q_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x19c 0x4b0 0x000 0x0 0x0 462 + #define MX6Q_PAD_DISP0_DAT11__IPU2_DISP0_DATA11 0x19c 0x4b0 0x000 0x1 0x0 463 + #define MX6Q_PAD_DISP0_DAT11__GPIO5_IO05 0x19c 0x4b0 0x000 0x5 0x0 464 + #define MX6Q_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x1a0 0x4b4 0x000 0x0 0x0 465 + #define MX6Q_PAD_DISP0_DAT12__IPU2_DISP0_DATA12 0x1a0 0x4b4 0x000 0x1 0x0 466 + #define MX6Q_PAD_DISP0_DAT12__GPIO5_IO06 0x1a0 0x4b4 0x000 0x5 0x0 467 + #define MX6Q_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x1a4 0x4b8 0x000 0x0 0x0 468 + #define MX6Q_PAD_DISP0_DAT13__IPU2_DISP0_DATA13 0x1a4 0x4b8 0x000 0x1 0x0 469 + #define MX6Q_PAD_DISP0_DAT13__AUD5_RXFS 0x1a4 0x4b8 0x7d8 0x3 0x1 470 + #define MX6Q_PAD_DISP0_DAT13__GPIO5_IO07 0x1a4 0x4b8 0x000 0x5 0x0 471 + #define MX6Q_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x1a8 0x4bc 0x000 0x0 0x0 472 + #define MX6Q_PAD_DISP0_DAT14__IPU2_DISP0_DATA14 0x1a8 0x4bc 0x000 0x1 0x0 473 + #define MX6Q_PAD_DISP0_DAT14__AUD5_RXC 0x1a8 0x4bc 0x7d4 0x3 0x1 474 + #define MX6Q_PAD_DISP0_DAT14__GPIO5_IO08 0x1a8 0x4bc 0x000 0x5 0x0 475 + #define MX6Q_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x1ac 0x4c0 0x000 0x0 0x0 476 + #define MX6Q_PAD_DISP0_DAT15__IPU2_DISP0_DATA15 0x1ac 0x4c0 0x000 0x1 0x0 477 + #define MX6Q_PAD_DISP0_DAT15__ECSPI1_SS1 0x1ac 0x4c0 0x804 0x2 0x1 478 + #define MX6Q_PAD_DISP0_DAT15__ECSPI2_SS1 0x1ac 0x4c0 0x820 0x3 0x1 479 + #define MX6Q_PAD_DISP0_DAT15__GPIO5_IO09 0x1ac 0x4c0 0x000 0x5 0x0 480 + #define MX6Q_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x1b0 0x4c4 0x000 0x0 0x0 481 + #define MX6Q_PAD_DISP0_DAT16__IPU2_DISP0_DATA16 0x1b0 0x4c4 0x000 0x1 0x0 482 + #define MX6Q_PAD_DISP0_DAT16__ECSPI2_MOSI 0x1b0 0x4c4 0x818 0x2 0x1 483 + #define MX6Q_PAD_DISP0_DAT16__AUD5_TXC 0x1b0 0x4c4 0x7dc 0x3 0x0 484 + #define MX6Q_PAD_DISP0_DAT16__SDMA_EXT_EVENT0 0x1b0 0x4c4 0x90c 0x4 0x0 485 + #define MX6Q_PAD_DISP0_DAT16__GPIO5_IO10 0x1b0 0x4c4 0x000 0x5 0x0 486 + #define MX6Q_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x1b4 0x4c8 0x000 0x0 0x0 487 + #define MX6Q_PAD_DISP0_DAT17__IPU2_DISP0_DATA17 0x1b4 0x4c8 0x000 0x1 0x0 488 + #define MX6Q_PAD_DISP0_DAT17__ECSPI2_MISO 0x1b4 0x4c8 0x814 0x2 0x1 489 + #define MX6Q_PAD_DISP0_DAT17__AUD5_TXD 0x1b4 0x4c8 0x7d0 0x3 0x0 490 + #define MX6Q_PAD_DISP0_DAT17__SDMA_EXT_EVENT1 0x1b4 0x4c8 0x910 0x4 0x0 491 + #define MX6Q_PAD_DISP0_DAT17__GPIO5_IO11 0x1b4 0x4c8 0x000 0x5 0x0 492 + #define MX6Q_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x1b8 0x4cc 0x000 0x0 0x0 493 + #define MX6Q_PAD_DISP0_DAT18__IPU2_DISP0_DATA18 0x1b8 0x4cc 0x000 0x1 0x0 494 + #define MX6Q_PAD_DISP0_DAT18__ECSPI2_SS0 0x1b8 0x4cc 0x81c 0x2 0x1 495 + #define MX6Q_PAD_DISP0_DAT18__AUD5_TXFS 0x1b8 0x4cc 0x7e0 0x3 0x0 496 + #define MX6Q_PAD_DISP0_DAT18__AUD4_RXFS 0x1b8 0x4cc 0x7c0 0x4 0x0 497 + #define MX6Q_PAD_DISP0_DAT18__GPIO5_IO12 0x1b8 0x4cc 0x000 0x5 0x0 498 + #define MX6Q_PAD_DISP0_DAT18__EIM_CS2_B 0x1b8 0x4cc 0x000 0x7 0x0 499 + #define MX6Q_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x1bc 0x4d0 0x000 0x0 0x0 500 + #define MX6Q_PAD_DISP0_DAT19__IPU2_DISP0_DATA19 0x1bc 0x4d0 0x000 0x1 0x0 501 + #define MX6Q_PAD_DISP0_DAT19__ECSPI2_SCLK 0x1bc 0x4d0 0x810 0x2 0x1 502 + #define MX6Q_PAD_DISP0_DAT19__AUD5_RXD 0x1bc 0x4d0 0x7cc 0x3 0x0 503 + #define MX6Q_PAD_DISP0_DAT19__AUD4_RXC 0x1bc 0x4d0 0x7bc 0x4 0x0 504 + #define MX6Q_PAD_DISP0_DAT19__GPIO5_IO13 0x1bc 0x4d0 0x000 0x5 0x0 505 + #define MX6Q_PAD_DISP0_DAT19__EIM_CS3_B 0x1bc 0x4d0 0x000 0x7 0x0 506 + #define MX6Q_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x1c0 0x4d4 0x000 0x0 0x0 507 + #define MX6Q_PAD_DISP0_DAT20__IPU2_DISP0_DATA20 0x1c0 0x4d4 0x000 0x1 0x0 508 + #define MX6Q_PAD_DISP0_DAT20__ECSPI1_SCLK 0x1c0 0x4d4 0x7f4 0x2 0x1 509 + #define MX6Q_PAD_DISP0_DAT20__AUD4_TXC 0x1c0 0x4d4 0x7c4 0x3 0x0 510 + #define MX6Q_PAD_DISP0_DAT20__GPIO5_IO14 0x1c0 0x4d4 0x000 0x5 0x0 511 + #define MX6Q_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x1c4 0x4d8 0x000 0x0 0x0 512 + #define MX6Q_PAD_DISP0_DAT21__IPU2_DISP0_DATA21 0x1c4 0x4d8 0x000 0x1 0x0 513 + #define MX6Q_PAD_DISP0_DAT21__ECSPI1_MOSI 0x1c4 0x4d8 0x7fc 0x2 0x1 514 + #define MX6Q_PAD_DISP0_DAT21__AUD4_TXD 0x1c4 0x4d8 0x7b8 0x3 0x1 515 + #define MX6Q_PAD_DISP0_DAT21__GPIO5_IO15 0x1c4 0x4d8 0x000 0x5 0x0 516 + #define MX6Q_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x1c8 0x4dc 0x000 0x0 0x0 517 + #define MX6Q_PAD_DISP0_DAT22__IPU2_DISP0_DATA22 0x1c8 0x4dc 0x000 0x1 0x0 518 + #define MX6Q_PAD_DISP0_DAT22__ECSPI1_MISO 0x1c8 0x4dc 0x7f8 0x2 0x1 519 + #define MX6Q_PAD_DISP0_DAT22__AUD4_TXFS 0x1c8 0x4dc 0x7c8 0x3 0x1 520 + #define MX6Q_PAD_DISP0_DAT22__GPIO5_IO16 0x1c8 0x4dc 0x000 0x5 0x0 521 + #define MX6Q_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x1cc 0x4e0 0x000 0x0 0x0 522 + #define MX6Q_PAD_DISP0_DAT23__IPU2_DISP0_DATA23 0x1cc 0x4e0 0x000 0x1 0x0 523 + #define MX6Q_PAD_DISP0_DAT23__ECSPI1_SS0 0x1cc 0x4e0 0x800 0x2 0x1 524 + #define MX6Q_PAD_DISP0_DAT23__AUD4_RXD 0x1cc 0x4e0 0x7b4 0x3 0x1 525 + #define MX6Q_PAD_DISP0_DAT23__GPIO5_IO17 0x1cc 0x4e0 0x000 0x5 0x0 526 + #define MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1d0 0x4e4 0x840 0x1 0x0 527 + #define MX6Q_PAD_ENET_MDIO__ESAI_RX_CLK 0x1d0 0x4e4 0x86c 0x2 0x0 528 + #define MX6Q_PAD_ENET_MDIO__ENET_1588_EVENT1_OUT 0x1d0 0x4e4 0x000 0x4 0x0 529 + #define MX6Q_PAD_ENET_MDIO__GPIO1_IO22 0x1d0 0x4e4 0x000 0x5 0x0 530 + #define MX6Q_PAD_ENET_MDIO__SPDIF_LOCK 0x1d0 0x4e4 0x000 0x6 0x0 531 + #define MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1d4 0x4e8 0x000 0x1 0x0 532 + #define MX6Q_PAD_ENET_REF_CLK__ESAI_RX_FS 0x1d4 0x4e8 0x85c 0x2 0x0 533 + #define MX6Q_PAD_ENET_REF_CLK__GPIO1_IO23 0x1d4 0x4e8 0x000 0x5 0x0 534 + #define MX6Q_PAD_ENET_REF_CLK__SPDIF_SR_CLK 0x1d4 0x4e8 0x000 0x6 0x0 535 + #define MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x1d8 0x4ec 0x000 0x0 0x0 536 + #define MX6Q_PAD_ENET_RX_ER__ENET_RX_ER 0x1d8 0x4ec 0x000 0x1 0x0 537 + #define MX6Q_PAD_ENET_RX_ER__ESAI_RX_HF_CLK 0x1d8 0x4ec 0x864 0x2 0x0 538 + #define MX6Q_PAD_ENET_RX_ER__SPDIF_IN 0x1d8 0x4ec 0x914 0x3 0x1 539 + #define MX6Q_PAD_ENET_RX_ER__ENET_1588_EVENT2_OUT 0x1d8 0x4ec 0x000 0x4 0x0 540 + #define MX6Q_PAD_ENET_RX_ER__GPIO1_IO24 0x1d8 0x4ec 0x000 0x5 0x0 541 + #define MX6Q_PAD_ENET_CRS_DV__ENET_RX_EN 0x1dc 0x4f0 0x858 0x1 0x1 542 + #define MX6Q_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1dc 0x4f0 0x870 0x2 0x0 543 + #define MX6Q_PAD_ENET_CRS_DV__SPDIF_EXT_CLK 0x1dc 0x4f0 0x918 0x3 0x1 544 + #define MX6Q_PAD_ENET_CRS_DV__GPIO1_IO25 0x1dc 0x4f0 0x000 0x5 0x0 545 + #define MX6Q_PAD_ENET_RXD1__MLB_SIG 0x1e0 0x4f4 0x908 0x0 0x0 546 + #define MX6Q_PAD_ENET_RXD1__ENET_RX_DATA1 0x1e0 0x4f4 0x84c 0x1 0x1 547 + #define MX6Q_PAD_ENET_RXD1__ESAI_TX_FS 0x1e0 0x4f4 0x860 0x2 0x0 548 + #define MX6Q_PAD_ENET_RXD1__ENET_1588_EVENT3_OUT 0x1e0 0x4f4 0x000 0x4 0x0 549 + #define MX6Q_PAD_ENET_RXD1__GPIO1_IO26 0x1e0 0x4f4 0x000 0x5 0x0 550 + #define MX6Q_PAD_ENET_RXD0__ENET_RX_DATA0 0x1e4 0x4f8 0x848 0x1 0x1 551 + #define MX6Q_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1e4 0x4f8 0x868 0x2 0x0 552 + #define MX6Q_PAD_ENET_RXD0__SPDIF_OUT 0x1e4 0x4f8 0x000 0x3 0x0 553 + #define MX6Q_PAD_ENET_RXD0__GPIO1_IO27 0x1e4 0x4f8 0x000 0x5 0x0 554 + #define MX6Q_PAD_ENET_TX_EN__ENET_TX_EN 0x1e8 0x4fc 0x000 0x1 0x0 555 + #define MX6Q_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1e8 0x4fc 0x880 0x2 0x0 556 + #define MX6Q_PAD_ENET_TX_EN__GPIO1_IO28 0x1e8 0x4fc 0x000 0x5 0x0 557 + #define MX6Q_PAD_ENET_TXD1__MLB_CLK 0x1ec 0x500 0x900 0x0 0x0 558 + #define MX6Q_PAD_ENET_TXD1__ENET_TX_DATA1 0x1ec 0x500 0x000 0x1 0x0 559 + #define MX6Q_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1ec 0x500 0x87c 0x2 0x0 560 + #define MX6Q_PAD_ENET_TXD1__ENET_1588_EVENT0_IN 0x1ec 0x500 0x000 0x4 0x0 561 + #define MX6Q_PAD_ENET_TXD1__GPIO1_IO29 0x1ec 0x500 0x000 0x5 0x0 562 + #define MX6Q_PAD_ENET_TXD0__ENET_TX_DATA0 0x1f0 0x504 0x000 0x1 0x0 563 + #define MX6Q_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1f0 0x504 0x884 0x2 0x0 564 + #define MX6Q_PAD_ENET_TXD0__GPIO1_IO30 0x1f0 0x504 0x000 0x5 0x0 565 + #define MX6Q_PAD_ENET_MDC__MLB_DATA 0x1f4 0x508 0x904 0x0 0x0 566 + #define MX6Q_PAD_ENET_MDC__ENET_MDC 0x1f4 0x508 0x000 0x1 0x0 567 + #define MX6Q_PAD_ENET_MDC__ESAI_TX5_RX0 0x1f4 0x508 0x888 0x2 0x0 568 + #define MX6Q_PAD_ENET_MDC__ENET_1588_EVENT1_IN 0x1f4 0x508 0x000 0x4 0x0 569 + #define MX6Q_PAD_ENET_MDC__GPIO1_IO31 0x1f4 0x508 0x000 0x5 0x0 570 + #define MX6Q_PAD_KEY_COL0__ECSPI1_SCLK 0x1f8 0x5c8 0x7f4 0x0 0x2 571 + #define MX6Q_PAD_KEY_COL0__ENET_RX_DATA3 0x1f8 0x5c8 0x854 0x1 0x1 572 + #define MX6Q_PAD_KEY_COL0__AUD5_TXC 0x1f8 0x5c8 0x7dc 0x2 0x1 573 + #define MX6Q_PAD_KEY_COL0__KEY_COL0 0x1f8 0x5c8 0x000 0x3 0x0 574 + #define MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1f8 0x5c8 0x000 0x4 0x0 575 + #define MX6Q_PAD_KEY_COL0__UART4_RX_DATA 0x1f8 0x5c8 0x938 0x4 0x0 576 + #define MX6Q_PAD_KEY_COL0__GPIO4_IO06 0x1f8 0x5c8 0x000 0x5 0x0 577 + #define MX6Q_PAD_KEY_COL0__DCIC1_OUT 0x1f8 0x5c8 0x000 0x6 0x0 578 + #define MX6Q_PAD_KEY_ROW0__ECSPI1_MOSI 0x1fc 0x5cc 0x7fc 0x0 0x2 579 + #define MX6Q_PAD_KEY_ROW0__ENET_TX_DATA3 0x1fc 0x5cc 0x000 0x1 0x0 580 + #define MX6Q_PAD_KEY_ROW0__AUD5_TXD 0x1fc 0x5cc 0x7d0 0x2 0x1 581 + #define MX6Q_PAD_KEY_ROW0__KEY_ROW0 0x1fc 0x5cc 0x000 0x3 0x0 582 + #define MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1fc 0x5cc 0x938 0x4 0x1 583 + #define MX6Q_PAD_KEY_ROW0__UART4_TX_DATA 0x1fc 0x5cc 0x000 0x4 0x0 584 + #define MX6Q_PAD_KEY_ROW0__GPIO4_IO07 0x1fc 0x5cc 0x000 0x5 0x0 585 + #define MX6Q_PAD_KEY_ROW0__DCIC2_OUT 0x1fc 0x5cc 0x000 0x6 0x0 586 + #define MX6Q_PAD_KEY_COL1__ECSPI1_MISO 0x200 0x5d0 0x7f8 0x0 0x2 587 + #define MX6Q_PAD_KEY_COL1__ENET_MDIO 0x200 0x5d0 0x840 0x1 0x1 588 + #define MX6Q_PAD_KEY_COL1__AUD5_TXFS 0x200 0x5d0 0x7e0 0x2 0x1 589 + #define MX6Q_PAD_KEY_COL1__KEY_COL1 0x200 0x5d0 0x000 0x3 0x0 590 + #define MX6Q_PAD_KEY_COL1__UART5_TX_DATA 0x200 0x5d0 0x000 0x4 0x0 591 + #define MX6Q_PAD_KEY_COL1__UART5_RX_DATA 0x200 0x5d0 0x940 0x4 0x0 592 + #define MX6Q_PAD_KEY_COL1__GPIO4_IO08 0x200 0x5d0 0x000 0x5 0x0 593 + #define MX6Q_PAD_KEY_COL1__SD1_VSELECT 0x200 0x5d0 0x000 0x6 0x0 594 + #define MX6Q_PAD_KEY_ROW1__ECSPI1_SS0 0x204 0x5d4 0x800 0x0 0x2 595 + #define MX6Q_PAD_KEY_ROW1__ENET_COL 0x204 0x5d4 0x000 0x1 0x0 596 + #define MX6Q_PAD_KEY_ROW1__AUD5_RXD 0x204 0x5d4 0x7cc 0x2 0x1 597 + #define MX6Q_PAD_KEY_ROW1__KEY_ROW1 0x204 0x5d4 0x000 0x3 0x0 598 + #define MX6Q_PAD_KEY_ROW1__UART5_RX_DATA 0x204 0x5d4 0x940 0x4 0x1 599 + #define MX6Q_PAD_KEY_ROW1__UART5_TX_DATA 0x204 0x5d4 0x000 0x4 0x0 600 + #define MX6Q_PAD_KEY_ROW1__GPIO4_IO09 0x204 0x5d4 0x000 0x5 0x0 601 + #define MX6Q_PAD_KEY_ROW1__SD2_VSELECT 0x204 0x5d4 0x000 0x6 0x0 602 + #define MX6Q_PAD_KEY_COL2__ECSPI1_SS1 0x208 0x5d8 0x804 0x0 0x2 603 + #define MX6Q_PAD_KEY_COL2__ENET_RX_DATA2 0x208 0x5d8 0x850 0x1 0x1 604 + #define MX6Q_PAD_KEY_COL2__FLEXCAN1_TX 0x208 0x5d8 0x000 0x2 0x0 605 + #define MX6Q_PAD_KEY_COL2__KEY_COL2 0x208 0x5d8 0x000 0x3 0x0 606 + #define MX6Q_PAD_KEY_COL2__ENET_MDC 0x208 0x5d8 0x000 0x4 0x0 607 + #define MX6Q_PAD_KEY_COL2__GPIO4_IO10 0x208 0x5d8 0x000 0x5 0x0 608 + #define MX6Q_PAD_KEY_COL2__USB_H1_PWR_CTL_WAKE 0x208 0x5d8 0x000 0x6 0x0 609 + #define MX6Q_PAD_KEY_ROW2__ECSPI1_SS2 0x20c 0x5dc 0x808 0x0 0x1 610 + #define MX6Q_PAD_KEY_ROW2__ENET_TX_DATA2 0x20c 0x5dc 0x000 0x1 0x0 611 + #define MX6Q_PAD_KEY_ROW2__FLEXCAN1_RX 0x20c 0x5dc 0x7e4 0x2 0x0 612 + #define MX6Q_PAD_KEY_ROW2__KEY_ROW2 0x20c 0x5dc 0x000 0x3 0x0 613 + #define MX6Q_PAD_KEY_ROW2__SD2_VSELECT 0x20c 0x5dc 0x000 0x4 0x0 614 + #define MX6Q_PAD_KEY_ROW2__GPIO4_IO11 0x20c 0x5dc 0x000 0x5 0x0 615 + #define MX6Q_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x20c 0x5dc 0x88c 0x6 0x1 616 + #define MX6Q_PAD_KEY_COL3__ECSPI1_SS3 0x210 0x5e0 0x80c 0x0 0x1 617 + #define MX6Q_PAD_KEY_COL3__ENET_CRS 0x210 0x5e0 0x000 0x1 0x0 618 + #define MX6Q_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x210 0x5e0 0x890 0x2 0x1 619 + #define MX6Q_PAD_KEY_COL3__KEY_COL3 0x210 0x5e0 0x000 0x3 0x0 620 + #define MX6Q_PAD_KEY_COL3__I2C2_SCL 0x210 0x5e0 0x8a0 0x4 0x1 621 + #define MX6Q_PAD_KEY_COL3__GPIO4_IO12 0x210 0x5e0 0x000 0x5 0x0 622 + #define MX6Q_PAD_KEY_COL3__SPDIF_IN 0x210 0x5e0 0x914 0x6 0x2 623 + #define MX6Q_PAD_KEY_ROW3__ASRC_EXT_CLK 0x214 0x5e4 0x7b0 0x1 0x0 624 + #define MX6Q_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x214 0x5e4 0x894 0x2 0x1 625 + #define MX6Q_PAD_KEY_ROW3__KEY_ROW3 0x214 0x5e4 0x000 0x3 0x0 626 + #define MX6Q_PAD_KEY_ROW3__I2C2_SDA 0x214 0x5e4 0x8a4 0x4 0x1 627 + #define MX6Q_PAD_KEY_ROW3__GPIO4_IO13 0x214 0x5e4 0x000 0x5 0x0 628 + #define MX6Q_PAD_KEY_ROW3__SD1_VSELECT 0x214 0x5e4 0x000 0x6 0x0 629 + #define MX6Q_PAD_KEY_COL4__FLEXCAN2_TX 0x218 0x5e8 0x000 0x0 0x0 630 + #define MX6Q_PAD_KEY_COL4__IPU1_SISG4 0x218 0x5e8 0x000 0x1 0x0 631 + #define MX6Q_PAD_KEY_COL4__USB_OTG_OC 0x218 0x5e8 0x944 0x2 0x1 632 + #define MX6Q_PAD_KEY_COL4__KEY_COL4 0x218 0x5e8 0x000 0x3 0x0 633 + #define MX6Q_PAD_KEY_COL4__UART5_RTS_B 0x218 0x5e8 0x93c 0x4 0x0 634 + #define MX6Q_PAD_KEY_COL4__UART5_CTS_B 0x218 0x5e8 0x000 0x4 0x0 635 + #define MX6Q_PAD_KEY_COL4__GPIO4_IO14 0x218 0x5e8 0x000 0x5 0x0 636 + #define MX6Q_PAD_KEY_ROW4__FLEXCAN2_RX 0x21c 0x5ec 0x7e8 0x0 0x0 637 + #define MX6Q_PAD_KEY_ROW4__IPU1_SISG5 0x21c 0x5ec 0x000 0x1 0x0 638 + #define MX6Q_PAD_KEY_ROW4__USB_OTG_PWR 0x21c 0x5ec 0x000 0x2 0x0 639 + #define MX6Q_PAD_KEY_ROW4__KEY_ROW4 0x21c 0x5ec 0x000 0x3 0x0 640 + #define MX6Q_PAD_KEY_ROW4__UART5_CTS_B 0x21c 0x5ec 0x000 0x4 0x0 641 + #define MX6Q_PAD_KEY_ROW4__UART5_RTS_B 0x21c 0x5ec 0x93c 0x4 0x1 642 + #define MX6Q_PAD_KEY_ROW4__GPIO4_IO15 0x21c 0x5ec 0x000 0x5 0x0 643 + #define MX6Q_PAD_GPIO_0__CCM_CLKO1 0x220 0x5f0 0x000 0x0 0x0 644 + #define MX6Q_PAD_GPIO_0__KEY_COL5 0x220 0x5f0 0x8e8 0x2 0x0 645 + #define MX6Q_PAD_GPIO_0__ASRC_EXT_CLK 0x220 0x5f0 0x7b0 0x3 0x1 646 + #define MX6Q_PAD_GPIO_0__EPIT1_OUT 0x220 0x5f0 0x000 0x4 0x0 647 + #define MX6Q_PAD_GPIO_0__GPIO1_IO00 0x220 0x5f0 0x000 0x5 0x0 648 + #define MX6Q_PAD_GPIO_0__USB_H1_PWR 0x220 0x5f0 0x000 0x6 0x0 649 + #define MX6Q_PAD_GPIO_0__SNVS_VIO_5 0x220 0x5f0 0x000 0x7 0x0 650 + #define MX6Q_PAD_GPIO_1__ESAI_RX_CLK 0x224 0x5f4 0x86c 0x0 0x1 651 + #define MX6Q_PAD_GPIO_1__WDOG2_B 0x224 0x5f4 0x000 0x1 0x0 652 + #define MX6Q_PAD_GPIO_1__KEY_ROW5 0x224 0x5f4 0x8f4 0x2 0x0 653 + #define MX6Q_PAD_GPIO_1__USB_OTG_ID 0x224 0x5f4 0x000 0x3 0x0 654 + #define MX6Q_PAD_GPIO_1__PWM2_OUT 0x224 0x5f4 0x000 0x4 0x0 655 + #define MX6Q_PAD_GPIO_1__GPIO1_IO01 0x224 0x5f4 0x000 0x5 0x0 656 + #define MX6Q_PAD_GPIO_1__SD1_CD_B 0x224 0x5f4 0x000 0x6 0x0 657 + #define MX6Q_PAD_GPIO_9__ESAI_RX_FS 0x228 0x5f8 0x85c 0x0 0x1 658 + #define MX6Q_PAD_GPIO_9__WDOG1_B 0x228 0x5f8 0x000 0x1 0x0 659 + #define MX6Q_PAD_GPIO_9__KEY_COL6 0x228 0x5f8 0x8ec 0x2 0x0 660 + #define MX6Q_PAD_GPIO_9__CCM_REF_EN_B 0x228 0x5f8 0x000 0x3 0x0 661 + #define MX6Q_PAD_GPIO_9__PWM1_OUT 0x228 0x5f8 0x000 0x4 0x0 662 + #define MX6Q_PAD_GPIO_9__GPIO1_IO09 0x228 0x5f8 0x000 0x5 0x0 663 + #define MX6Q_PAD_GPIO_9__SD1_WP 0x228 0x5f8 0x94c 0x6 0x1 664 + #define MX6Q_PAD_GPIO_3__ESAI_RX_HF_CLK 0x22c 0x5fc 0x864 0x0 0x1 665 + #define MX6Q_PAD_GPIO_3__I2C3_SCL 0x22c 0x5fc 0x8a8 0x2 0x1 666 + #define MX6Q_PAD_GPIO_3__XTALOSC_REF_CLK_24M 0x22c 0x5fc 0x000 0x3 0x0 667 + #define MX6Q_PAD_GPIO_3__CCM_CLKO2 0x22c 0x5fc 0x000 0x4 0x0 668 + #define MX6Q_PAD_GPIO_3__GPIO1_IO03 0x22c 0x5fc 0x000 0x5 0x0 669 + #define MX6Q_PAD_GPIO_3__USB_H1_OC 0x22c 0x5fc 0x948 0x6 0x1 670 + #define MX6Q_PAD_GPIO_3__MLB_CLK 0x22c 0x5fc 0x900 0x7 0x1 671 + #define MX6Q_PAD_GPIO_6__ESAI_TX_CLK 0x230 0x600 0x870 0x0 0x1 672 + #define MX6Q_PAD_GPIO_6__I2C3_SDA 0x230 0x600 0x8ac 0x2 0x1 673 + #define MX6Q_PAD_GPIO_6__GPIO1_IO06 0x230 0x600 0x000 0x5 0x0 674 + #define MX6Q_PAD_GPIO_6__SD2_LCTL 0x230 0x600 0x000 0x6 0x0 675 + #define MX6Q_PAD_GPIO_6__MLB_SIG 0x230 0x600 0x908 0x7 0x1 676 + #define MX6Q_PAD_GPIO_2__ESAI_TX_FS 0x234 0x604 0x860 0x0 0x1 677 + #define MX6Q_PAD_GPIO_2__KEY_ROW6 0x234 0x604 0x8f8 0x2 0x1 678 + #define MX6Q_PAD_GPIO_2__GPIO1_IO02 0x234 0x604 0x000 0x5 0x0 679 + #define MX6Q_PAD_GPIO_2__SD2_WP 0x234 0x604 0x000 0x6 0x0 680 + #define MX6Q_PAD_GPIO_2__MLB_DATA 0x234 0x604 0x904 0x7 0x1 681 + #define MX6Q_PAD_GPIO_4__ESAI_TX_HF_CLK 0x238 0x608 0x868 0x0 0x1 682 + #define MX6Q_PAD_GPIO_4__KEY_COL7 0x238 0x608 0x8f0 0x2 0x1 683 + #define MX6Q_PAD_GPIO_4__GPIO1_IO04 0x238 0x608 0x000 0x5 0x0 684 + #define MX6Q_PAD_GPIO_4__SD2_CD_B 0x238 0x608 0x000 0x6 0x0 685 + #define MX6Q_PAD_GPIO_5__ESAI_TX2_RX3 0x23c 0x60c 0x87c 0x0 0x1 686 + #define MX6Q_PAD_GPIO_5__KEY_ROW7 0x23c 0x60c 0x8fc 0x2 0x1 687 + #define MX6Q_PAD_GPIO_5__CCM_CLKO1 0x23c 0x60c 0x000 0x3 0x0 688 + #define MX6Q_PAD_GPIO_5__GPIO1_IO05 0x23c 0x60c 0x000 0x5 0x0 689 + #define MX6Q_PAD_GPIO_5__I2C3_SCL 0x23c 0x60c 0x8a8 0x6 0x2 690 + #define MX6Q_PAD_GPIO_5__ARM_EVENTI 0x23c 0x60c 0x000 0x7 0x0 691 + #define MX6Q_PAD_GPIO_7__ESAI_TX4_RX1 0x240 0x610 0x884 0x0 0x1 692 + #define MX6Q_PAD_GPIO_7__ECSPI5_RDY 0x240 0x610 0x000 0x1 0x0 693 + #define MX6Q_PAD_GPIO_7__EPIT1_OUT 0x240 0x610 0x000 0x2 0x0 694 + #define MX6Q_PAD_GPIO_7__FLEXCAN1_TX 0x240 0x610 0x000 0x3 0x0 695 + #define MX6Q_PAD_GPIO_7__UART2_TX_DATA 0x240 0x610 0x000 0x4 0x0 696 + #define MX6Q_PAD_GPIO_7__UART2_RX_DATA 0x240 0x610 0x928 0x4 0x2 697 + #define MX6Q_PAD_GPIO_7__GPIO1_IO07 0x240 0x610 0x000 0x5 0x0 698 + #define MX6Q_PAD_GPIO_7__SPDIF_LOCK 0x240 0x610 0x000 0x6 0x0 699 + #define MX6Q_PAD_GPIO_7__USB_OTG_HOST_MODE 0x240 0x610 0x000 0x7 0x0 700 + #define MX6Q_PAD_GPIO_8__ESAI_TX5_RX0 0x244 0x614 0x888 0x0 0x1 701 + #define MX6Q_PAD_GPIO_8__XTALOSC_REF_CLK_32K 0x244 0x614 0x000 0x1 0x0 702 + #define MX6Q_PAD_GPIO_8__EPIT2_OUT 0x244 0x614 0x000 0x2 0x0 703 + #define MX6Q_PAD_GPIO_8__FLEXCAN1_RX 0x244 0x614 0x7e4 0x3 0x1 704 + #define MX6Q_PAD_GPIO_8__UART2_RX_DATA 0x244 0x614 0x928 0x4 0x3 705 + #define MX6Q_PAD_GPIO_8__UART2_TX_DATA 0x244 0x614 0x000 0x4 0x0 706 + #define MX6Q_PAD_GPIO_8__GPIO1_IO08 0x244 0x614 0x000 0x5 0x0 707 + #define MX6Q_PAD_GPIO_8__SPDIF_SR_CLK 0x244 0x614 0x000 0x6 0x0 708 + #define MX6Q_PAD_GPIO_8__USB_OTG_PWR_CTL_WAKE 0x244 0x614 0x000 0x7 0x0 709 + #define MX6Q_PAD_GPIO_16__ESAI_TX3_RX2 0x248 0x618 0x880 0x0 0x1 710 + #define MX6Q_PAD_GPIO_16__ENET_1588_EVENT2_IN 0x248 0x618 0x000 0x1 0x0 711 + #define MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x248 0x618 0x83c 0x2 0x1 712 + #define MX6Q_PAD_GPIO_16__SD1_LCTL 0x248 0x618 0x000 0x3 0x0 713 + #define MX6Q_PAD_GPIO_16__SPDIF_IN 0x248 0x618 0x914 0x4 0x3 714 + #define MX6Q_PAD_GPIO_16__GPIO7_IO11 0x248 0x618 0x000 0x5 0x0 715 + #define MX6Q_PAD_GPIO_16__I2C3_SDA 0x248 0x618 0x8ac 0x6 0x2 716 + #define MX6Q_PAD_GPIO_16__JTAG_DE_B 0x248 0x618 0x000 0x7 0x0 717 + #define MX6Q_PAD_GPIO_17__ESAI_TX0 0x24c 0x61c 0x874 0x0 0x0 718 + #define MX6Q_PAD_GPIO_17__ENET_1588_EVENT3_IN 0x24c 0x61c 0x000 0x1 0x0 719 + #define MX6Q_PAD_GPIO_17__CCM_PMIC_READY 0x24c 0x61c 0x7f0 0x2 0x1 720 + #define MX6Q_PAD_GPIO_17__SDMA_EXT_EVENT0 0x24c 0x61c 0x90c 0x3 0x1 721 + #define MX6Q_PAD_GPIO_17__SPDIF_OUT 0x24c 0x61c 0x000 0x4 0x0 722 + #define MX6Q_PAD_GPIO_17__GPIO7_IO12 0x24c 0x61c 0x000 0x5 0x0 723 + #define MX6Q_PAD_GPIO_18__ESAI_TX1 0x250 0x620 0x878 0x0 0x0 724 + #define MX6Q_PAD_GPIO_18__ENET_RX_CLK 0x250 0x620 0x844 0x1 0x1 725 + #define MX6Q_PAD_GPIO_18__SD3_VSELECT 0x250 0x620 0x000 0x2 0x0 726 + #define MX6Q_PAD_GPIO_18__SDMA_EXT_EVENT1 0x250 0x620 0x910 0x3 0x1 727 + #define MX6Q_PAD_GPIO_18__ASRC_EXT_CLK 0x250 0x620 0x7b0 0x4 0x2 728 + #define MX6Q_PAD_GPIO_18__GPIO7_IO13 0x250 0x620 0x000 0x5 0x0 729 + #define MX6Q_PAD_GPIO_18__SNVS_VIO_5_CTL 0x250 0x620 0x000 0x6 0x0 730 + #define MX6Q_PAD_GPIO_19__KEY_COL5 0x254 0x624 0x8e8 0x0 0x1 731 + #define MX6Q_PAD_GPIO_19__ENET_1588_EVENT0_OUT 0x254 0x624 0x000 0x1 0x0 732 + #define MX6Q_PAD_GPIO_19__SPDIF_OUT 0x254 0x624 0x000 0x2 0x0 733 + #define MX6Q_PAD_GPIO_19__CCM_CLKO1 0x254 0x624 0x000 0x3 0x0 734 + #define MX6Q_PAD_GPIO_19__ECSPI1_RDY 0x254 0x624 0x000 0x4 0x0 735 + #define MX6Q_PAD_GPIO_19__GPIO4_IO05 0x254 0x624 0x000 0x5 0x0 736 + #define MX6Q_PAD_GPIO_19__ENET_TX_ER 0x254 0x624 0x000 0x6 0x0 737 + #define MX6Q_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x258 0x628 0x000 0x0 0x0 738 + #define MX6Q_PAD_CSI0_PIXCLK__GPIO5_IO18 0x258 0x628 0x000 0x5 0x0 739 + #define MX6Q_PAD_CSI0_PIXCLK__ARM_EVENTO 0x258 0x628 0x000 0x7 0x0 740 + #define MX6Q_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x25c 0x62c 0x000 0x0 0x0 741 + #define MX6Q_PAD_CSI0_MCLK__CCM_CLKO1 0x25c 0x62c 0x000 0x3 0x0 742 + #define MX6Q_PAD_CSI0_MCLK__GPIO5_IO19 0x25c 0x62c 0x000 0x5 0x0 743 + #define MX6Q_PAD_CSI0_MCLK__ARM_TRACE_CTL 0x25c 0x62c 0x000 0x7 0x0 744 + #define MX6Q_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x260 0x630 0x000 0x0 0x0 745 + #define MX6Q_PAD_CSI0_DATA_EN__EIM_DATA00 0x260 0x630 0x000 0x1 0x0 746 + #define MX6Q_PAD_CSI0_DATA_EN__GPIO5_IO20 0x260 0x630 0x000 0x5 0x0 747 + #define MX6Q_PAD_CSI0_DATA_EN__ARM_TRACE_CLK 0x260 0x630 0x000 0x7 0x0 748 + #define MX6Q_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x264 0x634 0x000 0x0 0x0 749 + #define MX6Q_PAD_CSI0_VSYNC__EIM_DATA01 0x264 0x634 0x000 0x1 0x0 750 + #define MX6Q_PAD_CSI0_VSYNC__GPIO5_IO21 0x264 0x634 0x000 0x5 0x0 751 + #define MX6Q_PAD_CSI0_VSYNC__ARM_TRACE00 0x264 0x634 0x000 0x7 0x0 752 + #define MX6Q_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x268 0x638 0x000 0x0 0x0 753 + #define MX6Q_PAD_CSI0_DAT4__EIM_DATA02 0x268 0x638 0x000 0x1 0x0 754 + #define MX6Q_PAD_CSI0_DAT4__ECSPI1_SCLK 0x268 0x638 0x7f4 0x2 0x3 755 + #define MX6Q_PAD_CSI0_DAT4__KEY_COL5 0x268 0x638 0x8e8 0x3 0x2 756 + #define MX6Q_PAD_CSI0_DAT4__AUD3_TXC 0x268 0x638 0x000 0x4 0x0 757 + #define MX6Q_PAD_CSI0_DAT4__GPIO5_IO22 0x268 0x638 0x000 0x5 0x0 758 + #define MX6Q_PAD_CSI0_DAT4__ARM_TRACE01 0x268 0x638 0x000 0x7 0x0 759 + #define MX6Q_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x26c 0x63c 0x000 0x0 0x0 760 + #define MX6Q_PAD_CSI0_DAT5__EIM_DATA03 0x26c 0x63c 0x000 0x1 0x0 761 + #define MX6Q_PAD_CSI0_DAT5__ECSPI1_MOSI 0x26c 0x63c 0x7fc 0x2 0x3 762 + #define MX6Q_PAD_CSI0_DAT5__KEY_ROW5 0x26c 0x63c 0x8f4 0x3 0x1 763 + #define MX6Q_PAD_CSI0_DAT5__AUD3_TXD 0x26c 0x63c 0x000 0x4 0x0 764 + #define MX6Q_PAD_CSI0_DAT5__GPIO5_IO23 0x26c 0x63c 0x000 0x5 0x0 765 + #define MX6Q_PAD_CSI0_DAT5__ARM_TRACE02 0x26c 0x63c 0x000 0x7 0x0 766 + #define MX6Q_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x270 0x640 0x000 0x0 0x0 767 + #define MX6Q_PAD_CSI0_DAT6__EIM_DATA04 0x270 0x640 0x000 0x1 0x0 768 + #define MX6Q_PAD_CSI0_DAT6__ECSPI1_MISO 0x270 0x640 0x7f8 0x2 0x3 769 + #define MX6Q_PAD_CSI0_DAT6__KEY_COL6 0x270 0x640 0x8ec 0x3 0x1 770 + #define MX6Q_PAD_CSI0_DAT6__AUD3_TXFS 0x270 0x640 0x000 0x4 0x0 771 + #define MX6Q_PAD_CSI0_DAT6__GPIO5_IO24 0x270 0x640 0x000 0x5 0x0 772 + #define MX6Q_PAD_CSI0_DAT6__ARM_TRACE03 0x270 0x640 0x000 0x7 0x0 773 + #define MX6Q_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x274 0x644 0x000 0x0 0x0 774 + #define MX6Q_PAD_CSI0_DAT7__EIM_DATA05 0x274 0x644 0x000 0x1 0x0 775 + #define MX6Q_PAD_CSI0_DAT7__ECSPI1_SS0 0x274 0x644 0x800 0x2 0x3 776 + #define MX6Q_PAD_CSI0_DAT7__KEY_ROW6 0x274 0x644 0x8f8 0x3 0x2 777 + #define MX6Q_PAD_CSI0_DAT7__AUD3_RXD 0x274 0x644 0x000 0x4 0x0 778 + #define MX6Q_PAD_CSI0_DAT7__GPIO5_IO25 0x274 0x644 0x000 0x5 0x0 779 + #define MX6Q_PAD_CSI0_DAT7__ARM_TRACE04 0x274 0x644 0x000 0x7 0x0 780 + #define MX6Q_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x278 0x648 0x000 0x0 0x0 781 + #define MX6Q_PAD_CSI0_DAT8__EIM_DATA06 0x278 0x648 0x000 0x1 0x0 782 + #define MX6Q_PAD_CSI0_DAT8__ECSPI2_SCLK 0x278 0x648 0x810 0x2 0x2 783 + #define MX6Q_PAD_CSI0_DAT8__KEY_COL7 0x278 0x648 0x8f0 0x3 0x2 784 + #define MX6Q_PAD_CSI0_DAT8__I2C1_SDA 0x278 0x648 0x89c 0x4 0x1 785 + #define MX6Q_PAD_CSI0_DAT8__GPIO5_IO26 0x278 0x648 0x000 0x5 0x0 786 + #define MX6Q_PAD_CSI0_DAT8__ARM_TRACE05 0x278 0x648 0x000 0x7 0x0 787 + #define MX6Q_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x27c 0x64c 0x000 0x0 0x0 788 + #define MX6Q_PAD_CSI0_DAT9__EIM_DATA07 0x27c 0x64c 0x000 0x1 0x0 789 + #define MX6Q_PAD_CSI0_DAT9__ECSPI2_MOSI 0x27c 0x64c 0x818 0x2 0x2 790 + #define MX6Q_PAD_CSI0_DAT9__KEY_ROW7 0x27c 0x64c 0x8fc 0x3 0x2 791 + #define MX6Q_PAD_CSI0_DAT9__I2C1_SCL 0x27c 0x64c 0x898 0x4 0x1 792 + #define MX6Q_PAD_CSI0_DAT9__GPIO5_IO27 0x27c 0x64c 0x000 0x5 0x0 793 + #define MX6Q_PAD_CSI0_DAT9__ARM_TRACE06 0x27c 0x64c 0x000 0x7 0x0 794 + #define MX6Q_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x280 0x650 0x000 0x0 0x0 795 + #define MX6Q_PAD_CSI0_DAT10__AUD3_RXC 0x280 0x650 0x000 0x1 0x0 796 + #define MX6Q_PAD_CSI0_DAT10__ECSPI2_MISO 0x280 0x650 0x814 0x2 0x2 797 + #define MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x280 0x650 0x000 0x3 0x0 798 + #define MX6Q_PAD_CSI0_DAT10__UART1_RX_DATA 0x280 0x650 0x920 0x3 0x0 799 + #define MX6Q_PAD_CSI0_DAT10__GPIO5_IO28 0x280 0x650 0x000 0x5 0x0 800 + #define MX6Q_PAD_CSI0_DAT10__ARM_TRACE07 0x280 0x650 0x000 0x7 0x0 801 + #define MX6Q_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x284 0x654 0x000 0x0 0x0 802 + #define MX6Q_PAD_CSI0_DAT11__AUD3_RXFS 0x284 0x654 0x000 0x1 0x0 803 + #define MX6Q_PAD_CSI0_DAT11__ECSPI2_SS0 0x284 0x654 0x81c 0x2 0x2 804 + #define MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x284 0x654 0x920 0x3 0x1 805 + #define MX6Q_PAD_CSI0_DAT11__UART1_TX_DATA 0x284 0x654 0x000 0x3 0x0 806 + #define MX6Q_PAD_CSI0_DAT11__GPIO5_IO29 0x284 0x654 0x000 0x5 0x0 807 + #define MX6Q_PAD_CSI0_DAT11__ARM_TRACE08 0x284 0x654 0x000 0x7 0x0 808 + #define MX6Q_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x288 0x658 0x000 0x0 0x0 809 + #define MX6Q_PAD_CSI0_DAT12__EIM_DATA08 0x288 0x658 0x000 0x1 0x0 810 + #define MX6Q_PAD_CSI0_DAT12__UART4_TX_DATA 0x288 0x658 0x000 0x3 0x0 811 + #define MX6Q_PAD_CSI0_DAT12__UART4_RX_DATA 0x288 0x658 0x938 0x3 0x2 812 + #define MX6Q_PAD_CSI0_DAT12__GPIO5_IO30 0x288 0x658 0x000 0x5 0x0 813 + #define MX6Q_PAD_CSI0_DAT12__ARM_TRACE09 0x288 0x658 0x000 0x7 0x0 814 + #define MX6Q_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x28c 0x65c 0x000 0x0 0x0 815 + #define MX6Q_PAD_CSI0_DAT13__EIM_DATA09 0x28c 0x65c 0x000 0x1 0x0 816 + #define MX6Q_PAD_CSI0_DAT13__UART4_RX_DATA 0x28c 0x65c 0x938 0x3 0x3 817 + #define MX6Q_PAD_CSI0_DAT13__UART4_TX_DATA 0x28c 0x65c 0x000 0x3 0x0 818 + #define MX6Q_PAD_CSI0_DAT13__GPIO5_IO31 0x28c 0x65c 0x000 0x5 0x0 819 + #define MX6Q_PAD_CSI0_DAT13__ARM_TRACE10 0x28c 0x65c 0x000 0x7 0x0 820 + #define MX6Q_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x290 0x660 0x000 0x0 0x0 821 + #define MX6Q_PAD_CSI0_DAT14__EIM_DATA10 0x290 0x660 0x000 0x1 0x0 822 + #define MX6Q_PAD_CSI0_DAT14__UART5_TX_DATA 0x290 0x660 0x000 0x3 0x0 823 + #define MX6Q_PAD_CSI0_DAT14__UART5_RX_DATA 0x290 0x660 0x940 0x3 0x2 824 + #define MX6Q_PAD_CSI0_DAT14__GPIO6_IO00 0x290 0x660 0x000 0x5 0x0 825 + #define MX6Q_PAD_CSI0_DAT14__ARM_TRACE11 0x290 0x660 0x000 0x7 0x0 826 + #define MX6Q_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x294 0x664 0x000 0x0 0x0 827 + #define MX6Q_PAD_CSI0_DAT15__EIM_DATA11 0x294 0x664 0x000 0x1 0x0 828 + #define MX6Q_PAD_CSI0_DAT15__UART5_RX_DATA 0x294 0x664 0x940 0x3 0x3 829 + #define MX6Q_PAD_CSI0_DAT15__UART5_TX_DATA 0x294 0x664 0x000 0x3 0x0 830 + #define MX6Q_PAD_CSI0_DAT15__GPIO6_IO01 0x294 0x664 0x000 0x5 0x0 831 + #define MX6Q_PAD_CSI0_DAT15__ARM_TRACE12 0x294 0x664 0x000 0x7 0x0 832 + #define MX6Q_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x298 0x668 0x000 0x0 0x0 833 + #define MX6Q_PAD_CSI0_DAT16__EIM_DATA12 0x298 0x668 0x000 0x1 0x0 834 + #define MX6Q_PAD_CSI0_DAT16__UART4_RTS_B 0x298 0x668 0x934 0x3 0x0 835 + #define MX6Q_PAD_CSI0_DAT16__UART4_CTS_B 0x298 0x668 0x000 0x3 0x0 836 + #define MX6Q_PAD_CSI0_DAT16__GPIO6_IO02 0x298 0x668 0x000 0x5 0x0 837 + #define MX6Q_PAD_CSI0_DAT16__ARM_TRACE13 0x298 0x668 0x000 0x7 0x0 838 + #define MX6Q_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x29c 0x66c 0x000 0x0 0x0 839 + #define MX6Q_PAD_CSI0_DAT17__EIM_DATA13 0x29c 0x66c 0x000 0x1 0x0 840 + #define MX6Q_PAD_CSI0_DAT17__UART4_CTS_B 0x29c 0x66c 0x000 0x3 0x0 841 + #define MX6Q_PAD_CSI0_DAT17__UART4_RTS_B 0x29c 0x66c 0x934 0x3 0x1 842 + #define MX6Q_PAD_CSI0_DAT17__GPIO6_IO03 0x29c 0x66c 0x000 0x5 0x0 843 + #define MX6Q_PAD_CSI0_DAT17__ARM_TRACE14 0x29c 0x66c 0x000 0x7 0x0 844 + #define MX6Q_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x2a0 0x670 0x000 0x0 0x0 845 + #define MX6Q_PAD_CSI0_DAT18__EIM_DATA14 0x2a0 0x670 0x000 0x1 0x0 846 + #define MX6Q_PAD_CSI0_DAT18__UART5_RTS_B 0x2a0 0x670 0x93c 0x3 0x2 847 + #define MX6Q_PAD_CSI0_DAT18__UART5_CTS_B 0x2a0 0x670 0x000 0x3 0x0 848 + #define MX6Q_PAD_CSI0_DAT18__GPIO6_IO04 0x2a0 0x670 0x000 0x5 0x0 849 + #define MX6Q_PAD_CSI0_DAT18__ARM_TRACE15 0x2a0 0x670 0x000 0x7 0x0 850 + #define MX6Q_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x2a4 0x674 0x000 0x0 0x0 851 + #define MX6Q_PAD_CSI0_DAT19__EIM_DATA15 0x2a4 0x674 0x000 0x1 0x0 852 + #define MX6Q_PAD_CSI0_DAT19__UART5_CTS_B 0x2a4 0x674 0x000 0x3 0x0 853 + #define MX6Q_PAD_CSI0_DAT19__UART5_RTS_B 0x2a4 0x674 0x93c 0x3 0x3 854 + #define MX6Q_PAD_CSI0_DAT19__GPIO6_IO05 0x2a4 0x674 0x000 0x5 0x0 855 + #define MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x2a8 0x690 0x000 0x0 0x0 856 + #define MX6Q_PAD_SD3_DAT7__UART1_TX_DATA 0x2a8 0x690 0x000 0x1 0x0 857 + #define MX6Q_PAD_SD3_DAT7__UART1_RX_DATA 0x2a8 0x690 0x920 0x1 0x2 858 + #define MX6Q_PAD_SD3_DAT7__GPIO6_IO17 0x2a8 0x690 0x000 0x5 0x0 859 + #define MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x2ac 0x694 0x000 0x0 0x0 860 + #define MX6Q_PAD_SD3_DAT6__UART1_RX_DATA 0x2ac 0x694 0x920 0x1 0x3 861 + #define MX6Q_PAD_SD3_DAT6__UART1_TX_DATA 0x2ac 0x694 0x000 0x1 0x0 862 + #define MX6Q_PAD_SD3_DAT6__GPIO6_IO18 0x2ac 0x694 0x000 0x5 0x0 863 + #define MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x2b0 0x698 0x000 0x0 0x0 864 + #define MX6Q_PAD_SD3_DAT5__UART2_TX_DATA 0x2b0 0x698 0x000 0x1 0x0 865 + #define MX6Q_PAD_SD3_DAT5__UART2_RX_DATA 0x2b0 0x698 0x928 0x1 0x4 866 + #define MX6Q_PAD_SD3_DAT5__GPIO7_IO00 0x2b0 0x698 0x000 0x5 0x0 867 + #define MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x2b4 0x69c 0x000 0x0 0x0 868 + #define MX6Q_PAD_SD3_DAT4__UART2_RX_DATA 0x2b4 0x69c 0x928 0x1 0x5 869 + #define MX6Q_PAD_SD3_DAT4__UART2_TX_DATA 0x2b4 0x69c 0x000 0x1 0x0 870 + #define MX6Q_PAD_SD3_DAT4__GPIO7_IO01 0x2b4 0x69c 0x000 0x5 0x0 871 + #define MX6Q_PAD_SD3_CMD__SD3_CMD 0x2b8 0x6a0 0x000 0x0 0x0 872 + #define MX6Q_PAD_SD3_CMD__UART2_CTS_B 0x2b8 0x6a0 0x000 0x1 0x0 873 + #define MX6Q_PAD_SD3_CMD__UART2_RTS_B 0x2b8 0x6a0 0x924 0x1 0x2 874 + #define MX6Q_PAD_SD3_CMD__FLEXCAN1_TX 0x2b8 0x6a0 0x000 0x2 0x0 875 + #define MX6Q_PAD_SD3_CMD__GPIO7_IO02 0x2b8 0x6a0 0x000 0x5 0x0 876 + #define MX6Q_PAD_SD3_CLK__SD3_CLK 0x2bc 0x6a4 0x000 0x0 0x0 877 + #define MX6Q_PAD_SD3_CLK__UART2_RTS_B 0x2bc 0x6a4 0x924 0x1 0x3 878 + #define MX6Q_PAD_SD3_CLK__UART2_CTS_B 0x2bc 0x6a4 0x000 0x1 0x0 879 + #define MX6Q_PAD_SD3_CLK__FLEXCAN1_RX 0x2bc 0x6a4 0x7e4 0x2 0x2 880 + #define MX6Q_PAD_SD3_CLK__GPIO7_IO03 0x2bc 0x6a4 0x000 0x5 0x0 881 + #define MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x2c0 0x6a8 0x000 0x0 0x0 882 + #define MX6Q_PAD_SD3_DAT0__UART1_CTS_B 0x2c0 0x6a8 0x000 0x1 0x0 883 + #define MX6Q_PAD_SD3_DAT0__UART1_RTS_B 0x2c0 0x6a8 0x91c 0x1 0x2 884 + #define MX6Q_PAD_SD3_DAT0__FLEXCAN2_TX 0x2c0 0x6a8 0x000 0x2 0x0 885 + #define MX6Q_PAD_SD3_DAT0__GPIO7_IO04 0x2c0 0x6a8 0x000 0x5 0x0 886 + #define MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x2c4 0x6ac 0x000 0x0 0x0 887 + #define MX6Q_PAD_SD3_DAT1__UART1_RTS_B 0x2c4 0x6ac 0x91c 0x1 0x3 888 + #define MX6Q_PAD_SD3_DAT1__UART1_CTS_B 0x2c4 0x6ac 0x000 0x1 0x0 889 + #define MX6Q_PAD_SD3_DAT1__FLEXCAN2_RX 0x2c4 0x6ac 0x7e8 0x2 0x1 890 + #define MX6Q_PAD_SD3_DAT1__GPIO7_IO05 0x2c4 0x6ac 0x000 0x5 0x0 891 + #define MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x2c8 0x6b0 0x000 0x0 0x0 892 + #define MX6Q_PAD_SD3_DAT2__GPIO7_IO06 0x2c8 0x6b0 0x000 0x5 0x0 893 + #define MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x2cc 0x6b4 0x000 0x0 0x0 894 + #define MX6Q_PAD_SD3_DAT3__UART3_CTS_B 0x2cc 0x6b4 0x000 0x1 0x0 895 + #define MX6Q_PAD_SD3_DAT3__UART3_RTS_B 0x2cc 0x6b4 0x92c 0x1 0x4 896 + #define MX6Q_PAD_SD3_DAT3__GPIO7_IO07 0x2cc 0x6b4 0x000 0x5 0x0 897 + #define MX6Q_PAD_SD3_RST__SD3_RESET 0x2d0 0x6b8 0x000 0x0 0x0 898 + #define MX6Q_PAD_SD3_RST__UART3_RTS_B 0x2d0 0x6b8 0x92c 0x1 0x5 899 + #define MX6Q_PAD_SD3_RST__UART3_CTS_B 0x2d0 0x6b8 0x000 0x1 0x0 900 + #define MX6Q_PAD_SD3_RST__GPIO7_IO08 0x2d0 0x6b8 0x000 0x5 0x0 901 + #define MX6Q_PAD_NANDF_CLE__NAND_CLE 0x2d4 0x6bc 0x000 0x0 0x0 902 + #define MX6Q_PAD_NANDF_CLE__IPU2_SISG4 0x2d4 0x6bc 0x000 0x1 0x0 903 + #define MX6Q_PAD_NANDF_CLE__GPIO6_IO07 0x2d4 0x6bc 0x000 0x5 0x0 904 + #define MX6Q_PAD_NANDF_ALE__NAND_ALE 0x2d8 0x6c0 0x000 0x0 0x0 905 + #define MX6Q_PAD_NANDF_ALE__SD4_RESET 0x2d8 0x6c0 0x000 0x1 0x0 906 + #define MX6Q_PAD_NANDF_ALE__GPIO6_IO08 0x2d8 0x6c0 0x000 0x5 0x0 907 + #define MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0x2dc 0x6c4 0x000 0x0 0x0 908 + #define MX6Q_PAD_NANDF_WP_B__IPU2_SISG5 0x2dc 0x6c4 0x000 0x1 0x0 909 + #define MX6Q_PAD_NANDF_WP_B__GPIO6_IO09 0x2dc 0x6c4 0x000 0x5 0x0 910 + #define MX6Q_PAD_NANDF_RB0__NAND_READY_B 0x2e0 0x6c8 0x000 0x0 0x0 911 + #define MX6Q_PAD_NANDF_RB0__IPU2_DI0_PIN01 0x2e0 0x6c8 0x000 0x1 0x0 912 + #define MX6Q_PAD_NANDF_RB0__GPIO6_IO10 0x2e0 0x6c8 0x000 0x5 0x0 913 + #define MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0x2e4 0x6cc 0x000 0x0 0x0 914 + #define MX6Q_PAD_NANDF_CS0__GPIO6_IO11 0x2e4 0x6cc 0x000 0x5 0x0 915 + #define MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0x2e8 0x6d0 0x000 0x0 0x0 916 + #define MX6Q_PAD_NANDF_CS1__SD4_VSELECT 0x2e8 0x6d0 0x000 0x1 0x0 917 + #define MX6Q_PAD_NANDF_CS1__SD3_VSELECT 0x2e8 0x6d0 0x000 0x2 0x0 918 + #define MX6Q_PAD_NANDF_CS1__GPIO6_IO14 0x2e8 0x6d0 0x000 0x5 0x0 919 + #define MX6Q_PAD_NANDF_CS2__NAND_CE2_B 0x2ec 0x6d4 0x000 0x0 0x0 920 + #define MX6Q_PAD_NANDF_CS2__IPU1_SISG0 0x2ec 0x6d4 0x000 0x1 0x0 921 + #define MX6Q_PAD_NANDF_CS2__ESAI_TX0 0x2ec 0x6d4 0x874 0x2 0x1 922 + #define MX6Q_PAD_NANDF_CS2__EIM_CRE 0x2ec 0x6d4 0x000 0x3 0x0 923 + #define MX6Q_PAD_NANDF_CS2__CCM_CLKO2 0x2ec 0x6d4 0x000 0x4 0x0 924 + #define MX6Q_PAD_NANDF_CS2__GPIO6_IO15 0x2ec 0x6d4 0x000 0x5 0x0 925 + #define MX6Q_PAD_NANDF_CS2__IPU2_SISG0 0x2ec 0x6d4 0x000 0x6 0x0 926 + #define MX6Q_PAD_NANDF_CS3__NAND_CE3_B 0x2f0 0x6d8 0x000 0x0 0x0 927 + #define MX6Q_PAD_NANDF_CS3__IPU1_SISG1 0x2f0 0x6d8 0x000 0x1 0x0 928 + #define MX6Q_PAD_NANDF_CS3__ESAI_TX1 0x2f0 0x6d8 0x878 0x2 0x1 929 + #define MX6Q_PAD_NANDF_CS3__EIM_ADDR26 0x2f0 0x6d8 0x000 0x3 0x0 930 + #define MX6Q_PAD_NANDF_CS3__GPIO6_IO16 0x2f0 0x6d8 0x000 0x5 0x0 931 + #define MX6Q_PAD_NANDF_CS3__IPU2_SISG1 0x2f0 0x6d8 0x000 0x6 0x0 932 + #define MX6Q_PAD_SD4_CMD__SD4_CMD 0x2f4 0x6dc 0x000 0x0 0x0 933 + #define MX6Q_PAD_SD4_CMD__NAND_RE_B 0x2f4 0x6dc 0x000 0x1 0x0 934 + #define MX6Q_PAD_SD4_CMD__UART3_TX_DATA 0x2f4 0x6dc 0x000 0x2 0x0 935 + #define MX6Q_PAD_SD4_CMD__UART3_RX_DATA 0x2f4 0x6dc 0x930 0x2 0x2 936 + #define MX6Q_PAD_SD4_CMD__GPIO7_IO09 0x2f4 0x6dc 0x000 0x5 0x0 937 + #define MX6Q_PAD_SD4_CLK__SD4_CLK 0x2f8 0x6e0 0x000 0x0 0x0 938 + #define MX6Q_PAD_SD4_CLK__NAND_WE_B 0x2f8 0x6e0 0x000 0x1 0x0 939 + #define MX6Q_PAD_SD4_CLK__UART3_RX_DATA 0x2f8 0x6e0 0x930 0x2 0x3 940 + #define MX6Q_PAD_SD4_CLK__UART3_TX_DATA 0x2f8 0x6e0 0x000 0x2 0x0 941 + #define MX6Q_PAD_SD4_CLK__GPIO7_IO10 0x2f8 0x6e0 0x000 0x5 0x0 942 + #define MX6Q_PAD_NANDF_D0__NAND_DATA00 0x2fc 0x6e4 0x000 0x0 0x0 943 + #define MX6Q_PAD_NANDF_D0__SD1_DATA4 0x2fc 0x6e4 0x000 0x1 0x0 944 + #define MX6Q_PAD_NANDF_D0__GPIO2_IO00 0x2fc 0x6e4 0x000 0x5 0x0 945 + #define MX6Q_PAD_NANDF_D1__NAND_DATA01 0x300 0x6e8 0x000 0x0 0x0 946 + #define MX6Q_PAD_NANDF_D1__SD1_DATA5 0x300 0x6e8 0x000 0x1 0x0 947 + #define MX6Q_PAD_NANDF_D1__GPIO2_IO01 0x300 0x6e8 0x000 0x5 0x0 948 + #define MX6Q_PAD_NANDF_D2__NAND_DATA02 0x304 0x6ec 0x000 0x0 0x0 949 + #define MX6Q_PAD_NANDF_D2__SD1_DATA6 0x304 0x6ec 0x000 0x1 0x0 950 + #define MX6Q_PAD_NANDF_D2__GPIO2_IO02 0x304 0x6ec 0x000 0x5 0x0 951 + #define MX6Q_PAD_NANDF_D3__NAND_DATA03 0x308 0x6f0 0x000 0x0 0x0 952 + #define MX6Q_PAD_NANDF_D3__SD1_DATA7 0x308 0x6f0 0x000 0x1 0x0 953 + #define MX6Q_PAD_NANDF_D3__GPIO2_IO03 0x308 0x6f0 0x000 0x5 0x0 954 + #define MX6Q_PAD_NANDF_D4__NAND_DATA04 0x30c 0x6f4 0x000 0x0 0x0 955 + #define MX6Q_PAD_NANDF_D4__SD2_DATA4 0x30c 0x6f4 0x000 0x1 0x0 956 + #define MX6Q_PAD_NANDF_D4__GPIO2_IO04 0x30c 0x6f4 0x000 0x5 0x0 957 + #define MX6Q_PAD_NANDF_D5__NAND_DATA05 0x310 0x6f8 0x000 0x0 0x0 958 + #define MX6Q_PAD_NANDF_D5__SD2_DATA5 0x310 0x6f8 0x000 0x1 0x0 959 + #define MX6Q_PAD_NANDF_D5__GPIO2_IO05 0x310 0x6f8 0x000 0x5 0x0 960 + #define MX6Q_PAD_NANDF_D6__NAND_DATA06 0x314 0x6fc 0x000 0x0 0x0 961 + #define MX6Q_PAD_NANDF_D6__SD2_DATA6 0x314 0x6fc 0x000 0x1 0x0 962 + #define MX6Q_PAD_NANDF_D6__GPIO2_IO06 0x314 0x6fc 0x000 0x5 0x0 963 + #define MX6Q_PAD_NANDF_D7__NAND_DATA07 0x318 0x700 0x000 0x0 0x0 964 + #define MX6Q_PAD_NANDF_D7__SD2_DATA7 0x318 0x700 0x000 0x1 0x0 965 + #define MX6Q_PAD_NANDF_D7__GPIO2_IO07 0x318 0x700 0x000 0x5 0x0 966 + #define MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x31c 0x704 0x000 0x1 0x0 967 + #define MX6Q_PAD_SD4_DAT0__NAND_DQS 0x31c 0x704 0x000 0x2 0x0 968 + #define MX6Q_PAD_SD4_DAT0__GPIO2_IO08 0x31c 0x704 0x000 0x5 0x0 969 + #define MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x320 0x708 0x000 0x1 0x0 970 + #define MX6Q_PAD_SD4_DAT1__PWM3_OUT 0x320 0x708 0x000 0x2 0x0 971 + #define MX6Q_PAD_SD4_DAT1__GPIO2_IO09 0x320 0x708 0x000 0x5 0x0 972 + #define MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x324 0x70c 0x000 0x1 0x0 973 + #define MX6Q_PAD_SD4_DAT2__PWM4_OUT 0x324 0x70c 0x000 0x2 0x0 974 + #define MX6Q_PAD_SD4_DAT2__GPIO2_IO10 0x324 0x70c 0x000 0x5 0x0 975 + #define MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x328 0x710 0x000 0x1 0x0 976 + #define MX6Q_PAD_SD4_DAT3__GPIO2_IO11 0x328 0x710 0x000 0x5 0x0 977 + #define MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x32c 0x714 0x000 0x1 0x0 978 + #define MX6Q_PAD_SD4_DAT4__UART2_RX_DATA 0x32c 0x714 0x928 0x2 0x6 979 + #define MX6Q_PAD_SD4_DAT4__UART2_TX_DATA 0x32c 0x714 0x000 0x2 0x0 980 + #define MX6Q_PAD_SD4_DAT4__GPIO2_IO12 0x32c 0x714 0x000 0x5 0x0 981 + #define MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x330 0x718 0x000 0x1 0x0 982 + #define MX6Q_PAD_SD4_DAT5__UART2_RTS_B 0x330 0x718 0x924 0x2 0x4 983 + #define MX6Q_PAD_SD4_DAT5__UART2_CTS_B 0x330 0x718 0x000 0x2 0x0 984 + #define MX6Q_PAD_SD4_DAT5__GPIO2_IO13 0x330 0x718 0x000 0x5 0x0 985 + #define MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x334 0x71c 0x000 0x1 0x0 986 + #define MX6Q_PAD_SD4_DAT6__UART2_CTS_B 0x334 0x71c 0x000 0x2 0x0 987 + #define MX6Q_PAD_SD4_DAT6__UART2_RTS_B 0x334 0x71c 0x924 0x2 0x5 988 + #define MX6Q_PAD_SD4_DAT6__GPIO2_IO14 0x334 0x71c 0x000 0x5 0x0 989 + #define MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x338 0x720 0x000 0x1 0x0 990 + #define MX6Q_PAD_SD4_DAT7__UART2_TX_DATA 0x338 0x720 0x000 0x2 0x0 991 + #define MX6Q_PAD_SD4_DAT7__UART2_RX_DATA 0x338 0x720 0x928 0x2 0x7 992 + #define MX6Q_PAD_SD4_DAT7__GPIO2_IO15 0x338 0x720 0x000 0x5 0x0 993 + #define MX6Q_PAD_SD1_DAT1__SD1_DATA1 0x33c 0x724 0x000 0x0 0x0 994 + #define MX6Q_PAD_SD1_DAT1__ECSPI5_SS0 0x33c 0x724 0x834 0x1 0x1 995 + #define MX6Q_PAD_SD1_DAT1__PWM3_OUT 0x33c 0x724 0x000 0x2 0x0 996 + #define MX6Q_PAD_SD1_DAT1__GPT_CAPTURE2 0x33c 0x724 0x000 0x3 0x0 997 + #define MX6Q_PAD_SD1_DAT1__GPIO1_IO17 0x33c 0x724 0x000 0x5 0x0 998 + #define MX6Q_PAD_SD1_DAT0__SD1_DATA0 0x340 0x728 0x000 0x0 0x0 999 + #define MX6Q_PAD_SD1_DAT0__ECSPI5_MISO 0x340 0x728 0x82c 0x1 0x1 1000 + #define MX6Q_PAD_SD1_DAT0__GPT_CAPTURE1 0x340 0x728 0x000 0x3 0x0 1001 + #define MX6Q_PAD_SD1_DAT0__GPIO1_IO16 0x340 0x728 0x000 0x5 0x0 1002 + #define MX6Q_PAD_SD1_DAT3__SD1_DATA3 0x344 0x72c 0x000 0x0 0x0 1003 + #define MX6Q_PAD_SD1_DAT3__ECSPI5_SS2 0x344 0x72c 0x000 0x1 0x0 1004 + #define MX6Q_PAD_SD1_DAT3__GPT_COMPARE3 0x344 0x72c 0x000 0x2 0x0 1005 + #define MX6Q_PAD_SD1_DAT3__PWM1_OUT 0x344 0x72c 0x000 0x3 0x0 1006 + #define MX6Q_PAD_SD1_DAT3__WDOG2_B 0x344 0x72c 0x000 0x4 0x0 1007 + #define MX6Q_PAD_SD1_DAT3__GPIO1_IO21 0x344 0x72c 0x000 0x5 0x0 1008 + #define MX6Q_PAD_SD1_DAT3__WDOG2_RESET_B_DEB 0x344 0x72c 0x000 0x6 0x0 1009 + #define MX6Q_PAD_SD1_CMD__SD1_CMD 0x348 0x730 0x000 0x0 0x0 1010 + #define MX6Q_PAD_SD1_CMD__ECSPI5_MOSI 0x348 0x730 0x830 0x1 0x0 1011 + #define MX6Q_PAD_SD1_CMD__PWM4_OUT 0x348 0x730 0x000 0x2 0x0 1012 + #define MX6Q_PAD_SD1_CMD__GPT_COMPARE1 0x348 0x730 0x000 0x3 0x0 1013 + #define MX6Q_PAD_SD1_CMD__GPIO1_IO18 0x348 0x730 0x000 0x5 0x0 1014 + #define MX6Q_PAD_SD1_DAT2__SD1_DATA2 0x34c 0x734 0x000 0x0 0x0 1015 + #define MX6Q_PAD_SD1_DAT2__ECSPI5_SS1 0x34c 0x734 0x838 0x1 0x1 1016 + #define MX6Q_PAD_SD1_DAT2__GPT_COMPARE2 0x34c 0x734 0x000 0x2 0x0 1017 + #define MX6Q_PAD_SD1_DAT2__PWM2_OUT 0x34c 0x734 0x000 0x3 0x0 1018 + #define MX6Q_PAD_SD1_DAT2__WDOG1_B 0x34c 0x734 0x000 0x4 0x0 1019 + #define MX6Q_PAD_SD1_DAT2__GPIO1_IO19 0x34c 0x734 0x000 0x5 0x0 1020 + #define MX6Q_PAD_SD1_DAT2__WDOG1_RESET_B_DEB 0x34c 0x734 0x000 0x6 0x0 1021 + #define MX6Q_PAD_SD1_CLK__SD1_CLK 0x350 0x738 0x000 0x0 0x0 1022 + #define MX6Q_PAD_SD1_CLK__ECSPI5_SCLK 0x350 0x738 0x828 0x1 0x0 1023 + #define MX6Q_PAD_SD1_CLK__GPT_CLKIN 0x350 0x738 0x000 0x3 0x0 1024 + #define MX6Q_PAD_SD1_CLK__GPIO1_IO20 0x350 0x738 0x000 0x5 0x0 1025 + #define MX6Q_PAD_SD2_CLK__SD2_CLK 0x354 0x73c 0x000 0x0 0x0 1026 + #define MX6Q_PAD_SD2_CLK__ECSPI5_SCLK 0x354 0x73c 0x828 0x1 0x1 1027 + #define MX6Q_PAD_SD2_CLK__KEY_COL5 0x354 0x73c 0x8e8 0x2 0x3 1028 + #define MX6Q_PAD_SD2_CLK__AUD4_RXFS 0x354 0x73c 0x7c0 0x3 0x1 1029 + #define MX6Q_PAD_SD2_CLK__GPIO1_IO10 0x354 0x73c 0x000 0x5 0x0 1030 + #define MX6Q_PAD_SD2_CMD__SD2_CMD 0x358 0x740 0x000 0x0 0x0 1031 + #define MX6Q_PAD_SD2_CMD__ECSPI5_MOSI 0x358 0x740 0x830 0x1 0x1 1032 + #define MX6Q_PAD_SD2_CMD__KEY_ROW5 0x358 0x740 0x8f4 0x2 0x2 1033 + #define MX6Q_PAD_SD2_CMD__AUD4_RXC 0x358 0x740 0x7bc 0x3 0x1 1034 + #define MX6Q_PAD_SD2_CMD__GPIO1_IO11 0x358 0x740 0x000 0x5 0x0 1035 + #define MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x35c 0x744 0x000 0x0 0x0 1036 + #define MX6Q_PAD_SD2_DAT3__ECSPI5_SS3 0x35c 0x744 0x000 0x1 0x0 1037 + #define MX6Q_PAD_SD2_DAT3__KEY_COL6 0x35c 0x744 0x8ec 0x2 0x2 1038 + #define MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x35c 0x744 0x7c4 0x3 0x1 1039 + #define MX6Q_PAD_SD2_DAT3__GPIO1_IO12 0x35c 0x744 0x000 0x5 0x0 1040 + 1041 + #endif /* __DTS_IMX6Q_PINFUNC_H */
+2 -2
arch/arm/boot/dts/imx6q-sabreauto.dts
··· 29 29 hog { 30 30 pinctrl_hog: hoggrp { 31 31 fsl,pins = < 32 - 1376 0x80000000 /* MX6Q_PAD_NANDF_CS2__GPIO_6_15 */ 33 - 13 0x80000000 /* MX6Q_PAD_SD2_DAT2__GPIO_1_13 */ 32 + MX6Q_PAD_NANDF_CS2__GPIO6_IO15 0x80000000 33 + MX6Q_PAD_SD2_DAT2__GPIO1_IO13 0x80000000 34 34 >; 35 35 }; 36 36 };
+8 -8
arch/arm/boot/dts/imx6q-sabrelite.dts
··· 91 91 hog { 92 92 pinctrl_hog: hoggrp { 93 93 fsl,pins = < 94 - 1450 0x80000000 /* MX6Q_PAD_NANDF_D6__GPIO_2_6 */ 95 - 1458 0x80000000 /* MX6Q_PAD_NANDF_D7__GPIO_2_7 */ 96 - 121 0x80000000 /* MX6Q_PAD_EIM_D19__GPIO_3_19 */ 97 - 144 0x80000000 /* MX6Q_PAD_EIM_D22__GPIO_3_22 */ 98 - 152 0x80000000 /* MX6Q_PAD_EIM_D23__GPIO_3_23 */ 99 - 1262 0x80000000 /* MX6Q_PAD_SD3_DAT5__GPIO_7_0 */ 100 - 1270 0x1f0b0 /* MX6Q_PAD_SD3_DAT4__GPIO_7_1 */ 101 - 953 0x80000000 /* MX6Q_PAD_GPIO_0__CCM_CLKO */ 94 + MX6Q_PAD_NANDF_D6__GPIO2_IO06 0x80000000 95 + MX6Q_PAD_NANDF_D7__GPIO2_IO07 0x80000000 96 + MX6Q_PAD_EIM_D19__GPIO3_IO19 0x80000000 97 + MX6Q_PAD_EIM_D22__GPIO3_IO22 0x80000000 98 + MX6Q_PAD_EIM_D23__GPIO3_IO23 0x80000000 99 + MX6Q_PAD_SD3_DAT5__GPIO7_IO00 0x80000000 100 + MX6Q_PAD_SD3_DAT4__GPIO7_IO01 0x1f0b0 101 + MX6Q_PAD_GPIO_0__CCM_CLKO1 0x80000000 102 102 >; 103 103 }; 104 104 };
+6 -6
arch/arm/boot/dts/imx6q-sabresd.dts
··· 64 64 hog { 65 65 pinctrl_hog: hoggrp { 66 66 fsl,pins = < 67 - 1004 0x80000000 /* MX6Q_PAD_GPIO_4__GPIO_1_4 */ 68 - 1012 0x80000000 /* MX6Q_PAD_GPIO_5__GPIO_1_5 */ 69 - 1402 0x80000000 /* MX6Q_PAD_NANDF_D0__GPIO_2_0 */ 70 - 1410 0x80000000 /* MX6Q_PAD_NANDF_D1__GPIO_2_1 */ 71 - 1418 0x80000000 /* MX6Q_PAD_NANDF_D2__GPIO_2_2 */ 72 - 1426 0x80000000 /* MX6Q_PAD_NANDF_D3__GPIO_2_3 */ 67 + MX6Q_PAD_GPIO_4__GPIO1_IO04 0x80000000 68 + MX6Q_PAD_GPIO_5__GPIO1_IO05 0x80000000 69 + MX6Q_PAD_NANDF_D0__GPIO2_IO00 0x80000000 70 + MX6Q_PAD_NANDF_D1__GPIO2_IO01 0x80000000 71 + MX6Q_PAD_NANDF_D2__GPIO2_IO02 0x80000000 72 + MX6Q_PAD_NANDF_D3__GPIO2_IO03 0x80000000 73 73 >; 74 74 }; 75 75 };
+111 -110
arch/arm/boot/dts/imx6q.dtsi
··· 9 9 */ 10 10 11 11 #include "imx6qdl.dtsi" 12 + #include "imx6q-pinfunc.h" 12 13 13 14 / { 14 15 cpus { ··· 79 78 audmux { 80 79 pinctrl_audmux_1: audmux-1 { 81 80 fsl,pins = < 82 - 18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */ 83 - 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */ 84 - 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */ 85 - 3 0x80000000 /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */ 81 + MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x80000000 82 + MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x80000000 83 + MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x80000000 84 + MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x80000000 86 85 >; 87 86 }; 88 87 }; ··· 90 89 ecspi1 { 91 90 pinctrl_ecspi1_1: ecspi1grp-1 { 92 91 fsl,pins = < 93 - 101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */ 94 - 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */ 95 - 94 0x100b1 /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */ 92 + MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x100b1 93 + MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 94 + MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 96 95 >; 97 96 }; 98 97 }; ··· 100 99 enet { 101 100 pinctrl_enet_1: enetgrp-1 { 102 101 fsl,pins = < 103 - 695 0x1b0b0 /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */ 104 - 756 0x1b0b0 /* MX6Q_PAD_ENET_MDC__ENET_MDC */ 105 - 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */ 106 - 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */ 107 - 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */ 108 - 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */ 109 - 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */ 110 - 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */ 111 - 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */ 112 - 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */ 113 - 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */ 114 - 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */ 115 - 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */ 116 - 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */ 117 - 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */ 118 - 1033 0x4001b0a8 /* MX6Q_PAD_GPIO_16__ENET_ANATOP_ETHERNET_REF_OUT*/ 102 + MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 103 + MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0 104 + MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 105 + MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 106 + MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 107 + MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 108 + MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 109 + MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 110 + MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 111 + MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 112 + MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 113 + MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 114 + MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 115 + MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 116 + MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 117 + MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 119 118 >; 120 119 }; 121 120 122 121 pinctrl_enet_2: enetgrp-2 { 123 122 fsl,pins = < 124 - 890 0x1b0b0 /* MX6Q_PAD_KEY_COL1__ENET_MDIO */ 125 - 909 0x1b0b0 /* MX6Q_PAD_KEY_COL2__ENET_MDC */ 126 - 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */ 127 - 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */ 128 - 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */ 129 - 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */ 130 - 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */ 131 - 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */ 132 - 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */ 133 - 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */ 134 - 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */ 135 - 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */ 136 - 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */ 137 - 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */ 138 - 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */ 123 + MX6Q_PAD_KEY_COL1__ENET_MDIO 0x1b0b0 124 + MX6Q_PAD_KEY_COL2__ENET_MDC 0x1b0b0 125 + MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 126 + MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 127 + MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 128 + MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 129 + MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 130 + MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 131 + MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 132 + MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 133 + MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 134 + MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 135 + MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 136 + MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 137 + MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 139 138 >; 140 139 }; 141 140 }; ··· 143 142 gpmi-nand { 144 143 pinctrl_gpmi_nand_1: gpmi-nand-1 { 145 144 fsl,pins = < 146 - 1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */ 147 - 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */ 148 - 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */ 149 - 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */ 150 - 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */ 151 - 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */ 152 - 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */ 153 - 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */ 154 - 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */ 155 - 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */ 156 - 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */ 157 - 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */ 158 - 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */ 159 - 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */ 160 - 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */ 161 - 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */ 162 - 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */ 163 - 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */ 164 - 1463 0x00b1 /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */ 145 + MX6Q_PAD_NANDF_CLE__NAND_CLE 0xb0b1 146 + MX6Q_PAD_NANDF_ALE__NAND_ALE 0xb0b1 147 + MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 148 + MX6Q_PAD_NANDF_RB0__NAND_READY_B 0xb000 149 + MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 150 + MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 151 + MX6Q_PAD_NANDF_CS2__NAND_CE2_B 0xb0b1 152 + MX6Q_PAD_NANDF_CS3__NAND_CE3_B 0xb0b1 153 + MX6Q_PAD_SD4_CMD__NAND_RE_B 0xb0b1 154 + MX6Q_PAD_SD4_CLK__NAND_WE_B 0xb0b1 155 + MX6Q_PAD_NANDF_D0__NAND_DATA00 0xb0b1 156 + MX6Q_PAD_NANDF_D1__NAND_DATA01 0xb0b1 157 + MX6Q_PAD_NANDF_D2__NAND_DATA02 0xb0b1 158 + MX6Q_PAD_NANDF_D3__NAND_DATA03 0xb0b1 159 + MX6Q_PAD_NANDF_D4__NAND_DATA04 0xb0b1 160 + MX6Q_PAD_NANDF_D5__NAND_DATA05 0xb0b1 161 + MX6Q_PAD_NANDF_D6__NAND_DATA06 0xb0b1 162 + MX6Q_PAD_NANDF_D7__NAND_DATA07 0xb0b1 163 + MX6Q_PAD_SD4_DAT0__NAND_DQS 0x00b1 165 164 >; 166 165 }; 167 166 }; ··· 169 168 i2c1 { 170 169 pinctrl_i2c1_1: i2c1grp-1 { 171 170 fsl,pins = < 172 - 137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */ 173 - 196 0x4001b8b1 /* MX6Q_PAD_EIM_D28__I2C1_SDA */ 171 + MX6Q_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 172 + MX6Q_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 174 173 >; 175 174 }; 176 175 }; ··· 178 177 uart1 { 179 178 pinctrl_uart1_1: uart1grp-1 { 180 179 fsl,pins = < 181 - 1140 0x1b0b1 /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */ 182 - 1148 0x1b0b1 /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */ 180 + MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 181 + MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 183 182 >; 184 183 }; 185 184 }; ··· 187 186 uart2 { 188 187 pinctrl_uart2_1: uart2grp-1 { 189 188 fsl,pins = < 190 - 183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */ 191 - 191 0x1b0b1 /* MX6Q_PAD_EIM_D27__UART2_RXD */ 189 + MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 190 + MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 192 191 >; 193 192 }; 194 193 }; ··· 196 195 uart4 { 197 196 pinctrl_uart4_1: uart4grp-1 { 198 197 fsl,pins = < 199 - 877 0x1b0b1 /* MX6Q_PAD_KEY_COL0__UART4_TXD */ 200 - 885 0x1b0b1 /* MX6Q_PAD_KEY_ROW0__UART4_RXD */ 198 + MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 199 + MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 201 200 >; 202 201 }; 203 202 }; ··· 205 204 usbotg { 206 205 pinctrl_usbotg_1: usbotggrp-1 { 207 206 fsl,pins = < 208 - 1592 0x17059 /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */ 207 + MX6Q_PAD_GPIO_1__USB_OTG_ID 0x17059 209 208 >; 210 209 }; 211 210 212 211 pinctrl_usbotg_2: usbotggrp-2 { 213 - fsl,pins = < 214 - 1591 0x17059 /* MX6Q_PAD_ENET_RX_ER__ANATOP_USBOTG_ID */ 212 + fsl,pins = < 213 + MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x17059 215 214 >; 216 215 }; 217 216 }; ··· 219 218 usdhc2 { 220 219 pinctrl_usdhc2_1: usdhc2grp-1 { 221 220 fsl,pins = < 222 - 1577 0x17059 /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */ 223 - 1569 0x10059 /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */ 224 - 16 0x17059 /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */ 225 - 0 0x17059 /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */ 226 - 8 0x17059 /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */ 227 - 1583 0x17059 /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */ 228 - 1430 0x17059 /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */ 229 - 1438 0x17059 /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */ 230 - 1446 0x17059 /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */ 231 - 1454 0x17059 /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */ 221 + MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059 222 + MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059 223 + MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059 224 + MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059 225 + MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059 226 + MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059 227 + MX6Q_PAD_NANDF_D4__SD2_DATA4 0x17059 228 + MX6Q_PAD_NANDF_D5__SD2_DATA5 0x17059 229 + MX6Q_PAD_NANDF_D6__SD2_DATA6 0x17059 230 + MX6Q_PAD_NANDF_D7__SD2_DATA7 0x17059 232 231 >; 233 232 }; 234 233 }; ··· 236 235 usdhc3 { 237 236 pinctrl_usdhc3_1: usdhc3grp-1 { 238 237 fsl,pins = < 239 - 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */ 240 - 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */ 241 - 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */ 242 - 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */ 243 - 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */ 244 - 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */ 245 - 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */ 246 - 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */ 247 - 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */ 248 - 1241 0x17059 /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */ 238 + MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059 239 + MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059 240 + MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059 241 + MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059 242 + MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059 243 + MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059 244 + MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x17059 245 + MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x17059 246 + MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x17059 247 + MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x17059 249 248 >; 250 249 }; 251 250 252 251 pinctrl_usdhc3_2: usdhc3grp-2 { 253 252 fsl,pins = < 254 - 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */ 255 - 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */ 256 - 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */ 257 - 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */ 258 - 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */ 259 - 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */ 253 + MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059 254 + MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059 255 + MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059 256 + MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059 257 + MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059 258 + MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059 260 259 >; 261 260 }; 262 261 }; ··· 264 263 usdhc4 { 265 264 pinctrl_usdhc4_1: usdhc4grp-1 { 266 265 fsl,pins = < 267 - 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */ 268 - 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */ 269 - 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */ 270 - 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */ 271 - 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */ 272 - 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */ 273 - 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */ 274 - 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */ 275 - 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */ 276 - 1517 0x17059 /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */ 266 + MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059 267 + MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059 268 + MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059 269 + MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059 270 + MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059 271 + MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059 272 + MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x17059 273 + MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x17059 274 + MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x17059 275 + MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x17059 277 276 >; 278 277 }; 279 278 280 279 pinctrl_usdhc4_2: usdhc4grp-2 { 281 280 fsl,pins = < 282 - 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */ 283 - 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */ 284 - 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */ 285 - 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */ 286 - 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */ 287 - 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */ 281 + MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059 282 + MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059 283 + MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059 284 + MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059 285 + MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059 286 + MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059 288 287 >; 289 288 }; 290 289 };
+47 -79
drivers/pinctrl/pinctrl-imx.c
··· 54 54 const struct imx_pinctrl_soc_info *info; 55 55 }; 56 56 57 - static const struct imx_pin_reg *imx_find_pin_reg( 58 - const struct imx_pinctrl_soc_info *info, 59 - unsigned pin, bool is_mux, unsigned mux) 60 - { 61 - const struct imx_pin_reg *pin_reg = NULL; 62 - int i; 63 - 64 - for (i = 0; i < info->npin_regs; i++) { 65 - pin_reg = &info->pin_regs[i]; 66 - if (pin_reg->pid != pin) 67 - continue; 68 - if (!is_mux) 69 - break; 70 - else if (pin_reg->mux_mode == (mux & IMX_MUX_MASK)) 71 - break; 72 - } 73 - 74 - if (i == info->npin_regs) { 75 - dev_err(info->dev, "Pin(%s): unable to find pin reg map\n", 76 - info->pins[pin].name); 77 - return NULL; 78 - } 79 - 80 - return pin_reg; 81 - } 82 - 83 57 static const inline struct imx_pin_group *imx_pinctrl_find_group_by_name( 84 58 const struct imx_pinctrl_soc_info *info, 85 59 const char *name) ··· 197 223 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev); 198 224 const struct imx_pinctrl_soc_info *info = ipctl->info; 199 225 const struct imx_pin_reg *pin_reg; 200 - const unsigned *pins, *mux; 226 + const unsigned *pins, *mux, *input_val; 227 + u16 *input_reg; 201 228 unsigned int npins, pin_id; 202 229 int i; 203 230 ··· 209 234 pins = info->groups[group].pins; 210 235 npins = info->groups[group].npins; 211 236 mux = info->groups[group].mux_mode; 237 + input_val = info->groups[group].input_val; 238 + input_reg = info->groups[group].input_reg; 212 239 213 - WARN_ON(!pins || !npins || !mux); 240 + WARN_ON(!pins || !npins || !mux || !input_val || !input_reg); 214 241 215 242 dev_dbg(ipctl->dev, "enable function %s group %s\n", 216 243 info->functions[selector].name, info->groups[group].name); 217 244 218 245 for (i = 0; i < npins; i++) { 219 246 pin_id = pins[i]; 220 - 221 - pin_reg = imx_find_pin_reg(info, pin_id, 1, mux[i]); 222 - if (!pin_reg) 223 - return -EINVAL; 247 + pin_reg = &info->pin_regs[pin_id]; 224 248 225 249 if (!pin_reg->mux_reg) { 226 250 dev_err(ipctl->dev, "Pin(%s) does not support mux function\n", ··· 232 258 pin_reg->mux_reg, mux[i]); 233 259 234 260 /* some pins also need select input setting, set it if found */ 235 - if (pin_reg->input_reg) { 236 - writel(pin_reg->input_val, ipctl->base + pin_reg->input_reg); 261 + if (input_reg[i]) { 262 + writel(input_val[i], ipctl->base + input_reg[i]); 237 263 dev_dbg(ipctl->dev, 238 264 "==>select_input: offset 0x%x val 0x%x\n", 239 - pin_reg->input_reg, pin_reg->input_val); 265 + input_reg[i], input_val[i]); 240 266 } 241 267 } 242 268 ··· 285 311 { 286 312 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev); 287 313 const struct imx_pinctrl_soc_info *info = ipctl->info; 288 - const struct imx_pin_reg *pin_reg; 289 - 290 - pin_reg = imx_find_pin_reg(info, pin_id, 0, 0); 291 - if (!pin_reg) 292 - return -EINVAL; 314 + const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id]; 293 315 294 316 if (!pin_reg->conf_reg) { 295 317 dev_err(info->dev, "Pin(%s) does not support config function\n", ··· 303 333 { 304 334 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev); 305 335 const struct imx_pinctrl_soc_info *info = ipctl->info; 306 - const struct imx_pin_reg *pin_reg; 307 - 308 - pin_reg = imx_find_pin_reg(info, pin_id, 0, 0); 309 - if (!pin_reg) 310 - return -EINVAL; 336 + const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id]; 311 337 312 338 if (!pin_reg->conf_reg) { 313 339 dev_err(info->dev, "Pin(%s) does not support config function\n", ··· 326 360 { 327 361 struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev); 328 362 const struct imx_pinctrl_soc_info *info = ipctl->info; 329 - const struct imx_pin_reg *pin_reg; 363 + const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id]; 330 364 unsigned long config; 331 365 332 - pin_reg = imx_find_pin_reg(info, pin_id, 0, 0); 333 366 if (!pin_reg || !pin_reg->conf_reg) { 334 367 seq_printf(s, "N/A"); 335 368 return; ··· 376 411 .owner = THIS_MODULE, 377 412 }; 378 413 379 - /* decode pin id and mux from pin function id got from device tree*/ 380 - static int imx_pinctrl_get_pin_id_and_mux(const struct imx_pinctrl_soc_info *info, 381 - unsigned int pin_func_id, unsigned int *pin_id, 382 - unsigned int *mux) 383 - { 384 - if (pin_func_id > info->npin_regs) 385 - return -EINVAL; 386 - 387 - *pin_id = info->pin_regs[pin_func_id].pid; 388 - *mux = info->pin_regs[pin_func_id].mux_mode; 389 - 390 - return 0; 391 - } 414 + /* 415 + * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and 416 + * 1 u32 CONFIG, so 24 types in total for each pin. 417 + */ 418 + #define FSL_PIN_SIZE 24 392 419 393 420 static int imx_pinctrl_parse_groups(struct device_node *np, 394 421 struct imx_pin_group *grp, 395 422 struct imx_pinctrl_soc_info *info, 396 423 u32 index) 397 424 { 398 - unsigned int pin_func_id; 399 - int ret, size; 425 + int size; 400 426 const __be32 *list; 401 - int i, j; 427 + int i; 402 428 u32 config; 403 429 404 430 dev_dbg(info->dev, "group(%d): %s\n", index, np->name); ··· 403 447 */ 404 448 list = of_get_property(np, "fsl,pins", &size); 405 449 /* we do not check return since it's safe node passed down */ 406 - size /= sizeof(*list); 407 - if (!size || size % 2) { 408 - dev_err(info->dev, "wrong pins number or pins and configs should be pairs\n"); 450 + if (!size || size % FSL_PIN_SIZE) { 451 + dev_err(info->dev, "Invalid fsl,pins property\n"); 409 452 return -EINVAL; 410 453 } 411 454 412 - grp->npins = size / 2; 455 + grp->npins = size / FSL_PIN_SIZE; 413 456 grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int), 414 457 GFP_KERNEL); 415 458 grp->mux_mode = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int), 416 459 GFP_KERNEL); 460 + grp->input_reg = devm_kzalloc(info->dev, grp->npins * sizeof(u16), 461 + GFP_KERNEL); 462 + grp->input_val = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int), 463 + GFP_KERNEL); 417 464 grp->configs = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned long), 418 465 GFP_KERNEL); 419 - for (i = 0, j = 0; i < size; i += 2, j++) { 420 - pin_func_id = be32_to_cpu(*list++); 421 - ret = imx_pinctrl_get_pin_id_and_mux(info, pin_func_id, 422 - &grp->pins[j], &grp->mux_mode[j]); 423 - if (ret) { 424 - dev_err(info->dev, "get invalid pin function id\n"); 425 - return -EINVAL; 426 - } 466 + for (i = 0; i < grp->npins; i++) { 467 + u32 mux_reg = be32_to_cpu(*list++); 468 + u32 conf_reg = be32_to_cpu(*list++); 469 + unsigned int pin_id = mux_reg ? mux_reg / 4 : conf_reg / 4; 470 + struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id]; 471 + 472 + grp->pins[i] = pin_id; 473 + pin_reg->mux_reg = mux_reg; 474 + pin_reg->conf_reg = conf_reg; 475 + grp->input_reg[i] = be32_to_cpu(*list++); 476 + grp->mux_mode[i] = be32_to_cpu(*list++); 477 + grp->input_val[i] = be32_to_cpu(*list++); 478 + 427 479 /* SION bit is in mux register */ 428 480 config = be32_to_cpu(*list++); 429 481 if (config & IMX_PAD_SION) 430 - grp->mux_mode[j] |= IOMUXC_CONFIG_SION; 431 - grp->configs[j] = config & ~IMX_PAD_SION; 482 + grp->mux_mode[i] |= IOMUXC_CONFIG_SION; 483 + grp->configs[i] = config & ~IMX_PAD_SION; 432 484 } 433 485 434 486 #ifdef DEBUG ··· 532 568 struct resource *res; 533 569 int ret; 534 570 535 - if (!info || !info->pins || !info->npins 536 - || !info->pin_regs || !info->npin_regs) { 571 + if (!info || !info->pins || !info->npins) { 537 572 dev_err(&pdev->dev, "wrong pinctrl info\n"); 538 573 return -EINVAL; 539 574 } ··· 541 578 /* Create state holders etc for this driver */ 542 579 ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL); 543 580 if (!ipctl) 581 + return -ENOMEM; 582 + 583 + info->pin_regs = devm_kzalloc(&pdev->dev, sizeof(*info->pin_regs) * 584 + info->npins, GFP_KERNEL); 585 + if (!info->pin_regs) 544 586 return -ENOMEM; 545 587 546 588 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
+7 -22
drivers/pinctrl/pinctrl-imx.h
··· 26 26 * elements in .pins so we can iterate over that array 27 27 * @mux_mode: the mux mode for each pin in this group. The size of this 28 28 * array is the same as pins. 29 + * @input_reg: select input register offset for this mux if any 30 + * 0 if no select input setting needed. 31 + * @input_val: the select input value for each pin in this group. The size of 32 + * this array is the same as pins. 29 33 * @configs: the config for each pin in this group. The size of this 30 34 * array is the same as pins. 31 35 */ ··· 38 34 unsigned int *pins; 39 35 unsigned npins; 40 36 unsigned int *mux_mode; 37 + u16 *input_reg; 38 + unsigned int *input_val; 41 39 unsigned long *configs; 42 40 }; 43 41 ··· 57 51 58 52 /** 59 53 * struct imx_pin_reg - describe a pin reg map 60 - * The last 3 members are used for select input setting 61 - * @pid: pin id 62 54 * @mux_reg: mux register offset 63 55 * @conf_reg: config register offset 64 - * @mux_mode: mux mode 65 - * @input_reg: select input register offset for this mux if any 66 - * 0 if no select input setting needed. 67 - * @input_val: the value set to select input register 68 56 */ 69 57 struct imx_pin_reg { 70 - u16 pid; 71 58 u16 mux_reg; 72 59 u16 conf_reg; 73 - u8 mux_mode; 74 - u16 input_reg; 75 - u8 input_val; 76 60 }; 77 61 78 62 struct imx_pinctrl_soc_info { 79 63 struct device *dev; 80 64 const struct pinctrl_pin_desc *pins; 81 65 unsigned int npins; 82 - const struct imx_pin_reg *pin_regs; 83 - unsigned int npin_regs; 66 + struct imx_pin_reg *pin_regs; 84 67 struct imx_pin_group *groups; 85 68 unsigned int ngroups; 86 69 struct imx_pmx_func *functions; ··· 78 83 79 84 #define NO_MUX 0x0 80 85 #define NO_PAD 0x0 81 - 82 - #define IMX_PIN_REG(id, conf, mux, mode, input, val) \ 83 - { \ 84 - .pid = id, \ 85 - .conf_reg = conf, \ 86 - .mux_reg = mux, \ 87 - .mux_mode = mode, \ 88 - .input_reg = input, \ 89 - .input_val = val, \ 90 - } 91 86 92 87 #define IMX_PINCTRL_PIN(pin) PINCTRL_PIN(pin, #pin) 93 88
+767 -1321
drivers/pinctrl/pinctrl-imx35.c
··· 24 24 #include "pinctrl-imx.h" 25 25 26 26 enum imx35_pads { 27 - MX35_PAD_CAPTURE = 0, 28 - MX35_PAD_COMPARE = 1, 29 - MX35_PAD_WDOG_RST = 2, 30 - MX35_PAD_GPIO1_0 = 3, 31 - MX35_PAD_GPIO1_1 = 4, 32 - MX35_PAD_GPIO2_0 = 5, 33 - MX35_PAD_GPIO3_0 = 6, 34 - MX35_PAD_RESET_IN_B = 7, 35 - MX35_PAD_POR_B = 8, 36 - MX35_PAD_CLKO = 9, 37 - MX35_PAD_BOOT_MODE0 = 10, 38 - MX35_PAD_BOOT_MODE1 = 11, 39 - MX35_PAD_CLK_MODE0 = 12, 40 - MX35_PAD_CLK_MODE1 = 13, 41 - MX35_PAD_POWER_FAIL = 14, 42 - MX35_PAD_VSTBY = 15, 43 - MX35_PAD_A0 = 16, 44 - MX35_PAD_A1 = 17, 45 - MX35_PAD_A2 = 18, 46 - MX35_PAD_A3 = 19, 47 - MX35_PAD_A4 = 20, 48 - MX35_PAD_A5 = 21, 49 - MX35_PAD_A6 = 22, 50 - MX35_PAD_A7 = 23, 51 - MX35_PAD_A8 = 24, 52 - MX35_PAD_A9 = 25, 53 - MX35_PAD_A10 = 26, 54 - MX35_PAD_MA10 = 27, 55 - MX35_PAD_A11 = 28, 56 - MX35_PAD_A12 = 29, 57 - MX35_PAD_A13 = 30, 58 - MX35_PAD_A14 = 31, 59 - MX35_PAD_A15 = 32, 60 - MX35_PAD_A16 = 33, 61 - MX35_PAD_A17 = 34, 62 - MX35_PAD_A18 = 35, 63 - MX35_PAD_A19 = 36, 64 - MX35_PAD_A20 = 37, 65 - MX35_PAD_A21 = 38, 66 - MX35_PAD_A22 = 39, 67 - MX35_PAD_A23 = 40, 68 - MX35_PAD_A24 = 41, 69 - MX35_PAD_A25 = 42, 70 - MX35_PAD_SDBA1 = 43, 71 - MX35_PAD_SDBA0 = 44, 72 - MX35_PAD_SD0 = 45, 73 - MX35_PAD_SD1 = 46, 74 - MX35_PAD_SD2 = 47, 75 - MX35_PAD_SD3 = 48, 76 - MX35_PAD_SD4 = 49, 77 - MX35_PAD_SD5 = 50, 78 - MX35_PAD_SD6 = 51, 79 - MX35_PAD_SD7 = 52, 80 - MX35_PAD_SD8 = 53, 81 - MX35_PAD_SD9 = 54, 82 - MX35_PAD_SD10 = 55, 83 - MX35_PAD_SD11 = 56, 84 - MX35_PAD_SD12 = 57, 85 - MX35_PAD_SD13 = 58, 86 - MX35_PAD_SD14 = 59, 87 - MX35_PAD_SD15 = 60, 88 - MX35_PAD_SD16 = 61, 89 - MX35_PAD_SD17 = 62, 90 - MX35_PAD_SD18 = 63, 91 - MX35_PAD_SD19 = 64, 92 - MX35_PAD_SD20 = 65, 93 - MX35_PAD_SD21 = 66, 94 - MX35_PAD_SD22 = 67, 95 - MX35_PAD_SD23 = 68, 96 - MX35_PAD_SD24 = 69, 97 - MX35_PAD_SD25 = 70, 98 - MX35_PAD_SD26 = 71, 99 - MX35_PAD_SD27 = 72, 100 - MX35_PAD_SD28 = 73, 101 - MX35_PAD_SD29 = 74, 102 - MX35_PAD_SD30 = 75, 103 - MX35_PAD_SD31 = 76, 104 - MX35_PAD_DQM0 = 77, 105 - MX35_PAD_DQM1 = 78, 106 - MX35_PAD_DQM2 = 79, 107 - MX35_PAD_DQM3 = 80, 108 - MX35_PAD_EB0 = 81, 109 - MX35_PAD_EB1 = 82, 110 - MX35_PAD_OE = 83, 111 - MX35_PAD_CS0 = 84, 112 - MX35_PAD_CS1 = 85, 113 - MX35_PAD_CS2 = 86, 114 - MX35_PAD_CS3 = 87, 115 - MX35_PAD_CS4 = 88, 116 - MX35_PAD_CS5 = 89, 117 - MX35_PAD_NF_CE0 = 90, 118 - MX35_PAD_ECB = 91, 119 - MX35_PAD_LBA = 92, 120 - MX35_PAD_BCLK = 93, 121 - MX35_PAD_RW = 94, 122 - MX35_PAD_RAS = 95, 123 - MX35_PAD_CAS = 96, 124 - MX35_PAD_SDWE = 97, 125 - MX35_PAD_SDCKE0 = 98, 126 - MX35_PAD_SDCKE1 = 99, 127 - MX35_PAD_SDCLK = 100, 128 - MX35_PAD_SDQS0 = 101, 129 - MX35_PAD_SDQS1 = 102, 130 - MX35_PAD_SDQS2 = 103, 131 - MX35_PAD_SDQS3 = 104, 132 - MX35_PAD_NFWE_B = 105, 133 - MX35_PAD_NFRE_B = 106, 134 - MX35_PAD_NFALE = 107, 135 - MX35_PAD_NFCLE = 108, 136 - MX35_PAD_NFWP_B = 109, 137 - MX35_PAD_NFRB = 110, 138 - MX35_PAD_D15 = 111, 139 - MX35_PAD_D14 = 112, 140 - MX35_PAD_D13 = 113, 141 - MX35_PAD_D12 = 114, 142 - MX35_PAD_D11 = 115, 143 - MX35_PAD_D10 = 116, 144 - MX35_PAD_D9 = 117, 145 - MX35_PAD_D8 = 118, 146 - MX35_PAD_D7 = 119, 147 - MX35_PAD_D6 = 120, 148 - MX35_PAD_D5 = 121, 149 - MX35_PAD_D4 = 122, 150 - MX35_PAD_D3 = 123, 151 - MX35_PAD_D2 = 124, 152 - MX35_PAD_D1 = 125, 153 - MX35_PAD_D0 = 126, 154 - MX35_PAD_CSI_D8 = 127, 155 - MX35_PAD_CSI_D9 = 128, 156 - MX35_PAD_CSI_D10 = 129, 157 - MX35_PAD_CSI_D11 = 130, 158 - MX35_PAD_CSI_D12 = 131, 159 - MX35_PAD_CSI_D13 = 132, 160 - MX35_PAD_CSI_D14 = 133, 161 - MX35_PAD_CSI_D15 = 134, 162 - MX35_PAD_CSI_MCLK = 135, 163 - MX35_PAD_CSI_VSYNC = 136, 164 - MX35_PAD_CSI_HSYNC = 137, 165 - MX35_PAD_CSI_PIXCLK = 138, 166 - MX35_PAD_I2C1_CLK = 139, 167 - MX35_PAD_I2C1_DAT = 140, 168 - MX35_PAD_I2C2_CLK = 141, 169 - MX35_PAD_I2C2_DAT = 142, 170 - MX35_PAD_STXD4 = 143, 171 - MX35_PAD_SRXD4 = 144, 172 - MX35_PAD_SCK4 = 145, 173 - MX35_PAD_STXFS4 = 146, 174 - MX35_PAD_STXD5 = 147, 175 - MX35_PAD_SRXD5 = 148, 176 - MX35_PAD_SCK5 = 149, 177 - MX35_PAD_STXFS5 = 150, 178 - MX35_PAD_SCKR = 151, 179 - MX35_PAD_FSR = 152, 180 - MX35_PAD_HCKR = 153, 181 - MX35_PAD_SCKT = 154, 182 - MX35_PAD_FST = 155, 183 - MX35_PAD_HCKT = 156, 184 - MX35_PAD_TX5_RX0 = 157, 185 - MX35_PAD_TX4_RX1 = 158, 186 - MX35_PAD_TX3_RX2 = 159, 187 - MX35_PAD_TX2_RX3 = 160, 188 - MX35_PAD_TX1 = 161, 189 - MX35_PAD_TX0 = 162, 190 - MX35_PAD_CSPI1_MOSI = 163, 191 - MX35_PAD_CSPI1_MISO = 164, 192 - MX35_PAD_CSPI1_SS0 = 165, 193 - MX35_PAD_CSPI1_SS1 = 166, 194 - MX35_PAD_CSPI1_SCLK = 167, 195 - MX35_PAD_CSPI1_SPI_RDY = 168, 196 - MX35_PAD_RXD1 = 169, 197 - MX35_PAD_TXD1 = 170, 198 - MX35_PAD_RTS1 = 171, 199 - MX35_PAD_CTS1 = 172, 200 - MX35_PAD_RXD2 = 173, 201 - MX35_PAD_TXD2 = 174, 202 - MX35_PAD_RTS2 = 175, 203 - MX35_PAD_CTS2 = 176, 204 - MX35_PAD_RTCK = 177, 205 - MX35_PAD_TCK = 178, 206 - MX35_PAD_TMS = 179, 207 - MX35_PAD_TDI = 180, 208 - MX35_PAD_TDO = 181, 209 - MX35_PAD_TRSTB = 182, 210 - MX35_PAD_DE_B = 183, 211 - MX35_PAD_SJC_MOD = 184, 212 - MX35_PAD_USBOTG_PWR = 185, 213 - MX35_PAD_USBOTG_OC = 186, 214 - MX35_PAD_LD0 = 187, 215 - MX35_PAD_LD1 = 188, 216 - MX35_PAD_LD2 = 189, 217 - MX35_PAD_LD3 = 190, 218 - MX35_PAD_LD4 = 191, 219 - MX35_PAD_LD5 = 192, 220 - MX35_PAD_LD6 = 193, 221 - MX35_PAD_LD7 = 194, 222 - MX35_PAD_LD8 = 195, 223 - MX35_PAD_LD9 = 196, 224 - MX35_PAD_LD10 = 197, 225 - MX35_PAD_LD11 = 198, 226 - MX35_PAD_LD12 = 199, 227 - MX35_PAD_LD13 = 200, 228 - MX35_PAD_LD14 = 201, 229 - MX35_PAD_LD15 = 202, 230 - MX35_PAD_LD16 = 203, 231 - MX35_PAD_LD17 = 204, 232 - MX35_PAD_LD18 = 205, 233 - MX35_PAD_LD19 = 206, 234 - MX35_PAD_LD20 = 207, 235 - MX35_PAD_LD21 = 208, 236 - MX35_PAD_LD22 = 209, 237 - MX35_PAD_LD23 = 210, 238 - MX35_PAD_D3_HSYNC = 211, 239 - MX35_PAD_D3_FPSHIFT = 212, 240 - MX35_PAD_D3_DRDY = 213, 241 - MX35_PAD_CONTRAST = 214, 242 - MX35_PAD_D3_VSYNC = 215, 243 - MX35_PAD_D3_REV = 216, 244 - MX35_PAD_D3_CLS = 217, 245 - MX35_PAD_D3_SPL = 218, 246 - MX35_PAD_SD1_CMD = 219, 247 - MX35_PAD_SD1_CLK = 220, 248 - MX35_PAD_SD1_DATA0 = 221, 249 - MX35_PAD_SD1_DATA1 = 222, 250 - MX35_PAD_SD1_DATA2 = 223, 251 - MX35_PAD_SD1_DATA3 = 224, 252 - MX35_PAD_SD2_CMD = 225, 253 - MX35_PAD_SD2_CLK = 226, 254 - MX35_PAD_SD2_DATA0 = 227, 255 - MX35_PAD_SD2_DATA1 = 228, 256 - MX35_PAD_SD2_DATA2 = 229, 257 - MX35_PAD_SD2_DATA3 = 230, 258 - MX35_PAD_ATA_CS0 = 231, 259 - MX35_PAD_ATA_CS1 = 232, 260 - MX35_PAD_ATA_DIOR = 233, 261 - MX35_PAD_ATA_DIOW = 234, 262 - MX35_PAD_ATA_DMACK = 235, 263 - MX35_PAD_ATA_RESET_B = 236, 264 - MX35_PAD_ATA_IORDY = 237, 265 - MX35_PAD_ATA_DATA0 = 238, 266 - MX35_PAD_ATA_DATA1 = 239, 267 - MX35_PAD_ATA_DATA2 = 240, 268 - MX35_PAD_ATA_DATA3 = 241, 269 - MX35_PAD_ATA_DATA4 = 242, 270 - MX35_PAD_ATA_DATA5 = 243, 271 - MX35_PAD_ATA_DATA6 = 244, 272 - MX35_PAD_ATA_DATA7 = 245, 273 - MX35_PAD_ATA_DATA8 = 246, 274 - MX35_PAD_ATA_DATA9 = 247, 275 - MX35_PAD_ATA_DATA10 = 248, 276 - MX35_PAD_ATA_DATA11 = 249, 277 - MX35_PAD_ATA_DATA12 = 250, 278 - MX35_PAD_ATA_DATA13 = 251, 279 - MX35_PAD_ATA_DATA14 = 252, 280 - MX35_PAD_ATA_DATA15 = 253, 281 - MX35_PAD_ATA_INTRQ = 254, 282 - MX35_PAD_ATA_BUFF_EN = 255, 283 - MX35_PAD_ATA_DMARQ = 256, 284 - MX35_PAD_ATA_DA0 = 257, 285 - MX35_PAD_ATA_DA1 = 258, 286 - MX35_PAD_ATA_DA2 = 259, 287 - MX35_PAD_MLB_CLK = 260, 288 - MX35_PAD_MLB_DAT = 261, 289 - MX35_PAD_MLB_SIG = 262, 290 - MX35_PAD_FEC_TX_CLK = 263, 291 - MX35_PAD_FEC_RX_CLK = 264, 292 - MX35_PAD_FEC_RX_DV = 265, 293 - MX35_PAD_FEC_COL = 266, 294 - MX35_PAD_FEC_RDATA0 = 267, 295 - MX35_PAD_FEC_TDATA0 = 268, 296 - MX35_PAD_FEC_TX_EN = 269, 297 - MX35_PAD_FEC_MDC = 270, 298 - MX35_PAD_FEC_MDIO = 271, 299 - MX35_PAD_FEC_TX_ERR = 272, 300 - MX35_PAD_FEC_RX_ERR = 273, 301 - MX35_PAD_FEC_CRS = 274, 302 - MX35_PAD_FEC_RDATA1 = 275, 303 - MX35_PAD_FEC_TDATA1 = 276, 304 - MX35_PAD_FEC_RDATA2 = 277, 305 - MX35_PAD_FEC_TDATA2 = 278, 306 - MX35_PAD_FEC_RDATA3 = 279, 307 - MX35_PAD_FEC_TDATA3 = 280, 308 - MX35_PAD_EXT_ARMCLK = 281, 309 - MX35_PAD_TEST_MODE = 282, 310 - }; 311 - 312 - /* imx35 register maps */ 313 - static struct imx_pin_reg imx35_pin_regs[] = { 314 - [0] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 0, 0x0, 0), /* MX35_PAD_CAPTURE__GPT_CAPIN1 */ 315 - [1] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 1, 0x0, 0), /* MX35_PAD_CAPTURE__GPT_CMPOUT2 */ 316 - [2] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 2, 0x7f4, 0), /* MX35_PAD_CAPTURE__CSPI2_SS1 */ 317 - [3] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 3, 0x0, 0), /* MX35_PAD_CAPTURE__EPIT1_EPITO */ 318 - [4] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 4, 0x7d0, 0), /* MX35_PAD_CAPTURE__CCM_CLK32K */ 319 - [5] = IMX_PIN_REG(MX35_PAD_CAPTURE, 0x328, 0x004, 5, 0x850, 0), /* MX35_PAD_CAPTURE__GPIO1_4 */ 320 - [6] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 0, 0x0, 0), /* MX35_PAD_COMPARE__GPT_CMPOUT1 */ 321 - [7] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 1, 0x0, 0), /* MX35_PAD_COMPARE__GPT_CAPIN2 */ 322 - [8] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 2, 0x0, 0), /* MX35_PAD_COMPARE__GPT_CMPOUT3 */ 323 - [9] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 3, 0x0, 0), /* MX35_PAD_COMPARE__EPIT2_EPITO */ 324 - [10] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 5, 0x854, 0), /* MX35_PAD_COMPARE__GPIO1_5 */ 325 - [11] = IMX_PIN_REG(MX35_PAD_COMPARE, 0x32c, 0x008, 7, 0x0, 0), /* MX35_PAD_COMPARE__SDMA_EXTDMA_2 */ 326 - [12] = IMX_PIN_REG(MX35_PAD_WDOG_RST, 0x330, 0x00c, 0, 0x0, 0), /* MX35_PAD_WDOG_RST__WDOG_WDOG_B */ 327 - [13] = IMX_PIN_REG(MX35_PAD_WDOG_RST, 0x330, 0x00c, 3, 0x0, 0), /* MX35_PAD_WDOG_RST__IPU_FLASH_STROBE */ 328 - [14] = IMX_PIN_REG(MX35_PAD_WDOG_RST, 0x330, 0x00c, 5, 0x858, 0), /* MX35_PAD_WDOG_RST__GPIO1_6 */ 329 - [15] = IMX_PIN_REG(MX35_PAD_GPIO1_0, 0x334, 0x010, 0, 0x82c, 0), /* MX35_PAD_GPIO1_0__GPIO1_0 */ 330 - [16] = IMX_PIN_REG(MX35_PAD_GPIO1_0, 0x334, 0x010, 1, 0x7d4, 0), /* MX35_PAD_GPIO1_0__CCM_PMIC_RDY */ 331 - [17] = IMX_PIN_REG(MX35_PAD_GPIO1_0, 0x334, 0x010, 2, 0x990, 0), /* MX35_PAD_GPIO1_0__OWIRE_LINE */ 332 - [18] = IMX_PIN_REG(MX35_PAD_GPIO1_0, 0x334, 0x010, 7, 0x0, 0), /* MX35_PAD_GPIO1_0__SDMA_EXTDMA_0 */ 333 - [19] = IMX_PIN_REG(MX35_PAD_GPIO1_1, 0x338, 0x014, 0, 0x838, 0), /* MX35_PAD_GPIO1_1__GPIO1_1 */ 334 - [20] = IMX_PIN_REG(MX35_PAD_GPIO1_1, 0x338, 0x014, 2, 0x0, 0), /* MX35_PAD_GPIO1_1__PWM_PWMO */ 335 - [21] = IMX_PIN_REG(MX35_PAD_GPIO1_1, 0x338, 0x014, 3, 0x7d8, 0), /* MX35_PAD_GPIO1_1__CSPI1_SS2 */ 336 - [22] = IMX_PIN_REG(MX35_PAD_GPIO1_1, 0x338, 0x014, 6, 0x0, 0), /* MX35_PAD_GPIO1_1__SCC_TAMPER_DETECT */ 337 - [23] = IMX_PIN_REG(MX35_PAD_GPIO1_1, 0x338, 0x014, 7, 0x0, 0), /* MX35_PAD_GPIO1_1__SDMA_EXTDMA_1 */ 338 - [24] = IMX_PIN_REG(MX35_PAD_GPIO2_0, 0x33c, 0x018, 0, 0x868, 0), /* MX35_PAD_GPIO2_0__GPIO2_0 */ 339 - [25] = IMX_PIN_REG(MX35_PAD_GPIO2_0, 0x33c, 0x018, 1, 0x0, 0), /* MX35_PAD_GPIO2_0__USB_TOP_USBOTG_CLK */ 340 - [26] = IMX_PIN_REG(MX35_PAD_GPIO3_0, 0x340, 0x01c, 0, 0x8e8, 0), /* MX35_PAD_GPIO3_0__GPIO3_0 */ 341 - [27] = IMX_PIN_REG(MX35_PAD_GPIO3_0, 0x340, 0x01c, 1, 0x0, 0), /* MX35_PAD_GPIO3_0__USB_TOP_USBH2_CLK */ 342 - [28] = IMX_PIN_REG(MX35_PAD_RESET_IN_B, 0x344, 0x0, 0, 0x0, 0), /* MX35_PAD_RESET_IN_B__CCM_RESET_IN_B */ 343 - [29] = IMX_PIN_REG(MX35_PAD_POR_B, 0x348, 0x0, 0, 0x0, 0), /* MX35_PAD_POR_B__CCM_POR_B */ 344 - [30] = IMX_PIN_REG(MX35_PAD_CLKO, 0x34c, 0x020, 0, 0x0, 0), /* MX35_PAD_CLKO__CCM_CLKO */ 345 - [31] = IMX_PIN_REG(MX35_PAD_CLKO, 0x34c, 0x020, 5, 0x860, 0), /* MX35_PAD_CLKO__GPIO1_8 */ 346 - [32] = IMX_PIN_REG(MX35_PAD_BOOT_MODE0, 0x350, 0x0, 0, 0x0, 0), /* MX35_PAD_BOOT_MODE0__CCM_BOOT_MODE_0 */ 347 - [33] = IMX_PIN_REG(MX35_PAD_BOOT_MODE1, 0x354, 0x0, 0, 0x0, 0), /* MX35_PAD_BOOT_MODE1__CCM_BOOT_MODE_1 */ 348 - [34] = IMX_PIN_REG(MX35_PAD_CLK_MODE0, 0x358, 0x0, 0, 0x0, 0), /* MX35_PAD_CLK_MODE0__CCM_CLK_MODE_0 */ 349 - [35] = IMX_PIN_REG(MX35_PAD_CLK_MODE1, 0x35c, 0x0, 0, 0x0, 0), /* MX35_PAD_CLK_MODE1__CCM_CLK_MODE_1 */ 350 - [36] = IMX_PIN_REG(MX35_PAD_POWER_FAIL, 0x360, 0x0, 0, 0x0, 0), /* MX35_PAD_POWER_FAIL__CCM_DSM_WAKEUP_INT_26 */ 351 - [37] = IMX_PIN_REG(MX35_PAD_VSTBY, 0x364, 0x024, 0, 0x0, 0), /* MX35_PAD_VSTBY__CCM_VSTBY */ 352 - [38] = IMX_PIN_REG(MX35_PAD_VSTBY, 0x364, 0x024, 5, 0x85c, 0), /* MX35_PAD_VSTBY__GPIO1_7 */ 353 - [39] = IMX_PIN_REG(MX35_PAD_A0, 0x368, 0x028, 0, 0x0, 0), /* MX35_PAD_A0__EMI_EIM_DA_L_0 */ 354 - [40] = IMX_PIN_REG(MX35_PAD_A1, 0x36c, 0x02c, 0, 0x0, 0), /* MX35_PAD_A1__EMI_EIM_DA_L_1 */ 355 - [41] = IMX_PIN_REG(MX35_PAD_A2, 0x370, 0x030, 0, 0x0, 0), /* MX35_PAD_A2__EMI_EIM_DA_L_2 */ 356 - [42] = IMX_PIN_REG(MX35_PAD_A3, 0x374, 0x034, 0, 0x0, 0), /* MX35_PAD_A3__EMI_EIM_DA_L_3 */ 357 - [43] = IMX_PIN_REG(MX35_PAD_A4, 0x378, 0x038, 0, 0x0, 0), /* MX35_PAD_A4__EMI_EIM_DA_L_4 */ 358 - [44] = IMX_PIN_REG(MX35_PAD_A5, 0x37c, 0x03c, 0, 0x0, 0), /* MX35_PAD_A5__EMI_EIM_DA_L_5 */ 359 - [45] = IMX_PIN_REG(MX35_PAD_A6, 0x380, 0x040, 0, 0x0, 0), /* MX35_PAD_A6__EMI_EIM_DA_L_6 */ 360 - [46] = IMX_PIN_REG(MX35_PAD_A7, 0x384, 0x044, 0, 0x0, 0), /* MX35_PAD_A7__EMI_EIM_DA_L_7 */ 361 - [47] = IMX_PIN_REG(MX35_PAD_A8, 0x388, 0x048, 0, 0x0, 0), /* MX35_PAD_A8__EMI_EIM_DA_H_8 */ 362 - [48] = IMX_PIN_REG(MX35_PAD_A9, 0x38c, 0x04c, 0, 0x0, 0), /* MX35_PAD_A9__EMI_EIM_DA_H_9 */ 363 - [49] = IMX_PIN_REG(MX35_PAD_A10, 0x390, 0x050, 0, 0x0, 0), /* MX35_PAD_A10__EMI_EIM_DA_H_10 */ 364 - [50] = IMX_PIN_REG(MX35_PAD_MA10, 0x394, 0x054, 0, 0x0, 0), /* MX35_PAD_MA10__EMI_MA10 */ 365 - [51] = IMX_PIN_REG(MX35_PAD_A11, 0x398, 0x058, 0, 0x0, 0), /* MX35_PAD_A11__EMI_EIM_DA_H_11 */ 366 - [52] = IMX_PIN_REG(MX35_PAD_A12, 0x39c, 0x05c, 0, 0x0, 0), /* MX35_PAD_A12__EMI_EIM_DA_H_12 */ 367 - [53] = IMX_PIN_REG(MX35_PAD_A13, 0x3a0, 0x060, 0, 0x0, 0), /* MX35_PAD_A13__EMI_EIM_DA_H_13 */ 368 - [54] = IMX_PIN_REG(MX35_PAD_A14, 0x3a4, 0x064, 0, 0x0, 0), /* MX35_PAD_A14__EMI_EIM_DA_H2_14 */ 369 - [55] = IMX_PIN_REG(MX35_PAD_A15, 0x3a8, 0x068, 0, 0x0, 0), /* MX35_PAD_A15__EMI_EIM_DA_H2_15 */ 370 - [56] = IMX_PIN_REG(MX35_PAD_A16, 0x3ac, 0x06c, 0, 0x0, 0), /* MX35_PAD_A16__EMI_EIM_A_16 */ 371 - [57] = IMX_PIN_REG(MX35_PAD_A17, 0x3b0, 0x070, 0, 0x0, 0), /* MX35_PAD_A17__EMI_EIM_A_17 */ 372 - [58] = IMX_PIN_REG(MX35_PAD_A18, 0x3b4, 0x074, 0, 0x0, 0), /* MX35_PAD_A18__EMI_EIM_A_18 */ 373 - [59] = IMX_PIN_REG(MX35_PAD_A19, 0x3b8, 0x078, 0, 0x0, 0), /* MX35_PAD_A19__EMI_EIM_A_19 */ 374 - [60] = IMX_PIN_REG(MX35_PAD_A20, 0x3bc, 0x07c, 0, 0x0, 0), /* MX35_PAD_A20__EMI_EIM_A_20 */ 375 - [61] = IMX_PIN_REG(MX35_PAD_A21, 0x3c0, 0x080, 0, 0x0, 0), /* MX35_PAD_A21__EMI_EIM_A_21 */ 376 - [62] = IMX_PIN_REG(MX35_PAD_A22, 0x3c4, 0x084, 0, 0x0, 0), /* MX35_PAD_A22__EMI_EIM_A_22 */ 377 - [63] = IMX_PIN_REG(MX35_PAD_A23, 0x3c8, 0x088, 0, 0x0, 0), /* MX35_PAD_A23__EMI_EIM_A_23 */ 378 - [64] = IMX_PIN_REG(MX35_PAD_A24, 0x3cc, 0x08c, 0, 0x0, 0), /* MX35_PAD_A24__EMI_EIM_A_24 */ 379 - [65] = IMX_PIN_REG(MX35_PAD_A25, 0x3d0, 0x090, 0, 0x0, 0), /* MX35_PAD_A25__EMI_EIM_A_25 */ 380 - [66] = IMX_PIN_REG(MX35_PAD_SDBA1, 0x3d4, 0x0, 0, 0x0, 0), /* MX35_PAD_SDBA1__EMI_EIM_SDBA1 */ 381 - [67] = IMX_PIN_REG(MX35_PAD_SDBA0, 0x3d8, 0x0, 0, 0x0, 0), /* MX35_PAD_SDBA0__EMI_EIM_SDBA0 */ 382 - [68] = IMX_PIN_REG(MX35_PAD_SD0, 0x3dc, 0x0, 0, 0x0, 0), /* MX35_PAD_SD0__EMI_DRAM_D_0 */ 383 - [69] = IMX_PIN_REG(MX35_PAD_SD1, 0x3e0, 0x0, 0, 0x0, 0), /* MX35_PAD_SD1__EMI_DRAM_D_1 */ 384 - [70] = IMX_PIN_REG(MX35_PAD_SD2, 0x3e4, 0x0, 0, 0x0, 0), /* MX35_PAD_SD2__EMI_DRAM_D_2 */ 385 - [71] = IMX_PIN_REG(MX35_PAD_SD3, 0x3e8, 0x0, 0, 0x0, 0), /* MX35_PAD_SD3__EMI_DRAM_D_3 */ 386 - [72] = IMX_PIN_REG(MX35_PAD_SD4, 0x3ec, 0x0, 0, 0x0, 0), /* MX35_PAD_SD4__EMI_DRAM_D_4 */ 387 - [73] = IMX_PIN_REG(MX35_PAD_SD5, 0x3f0, 0x0, 0, 0x0, 0), /* MX35_PAD_SD5__EMI_DRAM_D_5 */ 388 - [74] = IMX_PIN_REG(MX35_PAD_SD6, 0x3f4, 0x0, 0, 0x0, 0), /* MX35_PAD_SD6__EMI_DRAM_D_6 */ 389 - [75] = IMX_PIN_REG(MX35_PAD_SD7, 0x3f8, 0x0, 0, 0x0, 0), /* MX35_PAD_SD7__EMI_DRAM_D_7 */ 390 - [76] = IMX_PIN_REG(MX35_PAD_SD8, 0x3fc, 0x0, 0, 0x0, 0), /* MX35_PAD_SD8__EMI_DRAM_D_8 */ 391 - [77] = IMX_PIN_REG(MX35_PAD_SD9, 0x400, 0x0, 0, 0x0, 0), /* MX35_PAD_SD9__EMI_DRAM_D_9 */ 392 - [78] = IMX_PIN_REG(MX35_PAD_SD10, 0x404, 0x0, 0, 0x0, 0), /* MX35_PAD_SD10__EMI_DRAM_D_10 */ 393 - [79] = IMX_PIN_REG(MX35_PAD_SD11, 0x408, 0x0, 0, 0x0, 0), /* MX35_PAD_SD11__EMI_DRAM_D_11 */ 394 - [80] = IMX_PIN_REG(MX35_PAD_SD12, 0x40c, 0x0, 0, 0x0, 0), /* MX35_PAD_SD12__EMI_DRAM_D_12 */ 395 - [81] = IMX_PIN_REG(MX35_PAD_SD13, 0x410, 0x0, 0, 0x0, 0), /* MX35_PAD_SD13__EMI_DRAM_D_13 */ 396 - [82] = IMX_PIN_REG(MX35_PAD_SD14, 0x414, 0x0, 0, 0x0, 0), /* MX35_PAD_SD14__EMI_DRAM_D_14 */ 397 - [83] = IMX_PIN_REG(MX35_PAD_SD15, 0x418, 0x0, 0, 0x0, 0), /* MX35_PAD_SD15__EMI_DRAM_D_15 */ 398 - [84] = IMX_PIN_REG(MX35_PAD_SD16, 0x41c, 0x0, 0, 0x0, 0), /* MX35_PAD_SD16__EMI_DRAM_D_16 */ 399 - [85] = IMX_PIN_REG(MX35_PAD_SD17, 0x420, 0x0, 0, 0x0, 0), /* MX35_PAD_SD17__EMI_DRAM_D_17 */ 400 - [86] = IMX_PIN_REG(MX35_PAD_SD18, 0x424, 0x0, 0, 0x0, 0), /* MX35_PAD_SD18__EMI_DRAM_D_18 */ 401 - [87] = IMX_PIN_REG(MX35_PAD_SD19, 0x428, 0x0, 0, 0x0, 0), /* MX35_PAD_SD19__EMI_DRAM_D_19 */ 402 - [88] = IMX_PIN_REG(MX35_PAD_SD20, 0x42c, 0x0, 0, 0x0, 0), /* MX35_PAD_SD20__EMI_DRAM_D_20 */ 403 - [89] = IMX_PIN_REG(MX35_PAD_SD21, 0x430, 0x0, 0, 0x0, 0), /* MX35_PAD_SD21__EMI_DRAM_D_21 */ 404 - [90] = IMX_PIN_REG(MX35_PAD_SD22, 0x434, 0x0, 0, 0x0, 0), /* MX35_PAD_SD22__EMI_DRAM_D_22 */ 405 - [91] = IMX_PIN_REG(MX35_PAD_SD23, 0x438, 0x0, 0, 0x0, 0), /* MX35_PAD_SD23__EMI_DRAM_D_23 */ 406 - [92] = IMX_PIN_REG(MX35_PAD_SD24, 0x43c, 0x0, 0, 0x0, 0), /* MX35_PAD_SD24__EMI_DRAM_D_24 */ 407 - [93] = IMX_PIN_REG(MX35_PAD_SD25, 0x440, 0x0, 0, 0x0, 0), /* MX35_PAD_SD25__EMI_DRAM_D_25 */ 408 - [94] = IMX_PIN_REG(MX35_PAD_SD26, 0x444, 0x0, 0, 0x0, 0), /* MX35_PAD_SD26__EMI_DRAM_D_26 */ 409 - [95] = IMX_PIN_REG(MX35_PAD_SD27, 0x448, 0x0, 0, 0x0, 0), /* MX35_PAD_SD27__EMI_DRAM_D_27 */ 410 - [96] = IMX_PIN_REG(MX35_PAD_SD28, 0x44c, 0x0, 0, 0x0, 0), /* MX35_PAD_SD28__EMI_DRAM_D_28 */ 411 - [97] = IMX_PIN_REG(MX35_PAD_SD29, 0x450, 0x0, 0, 0x0, 0), /* MX35_PAD_SD29__EMI_DRAM_D_29 */ 412 - [98] = IMX_PIN_REG(MX35_PAD_SD30, 0x454, 0x0, 0, 0x0, 0), /* MX35_PAD_SD30__EMI_DRAM_D_30 */ 413 - [99] = IMX_PIN_REG(MX35_PAD_SD31, 0x458, 0x0, 0, 0x0, 0), /* MX35_PAD_SD31__EMI_DRAM_D_31 */ 414 - [100] = IMX_PIN_REG(MX35_PAD_DQM0, 0x45c, 0x0, 0, 0x0, 0), /* MX35_PAD_DQM0__EMI_DRAM_DQM_0 */ 415 - [101] = IMX_PIN_REG(MX35_PAD_DQM1, 0x460, 0x0, 0, 0x0, 0), /* MX35_PAD_DQM1__EMI_DRAM_DQM_1 */ 416 - [102] = IMX_PIN_REG(MX35_PAD_DQM2, 0x464, 0x0, 0, 0x0, 0), /* MX35_PAD_DQM2__EMI_DRAM_DQM_2 */ 417 - [103] = IMX_PIN_REG(MX35_PAD_DQM3, 0x468, 0x0, 0, 0x0, 0), /* MX35_PAD_DQM3__EMI_DRAM_DQM_3 */ 418 - [104] = IMX_PIN_REG(MX35_PAD_EB0, 0x46c, 0x094, 0, 0x0, 0), /* MX35_PAD_EB0__EMI_EIM_EB0_B */ 419 - [105] = IMX_PIN_REG(MX35_PAD_EB1, 0x470, 0x098, 0, 0x0, 0), /* MX35_PAD_EB1__EMI_EIM_EB1_B */ 420 - [106] = IMX_PIN_REG(MX35_PAD_OE, 0x474, 0x09c, 0, 0x0, 0), /* MX35_PAD_OE__EMI_EIM_OE */ 421 - [107] = IMX_PIN_REG(MX35_PAD_CS0, 0x478, 0x0a0, 0, 0x0, 0), /* MX35_PAD_CS0__EMI_EIM_CS0 */ 422 - [108] = IMX_PIN_REG(MX35_PAD_CS1, 0x47c, 0x0a4, 0, 0x0, 0), /* MX35_PAD_CS1__EMI_EIM_CS1 */ 423 - [109] = IMX_PIN_REG(MX35_PAD_CS1, 0x47c, 0x0a4, 3, 0x0, 0), /* MX35_PAD_CS1__EMI_NANDF_CE3 */ 424 - [110] = IMX_PIN_REG(MX35_PAD_CS2, 0x480, 0x0a8, 0, 0x0, 0), /* MX35_PAD_CS2__EMI_EIM_CS2 */ 425 - [111] = IMX_PIN_REG(MX35_PAD_CS3, 0x484, 0x0ac, 0, 0x0, 0), /* MX35_PAD_CS3__EMI_EIM_CS3 */ 426 - [112] = IMX_PIN_REG(MX35_PAD_CS4, 0x488, 0x0b0, 0, 0x0, 0), /* MX35_PAD_CS4__EMI_EIM_CS4 */ 427 - [113] = IMX_PIN_REG(MX35_PAD_CS4, 0x488, 0x0b0, 1, 0x800, 0), /* MX35_PAD_CS4__EMI_DTACK_B */ 428 - [114] = IMX_PIN_REG(MX35_PAD_CS4, 0x488, 0x0b0, 3, 0x0, 0), /* MX35_PAD_CS4__EMI_NANDF_CE1 */ 429 - [115] = IMX_PIN_REG(MX35_PAD_CS4, 0x488, 0x0b0, 5, 0x83c, 0), /* MX35_PAD_CS4__GPIO1_20 */ 430 - [116] = IMX_PIN_REG(MX35_PAD_CS5, 0x48c, 0x0b4, 0, 0x0, 0), /* MX35_PAD_CS5__EMI_EIM_CS5 */ 431 - [117] = IMX_PIN_REG(MX35_PAD_CS5, 0x48c, 0x0b4, 1, 0x7f8, 0), /* MX35_PAD_CS5__CSPI2_SS2 */ 432 - [118] = IMX_PIN_REG(MX35_PAD_CS5, 0x48c, 0x0b4, 2, 0x7d8, 1), /* MX35_PAD_CS5__CSPI1_SS2 */ 433 - [119] = IMX_PIN_REG(MX35_PAD_CS5, 0x48c, 0x0b4, 3, 0x0, 0), /* MX35_PAD_CS5__EMI_NANDF_CE2 */ 434 - [120] = IMX_PIN_REG(MX35_PAD_CS5, 0x48c, 0x0b4, 5, 0x840, 0), /* MX35_PAD_CS5__GPIO1_21 */ 435 - [121] = IMX_PIN_REG(MX35_PAD_NF_CE0, 0x490, 0x0b8, 0, 0x0, 0), /* MX35_PAD_NF_CE0__EMI_NANDF_CE0 */ 436 - [122] = IMX_PIN_REG(MX35_PAD_NF_CE0, 0x490, 0x0b8, 5, 0x844, 0), /* MX35_PAD_NF_CE0__GPIO1_22 */ 437 - [123] = IMX_PIN_REG(MX35_PAD_ECB, 0x494, 0x0, 0, 0x0, 0), /* MX35_PAD_ECB__EMI_EIM_ECB */ 438 - [124] = IMX_PIN_REG(MX35_PAD_LBA, 0x498, 0x0bc, 0, 0x0, 0), /* MX35_PAD_LBA__EMI_EIM_LBA */ 439 - [125] = IMX_PIN_REG(MX35_PAD_BCLK, 0x49c, 0x0c0, 0, 0x0, 0), /* MX35_PAD_BCLK__EMI_EIM_BCLK */ 440 - [126] = IMX_PIN_REG(MX35_PAD_RW, 0x4a0, 0x0c4, 0, 0x0, 0), /* MX35_PAD_RW__EMI_EIM_RW */ 441 - [127] = IMX_PIN_REG(MX35_PAD_RAS, 0x4a4, 0x0, 0, 0x0, 0), /* MX35_PAD_RAS__EMI_DRAM_RAS */ 442 - [128] = IMX_PIN_REG(MX35_PAD_CAS, 0x4a8, 0x0, 0, 0x0, 0), /* MX35_PAD_CAS__EMI_DRAM_CAS */ 443 - [129] = IMX_PIN_REG(MX35_PAD_SDWE, 0x4ac, 0x0, 0, 0x0, 0), /* MX35_PAD_SDWE__EMI_DRAM_SDWE */ 444 - [130] = IMX_PIN_REG(MX35_PAD_SDCKE0, 0x4b0, 0x0, 0, 0x0, 0), /* MX35_PAD_SDCKE0__EMI_DRAM_SDCKE_0 */ 445 - [131] = IMX_PIN_REG(MX35_PAD_SDCKE1, 0x4b4, 0x0, 0, 0x0, 0), /* MX35_PAD_SDCKE1__EMI_DRAM_SDCKE_1 */ 446 - [132] = IMX_PIN_REG(MX35_PAD_SDCLK, 0x4b8, 0x0, 0, 0x0, 0), /* MX35_PAD_SDCLK__EMI_DRAM_SDCLK */ 447 - [133] = IMX_PIN_REG(MX35_PAD_SDQS0, 0x4bc, 0x0, 0, 0x0, 0), /* MX35_PAD_SDQS0__EMI_DRAM_SDQS_0 */ 448 - [134] = IMX_PIN_REG(MX35_PAD_SDQS1, 0x4c0, 0x0, 0, 0x0, 0), /* MX35_PAD_SDQS1__EMI_DRAM_SDQS_1 */ 449 - [135] = IMX_PIN_REG(MX35_PAD_SDQS2, 0x4c4, 0x0, 0, 0x0, 0), /* MX35_PAD_SDQS2__EMI_DRAM_SDQS_2 */ 450 - [136] = IMX_PIN_REG(MX35_PAD_SDQS3, 0x4c8, 0x0, 0, 0x0, 0), /* MX35_PAD_SDQS3__EMI_DRAM_SDQS_3 */ 451 - [137] = IMX_PIN_REG(MX35_PAD_NFWE_B, 0x4cc, 0x0c8, 0, 0x0, 0), /* MX35_PAD_NFWE_B__EMI_NANDF_WE_B */ 452 - [138] = IMX_PIN_REG(MX35_PAD_NFWE_B, 0x4cc, 0x0c8, 1, 0x9d8, 0), /* MX35_PAD_NFWE_B__USB_TOP_USBH2_DATA_3 */ 453 - [139] = IMX_PIN_REG(MX35_PAD_NFWE_B, 0x4cc, 0x0c8, 2, 0x924, 0), /* MX35_PAD_NFWE_B__IPU_DISPB_D0_VSYNC */ 454 - [140] = IMX_PIN_REG(MX35_PAD_NFWE_B, 0x4cc, 0x0c8, 5, 0x88c, 0), /* MX35_PAD_NFWE_B__GPIO2_18 */ 455 - [141] = IMX_PIN_REG(MX35_PAD_NFWE_B, 0x4cc, 0x0c8, 7, 0x0, 0), /* MX35_PAD_NFWE_B__ARM11P_TOP_TRACE_0 */ 456 - [142] = IMX_PIN_REG(MX35_PAD_NFRE_B, 0x4d0, 0x0cc, 0, 0x0, 0), /* MX35_PAD_NFRE_B__EMI_NANDF_RE_B */ 457 - [143] = IMX_PIN_REG(MX35_PAD_NFRE_B, 0x4d0, 0x0cc, 1, 0x9ec, 0), /* MX35_PAD_NFRE_B__USB_TOP_USBH2_DIR */ 458 - [144] = IMX_PIN_REG(MX35_PAD_NFRE_B, 0x4d0, 0x0cc, 2, 0x0, 0), /* MX35_PAD_NFRE_B__IPU_DISPB_BCLK */ 459 - [145] = IMX_PIN_REG(MX35_PAD_NFRE_B, 0x4d0, 0x0cc, 5, 0x890, 0), /* MX35_PAD_NFRE_B__GPIO2_19 */ 460 - [146] = IMX_PIN_REG(MX35_PAD_NFRE_B, 0x4d0, 0x0cc, 7, 0x0, 0), /* MX35_PAD_NFRE_B__ARM11P_TOP_TRACE_1 */ 461 - [147] = IMX_PIN_REG(MX35_PAD_NFALE, 0x4d4, 0x0d0, 0, 0x0, 0), /* MX35_PAD_NFALE__EMI_NANDF_ALE */ 462 - [148] = IMX_PIN_REG(MX35_PAD_NFALE, 0x4d4, 0x0d0, 1, 0x0, 0), /* MX35_PAD_NFALE__USB_TOP_USBH2_STP */ 463 - [149] = IMX_PIN_REG(MX35_PAD_NFALE, 0x4d4, 0x0d0, 2, 0x0, 0), /* MX35_PAD_NFALE__IPU_DISPB_CS0 */ 464 - [150] = IMX_PIN_REG(MX35_PAD_NFALE, 0x4d4, 0x0d0, 5, 0x898, 0), /* MX35_PAD_NFALE__GPIO2_20 */ 465 - [151] = IMX_PIN_REG(MX35_PAD_NFALE, 0x4d4, 0x0d0, 7, 0x0, 0), /* MX35_PAD_NFALE__ARM11P_TOP_TRACE_2 */ 466 - [152] = IMX_PIN_REG(MX35_PAD_NFCLE, 0x4d8, 0x0d4, 0, 0x0, 0), /* MX35_PAD_NFCLE__EMI_NANDF_CLE */ 467 - [153] = IMX_PIN_REG(MX35_PAD_NFCLE, 0x4d8, 0x0d4, 1, 0x9f0, 0), /* MX35_PAD_NFCLE__USB_TOP_USBH2_NXT */ 468 - [154] = IMX_PIN_REG(MX35_PAD_NFCLE, 0x4d8, 0x0d4, 2, 0x0, 0), /* MX35_PAD_NFCLE__IPU_DISPB_PAR_RS */ 469 - [155] = IMX_PIN_REG(MX35_PAD_NFCLE, 0x4d8, 0x0d4, 5, 0x89c, 0), /* MX35_PAD_NFCLE__GPIO2_21 */ 470 - [156] = IMX_PIN_REG(MX35_PAD_NFCLE, 0x4d8, 0x0d4, 7, 0x0, 0), /* MX35_PAD_NFCLE__ARM11P_TOP_TRACE_3 */ 471 - [157] = IMX_PIN_REG(MX35_PAD_NFWP_B, 0x4dc, 0x0d8, 0, 0x0, 0), /* MX35_PAD_NFWP_B__EMI_NANDF_WP_B */ 472 - [158] = IMX_PIN_REG(MX35_PAD_NFWP_B, 0x4dc, 0x0d8, 1, 0x9e8, 0), /* MX35_PAD_NFWP_B__USB_TOP_USBH2_DATA_7 */ 473 - [159] = IMX_PIN_REG(MX35_PAD_NFWP_B, 0x4dc, 0x0d8, 2, 0x0, 0), /* MX35_PAD_NFWP_B__IPU_DISPB_WR */ 474 - [160] = IMX_PIN_REG(MX35_PAD_NFWP_B, 0x4dc, 0x0d8, 5, 0x8a0, 0), /* MX35_PAD_NFWP_B__GPIO2_22 */ 475 - [161] = IMX_PIN_REG(MX35_PAD_NFWP_B, 0x4dc, 0x0d8, 7, 0x0, 0), /* MX35_PAD_NFWP_B__ARM11P_TOP_TRCTL */ 476 - [162] = IMX_PIN_REG(MX35_PAD_NFRB, 0x4e0, 0x0dc, 0, 0x0, 0), /* MX35_PAD_NFRB__EMI_NANDF_RB */ 477 - [163] = IMX_PIN_REG(MX35_PAD_NFRB, 0x4e0, 0x0dc, 2, 0x0, 0), /* MX35_PAD_NFRB__IPU_DISPB_RD */ 478 - [164] = IMX_PIN_REG(MX35_PAD_NFRB, 0x4e0, 0x0dc, 5, 0x8a4, 0), /* MX35_PAD_NFRB__GPIO2_23 */ 479 - [165] = IMX_PIN_REG(MX35_PAD_NFRB, 0x4e0, 0x0dc, 7, 0x0, 0), /* MX35_PAD_NFRB__ARM11P_TOP_TRCLK */ 480 - [166] = IMX_PIN_REG(MX35_PAD_D15, 0x4e4, 0x0, 0, 0x0, 0), /* MX35_PAD_D15__EMI_EIM_D_15 */ 481 - [167] = IMX_PIN_REG(MX35_PAD_D14, 0x4e8, 0x0, 0, 0x0, 0), /* MX35_PAD_D14__EMI_EIM_D_14 */ 482 - [168] = IMX_PIN_REG(MX35_PAD_D13, 0x4ec, 0x0, 0, 0x0, 0), /* MX35_PAD_D13__EMI_EIM_D_13 */ 483 - [169] = IMX_PIN_REG(MX35_PAD_D12, 0x4f0, 0x0, 0, 0x0, 0), /* MX35_PAD_D12__EMI_EIM_D_12 */ 484 - [170] = IMX_PIN_REG(MX35_PAD_D11, 0x4f4, 0x0, 0, 0x0, 0), /* MX35_PAD_D11__EMI_EIM_D_11 */ 485 - [171] = IMX_PIN_REG(MX35_PAD_D10, 0x4f8, 0x0, 0, 0x0, 0), /* MX35_PAD_D10__EMI_EIM_D_10 */ 486 - [172] = IMX_PIN_REG(MX35_PAD_D9, 0x4fc, 0x0, 0, 0x0, 0), /* MX35_PAD_D9__EMI_EIM_D_9 */ 487 - [173] = IMX_PIN_REG(MX35_PAD_D8, 0x500, 0x0, 0, 0x0, 0), /* MX35_PAD_D8__EMI_EIM_D_8 */ 488 - [174] = IMX_PIN_REG(MX35_PAD_D7, 0x504, 0x0, 0, 0x0, 0), /* MX35_PAD_D7__EMI_EIM_D_7 */ 489 - [175] = IMX_PIN_REG(MX35_PAD_D6, 0x508, 0x0, 0, 0x0, 0), /* MX35_PAD_D6__EMI_EIM_D_6 */ 490 - [176] = IMX_PIN_REG(MX35_PAD_D5, 0x50c, 0x0, 0, 0x0, 0), /* MX35_PAD_D5__EMI_EIM_D_5 */ 491 - [177] = IMX_PIN_REG(MX35_PAD_D4, 0x510, 0x0, 0, 0x0, 0), /* MX35_PAD_D4__EMI_EIM_D_4 */ 492 - [178] = IMX_PIN_REG(MX35_PAD_D3, 0x514, 0x0, 0, 0x0, 0), /* MX35_PAD_D3__EMI_EIM_D_3 */ 493 - [179] = IMX_PIN_REG(MX35_PAD_D2, 0x518, 0x0, 0, 0x0, 0), /* MX35_PAD_D2__EMI_EIM_D_2 */ 494 - [180] = IMX_PIN_REG(MX35_PAD_D1, 0x51c, 0x0, 0, 0x0, 0), /* MX35_PAD_D1__EMI_EIM_D_1 */ 495 - [181] = IMX_PIN_REG(MX35_PAD_D0, 0x520, 0x0, 0, 0x0, 0), /* MX35_PAD_D0__EMI_EIM_D_0 */ 496 - [182] = IMX_PIN_REG(MX35_PAD_CSI_D8, 0x524, 0x0e0, 0, 0x0, 0), /* MX35_PAD_CSI_D8__IPU_CSI_D_8 */ 497 - [183] = IMX_PIN_REG(MX35_PAD_CSI_D8, 0x524, 0x0e0, 1, 0x950, 0), /* MX35_PAD_CSI_D8__KPP_COL_0 */ 498 - [184] = IMX_PIN_REG(MX35_PAD_CSI_D8, 0x524, 0x0e0, 5, 0x83c, 1), /* MX35_PAD_CSI_D8__GPIO1_20 */ 499 - [185] = IMX_PIN_REG(MX35_PAD_CSI_D8, 0x524, 0x0e0, 7, 0x0, 0), /* MX35_PAD_CSI_D8__ARM11P_TOP_EVNTBUS_13 */ 500 - [186] = IMX_PIN_REG(MX35_PAD_CSI_D9, 0x528, 0x0e4, 0, 0x0, 0), /* MX35_PAD_CSI_D9__IPU_CSI_D_9 */ 501 - [187] = IMX_PIN_REG(MX35_PAD_CSI_D9, 0x528, 0x0e4, 1, 0x954, 0), /* MX35_PAD_CSI_D9__KPP_COL_1 */ 502 - [188] = IMX_PIN_REG(MX35_PAD_CSI_D9, 0x528, 0x0e4, 5, 0x840, 1), /* MX35_PAD_CSI_D9__GPIO1_21 */ 503 - [189] = IMX_PIN_REG(MX35_PAD_CSI_D9, 0x528, 0x0e4, 7, 0x0, 0), /* MX35_PAD_CSI_D9__ARM11P_TOP_EVNTBUS_14 */ 504 - [190] = IMX_PIN_REG(MX35_PAD_CSI_D10, 0x52c, 0x0e8, 0, 0x0, 0), /* MX35_PAD_CSI_D10__IPU_CSI_D_10 */ 505 - [191] = IMX_PIN_REG(MX35_PAD_CSI_D10, 0x52c, 0x0e8, 1, 0x958, 0), /* MX35_PAD_CSI_D10__KPP_COL_2 */ 506 - [192] = IMX_PIN_REG(MX35_PAD_CSI_D10, 0x52c, 0x0e8, 5, 0x844, 1), /* MX35_PAD_CSI_D10__GPIO1_22 */ 507 - [193] = IMX_PIN_REG(MX35_PAD_CSI_D10, 0x52c, 0x0e8, 7, 0x0, 0), /* MX35_PAD_CSI_D10__ARM11P_TOP_EVNTBUS_15 */ 508 - [194] = IMX_PIN_REG(MX35_PAD_CSI_D11, 0x530, 0x0ec, 0, 0x0, 0), /* MX35_PAD_CSI_D11__IPU_CSI_D_11 */ 509 - [195] = IMX_PIN_REG(MX35_PAD_CSI_D11, 0x530, 0x0ec, 1, 0x95c, 0), /* MX35_PAD_CSI_D11__KPP_COL_3 */ 510 - [196] = IMX_PIN_REG(MX35_PAD_CSI_D11, 0x530, 0x0ec, 5, 0x0, 0), /* MX35_PAD_CSI_D11__GPIO1_23 */ 511 - [197] = IMX_PIN_REG(MX35_PAD_CSI_D12, 0x534, 0x0f0, 0, 0x0, 0), /* MX35_PAD_CSI_D12__IPU_CSI_D_12 */ 512 - [198] = IMX_PIN_REG(MX35_PAD_CSI_D12, 0x534, 0x0f0, 1, 0x970, 0), /* MX35_PAD_CSI_D12__KPP_ROW_0 */ 513 - [199] = IMX_PIN_REG(MX35_PAD_CSI_D12, 0x534, 0x0f0, 5, 0x0, 0), /* MX35_PAD_CSI_D12__GPIO1_24 */ 514 - [200] = IMX_PIN_REG(MX35_PAD_CSI_D13, 0x538, 0x0f4, 0, 0x0, 0), /* MX35_PAD_CSI_D13__IPU_CSI_D_13 */ 515 - [201] = IMX_PIN_REG(MX35_PAD_CSI_D13, 0x538, 0x0f4, 1, 0x974, 0), /* MX35_PAD_CSI_D13__KPP_ROW_1 */ 516 - [202] = IMX_PIN_REG(MX35_PAD_CSI_D13, 0x538, 0x0f4, 5, 0x0, 0), /* MX35_PAD_CSI_D13__GPIO1_25 */ 517 - [203] = IMX_PIN_REG(MX35_PAD_CSI_D14, 0x53c, 0x0f8, 0, 0x0, 0), /* MX35_PAD_CSI_D14__IPU_CSI_D_14 */ 518 - [204] = IMX_PIN_REG(MX35_PAD_CSI_D14, 0x53c, 0x0f8, 1, 0x978, 0), /* MX35_PAD_CSI_D14__KPP_ROW_2 */ 519 - [205] = IMX_PIN_REG(MX35_PAD_CSI_D14, 0x53c, 0x0f8, 5, 0x0, 0), /* MX35_PAD_CSI_D14__GPIO1_26 */ 520 - [206] = IMX_PIN_REG(MX35_PAD_CSI_D15, 0x540, 0x0fc, 0, 0x97c, 0), /* MX35_PAD_CSI_D15__IPU_CSI_D_15 */ 521 - [207] = IMX_PIN_REG(MX35_PAD_CSI_D15, 0x540, 0x0fc, 1, 0x0, 0), /* MX35_PAD_CSI_D15__KPP_ROW_3 */ 522 - [208] = IMX_PIN_REG(MX35_PAD_CSI_D15, 0x540, 0x0fc, 5, 0x0, 0), /* MX35_PAD_CSI_D15__GPIO1_27 */ 523 - [209] = IMX_PIN_REG(MX35_PAD_CSI_MCLK, 0x544, 0x100, 0, 0x0, 0), /* MX35_PAD_CSI_MCLK__IPU_CSI_MCLK */ 524 - [210] = IMX_PIN_REG(MX35_PAD_CSI_MCLK, 0x544, 0x100, 5, 0x0, 0), /* MX35_PAD_CSI_MCLK__GPIO1_28 */ 525 - [211] = IMX_PIN_REG(MX35_PAD_CSI_VSYNC, 0x548, 0x104, 0, 0x0, 0), /* MX35_PAD_CSI_VSYNC__IPU_CSI_VSYNC */ 526 - [212] = IMX_PIN_REG(MX35_PAD_CSI_VSYNC, 0x548, 0x104, 5, 0x0, 0), /* MX35_PAD_CSI_VSYNC__GPIO1_29 */ 527 - [213] = IMX_PIN_REG(MX35_PAD_CSI_HSYNC, 0x54c, 0x108, 0, 0x0, 0), /* MX35_PAD_CSI_HSYNC__IPU_CSI_HSYNC */ 528 - [214] = IMX_PIN_REG(MX35_PAD_CSI_HSYNC, 0x54c, 0x108, 5, 0x0, 0), /* MX35_PAD_CSI_HSYNC__GPIO1_30 */ 529 - [215] = IMX_PIN_REG(MX35_PAD_CSI_PIXCLK, 0x550, 0x10c, 0, 0x0, 0), /* MX35_PAD_CSI_PIXCLK__IPU_CSI_PIXCLK */ 530 - [216] = IMX_PIN_REG(MX35_PAD_CSI_PIXCLK, 0x550, 0x10c, 5, 0x0, 0), /* MX35_PAD_CSI_PIXCLK__GPIO1_31 */ 531 - [217] = IMX_PIN_REG(MX35_PAD_I2C1_CLK, 0x554, 0x110, 0, 0x0, 0), /* MX35_PAD_I2C1_CLK__I2C1_SCL */ 532 - [218] = IMX_PIN_REG(MX35_PAD_I2C1_CLK, 0x554, 0x110, 5, 0x8a8, 0), /* MX35_PAD_I2C1_CLK__GPIO2_24 */ 533 - [219] = IMX_PIN_REG(MX35_PAD_I2C1_CLK, 0x554, 0x110, 6, 0x0, 0), /* MX35_PAD_I2C1_CLK__CCM_USB_BYP_CLK */ 534 - [220] = IMX_PIN_REG(MX35_PAD_I2C1_DAT, 0x558, 0x114, 0, 0x0, 0), /* MX35_PAD_I2C1_DAT__I2C1_SDA */ 535 - [221] = IMX_PIN_REG(MX35_PAD_I2C1_DAT, 0x558, 0x114, 5, 0x8ac, 0), /* MX35_PAD_I2C1_DAT__GPIO2_25 */ 536 - [222] = IMX_PIN_REG(MX35_PAD_I2C2_CLK, 0x55c, 0x118, 0, 0x0, 0), /* MX35_PAD_I2C2_CLK__I2C2_SCL */ 537 - [223] = IMX_PIN_REG(MX35_PAD_I2C2_CLK, 0x55c, 0x118, 1, 0x0, 0), /* MX35_PAD_I2C2_CLK__CAN1_TXCAN */ 538 - [224] = IMX_PIN_REG(MX35_PAD_I2C2_CLK, 0x55c, 0x118, 2, 0x0, 0), /* MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR */ 539 - [225] = IMX_PIN_REG(MX35_PAD_I2C2_CLK, 0x55c, 0x118, 5, 0x8b0, 0), /* MX35_PAD_I2C2_CLK__GPIO2_26 */ 540 - [226] = IMX_PIN_REG(MX35_PAD_I2C2_CLK, 0x55c, 0x118, 6, 0x0, 0), /* MX35_PAD_I2C2_CLK__SDMA_DEBUG_BUS_DEVICE_2 */ 541 - [227] = IMX_PIN_REG(MX35_PAD_I2C2_DAT, 0x560, 0x11c, 0, 0x0, 0), /* MX35_PAD_I2C2_DAT__I2C2_SDA */ 542 - [228] = IMX_PIN_REG(MX35_PAD_I2C2_DAT, 0x560, 0x11c, 1, 0x7c8, 0), /* MX35_PAD_I2C2_DAT__CAN1_RXCAN */ 543 - [229] = IMX_PIN_REG(MX35_PAD_I2C2_DAT, 0x560, 0x11c, 2, 0x9f4, 0), /* MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC */ 544 - [230] = IMX_PIN_REG(MX35_PAD_I2C2_DAT, 0x560, 0x11c, 5, 0x8b4, 0), /* MX35_PAD_I2C2_DAT__GPIO2_27 */ 545 - [231] = IMX_PIN_REG(MX35_PAD_I2C2_DAT, 0x560, 0x11c, 6, 0x0, 0), /* MX35_PAD_I2C2_DAT__SDMA_DEBUG_BUS_DEVICE_3 */ 546 - [232] = IMX_PIN_REG(MX35_PAD_STXD4, 0x564, 0x120, 0, 0x0, 0), /* MX35_PAD_STXD4__AUDMUX_AUD4_TXD */ 547 - [233] = IMX_PIN_REG(MX35_PAD_STXD4, 0x564, 0x120, 5, 0x8b8, 0), /* MX35_PAD_STXD4__GPIO2_28 */ 548 - [234] = IMX_PIN_REG(MX35_PAD_STXD4, 0x564, 0x120, 7, 0x0, 0), /* MX35_PAD_STXD4__ARM11P_TOP_ARM_COREASID0 */ 549 - [235] = IMX_PIN_REG(MX35_PAD_SRXD4, 0x568, 0x124, 0, 0x0, 0), /* MX35_PAD_SRXD4__AUDMUX_AUD4_RXD */ 550 - [236] = IMX_PIN_REG(MX35_PAD_SRXD4, 0x568, 0x124, 5, 0x8bc, 0), /* MX35_PAD_SRXD4__GPIO2_29 */ 551 - [237] = IMX_PIN_REG(MX35_PAD_SRXD4, 0x568, 0x124, 7, 0x0, 0), /* MX35_PAD_SRXD4__ARM11P_TOP_ARM_COREASID1 */ 552 - [238] = IMX_PIN_REG(MX35_PAD_SCK4, 0x56c, 0x128, 0, 0x0, 0), /* MX35_PAD_SCK4__AUDMUX_AUD4_TXC */ 553 - [239] = IMX_PIN_REG(MX35_PAD_SCK4, 0x56c, 0x128, 5, 0x8c4, 0), /* MX35_PAD_SCK4__GPIO2_30 */ 554 - [240] = IMX_PIN_REG(MX35_PAD_SCK4, 0x56c, 0x128, 7, 0x0, 0), /* MX35_PAD_SCK4__ARM11P_TOP_ARM_COREASID2 */ 555 - [241] = IMX_PIN_REG(MX35_PAD_STXFS4, 0x570, 0x12c, 0, 0x0, 0), /* MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS */ 556 - [242] = IMX_PIN_REG(MX35_PAD_STXFS4, 0x570, 0x12c, 5, 0x8c8, 0), /* MX35_PAD_STXFS4__GPIO2_31 */ 557 - [243] = IMX_PIN_REG(MX35_PAD_STXFS4, 0x570, 0x12c, 7, 0x0, 0), /* MX35_PAD_STXFS4__ARM11P_TOP_ARM_COREASID3 */ 558 - [244] = IMX_PIN_REG(MX35_PAD_STXD5, 0x574, 0x130, 0, 0x0, 0), /* MX35_PAD_STXD5__AUDMUX_AUD5_TXD */ 559 - [245] = IMX_PIN_REG(MX35_PAD_STXD5, 0x574, 0x130, 1, 0x0, 0), /* MX35_PAD_STXD5__SPDIF_SPDIF_OUT1 */ 560 - [246] = IMX_PIN_REG(MX35_PAD_STXD5, 0x574, 0x130, 2, 0x7ec, 0), /* MX35_PAD_STXD5__CSPI2_MOSI */ 561 - [247] = IMX_PIN_REG(MX35_PAD_STXD5, 0x574, 0x130, 5, 0x82c, 1), /* MX35_PAD_STXD5__GPIO1_0 */ 562 - [248] = IMX_PIN_REG(MX35_PAD_STXD5, 0x574, 0x130, 7, 0x0, 0), /* MX35_PAD_STXD5__ARM11P_TOP_ARM_COREASID4 */ 563 - [249] = IMX_PIN_REG(MX35_PAD_SRXD5, 0x578, 0x134, 0, 0x0, 0), /* MX35_PAD_SRXD5__AUDMUX_AUD5_RXD */ 564 - [250] = IMX_PIN_REG(MX35_PAD_SRXD5, 0x578, 0x134, 1, 0x998, 0), /* MX35_PAD_SRXD5__SPDIF_SPDIF_IN1 */ 565 - [251] = IMX_PIN_REG(MX35_PAD_SRXD5, 0x578, 0x134, 2, 0x7e8, 0), /* MX35_PAD_SRXD5__CSPI2_MISO */ 566 - [252] = IMX_PIN_REG(MX35_PAD_SRXD5, 0x578, 0x134, 5, 0x838, 1), /* MX35_PAD_SRXD5__GPIO1_1 */ 567 - [253] = IMX_PIN_REG(MX35_PAD_SRXD5, 0x578, 0x134, 7, 0x0, 0), /* MX35_PAD_SRXD5__ARM11P_TOP_ARM_COREASID5 */ 568 - [254] = IMX_PIN_REG(MX35_PAD_SCK5, 0x57c, 0x138, 0, 0x0, 0), /* MX35_PAD_SCK5__AUDMUX_AUD5_TXC */ 569 - [255] = IMX_PIN_REG(MX35_PAD_SCK5, 0x57c, 0x138, 1, 0x994, 0), /* MX35_PAD_SCK5__SPDIF_SPDIF_EXTCLK */ 570 - [256] = IMX_PIN_REG(MX35_PAD_SCK5, 0x57c, 0x138, 2, 0x7e0, 0), /* MX35_PAD_SCK5__CSPI2_SCLK */ 571 - [257] = IMX_PIN_REG(MX35_PAD_SCK5, 0x57c, 0x138, 5, 0x848, 0), /* MX35_PAD_SCK5__GPIO1_2 */ 572 - [258] = IMX_PIN_REG(MX35_PAD_SCK5, 0x57c, 0x138, 7, 0x0, 0), /* MX35_PAD_SCK5__ARM11P_TOP_ARM_COREASID6 */ 573 - [259] = IMX_PIN_REG(MX35_PAD_STXFS5, 0x580, 0x13c, 0, 0x0, 0), /* MX35_PAD_STXFS5__AUDMUX_AUD5_TXFS */ 574 - [260] = IMX_PIN_REG(MX35_PAD_STXFS5, 0x580, 0x13c, 2, 0x7e4, 0), /* MX35_PAD_STXFS5__CSPI2_RDY */ 575 - [261] = IMX_PIN_REG(MX35_PAD_STXFS5, 0x580, 0x13c, 5, 0x84c, 0), /* MX35_PAD_STXFS5__GPIO1_3 */ 576 - [262] = IMX_PIN_REG(MX35_PAD_STXFS5, 0x580, 0x13c, 7, 0x0, 0), /* MX35_PAD_STXFS5__ARM11P_TOP_ARM_COREASID7 */ 577 - [263] = IMX_PIN_REG(MX35_PAD_SCKR, 0x584, 0x140, 0, 0x0, 0), /* MX35_PAD_SCKR__ESAI_SCKR */ 578 - [264] = IMX_PIN_REG(MX35_PAD_SCKR, 0x584, 0x140, 5, 0x850, 1), /* MX35_PAD_SCKR__GPIO1_4 */ 579 - [265] = IMX_PIN_REG(MX35_PAD_SCKR, 0x584, 0x140, 7, 0x0, 0), /* MX35_PAD_SCKR__ARM11P_TOP_EVNTBUS_10 */ 580 - [266] = IMX_PIN_REG(MX35_PAD_FSR, 0x588, 0x144, 0, 0x0, 0), /* MX35_PAD_FSR__ESAI_FSR */ 581 - [267] = IMX_PIN_REG(MX35_PAD_FSR, 0x588, 0x144, 5, 0x854, 1), /* MX35_PAD_FSR__GPIO1_5 */ 582 - [268] = IMX_PIN_REG(MX35_PAD_FSR, 0x588, 0x144, 7, 0x0, 0), /* MX35_PAD_FSR__ARM11P_TOP_EVNTBUS_11 */ 583 - [269] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 0, 0x0, 0), /* MX35_PAD_HCKR__ESAI_HCKR */ 584 - [270] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 1, 0x0, 0), /* MX35_PAD_HCKR__AUDMUX_AUD5_RXFS */ 585 - [271] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 2, 0x7f0, 0), /* MX35_PAD_HCKR__CSPI2_SS0 */ 586 - [272] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 3, 0x0, 0), /* MX35_PAD_HCKR__IPU_FLASH_STROBE */ 587 - [273] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 5, 0x858, 1), /* MX35_PAD_HCKR__GPIO1_6 */ 588 - [274] = IMX_PIN_REG(MX35_PAD_HCKR, 0x58c, 0x148, 7, 0x0, 0), /* MX35_PAD_HCKR__ARM11P_TOP_EVNTBUS_12 */ 589 - [275] = IMX_PIN_REG(MX35_PAD_SCKT, 0x590, 0x14c, 0, 0x0, 0), /* MX35_PAD_SCKT__ESAI_SCKT */ 590 - [276] = IMX_PIN_REG(MX35_PAD_SCKT, 0x590, 0x14c, 5, 0x85c, 1), /* MX35_PAD_SCKT__GPIO1_7 */ 591 - [277] = IMX_PIN_REG(MX35_PAD_SCKT, 0x590, 0x14c, 6, 0x930, 0), /* MX35_PAD_SCKT__IPU_CSI_D_0 */ 592 - [278] = IMX_PIN_REG(MX35_PAD_SCKT, 0x590, 0x14c, 7, 0x978, 1), /* MX35_PAD_SCKT__KPP_ROW_2 */ 593 - [279] = IMX_PIN_REG(MX35_PAD_FST, 0x594, 0x150, 0, 0x0, 0), /* MX35_PAD_FST__ESAI_FST */ 594 - [280] = IMX_PIN_REG(MX35_PAD_FST, 0x594, 0x150, 5, 0x860, 1), /* MX35_PAD_FST__GPIO1_8 */ 595 - [281] = IMX_PIN_REG(MX35_PAD_FST, 0x594, 0x150, 6, 0x934, 0), /* MX35_PAD_FST__IPU_CSI_D_1 */ 596 - [282] = IMX_PIN_REG(MX35_PAD_FST, 0x594, 0x150, 7, 0x97c, 1), /* MX35_PAD_FST__KPP_ROW_3 */ 597 - [283] = IMX_PIN_REG(MX35_PAD_HCKT, 0x598, 0x154, 0, 0x0, 0), /* MX35_PAD_HCKT__ESAI_HCKT */ 598 - [284] = IMX_PIN_REG(MX35_PAD_HCKT, 0x598, 0x154, 1, 0x7a8, 0), /* MX35_PAD_HCKT__AUDMUX_AUD5_RXC */ 599 - [285] = IMX_PIN_REG(MX35_PAD_HCKT, 0x598, 0x154, 5, 0x864, 0), /* MX35_PAD_HCKT__GPIO1_9 */ 600 - [286] = IMX_PIN_REG(MX35_PAD_HCKT, 0x598, 0x154, 6, 0x938, 0), /* MX35_PAD_HCKT__IPU_CSI_D_2 */ 601 - [287] = IMX_PIN_REG(MX35_PAD_HCKT, 0x598, 0x154, 7, 0x95c, 1), /* MX35_PAD_HCKT__KPP_COL_3 */ 602 - [288] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 0, 0x0, 0), /* MX35_PAD_TX5_RX0__ESAI_TX5_RX0 */ 603 - [289] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 1, 0x0, 0), /* MX35_PAD_TX5_RX0__AUDMUX_AUD4_RXC */ 604 - [290] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 2, 0x7f8, 1), /* MX35_PAD_TX5_RX0__CSPI2_SS2 */ 605 - [291] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 3, 0x0, 0), /* MX35_PAD_TX5_RX0__CAN2_TXCAN */ 606 - [292] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 4, 0x0, 0), /* MX35_PAD_TX5_RX0__UART2_DTR */ 607 - [293] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 5, 0x830, 0), /* MX35_PAD_TX5_RX0__GPIO1_10 */ 608 - [294] = IMX_PIN_REG(MX35_PAD_TX5_RX0, 0x59c, 0x158, 7, 0x0, 0), /* MX35_PAD_TX5_RX0__EMI_M3IF_CHOSEN_MASTER_0 */ 609 - [295] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 0, 0x0, 0), /* MX35_PAD_TX4_RX1__ESAI_TX4_RX1 */ 610 - [296] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 1, 0x0, 0), /* MX35_PAD_TX4_RX1__AUDMUX_AUD4_RXFS */ 611 - [297] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 2, 0x7fc, 0), /* MX35_PAD_TX4_RX1__CSPI2_SS3 */ 612 - [298] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 3, 0x7cc, 0), /* MX35_PAD_TX4_RX1__CAN2_RXCAN */ 613 - [299] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 4, 0x0, 0), /* MX35_PAD_TX4_RX1__UART2_DSR */ 614 - [300] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 5, 0x834, 0), /* MX35_PAD_TX4_RX1__GPIO1_11 */ 615 - [301] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 6, 0x93c, 0), /* MX35_PAD_TX4_RX1__IPU_CSI_D_3 */ 616 - [302] = IMX_PIN_REG(MX35_PAD_TX4_RX1, 0x5a0, 0x15c, 7, 0x970, 1), /* MX35_PAD_TX4_RX1__KPP_ROW_0 */ 617 - [303] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 0, 0x0, 0), /* MX35_PAD_TX3_RX2__ESAI_TX3_RX2 */ 618 - [304] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 1, 0x91c, 0), /* MX35_PAD_TX3_RX2__I2C3_SCL */ 619 - [305] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 3, 0x0, 0), /* MX35_PAD_TX3_RX2__EMI_NANDF_CE1 */ 620 - [306] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 5, 0x0, 0), /* MX35_PAD_TX3_RX2__GPIO1_12 */ 621 - [307] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 6, 0x940, 0), /* MX35_PAD_TX3_RX2__IPU_CSI_D_4 */ 622 - [308] = IMX_PIN_REG(MX35_PAD_TX3_RX2, 0x5a4, 0x160, 7, 0x974, 1), /* MX35_PAD_TX3_RX2__KPP_ROW_1 */ 623 - [309] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 0, 0x0, 0), /* MX35_PAD_TX2_RX3__ESAI_TX2_RX3 */ 624 - [310] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 1, 0x920, 0), /* MX35_PAD_TX2_RX3__I2C3_SDA */ 625 - [311] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 3, 0x0, 0), /* MX35_PAD_TX2_RX3__EMI_NANDF_CE2 */ 626 - [312] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 5, 0x0, 0), /* MX35_PAD_TX2_RX3__GPIO1_13 */ 627 - [313] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 6, 0x944, 0), /* MX35_PAD_TX2_RX3__IPU_CSI_D_5 */ 628 - [314] = IMX_PIN_REG(MX35_PAD_TX2_RX3, 0x5a8, 0x164, 7, 0x950, 1), /* MX35_PAD_TX2_RX3__KPP_COL_0 */ 629 - [315] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 0, 0x0, 0), /* MX35_PAD_TX1__ESAI_TX1 */ 630 - [316] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 1, 0x7d4, 1), /* MX35_PAD_TX1__CCM_PMIC_RDY */ 631 - [317] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 2, 0x7d8, 2), /* MX35_PAD_TX1__CSPI1_SS2 */ 632 - [318] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 3, 0x0, 0), /* MX35_PAD_TX1__EMI_NANDF_CE3 */ 633 - [319] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 4, 0x0, 0), /* MX35_PAD_TX1__UART2_RI */ 634 - [320] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 5, 0x0, 0), /* MX35_PAD_TX1__GPIO1_14 */ 635 - [321] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 6, 0x948, 0), /* MX35_PAD_TX1__IPU_CSI_D_6 */ 636 - [322] = IMX_PIN_REG(MX35_PAD_TX1, 0x5ac, 0x168, 7, 0x954, 1), /* MX35_PAD_TX1__KPP_COL_1 */ 637 - [323] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 0, 0x0, 0), /* MX35_PAD_TX0__ESAI_TX0 */ 638 - [324] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 1, 0x994, 1), /* MX35_PAD_TX0__SPDIF_SPDIF_EXTCLK */ 639 - [325] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 2, 0x7dc, 0), /* MX35_PAD_TX0__CSPI1_SS3 */ 640 - [326] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 3, 0x800, 1), /* MX35_PAD_TX0__EMI_DTACK_B */ 641 - [327] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 4, 0x0, 0), /* MX35_PAD_TX0__UART2_DCD */ 642 - [328] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 5, 0x0, 0), /* MX35_PAD_TX0__GPIO1_15 */ 643 - [329] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 6, 0x94c, 0), /* MX35_PAD_TX0__IPU_CSI_D_7 */ 644 - [330] = IMX_PIN_REG(MX35_PAD_TX0, 0x5b0, 0x16c, 7, 0x958, 1), /* MX35_PAD_TX0__KPP_COL_2 */ 645 - [331] = IMX_PIN_REG(MX35_PAD_CSPI1_MOSI, 0x5b4, 0x170, 0, 0x0, 0), /* MX35_PAD_CSPI1_MOSI__CSPI1_MOSI */ 646 - [332] = IMX_PIN_REG(MX35_PAD_CSPI1_MOSI, 0x5b4, 0x170, 5, 0x0, 0), /* MX35_PAD_CSPI1_MOSI__GPIO1_16 */ 647 - [333] = IMX_PIN_REG(MX35_PAD_CSPI1_MOSI, 0x5b4, 0x170, 7, 0x0, 0), /* MX35_PAD_CSPI1_MOSI__ECT_CTI_TRIG_OUT1_2 */ 648 - [334] = IMX_PIN_REG(MX35_PAD_CSPI1_MISO, 0x5b8, 0x174, 0, 0x0, 0), /* MX35_PAD_CSPI1_MISO__CSPI1_MISO */ 649 - [335] = IMX_PIN_REG(MX35_PAD_CSPI1_MISO, 0x5b8, 0x174, 5, 0x0, 0), /* MX35_PAD_CSPI1_MISO__GPIO1_17 */ 650 - [336] = IMX_PIN_REG(MX35_PAD_CSPI1_MISO, 0x5b8, 0x174, 7, 0x0, 0), /* MX35_PAD_CSPI1_MISO__ECT_CTI_TRIG_OUT1_3 */ 651 - [337] = IMX_PIN_REG(MX35_PAD_CSPI1_SS0, 0x5bc, 0x178, 0, 0x0, 0), /* MX35_PAD_CSPI1_SS0__CSPI1_SS0 */ 652 - [338] = IMX_PIN_REG(MX35_PAD_CSPI1_SS0, 0x5bc, 0x178, 1, 0x990, 1), /* MX35_PAD_CSPI1_SS0__OWIRE_LINE */ 653 - [339] = IMX_PIN_REG(MX35_PAD_CSPI1_SS0, 0x5bc, 0x178, 2, 0x7fc, 1), /* MX35_PAD_CSPI1_SS0__CSPI2_SS3 */ 654 - [340] = IMX_PIN_REG(MX35_PAD_CSPI1_SS0, 0x5bc, 0x178, 5, 0x0, 0), /* MX35_PAD_CSPI1_SS0__GPIO1_18 */ 655 - [341] = IMX_PIN_REG(MX35_PAD_CSPI1_SS0, 0x5bc, 0x178, 7, 0x0, 0), /* MX35_PAD_CSPI1_SS0__ECT_CTI_TRIG_OUT1_4 */ 656 - [342] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 0, 0x0, 0), /* MX35_PAD_CSPI1_SS1__CSPI1_SS1 */ 657 - [343] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 1, 0x0, 0), /* MX35_PAD_CSPI1_SS1__PWM_PWMO */ 658 - [344] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 2, 0x7d0, 1), /* MX35_PAD_CSPI1_SS1__CCM_CLK32K */ 659 - [345] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 5, 0x0, 0), /* MX35_PAD_CSPI1_SS1__GPIO1_19 */ 660 - [346] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 6, 0x0, 0), /* MX35_PAD_CSPI1_SS1__IPU_DIAGB_29 */ 661 - [347] = IMX_PIN_REG(MX35_PAD_CSPI1_SS1, 0x5c0, 0x17c, 7, 0x0, 0), /* MX35_PAD_CSPI1_SS1__ECT_CTI_TRIG_OUT1_5 */ 662 - [348] = IMX_PIN_REG(MX35_PAD_CSPI1_SCLK, 0x5c4, 0x180, 0, 0x0, 0), /* MX35_PAD_CSPI1_SCLK__CSPI1_SCLK */ 663 - [349] = IMX_PIN_REG(MX35_PAD_CSPI1_SCLK, 0x5c4, 0x180, 5, 0x904, 0), /* MX35_PAD_CSPI1_SCLK__GPIO3_4 */ 664 - [350] = IMX_PIN_REG(MX35_PAD_CSPI1_SCLK, 0x5c4, 0x180, 6, 0x0, 0), /* MX35_PAD_CSPI1_SCLK__IPU_DIAGB_30 */ 665 - [351] = IMX_PIN_REG(MX35_PAD_CSPI1_SCLK, 0x5c4, 0x180, 7, 0x0, 0), /* MX35_PAD_CSPI1_SCLK__EMI_M3IF_CHOSEN_MASTER_1 */ 666 - [352] = IMX_PIN_REG(MX35_PAD_CSPI1_SPI_RDY, 0x5c8, 0x184, 0, 0x0, 0), /* MX35_PAD_CSPI1_SPI_RDY__CSPI1_RDY */ 667 - [353] = IMX_PIN_REG(MX35_PAD_CSPI1_SPI_RDY, 0x5c8, 0x184, 5, 0x908, 0), /* MX35_PAD_CSPI1_SPI_RDY__GPIO3_5 */ 668 - [354] = IMX_PIN_REG(MX35_PAD_CSPI1_SPI_RDY, 0x5c8, 0x184, 6, 0x0, 0), /* MX35_PAD_CSPI1_SPI_RDY__IPU_DIAGB_31 */ 669 - [355] = IMX_PIN_REG(MX35_PAD_CSPI1_SPI_RDY, 0x5c8, 0x184, 7, 0x0, 0), /* MX35_PAD_CSPI1_SPI_RDY__EMI_M3IF_CHOSEN_MASTER_2 */ 670 - [356] = IMX_PIN_REG(MX35_PAD_RXD1, 0x5cc, 0x188, 0, 0x0, 0), /* MX35_PAD_RXD1__UART1_RXD_MUX */ 671 - [357] = IMX_PIN_REG(MX35_PAD_RXD1, 0x5cc, 0x188, 1, 0x7ec, 1), /* MX35_PAD_RXD1__CSPI2_MOSI */ 672 - [358] = IMX_PIN_REG(MX35_PAD_RXD1, 0x5cc, 0x188, 4, 0x960, 0), /* MX35_PAD_RXD1__KPP_COL_4 */ 673 - [359] = IMX_PIN_REG(MX35_PAD_RXD1, 0x5cc, 0x188, 5, 0x90c, 0), /* MX35_PAD_RXD1__GPIO3_6 */ 674 - [360] = IMX_PIN_REG(MX35_PAD_RXD1, 0x5cc, 0x188, 7, 0x0, 0), /* MX35_PAD_RXD1__ARM11P_TOP_EVNTBUS_16 */ 675 - [361] = IMX_PIN_REG(MX35_PAD_TXD1, 0x5d0, 0x18c, 0, 0x0, 0), /* MX35_PAD_TXD1__UART1_TXD_MUX */ 676 - [362] = IMX_PIN_REG(MX35_PAD_TXD1, 0x5d0, 0x18c, 1, 0x7e8, 1), /* MX35_PAD_TXD1__CSPI2_MISO */ 677 - [363] = IMX_PIN_REG(MX35_PAD_TXD1, 0x5d0, 0x18c, 4, 0x964, 0), /* MX35_PAD_TXD1__KPP_COL_5 */ 678 - [364] = IMX_PIN_REG(MX35_PAD_TXD1, 0x5d0, 0x18c, 5, 0x910, 0), /* MX35_PAD_TXD1__GPIO3_7 */ 679 - [365] = IMX_PIN_REG(MX35_PAD_TXD1, 0x5d0, 0x18c, 7, 0x0, 0), /* MX35_PAD_TXD1__ARM11P_TOP_EVNTBUS_17 */ 680 - [366] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 0, 0x0, 0), /* MX35_PAD_RTS1__UART1_RTS */ 681 - [367] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 1, 0x7e0, 1), /* MX35_PAD_RTS1__CSPI2_SCLK */ 682 - [368] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 2, 0x91c, 1), /* MX35_PAD_RTS1__I2C3_SCL */ 683 - [369] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 3, 0x930, 1), /* MX35_PAD_RTS1__IPU_CSI_D_0 */ 684 - [370] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 4, 0x968, 0), /* MX35_PAD_RTS1__KPP_COL_6 */ 685 - [371] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 5, 0x914, 0), /* MX35_PAD_RTS1__GPIO3_8 */ 686 - [372] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 6, 0x0, 0), /* MX35_PAD_RTS1__EMI_NANDF_CE1 */ 687 - [373] = IMX_PIN_REG(MX35_PAD_RTS1, 0x5d4, 0x190, 7, 0x0, 0), /* MX35_PAD_RTS1__ARM11P_TOP_EVNTBUS_18 */ 688 - [374] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 0, 0x0, 0), /* MX35_PAD_CTS1__UART1_CTS */ 689 - [375] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 1, 0x7e4, 1), /* MX35_PAD_CTS1__CSPI2_RDY */ 690 - [376] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 2, 0x920, 1), /* MX35_PAD_CTS1__I2C3_SDA */ 691 - [377] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 3, 0x934, 1), /* MX35_PAD_CTS1__IPU_CSI_D_1 */ 692 - [378] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 4, 0x96c, 0), /* MX35_PAD_CTS1__KPP_COL_7 */ 693 - [379] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 5, 0x918, 0), /* MX35_PAD_CTS1__GPIO3_9 */ 694 - [380] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 6, 0x0, 0), /* MX35_PAD_CTS1__EMI_NANDF_CE2 */ 695 - [381] = IMX_PIN_REG(MX35_PAD_CTS1, 0x5d8, 0x194, 7, 0x0, 0), /* MX35_PAD_CTS1__ARM11P_TOP_EVNTBUS_19 */ 696 - [382] = IMX_PIN_REG(MX35_PAD_RXD2, 0x5dc, 0x198, 0, 0x0, 0), /* MX35_PAD_RXD2__UART2_RXD_MUX */ 697 - [383] = IMX_PIN_REG(MX35_PAD_RXD2, 0x5dc, 0x198, 4, 0x980, 0), /* MX35_PAD_RXD2__KPP_ROW_4 */ 698 - [384] = IMX_PIN_REG(MX35_PAD_RXD2, 0x5dc, 0x198, 5, 0x8ec, 0), /* MX35_PAD_RXD2__GPIO3_10 */ 699 - [385] = IMX_PIN_REG(MX35_PAD_TXD2, 0x5e0, 0x19c, 0, 0x0, 0), /* MX35_PAD_TXD2__UART2_TXD_MUX */ 700 - [386] = IMX_PIN_REG(MX35_PAD_TXD2, 0x5e0, 0x19c, 1, 0x994, 2), /* MX35_PAD_TXD2__SPDIF_SPDIF_EXTCLK */ 701 - [387] = IMX_PIN_REG(MX35_PAD_TXD2, 0x5e0, 0x19c, 4, 0x984, 0), /* MX35_PAD_TXD2__KPP_ROW_5 */ 702 - [388] = IMX_PIN_REG(MX35_PAD_TXD2, 0x5e0, 0x19c, 5, 0x8f0, 0), /* MX35_PAD_TXD2__GPIO3_11 */ 703 - [389] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 0, 0x0, 0), /* MX35_PAD_RTS2__UART2_RTS */ 704 - [390] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 1, 0x998, 1), /* MX35_PAD_RTS2__SPDIF_SPDIF_IN1 */ 705 - [391] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 2, 0x7cc, 1), /* MX35_PAD_RTS2__CAN2_RXCAN */ 706 - [392] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 3, 0x938, 1), /* MX35_PAD_RTS2__IPU_CSI_D_2 */ 707 - [393] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 4, 0x988, 0), /* MX35_PAD_RTS2__KPP_ROW_6 */ 708 - [394] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 5, 0x8f4, 0), /* MX35_PAD_RTS2__GPIO3_12 */ 709 - [395] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 6, 0x0, 0), /* MX35_PAD_RTS2__AUDMUX_AUD5_RXC */ 710 - [396] = IMX_PIN_REG(MX35_PAD_RTS2, 0x5e4, 0x1a0, 7, 0x9a0, 0), /* MX35_PAD_RTS2__UART3_RXD_MUX */ 711 - [397] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 0, 0x0, 0), /* MX35_PAD_CTS2__UART2_CTS */ 712 - [398] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 1, 0x0, 0), /* MX35_PAD_CTS2__SPDIF_SPDIF_OUT1 */ 713 - [399] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 2, 0x0, 0), /* MX35_PAD_CTS2__CAN2_TXCAN */ 714 - [400] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 3, 0x93c, 1), /* MX35_PAD_CTS2__IPU_CSI_D_3 */ 715 - [401] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 4, 0x98c, 0), /* MX35_PAD_CTS2__KPP_ROW_7 */ 716 - [402] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 5, 0x8f8, 0), /* MX35_PAD_CTS2__GPIO3_13 */ 717 - [403] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 6, 0x0, 0), /* MX35_PAD_CTS2__AUDMUX_AUD5_RXFS */ 718 - [404] = IMX_PIN_REG(MX35_PAD_CTS2, 0x5e8, 0x1a4, 7, 0x0, 0), /* MX35_PAD_CTS2__UART3_TXD_MUX */ 719 - [405] = IMX_PIN_REG(MX35_PAD_RTCK, 0x5ec, 0x0, 0, 0x0, 0), /* MX35_PAD_RTCK__ARM11P_TOP_RTCK */ 720 - [406] = IMX_PIN_REG(MX35_PAD_TCK, 0x5f0, 0x0, 0, 0x0, 0), /* MX35_PAD_TCK__SJC_TCK */ 721 - [407] = IMX_PIN_REG(MX35_PAD_TMS, 0x5f4, 0x0, 0, 0x0, 0), /* MX35_PAD_TMS__SJC_TMS */ 722 - [408] = IMX_PIN_REG(MX35_PAD_TDI, 0x5f8, 0x0, 0, 0x0, 0), /* MX35_PAD_TDI__SJC_TDI */ 723 - [409] = IMX_PIN_REG(MX35_PAD_TDO, 0x5fc, 0x0, 0, 0x0, 0), /* MX35_PAD_TDO__SJC_TDO */ 724 - [410] = IMX_PIN_REG(MX35_PAD_TRSTB, 0x600, 0x0, 0, 0x0, 0), /* MX35_PAD_TRSTB__SJC_TRSTB */ 725 - [411] = IMX_PIN_REG(MX35_PAD_DE_B, 0x604, 0x0, 0, 0x0, 0), /* MX35_PAD_DE_B__SJC_DE_B */ 726 - [412] = IMX_PIN_REG(MX35_PAD_SJC_MOD, 0x608, 0x0, 0, 0x0, 0), /* MX35_PAD_SJC_MOD__SJC_MOD */ 727 - [413] = IMX_PIN_REG(MX35_PAD_USBOTG_PWR, 0x60c, 0x1a8, 0, 0x0, 0), /* MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR */ 728 - [414] = IMX_PIN_REG(MX35_PAD_USBOTG_PWR, 0x60c, 0x1a8, 1, 0x0, 0), /* MX35_PAD_USBOTG_PWR__USB_TOP_USBH2_PWR */ 729 - [415] = IMX_PIN_REG(MX35_PAD_USBOTG_PWR, 0x60c, 0x1a8, 5, 0x8fc, 0), /* MX35_PAD_USBOTG_PWR__GPIO3_14 */ 730 - [416] = IMX_PIN_REG(MX35_PAD_USBOTG_OC, 0x610, 0x1ac, 0, 0x0, 0), /* MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC */ 731 - [417] = IMX_PIN_REG(MX35_PAD_USBOTG_OC, 0x610, 0x1ac, 1, 0x9f4, 1), /* MX35_PAD_USBOTG_OC__USB_TOP_USBH2_OC */ 732 - [418] = IMX_PIN_REG(MX35_PAD_USBOTG_OC, 0x610, 0x1ac, 5, 0x900, 0), /* MX35_PAD_USBOTG_OC__GPIO3_15 */ 733 - [419] = IMX_PIN_REG(MX35_PAD_LD0, 0x614, 0x1b0, 0, 0x0, 0), /* MX35_PAD_LD0__IPU_DISPB_DAT_0 */ 734 - [420] = IMX_PIN_REG(MX35_PAD_LD0, 0x614, 0x1b0, 5, 0x868, 1), /* MX35_PAD_LD0__GPIO2_0 */ 735 - [421] = IMX_PIN_REG(MX35_PAD_LD0, 0x614, 0x1b0, 6, 0x0, 0), /* MX35_PAD_LD0__SDMA_SDMA_DEBUG_PC_0 */ 736 - [422] = IMX_PIN_REG(MX35_PAD_LD1, 0x618, 0x1b4, 0, 0x0, 0), /* MX35_PAD_LD1__IPU_DISPB_DAT_1 */ 737 - [423] = IMX_PIN_REG(MX35_PAD_LD1, 0x618, 0x1b4, 5, 0x894, 0), /* MX35_PAD_LD1__GPIO2_1 */ 738 - [424] = IMX_PIN_REG(MX35_PAD_LD1, 0x618, 0x1b4, 6, 0x0, 0), /* MX35_PAD_LD1__SDMA_SDMA_DEBUG_PC_1 */ 739 - [425] = IMX_PIN_REG(MX35_PAD_LD2, 0x61c, 0x1b8, 0, 0x0, 0), /* MX35_PAD_LD2__IPU_DISPB_DAT_2 */ 740 - [426] = IMX_PIN_REG(MX35_PAD_LD2, 0x61c, 0x1b8, 5, 0x8c0, 0), /* MX35_PAD_LD2__GPIO2_2 */ 741 - [427] = IMX_PIN_REG(MX35_PAD_LD2, 0x61c, 0x1b8, 6, 0x0, 0), /* MX35_PAD_LD2__SDMA_SDMA_DEBUG_PC_2 */ 742 - [428] = IMX_PIN_REG(MX35_PAD_LD3, 0x620, 0x1bc, 0, 0x0, 0), /* MX35_PAD_LD3__IPU_DISPB_DAT_3 */ 743 - [429] = IMX_PIN_REG(MX35_PAD_LD3, 0x620, 0x1bc, 5, 0x8cc, 0), /* MX35_PAD_LD3__GPIO2_3 */ 744 - [430] = IMX_PIN_REG(MX35_PAD_LD3, 0x620, 0x1bc, 6, 0x0, 0), /* MX35_PAD_LD3__SDMA_SDMA_DEBUG_PC_3 */ 745 - [431] = IMX_PIN_REG(MX35_PAD_LD4, 0x624, 0x1c0, 0, 0x0, 0), /* MX35_PAD_LD4__IPU_DISPB_DAT_4 */ 746 - [432] = IMX_PIN_REG(MX35_PAD_LD4, 0x624, 0x1c0, 5, 0x8d0, 0), /* MX35_PAD_LD4__GPIO2_4 */ 747 - [433] = IMX_PIN_REG(MX35_PAD_LD4, 0x624, 0x1c0, 6, 0x0, 0), /* MX35_PAD_LD4__SDMA_SDMA_DEBUG_PC_4 */ 748 - [434] = IMX_PIN_REG(MX35_PAD_LD5, 0x628, 0x1c4, 0, 0x0, 0), /* MX35_PAD_LD5__IPU_DISPB_DAT_5 */ 749 - [435] = IMX_PIN_REG(MX35_PAD_LD5, 0x628, 0x1c4, 5, 0x8d4, 0), /* MX35_PAD_LD5__GPIO2_5 */ 750 - [436] = IMX_PIN_REG(MX35_PAD_LD5, 0x628, 0x1c4, 6, 0x0, 0), /* MX35_PAD_LD5__SDMA_SDMA_DEBUG_PC_5 */ 751 - [437] = IMX_PIN_REG(MX35_PAD_LD6, 0x62c, 0x1c8, 0, 0x0, 0), /* MX35_PAD_LD6__IPU_DISPB_DAT_6 */ 752 - [438] = IMX_PIN_REG(MX35_PAD_LD6, 0x62c, 0x1c8, 5, 0x8d8, 0), /* MX35_PAD_LD6__GPIO2_6 */ 753 - [439] = IMX_PIN_REG(MX35_PAD_LD6, 0x62c, 0x1c8, 6, 0x0, 0), /* MX35_PAD_LD6__SDMA_SDMA_DEBUG_PC_6 */ 754 - [440] = IMX_PIN_REG(MX35_PAD_LD7, 0x630, 0x1cc, 0, 0x0, 0), /* MX35_PAD_LD7__IPU_DISPB_DAT_7 */ 755 - [441] = IMX_PIN_REG(MX35_PAD_LD7, 0x630, 0x1cc, 5, 0x8dc, 0), /* MX35_PAD_LD7__GPIO2_7 */ 756 - [442] = IMX_PIN_REG(MX35_PAD_LD7, 0x630, 0x1cc, 6, 0x0, 0), /* MX35_PAD_LD7__SDMA_SDMA_DEBUG_PC_7 */ 757 - [443] = IMX_PIN_REG(MX35_PAD_LD8, 0x634, 0x1d0, 0, 0x0, 0), /* MX35_PAD_LD8__IPU_DISPB_DAT_8 */ 758 - [444] = IMX_PIN_REG(MX35_PAD_LD8, 0x634, 0x1d0, 5, 0x8e0, 0), /* MX35_PAD_LD8__GPIO2_8 */ 759 - [445] = IMX_PIN_REG(MX35_PAD_LD8, 0x634, 0x1d0, 6, 0x0, 0), /* MX35_PAD_LD8__SDMA_SDMA_DEBUG_PC_8 */ 760 - [446] = IMX_PIN_REG(MX35_PAD_LD9, 0x638, 0x1d4, 0, 0x0, 0), /* MX35_PAD_LD9__IPU_DISPB_DAT_9 */ 761 - [447] = IMX_PIN_REG(MX35_PAD_LD9, 0x638, 0x1d4, 5, 0x8e4, 0), /* MX35_PAD_LD9__GPIO2_9 */ 762 - [448] = IMX_PIN_REG(MX35_PAD_LD9, 0x638, 0x1d4, 6, 0x0, 0), /* MX35_PAD_LD9__SDMA_SDMA_DEBUG_PC_9 */ 763 - [449] = IMX_PIN_REG(MX35_PAD_LD10, 0x63c, 0x1d8, 0, 0x0, 0), /* MX35_PAD_LD10__IPU_DISPB_DAT_10 */ 764 - [450] = IMX_PIN_REG(MX35_PAD_LD10, 0x63c, 0x1d8, 5, 0x86c, 0), /* MX35_PAD_LD10__GPIO2_10 */ 765 - [451] = IMX_PIN_REG(MX35_PAD_LD10, 0x63c, 0x1d8, 6, 0x0, 0), /* MX35_PAD_LD10__SDMA_SDMA_DEBUG_PC_10 */ 766 - [452] = IMX_PIN_REG(MX35_PAD_LD11, 0x640, 0x1dc, 0, 0x0, 0), /* MX35_PAD_LD11__IPU_DISPB_DAT_11 */ 767 - [453] = IMX_PIN_REG(MX35_PAD_LD11, 0x640, 0x1dc, 5, 0x870, 0), /* MX35_PAD_LD11__GPIO2_11 */ 768 - [454] = IMX_PIN_REG(MX35_PAD_LD11, 0x640, 0x1dc, 6, 0x0, 0), /* MX35_PAD_LD11__SDMA_SDMA_DEBUG_PC_11 */ 769 - [455] = IMX_PIN_REG(MX35_PAD_LD11, 0x640, 0x1dc, 7, 0x0, 0), /* MX35_PAD_LD11__ARM11P_TOP_TRACE_4 */ 770 - [456] = IMX_PIN_REG(MX35_PAD_LD12, 0x644, 0x1e0, 0, 0x0, 0), /* MX35_PAD_LD12__IPU_DISPB_DAT_12 */ 771 - [457] = IMX_PIN_REG(MX35_PAD_LD12, 0x644, 0x1e0, 5, 0x874, 0), /* MX35_PAD_LD12__GPIO2_12 */ 772 - [458] = IMX_PIN_REG(MX35_PAD_LD12, 0x644, 0x1e0, 6, 0x0, 0), /* MX35_PAD_LD12__SDMA_SDMA_DEBUG_PC_12 */ 773 - [459] = IMX_PIN_REG(MX35_PAD_LD12, 0x644, 0x1e0, 7, 0x0, 0), /* MX35_PAD_LD12__ARM11P_TOP_TRACE_5 */ 774 - [460] = IMX_PIN_REG(MX35_PAD_LD13, 0x648, 0x1e4, 0, 0x0, 0), /* MX35_PAD_LD13__IPU_DISPB_DAT_13 */ 775 - [461] = IMX_PIN_REG(MX35_PAD_LD13, 0x648, 0x1e4, 5, 0x878, 0), /* MX35_PAD_LD13__GPIO2_13 */ 776 - [462] = IMX_PIN_REG(MX35_PAD_LD13, 0x648, 0x1e4, 6, 0x0, 0), /* MX35_PAD_LD13__SDMA_SDMA_DEBUG_PC_13 */ 777 - [463] = IMX_PIN_REG(MX35_PAD_LD13, 0x648, 0x1e4, 7, 0x0, 0), /* MX35_PAD_LD13__ARM11P_TOP_TRACE_6 */ 778 - [464] = IMX_PIN_REG(MX35_PAD_LD14, 0x64c, 0x1e8, 0, 0x0, 0), /* MX35_PAD_LD14__IPU_DISPB_DAT_14 */ 779 - [465] = IMX_PIN_REG(MX35_PAD_LD14, 0x64c, 0x1e8, 5, 0x87c, 0), /* MX35_PAD_LD14__GPIO2_14 */ 780 - [466] = IMX_PIN_REG(MX35_PAD_LD14, 0x64c, 0x1e8, 6, 0x0, 0), /* MX35_PAD_LD14__SDMA_SDMA_DEBUG_EVENT_CHANNEL_0 */ 781 - [467] = IMX_PIN_REG(MX35_PAD_LD14, 0x64c, 0x1e8, 7, 0x0, 0), /* MX35_PAD_LD14__ARM11P_TOP_TRACE_7 */ 782 - [468] = IMX_PIN_REG(MX35_PAD_LD15, 0x650, 0x1ec, 0, 0x0, 0), /* MX35_PAD_LD15__IPU_DISPB_DAT_15 */ 783 - [469] = IMX_PIN_REG(MX35_PAD_LD15, 0x650, 0x1ec, 5, 0x880, 0), /* MX35_PAD_LD15__GPIO2_15 */ 784 - [470] = IMX_PIN_REG(MX35_PAD_LD15, 0x650, 0x1ec, 6, 0x0, 0), /* MX35_PAD_LD15__SDMA_SDMA_DEBUG_EVENT_CHANNEL_1 */ 785 - [471] = IMX_PIN_REG(MX35_PAD_LD15, 0x650, 0x1ec, 7, 0x0, 0), /* MX35_PAD_LD15__ARM11P_TOP_TRACE_8 */ 786 - [472] = IMX_PIN_REG(MX35_PAD_LD16, 0x654, 0x1f0, 0, 0x0, 0), /* MX35_PAD_LD16__IPU_DISPB_DAT_16 */ 787 - [473] = IMX_PIN_REG(MX35_PAD_LD16, 0x654, 0x1f0, 2, 0x928, 0), /* MX35_PAD_LD16__IPU_DISPB_D12_VSYNC */ 788 - [474] = IMX_PIN_REG(MX35_PAD_LD16, 0x654, 0x1f0, 5, 0x884, 0), /* MX35_PAD_LD16__GPIO2_16 */ 789 - [475] = IMX_PIN_REG(MX35_PAD_LD16, 0x654, 0x1f0, 6, 0x0, 0), /* MX35_PAD_LD16__SDMA_SDMA_DEBUG_EVENT_CHANNEL_2 */ 790 - [476] = IMX_PIN_REG(MX35_PAD_LD16, 0x654, 0x1f0, 7, 0x0, 0), /* MX35_PAD_LD16__ARM11P_TOP_TRACE_9 */ 791 - [477] = IMX_PIN_REG(MX35_PAD_LD17, 0x658, 0x1f4, 0, 0x0, 0), /* MX35_PAD_LD17__IPU_DISPB_DAT_17 */ 792 - [478] = IMX_PIN_REG(MX35_PAD_LD17, 0x658, 0x1f4, 2, 0x0, 0), /* MX35_PAD_LD17__IPU_DISPB_CS2 */ 793 - [479] = IMX_PIN_REG(MX35_PAD_LD17, 0x658, 0x1f4, 5, 0x888, 0), /* MX35_PAD_LD17__GPIO2_17 */ 794 - [480] = IMX_PIN_REG(MX35_PAD_LD17, 0x658, 0x1f4, 6, 0x0, 0), /* MX35_PAD_LD17__SDMA_SDMA_DEBUG_EVENT_CHANNEL_3 */ 795 - [481] = IMX_PIN_REG(MX35_PAD_LD17, 0x658, 0x1f4, 7, 0x0, 0), /* MX35_PAD_LD17__ARM11P_TOP_TRACE_10 */ 796 - [482] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 0, 0x0, 0), /* MX35_PAD_LD18__IPU_DISPB_DAT_18 */ 797 - [483] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 1, 0x924, 1), /* MX35_PAD_LD18__IPU_DISPB_D0_VSYNC */ 798 - [484] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 2, 0x928, 1), /* MX35_PAD_LD18__IPU_DISPB_D12_VSYNC */ 799 - [485] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 3, 0x818, 0), /* MX35_PAD_LD18__ESDHC3_CMD */ 800 - [486] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 4, 0x9b0, 0), /* MX35_PAD_LD18__USB_TOP_USBOTG_DATA_3 */ 801 - [487] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 5, 0x0, 0), /* MX35_PAD_LD18__GPIO3_24 */ 802 - [488] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 6, 0x0, 0), /* MX35_PAD_LD18__SDMA_SDMA_DEBUG_EVENT_CHANNEL_4 */ 803 - [489] = IMX_PIN_REG(MX35_PAD_LD18, 0x65c, 0x1f8, 7, 0x0, 0), /* MX35_PAD_LD18__ARM11P_TOP_TRACE_11 */ 804 - [490] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 0, 0x0, 0), /* MX35_PAD_LD19__IPU_DISPB_DAT_19 */ 805 - [491] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 1, 0x0, 0), /* MX35_PAD_LD19__IPU_DISPB_BCLK */ 806 - [492] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 2, 0x0, 0), /* MX35_PAD_LD19__IPU_DISPB_CS1 */ 807 - [493] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 3, 0x814, 0), /* MX35_PAD_LD19__ESDHC3_CLK */ 808 - [494] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 4, 0x9c4, 0), /* MX35_PAD_LD19__USB_TOP_USBOTG_DIR */ 809 - [495] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 5, 0x0, 0), /* MX35_PAD_LD19__GPIO3_25 */ 810 - [496] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 6, 0x0, 0), /* MX35_PAD_LD19__SDMA_SDMA_DEBUG_EVENT_CHANNEL_5 */ 811 - [497] = IMX_PIN_REG(MX35_PAD_LD19, 0x660, 0x1fc, 7, 0x0, 0), /* MX35_PAD_LD19__ARM11P_TOP_TRACE_12 */ 812 - [498] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 0, 0x0, 0), /* MX35_PAD_LD20__IPU_DISPB_DAT_20 */ 813 - [499] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 1, 0x0, 0), /* MX35_PAD_LD20__IPU_DISPB_CS0 */ 814 - [500] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 2, 0x0, 0), /* MX35_PAD_LD20__IPU_DISPB_SD_CLK */ 815 - [501] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 3, 0x81c, 0), /* MX35_PAD_LD20__ESDHC3_DAT0 */ 816 - [502] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 5, 0x0, 0), /* MX35_PAD_LD20__GPIO3_26 */ 817 - [503] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 6, 0x0, 0), /* MX35_PAD_LD20__SDMA_SDMA_DEBUG_CORE_STATUS_3 */ 818 - [504] = IMX_PIN_REG(MX35_PAD_LD20, 0x664, 0x200, 7, 0x0, 0), /* MX35_PAD_LD20__ARM11P_TOP_TRACE_13 */ 819 - [505] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 0, 0x0, 0), /* MX35_PAD_LD21__IPU_DISPB_DAT_21 */ 820 - [506] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 1, 0x0, 0), /* MX35_PAD_LD21__IPU_DISPB_PAR_RS */ 821 - [507] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 2, 0x0, 0), /* MX35_PAD_LD21__IPU_DISPB_SER_RS */ 822 - [508] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 3, 0x820, 0), /* MX35_PAD_LD21__ESDHC3_DAT1 */ 823 - [509] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 4, 0x0, 0), /* MX35_PAD_LD21__USB_TOP_USBOTG_STP */ 824 - [510] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 5, 0x0, 0), /* MX35_PAD_LD21__GPIO3_27 */ 825 - [511] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 6, 0x0, 0), /* MX35_PAD_LD21__SDMA_DEBUG_EVENT_CHANNEL_SEL */ 826 - [512] = IMX_PIN_REG(MX35_PAD_LD21, 0x668, 0x204, 7, 0x0, 0), /* MX35_PAD_LD21__ARM11P_TOP_TRACE_14 */ 827 - [513] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 0, 0x0, 0), /* MX35_PAD_LD22__IPU_DISPB_DAT_22 */ 828 - [514] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 1, 0x0, 0), /* MX35_PAD_LD22__IPU_DISPB_WR */ 829 - [515] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 2, 0x92c, 0), /* MX35_PAD_LD22__IPU_DISPB_SD_D_I */ 830 - [516] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 3, 0x824, 0), /* MX35_PAD_LD22__ESDHC3_DAT2 */ 831 - [517] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 4, 0x9c8, 0), /* MX35_PAD_LD22__USB_TOP_USBOTG_NXT */ 832 - [518] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 5, 0x0, 0), /* MX35_PAD_LD22__GPIO3_28 */ 833 - [519] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 6, 0x0, 0), /* MX35_PAD_LD22__SDMA_DEBUG_BUS_ERROR */ 834 - [520] = IMX_PIN_REG(MX35_PAD_LD22, 0x66c, 0x208, 7, 0x0, 0), /* MX35_PAD_LD22__ARM11P_TOP_TRCTL */ 835 - [521] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 0, 0x0, 0), /* MX35_PAD_LD23__IPU_DISPB_DAT_23 */ 836 - [522] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 1, 0x0, 0), /* MX35_PAD_LD23__IPU_DISPB_RD */ 837 - [523] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 2, 0x92c, 1), /* MX35_PAD_LD23__IPU_DISPB_SD_D_IO */ 838 - [524] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 3, 0x828, 0), /* MX35_PAD_LD23__ESDHC3_DAT3 */ 839 - [525] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 4, 0x9c0, 0), /* MX35_PAD_LD23__USB_TOP_USBOTG_DATA_7 */ 840 - [526] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 5, 0x0, 0), /* MX35_PAD_LD23__GPIO3_29 */ 841 - [527] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 6, 0x0, 0), /* MX35_PAD_LD23__SDMA_DEBUG_MATCHED_DMBUS */ 842 - [528] = IMX_PIN_REG(MX35_PAD_LD23, 0x670, 0x20c, 7, 0x0, 0), /* MX35_PAD_LD23__ARM11P_TOP_TRCLK */ 843 - [529] = IMX_PIN_REG(MX35_PAD_D3_HSYNC, 0x674, 0x210, 0, 0x0, 0), /* MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC */ 844 - [530] = IMX_PIN_REG(MX35_PAD_D3_HSYNC, 0x674, 0x210, 2, 0x92c, 2), /* MX35_PAD_D3_HSYNC__IPU_DISPB_SD_D_IO */ 845 - [531] = IMX_PIN_REG(MX35_PAD_D3_HSYNC, 0x674, 0x210, 5, 0x0, 0), /* MX35_PAD_D3_HSYNC__GPIO3_30 */ 846 - [532] = IMX_PIN_REG(MX35_PAD_D3_HSYNC, 0x674, 0x210, 6, 0x0, 0), /* MX35_PAD_D3_HSYNC__SDMA_DEBUG_RTBUFFER_WRITE */ 847 - [533] = IMX_PIN_REG(MX35_PAD_D3_HSYNC, 0x674, 0x210, 7, 0x0, 0), /* MX35_PAD_D3_HSYNC__ARM11P_TOP_TRACE_15 */ 848 - [534] = IMX_PIN_REG(MX35_PAD_D3_FPSHIFT, 0x678, 0x214, 0, 0x0, 0), /* MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK */ 849 - [535] = IMX_PIN_REG(MX35_PAD_D3_FPSHIFT, 0x678, 0x214, 2, 0x0, 0), /* MX35_PAD_D3_FPSHIFT__IPU_DISPB_SD_CLK */ 850 - [536] = IMX_PIN_REG(MX35_PAD_D3_FPSHIFT, 0x678, 0x214, 5, 0x0, 0), /* MX35_PAD_D3_FPSHIFT__GPIO3_31 */ 851 - [537] = IMX_PIN_REG(MX35_PAD_D3_FPSHIFT, 0x678, 0x214, 6, 0x0, 0), /* MX35_PAD_D3_FPSHIFT__SDMA_SDMA_DEBUG_CORE_STATUS_0 */ 852 - [538] = IMX_PIN_REG(MX35_PAD_D3_FPSHIFT, 0x678, 0x214, 7, 0x0, 0), /* MX35_PAD_D3_FPSHIFT__ARM11P_TOP_TRACE_16 */ 853 - [539] = IMX_PIN_REG(MX35_PAD_D3_DRDY, 0x67c, 0x218, 0, 0x0, 0), /* MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY */ 854 - [540] = IMX_PIN_REG(MX35_PAD_D3_DRDY, 0x67c, 0x218, 2, 0x0, 0), /* MX35_PAD_D3_DRDY__IPU_DISPB_SD_D_O */ 855 - [541] = IMX_PIN_REG(MX35_PAD_D3_DRDY, 0x67c, 0x218, 5, 0x82c, 2), /* MX35_PAD_D3_DRDY__GPIO1_0 */ 856 - [542] = IMX_PIN_REG(MX35_PAD_D3_DRDY, 0x67c, 0x218, 6, 0x0, 0), /* MX35_PAD_D3_DRDY__SDMA_SDMA_DEBUG_CORE_STATUS_1 */ 857 - [543] = IMX_PIN_REG(MX35_PAD_D3_DRDY, 0x67c, 0x218, 7, 0x0, 0), /* MX35_PAD_D3_DRDY__ARM11P_TOP_TRACE_17 */ 858 - [544] = IMX_PIN_REG(MX35_PAD_CONTRAST, 0x680, 0x21c, 0, 0x0, 0), /* MX35_PAD_CONTRAST__IPU_DISPB_CONTR */ 859 - [545] = IMX_PIN_REG(MX35_PAD_CONTRAST, 0x680, 0x21c, 5, 0x838, 2), /* MX35_PAD_CONTRAST__GPIO1_1 */ 860 - [546] = IMX_PIN_REG(MX35_PAD_CONTRAST, 0x680, 0x21c, 6, 0x0, 0), /* MX35_PAD_CONTRAST__SDMA_SDMA_DEBUG_CORE_STATUS_2 */ 861 - [547] = IMX_PIN_REG(MX35_PAD_CONTRAST, 0x680, 0x21c, 7, 0x0, 0), /* MX35_PAD_CONTRAST__ARM11P_TOP_TRACE_18 */ 862 - [548] = IMX_PIN_REG(MX35_PAD_D3_VSYNC, 0x684, 0x220, 0, 0x0, 0), /* MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC */ 863 - [549] = IMX_PIN_REG(MX35_PAD_D3_VSYNC, 0x684, 0x220, 2, 0x0, 0), /* MX35_PAD_D3_VSYNC__IPU_DISPB_CS1 */ 864 - [550] = IMX_PIN_REG(MX35_PAD_D3_VSYNC, 0x684, 0x220, 5, 0x848, 1), /* MX35_PAD_D3_VSYNC__GPIO1_2 */ 865 - [551] = IMX_PIN_REG(MX35_PAD_D3_VSYNC, 0x684, 0x220, 6, 0x0, 0), /* MX35_PAD_D3_VSYNC__SDMA_DEBUG_YIELD */ 866 - [552] = IMX_PIN_REG(MX35_PAD_D3_VSYNC, 0x684, 0x220, 7, 0x0, 0), /* MX35_PAD_D3_VSYNC__ARM11P_TOP_TRACE_19 */ 867 - [553] = IMX_PIN_REG(MX35_PAD_D3_REV, 0x688, 0x224, 0, 0x0, 0), /* MX35_PAD_D3_REV__IPU_DISPB_D3_REV */ 868 - [554] = IMX_PIN_REG(MX35_PAD_D3_REV, 0x688, 0x224, 2, 0x0, 0), /* MX35_PAD_D3_REV__IPU_DISPB_SER_RS */ 869 - [555] = IMX_PIN_REG(MX35_PAD_D3_REV, 0x688, 0x224, 5, 0x84c, 1), /* MX35_PAD_D3_REV__GPIO1_3 */ 870 - [556] = IMX_PIN_REG(MX35_PAD_D3_REV, 0x688, 0x224, 6, 0x0, 0), /* MX35_PAD_D3_REV__SDMA_DEBUG_BUS_RWB */ 871 - [557] = IMX_PIN_REG(MX35_PAD_D3_REV, 0x688, 0x224, 7, 0x0, 0), /* MX35_PAD_D3_REV__ARM11P_TOP_TRACE_20 */ 872 - [558] = IMX_PIN_REG(MX35_PAD_D3_CLS, 0x68c, 0x228, 0, 0x0, 0), /* MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS */ 873 - [559] = IMX_PIN_REG(MX35_PAD_D3_CLS, 0x68c, 0x228, 2, 0x0, 0), /* MX35_PAD_D3_CLS__IPU_DISPB_CS2 */ 874 - [560] = IMX_PIN_REG(MX35_PAD_D3_CLS, 0x68c, 0x228, 5, 0x850, 2), /* MX35_PAD_D3_CLS__GPIO1_4 */ 875 - [561] = IMX_PIN_REG(MX35_PAD_D3_CLS, 0x68c, 0x228, 6, 0x0, 0), /* MX35_PAD_D3_CLS__SDMA_DEBUG_BUS_DEVICE_0 */ 876 - [562] = IMX_PIN_REG(MX35_PAD_D3_CLS, 0x68c, 0x228, 7, 0x0, 0), /* MX35_PAD_D3_CLS__ARM11P_TOP_TRACE_21 */ 877 - [563] = IMX_PIN_REG(MX35_PAD_D3_SPL, 0x690, 0x22c, 0, 0x0, 0), /* MX35_PAD_D3_SPL__IPU_DISPB_D3_SPL */ 878 - [564] = IMX_PIN_REG(MX35_PAD_D3_SPL, 0x690, 0x22c, 2, 0x928, 2), /* MX35_PAD_D3_SPL__IPU_DISPB_D12_VSYNC */ 879 - [565] = IMX_PIN_REG(MX35_PAD_D3_SPL, 0x690, 0x22c, 5, 0x854, 2), /* MX35_PAD_D3_SPL__GPIO1_5 */ 880 - [566] = IMX_PIN_REG(MX35_PAD_D3_SPL, 0x690, 0x22c, 6, 0x0, 0), /* MX35_PAD_D3_SPL__SDMA_DEBUG_BUS_DEVICE_1 */ 881 - [567] = IMX_PIN_REG(MX35_PAD_D3_SPL, 0x690, 0x22c, 7, 0x0, 0), /* MX35_PAD_D3_SPL__ARM11P_TOP_TRACE_22 */ 882 - [568] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 0, 0x0, 0), /* MX35_PAD_SD1_CMD__ESDHC1_CMD */ 883 - [569] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 1, 0x0, 0), /* MX35_PAD_SD1_CMD__MSHC_SCLK */ 884 - [570] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 3, 0x924, 2), /* MX35_PAD_SD1_CMD__IPU_DISPB_D0_VSYNC */ 885 - [571] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 4, 0x9b4, 0), /* MX35_PAD_SD1_CMD__USB_TOP_USBOTG_DATA_4 */ 886 - [572] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 5, 0x858, 2), /* MX35_PAD_SD1_CMD__GPIO1_6 */ 887 - [573] = IMX_PIN_REG(MX35_PAD_SD1_CMD, 0x694, 0x230, 7, 0x0, 0), /* MX35_PAD_SD1_CMD__ARM11P_TOP_TRCTL */ 888 - [574] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 0, 0x0, 0), /* MX35_PAD_SD1_CLK__ESDHC1_CLK */ 889 - [575] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 1, 0x0, 0), /* MX35_PAD_SD1_CLK__MSHC_BS */ 890 - [576] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 3, 0x0, 0), /* MX35_PAD_SD1_CLK__IPU_DISPB_BCLK */ 891 - [577] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 4, 0x9b8, 0), /* MX35_PAD_SD1_CLK__USB_TOP_USBOTG_DATA_5 */ 892 - [578] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 5, 0x85c, 2), /* MX35_PAD_SD1_CLK__GPIO1_7 */ 893 - [579] = IMX_PIN_REG(MX35_PAD_SD1_CLK, 0x698, 0x234, 7, 0x0, 0), /* MX35_PAD_SD1_CLK__ARM11P_TOP_TRCLK */ 894 - [580] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 0, 0x0, 0), /* MX35_PAD_SD1_DATA0__ESDHC1_DAT0 */ 895 - [581] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 1, 0x0, 0), /* MX35_PAD_SD1_DATA0__MSHC_DATA_0 */ 896 - [582] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 3, 0x0, 0), /* MX35_PAD_SD1_DATA0__IPU_DISPB_CS0 */ 897 - [583] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 4, 0x9bc, 0), /* MX35_PAD_SD1_DATA0__USB_TOP_USBOTG_DATA_6 */ 898 - [584] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 5, 0x860, 2), /* MX35_PAD_SD1_DATA0__GPIO1_8 */ 899 - [585] = IMX_PIN_REG(MX35_PAD_SD1_DATA0, 0x69c, 0x238, 7, 0x0, 0), /* MX35_PAD_SD1_DATA0__ARM11P_TOP_TRACE_23 */ 900 - [586] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 0, 0x0, 0), /* MX35_PAD_SD1_DATA1__ESDHC1_DAT1 */ 901 - [587] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 1, 0x0, 0), /* MX35_PAD_SD1_DATA1__MSHC_DATA_1 */ 902 - [588] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 3, 0x0, 0), /* MX35_PAD_SD1_DATA1__IPU_DISPB_PAR_RS */ 903 - [589] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 4, 0x9a4, 0), /* MX35_PAD_SD1_DATA1__USB_TOP_USBOTG_DATA_0 */ 904 - [590] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 5, 0x864, 1), /* MX35_PAD_SD1_DATA1__GPIO1_9 */ 905 - [591] = IMX_PIN_REG(MX35_PAD_SD1_DATA1, 0x6a0, 0x23c, 7, 0x0, 0), /* MX35_PAD_SD1_DATA1__ARM11P_TOP_TRACE_24 */ 906 - [592] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 0, 0x0, 0), /* MX35_PAD_SD1_DATA2__ESDHC1_DAT2 */ 907 - [593] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 1, 0x0, 0), /* MX35_PAD_SD1_DATA2__MSHC_DATA_2 */ 908 - [594] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 3, 0x0, 0), /* MX35_PAD_SD1_DATA2__IPU_DISPB_WR */ 909 - [595] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 4, 0x9a8, 0), /* MX35_PAD_SD1_DATA2__USB_TOP_USBOTG_DATA_1 */ 910 - [596] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 5, 0x830, 1), /* MX35_PAD_SD1_DATA2__GPIO1_10 */ 911 - [597] = IMX_PIN_REG(MX35_PAD_SD1_DATA2, 0x6a4, 0x240, 7, 0x0, 0), /* MX35_PAD_SD1_DATA2__ARM11P_TOP_TRACE_25 */ 912 - [598] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 0, 0x0, 0), /* MX35_PAD_SD1_DATA3__ESDHC1_DAT3 */ 913 - [599] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 1, 0x0, 0), /* MX35_PAD_SD1_DATA3__MSHC_DATA_3 */ 914 - [600] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 3, 0x0, 0), /* MX35_PAD_SD1_DATA3__IPU_DISPB_RD */ 915 - [601] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 4, 0x9ac, 0), /* MX35_PAD_SD1_DATA3__USB_TOP_USBOTG_DATA_2 */ 916 - [602] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 5, 0x834, 1), /* MX35_PAD_SD1_DATA3__GPIO1_11 */ 917 - [603] = IMX_PIN_REG(MX35_PAD_SD1_DATA3, 0x6a8, 0x244, 7, 0x0, 0), /* MX35_PAD_SD1_DATA3__ARM11P_TOP_TRACE_26 */ 918 - [604] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 0, 0x0, 0), /* MX35_PAD_SD2_CMD__ESDHC2_CMD */ 919 - [605] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 1, 0x91c, 2), /* MX35_PAD_SD2_CMD__I2C3_SCL */ 920 - [606] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 2, 0x804, 0), /* MX35_PAD_SD2_CMD__ESDHC1_DAT4 */ 921 - [607] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 3, 0x938, 2), /* MX35_PAD_SD2_CMD__IPU_CSI_D_2 */ 922 - [608] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 4, 0x9dc, 0), /* MX35_PAD_SD2_CMD__USB_TOP_USBH2_DATA_4 */ 923 - [609] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 5, 0x868, 2), /* MX35_PAD_SD2_CMD__GPIO2_0 */ 924 - [610] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 6, 0x0, 0), /* MX35_PAD_SD2_CMD__SPDIF_SPDIF_OUT1 */ 925 - [611] = IMX_PIN_REG(MX35_PAD_SD2_CMD, 0x6ac, 0x248, 7, 0x928, 3), /* MX35_PAD_SD2_CMD__IPU_DISPB_D12_VSYNC */ 926 - [612] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 0, 0x0, 0), /* MX35_PAD_SD2_CLK__ESDHC2_CLK */ 927 - [613] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 1, 0x920, 2), /* MX35_PAD_SD2_CLK__I2C3_SDA */ 928 - [614] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 2, 0x808, 0), /* MX35_PAD_SD2_CLK__ESDHC1_DAT5 */ 929 - [615] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 3, 0x93c, 2), /* MX35_PAD_SD2_CLK__IPU_CSI_D_3 */ 930 - [616] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 4, 0x9e0, 0), /* MX35_PAD_SD2_CLK__USB_TOP_USBH2_DATA_5 */ 931 - [617] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 5, 0x894, 1), /* MX35_PAD_SD2_CLK__GPIO2_1 */ 932 - [618] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 6, 0x998, 2), /* MX35_PAD_SD2_CLK__SPDIF_SPDIF_IN1 */ 933 - [619] = IMX_PIN_REG(MX35_PAD_SD2_CLK, 0x6b0, 0x24c, 7, 0x0, 0), /* MX35_PAD_SD2_CLK__IPU_DISPB_CS2 */ 934 - [620] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 0, 0x0, 0), /* MX35_PAD_SD2_DATA0__ESDHC2_DAT0 */ 935 - [621] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 1, 0x9a0, 1), /* MX35_PAD_SD2_DATA0__UART3_RXD_MUX */ 936 - [622] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 2, 0x80c, 0), /* MX35_PAD_SD2_DATA0__ESDHC1_DAT6 */ 937 - [623] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 3, 0x940, 1), /* MX35_PAD_SD2_DATA0__IPU_CSI_D_4 */ 938 - [624] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 4, 0x9e4, 0), /* MX35_PAD_SD2_DATA0__USB_TOP_USBH2_DATA_6 */ 939 - [625] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 5, 0x8c0, 1), /* MX35_PAD_SD2_DATA0__GPIO2_2 */ 940 - [626] = IMX_PIN_REG(MX35_PAD_SD2_DATA0, 0x6b4, 0x250, 6, 0x994, 3), /* MX35_PAD_SD2_DATA0__SPDIF_SPDIF_EXTCLK */ 941 - [627] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 0, 0x0, 0), /* MX35_PAD_SD2_DATA1__ESDHC2_DAT1 */ 942 - [628] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 1, 0x0, 0), /* MX35_PAD_SD2_DATA1__UART3_TXD_MUX */ 943 - [629] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 2, 0x810, 0), /* MX35_PAD_SD2_DATA1__ESDHC1_DAT7 */ 944 - [630] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 3, 0x944, 1), /* MX35_PAD_SD2_DATA1__IPU_CSI_D_5 */ 945 - [631] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 4, 0x9cc, 0), /* MX35_PAD_SD2_DATA1__USB_TOP_USBH2_DATA_0 */ 946 - [632] = IMX_PIN_REG(MX35_PAD_SD2_DATA1, 0x6b8, 0x254, 5, 0x8cc, 1), /* MX35_PAD_SD2_DATA1__GPIO2_3 */ 947 - [633] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 0, 0x0, 0), /* MX35_PAD_SD2_DATA2__ESDHC2_DAT2 */ 948 - [634] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 1, 0x99c, 0), /* MX35_PAD_SD2_DATA2__UART3_RTS */ 949 - [635] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 2, 0x7c8, 1), /* MX35_PAD_SD2_DATA2__CAN1_RXCAN */ 950 - [636] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 3, 0x948, 1), /* MX35_PAD_SD2_DATA2__IPU_CSI_D_6 */ 951 - [637] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 4, 0x9d0, 0), /* MX35_PAD_SD2_DATA2__USB_TOP_USBH2_DATA_1 */ 952 - [638] = IMX_PIN_REG(MX35_PAD_SD2_DATA2, 0x6bc, 0x258, 5, 0x8d0, 1), /* MX35_PAD_SD2_DATA2__GPIO2_4 */ 953 - [639] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 0, 0x0, 0), /* MX35_PAD_SD2_DATA3__ESDHC2_DAT3 */ 954 - [640] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 1, 0x0, 0), /* MX35_PAD_SD2_DATA3__UART3_CTS */ 955 - [641] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 2, 0x0, 0), /* MX35_PAD_SD2_DATA3__CAN1_TXCAN */ 956 - [642] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 3, 0x94c, 1), /* MX35_PAD_SD2_DATA3__IPU_CSI_D_7 */ 957 - [643] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 4, 0x9d4, 0), /* MX35_PAD_SD2_DATA3__USB_TOP_USBH2_DATA_2 */ 958 - [644] = IMX_PIN_REG(MX35_PAD_SD2_DATA3, 0x6c0, 0x25c, 5, 0x8d4, 1), /* MX35_PAD_SD2_DATA3__GPIO2_5 */ 959 - [645] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 0, 0x0, 0), /* MX35_PAD_ATA_CS0__ATA_CS0 */ 960 - [646] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 1, 0x7dc, 1), /* MX35_PAD_ATA_CS0__CSPI1_SS3 */ 961 - [647] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 3, 0x0, 0), /* MX35_PAD_ATA_CS0__IPU_DISPB_CS1 */ 962 - [648] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 5, 0x8d8, 1), /* MX35_PAD_ATA_CS0__GPIO2_6 */ 963 - [649] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 6, 0x0, 0), /* MX35_PAD_ATA_CS0__IPU_DIAGB_0 */ 964 - [650] = IMX_PIN_REG(MX35_PAD_ATA_CS0, 0x6c4, 0x260, 7, 0x0, 0), /* MX35_PAD_ATA_CS0__ARM11P_TOP_MAX1_HMASTER_0 */ 965 - [651] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 0, 0x0, 0), /* MX35_PAD_ATA_CS1__ATA_CS1 */ 966 - [652] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 3, 0x0, 0), /* MX35_PAD_ATA_CS1__IPU_DISPB_CS2 */ 967 - [653] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 4, 0x7f0, 1), /* MX35_PAD_ATA_CS1__CSPI2_SS0 */ 968 - [654] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 5, 0x8dc, 1), /* MX35_PAD_ATA_CS1__GPIO2_7 */ 969 - [655] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 6, 0x0, 0), /* MX35_PAD_ATA_CS1__IPU_DIAGB_1 */ 970 - [656] = IMX_PIN_REG(MX35_PAD_ATA_CS1, 0x6c8, 0x264, 7, 0x0, 0), /* MX35_PAD_ATA_CS1__ARM11P_TOP_MAX1_HMASTER_1 */ 971 - [657] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 0, 0x0, 0), /* MX35_PAD_ATA_DIOR__ATA_DIOR */ 972 - [658] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 1, 0x81c, 1), /* MX35_PAD_ATA_DIOR__ESDHC3_DAT0 */ 973 - [659] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 2, 0x9c4, 1), /* MX35_PAD_ATA_DIOR__USB_TOP_USBOTG_DIR */ 974 - [660] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 3, 0x0, 0), /* MX35_PAD_ATA_DIOR__IPU_DISPB_BE0 */ 975 - [661] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 4, 0x7f4, 1), /* MX35_PAD_ATA_DIOR__CSPI2_SS1 */ 976 - [662] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 5, 0x8e0, 1), /* MX35_PAD_ATA_DIOR__GPIO2_8 */ 977 - [663] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 6, 0x0, 0), /* MX35_PAD_ATA_DIOR__IPU_DIAGB_2 */ 978 - [664] = IMX_PIN_REG(MX35_PAD_ATA_DIOR, 0x6cc, 0x268, 7, 0x0, 0), /* MX35_PAD_ATA_DIOR__ARM11P_TOP_MAX1_HMASTER_2 */ 979 - [665] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 0, 0x0, 0), /* MX35_PAD_ATA_DIOW__ATA_DIOW */ 980 - [666] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 1, 0x820, 1), /* MX35_PAD_ATA_DIOW__ESDHC3_DAT1 */ 981 - [667] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 2, 0x0, 0), /* MX35_PAD_ATA_DIOW__USB_TOP_USBOTG_STP */ 982 - [668] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 3, 0x0, 0), /* MX35_PAD_ATA_DIOW__IPU_DISPB_BE1 */ 983 - [669] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 4, 0x7ec, 2), /* MX35_PAD_ATA_DIOW__CSPI2_MOSI */ 984 - [670] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 5, 0x8e4, 1), /* MX35_PAD_ATA_DIOW__GPIO2_9 */ 985 - [671] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 6, 0x0, 0), /* MX35_PAD_ATA_DIOW__IPU_DIAGB_3 */ 986 - [672] = IMX_PIN_REG(MX35_PAD_ATA_DIOW, 0x6d0, 0x26c, 7, 0x0, 0), /* MX35_PAD_ATA_DIOW__ARM11P_TOP_MAX1_HMASTER_3 */ 987 - [673] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 0, 0x0, 0), /* MX35_PAD_ATA_DMACK__ATA_DMACK */ 988 - [674] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 1, 0x824, 1), /* MX35_PAD_ATA_DMACK__ESDHC3_DAT2 */ 989 - [675] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 2, 0x9c8, 1), /* MX35_PAD_ATA_DMACK__USB_TOP_USBOTG_NXT */ 990 - [676] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 4, 0x7e8, 2), /* MX35_PAD_ATA_DMACK__CSPI2_MISO */ 991 - [677] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 5, 0x86c, 1), /* MX35_PAD_ATA_DMACK__GPIO2_10 */ 992 - [678] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 6, 0x0, 0), /* MX35_PAD_ATA_DMACK__IPU_DIAGB_4 */ 993 - [679] = IMX_PIN_REG(MX35_PAD_ATA_DMACK, 0x6d4, 0x270, 7, 0x0, 0), /* MX35_PAD_ATA_DMACK__ARM11P_TOP_MAX0_HMASTER_0 */ 994 - [680] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 0, 0x0, 0), /* MX35_PAD_ATA_RESET_B__ATA_RESET_B */ 995 - [681] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 1, 0x828, 1), /* MX35_PAD_ATA_RESET_B__ESDHC3_DAT3 */ 996 - [682] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 2, 0x9a4, 1), /* MX35_PAD_ATA_RESET_B__USB_TOP_USBOTG_DATA_0 */ 997 - [683] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 3, 0x0, 0), /* MX35_PAD_ATA_RESET_B__IPU_DISPB_SD_D_O */ 998 - [684] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 4, 0x7e4, 2), /* MX35_PAD_ATA_RESET_B__CSPI2_RDY */ 999 - [685] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 5, 0x870, 1), /* MX35_PAD_ATA_RESET_B__GPIO2_11 */ 1000 - [686] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 6, 0x0, 0), /* MX35_PAD_ATA_RESET_B__IPU_DIAGB_5 */ 1001 - [687] = IMX_PIN_REG(MX35_PAD_ATA_RESET_B, 0x6d8, 0x274, 7, 0x0, 0), /* MX35_PAD_ATA_RESET_B__ARM11P_TOP_MAX0_HMASTER_1 */ 1002 - [688] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 0, 0x0, 0), /* MX35_PAD_ATA_IORDY__ATA_IORDY */ 1003 - [689] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 1, 0x0, 0), /* MX35_PAD_ATA_IORDY__ESDHC3_DAT4 */ 1004 - [690] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 2, 0x9a8, 1), /* MX35_PAD_ATA_IORDY__USB_TOP_USBOTG_DATA_1 */ 1005 - [691] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 3, 0x92c, 3), /* MX35_PAD_ATA_IORDY__IPU_DISPB_SD_D_IO */ 1006 - [692] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 4, 0x0, 0), /* MX35_PAD_ATA_IORDY__ESDHC2_DAT4 */ 1007 - [693] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 5, 0x874, 1), /* MX35_PAD_ATA_IORDY__GPIO2_12 */ 1008 - [694] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 6, 0x0, 0), /* MX35_PAD_ATA_IORDY__IPU_DIAGB_6 */ 1009 - [695] = IMX_PIN_REG(MX35_PAD_ATA_IORDY, 0x6dc, 0x278, 7, 0x0, 0), /* MX35_PAD_ATA_IORDY__ARM11P_TOP_MAX0_HMASTER_2 */ 1010 - [696] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 0, 0x0, 0), /* MX35_PAD_ATA_DATA0__ATA_DATA_0 */ 1011 - [697] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 1, 0x0, 0), /* MX35_PAD_ATA_DATA0__ESDHC3_DAT5 */ 1012 - [698] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 2, 0x9ac, 1), /* MX35_PAD_ATA_DATA0__USB_TOP_USBOTG_DATA_2 */ 1013 - [699] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 3, 0x928, 4), /* MX35_PAD_ATA_DATA0__IPU_DISPB_D12_VSYNC */ 1014 - [700] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 4, 0x0, 0), /* MX35_PAD_ATA_DATA0__ESDHC2_DAT5 */ 1015 - [701] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 5, 0x878, 1), /* MX35_PAD_ATA_DATA0__GPIO2_13 */ 1016 - [702] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 6, 0x0, 0), /* MX35_PAD_ATA_DATA0__IPU_DIAGB_7 */ 1017 - [703] = IMX_PIN_REG(MX35_PAD_ATA_DATA0, 0x6e0, 0x27c, 7, 0x0, 0), /* MX35_PAD_ATA_DATA0__ARM11P_TOP_MAX0_HMASTER_3 */ 1018 - [704] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 0, 0x0, 0), /* MX35_PAD_ATA_DATA1__ATA_DATA_1 */ 1019 - [705] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 1, 0x0, 0), /* MX35_PAD_ATA_DATA1__ESDHC3_DAT6 */ 1020 - [706] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 2, 0x9b0, 1), /* MX35_PAD_ATA_DATA1__USB_TOP_USBOTG_DATA_3 */ 1021 - [707] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 3, 0x0, 0), /* MX35_PAD_ATA_DATA1__IPU_DISPB_SD_CLK */ 1022 - [708] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 4, 0x0, 0), /* MX35_PAD_ATA_DATA1__ESDHC2_DAT6 */ 1023 - [709] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 5, 0x87c, 1), /* MX35_PAD_ATA_DATA1__GPIO2_14 */ 1024 - [710] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 6, 0x0, 0), /* MX35_PAD_ATA_DATA1__IPU_DIAGB_8 */ 1025 - [711] = IMX_PIN_REG(MX35_PAD_ATA_DATA1, 0x6e4, 0x280, 7, 0x0, 0), /* MX35_PAD_ATA_DATA1__ARM11P_TOP_TRACE_27 */ 1026 - [712] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 0, 0x0, 0), /* MX35_PAD_ATA_DATA2__ATA_DATA_2 */ 1027 - [713] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 1, 0x0, 0), /* MX35_PAD_ATA_DATA2__ESDHC3_DAT7 */ 1028 - [714] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 2, 0x9b4, 1), /* MX35_PAD_ATA_DATA2__USB_TOP_USBOTG_DATA_4 */ 1029 - [715] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 3, 0x0, 0), /* MX35_PAD_ATA_DATA2__IPU_DISPB_SER_RS */ 1030 - [716] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 4, 0x0, 0), /* MX35_PAD_ATA_DATA2__ESDHC2_DAT7 */ 1031 - [717] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 5, 0x880, 1), /* MX35_PAD_ATA_DATA2__GPIO2_15 */ 1032 - [718] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 6, 0x0, 0), /* MX35_PAD_ATA_DATA2__IPU_DIAGB_9 */ 1033 - [719] = IMX_PIN_REG(MX35_PAD_ATA_DATA2, 0x6e8, 0x284, 7, 0x0, 0), /* MX35_PAD_ATA_DATA2__ARM11P_TOP_TRACE_28 */ 1034 - [720] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 0, 0x0, 0), /* MX35_PAD_ATA_DATA3__ATA_DATA_3 */ 1035 - [721] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 1, 0x814, 1), /* MX35_PAD_ATA_DATA3__ESDHC3_CLK */ 1036 - [722] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 2, 0x9b8, 1), /* MX35_PAD_ATA_DATA3__USB_TOP_USBOTG_DATA_5 */ 1037 - [723] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 4, 0x7e0, 2), /* MX35_PAD_ATA_DATA3__CSPI2_SCLK */ 1038 - [724] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 5, 0x884, 1), /* MX35_PAD_ATA_DATA3__GPIO2_16 */ 1039 - [725] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 6, 0x0, 0), /* MX35_PAD_ATA_DATA3__IPU_DIAGB_10 */ 1040 - [726] = IMX_PIN_REG(MX35_PAD_ATA_DATA3, 0x6ec, 0x288, 7, 0x0, 0), /* MX35_PAD_ATA_DATA3__ARM11P_TOP_TRACE_29 */ 1041 - [727] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 0, 0x0, 0), /* MX35_PAD_ATA_DATA4__ATA_DATA_4 */ 1042 - [728] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 1, 0x818, 1), /* MX35_PAD_ATA_DATA4__ESDHC3_CMD */ 1043 - [729] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 2, 0x9bc, 1), /* MX35_PAD_ATA_DATA4__USB_TOP_USBOTG_DATA_6 */ 1044 - [730] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 5, 0x888, 1), /* MX35_PAD_ATA_DATA4__GPIO2_17 */ 1045 - [731] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 6, 0x0, 0), /* MX35_PAD_ATA_DATA4__IPU_DIAGB_11 */ 1046 - [732] = IMX_PIN_REG(MX35_PAD_ATA_DATA4, 0x6f0, 0x28c, 7, 0x0, 0), /* MX35_PAD_ATA_DATA4__ARM11P_TOP_TRACE_30 */ 1047 - [733] = IMX_PIN_REG(MX35_PAD_ATA_DATA5, 0x6f4, 0x290, 0, 0x0, 0), /* MX35_PAD_ATA_DATA5__ATA_DATA_5 */ 1048 - [734] = IMX_PIN_REG(MX35_PAD_ATA_DATA5, 0x6f4, 0x290, 2, 0x9c0, 1), /* MX35_PAD_ATA_DATA5__USB_TOP_USBOTG_DATA_7 */ 1049 - [735] = IMX_PIN_REG(MX35_PAD_ATA_DATA5, 0x6f4, 0x290, 5, 0x88c, 1), /* MX35_PAD_ATA_DATA5__GPIO2_18 */ 1050 - [736] = IMX_PIN_REG(MX35_PAD_ATA_DATA5, 0x6f4, 0x290, 6, 0x0, 0), /* MX35_PAD_ATA_DATA5__IPU_DIAGB_12 */ 1051 - [737] = IMX_PIN_REG(MX35_PAD_ATA_DATA5, 0x6f4, 0x290, 7, 0x0, 0), /* MX35_PAD_ATA_DATA5__ARM11P_TOP_TRACE_31 */ 1052 - [738] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 0, 0x0, 0), /* MX35_PAD_ATA_DATA6__ATA_DATA_6 */ 1053 - [739] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 1, 0x0, 0), /* MX35_PAD_ATA_DATA6__CAN1_TXCAN */ 1054 - [740] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 2, 0x0, 0), /* MX35_PAD_ATA_DATA6__UART1_DTR */ 1055 - [741] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 3, 0x7b4, 0), /* MX35_PAD_ATA_DATA6__AUDMUX_AUD6_TXD */ 1056 - [742] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 5, 0x890, 1), /* MX35_PAD_ATA_DATA6__GPIO2_19 */ 1057 - [743] = IMX_PIN_REG(MX35_PAD_ATA_DATA6, 0x6f8, 0x294, 6, 0x0, 0), /* MX35_PAD_ATA_DATA6__IPU_DIAGB_13 */ 1058 - [744] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 0, 0x0, 0), /* MX35_PAD_ATA_DATA7__ATA_DATA_7 */ 1059 - [745] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 1, 0x7c8, 2), /* MX35_PAD_ATA_DATA7__CAN1_RXCAN */ 1060 - [746] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 2, 0x0, 0), /* MX35_PAD_ATA_DATA7__UART1_DSR */ 1061 - [747] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 3, 0x7b0, 0), /* MX35_PAD_ATA_DATA7__AUDMUX_AUD6_RXD */ 1062 - [748] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 5, 0x898, 1), /* MX35_PAD_ATA_DATA7__GPIO2_20 */ 1063 - [749] = IMX_PIN_REG(MX35_PAD_ATA_DATA7, 0x6fc, 0x298, 6, 0x0, 0), /* MX35_PAD_ATA_DATA7__IPU_DIAGB_14 */ 1064 - [750] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 0, 0x0, 0), /* MX35_PAD_ATA_DATA8__ATA_DATA_8 */ 1065 - [751] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 1, 0x99c, 1), /* MX35_PAD_ATA_DATA8__UART3_RTS */ 1066 - [752] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 2, 0x0, 0), /* MX35_PAD_ATA_DATA8__UART1_RI */ 1067 - [753] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 3, 0x7c0, 0), /* MX35_PAD_ATA_DATA8__AUDMUX_AUD6_TXC */ 1068 - [754] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 5, 0x89c, 1), /* MX35_PAD_ATA_DATA8__GPIO2_21 */ 1069 - [755] = IMX_PIN_REG(MX35_PAD_ATA_DATA8, 0x700, 0x29c, 6, 0x0, 0), /* MX35_PAD_ATA_DATA8__IPU_DIAGB_15 */ 1070 - [756] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 0, 0x0, 0), /* MX35_PAD_ATA_DATA9__ATA_DATA_9 */ 1071 - [757] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 1, 0x0, 0), /* MX35_PAD_ATA_DATA9__UART3_CTS */ 1072 - [758] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 2, 0x0, 0), /* MX35_PAD_ATA_DATA9__UART1_DCD */ 1073 - [759] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 3, 0x7c4, 0), /* MX35_PAD_ATA_DATA9__AUDMUX_AUD6_TXFS */ 1074 - [760] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 5, 0x8a0, 1), /* MX35_PAD_ATA_DATA9__GPIO2_22 */ 1075 - [761] = IMX_PIN_REG(MX35_PAD_ATA_DATA9, 0x704, 0x2a0, 6, 0x0, 0), /* MX35_PAD_ATA_DATA9__IPU_DIAGB_16 */ 1076 - [762] = IMX_PIN_REG(MX35_PAD_ATA_DATA10, 0x708, 0x2a4, 0, 0x0, 0), /* MX35_PAD_ATA_DATA10__ATA_DATA_10 */ 1077 - [763] = IMX_PIN_REG(MX35_PAD_ATA_DATA10, 0x708, 0x2a4, 1, 0x9a0, 2), /* MX35_PAD_ATA_DATA10__UART3_RXD_MUX */ 1078 - [764] = IMX_PIN_REG(MX35_PAD_ATA_DATA10, 0x708, 0x2a4, 3, 0x7b8, 0), /* MX35_PAD_ATA_DATA10__AUDMUX_AUD6_RXC */ 1079 - [765] = IMX_PIN_REG(MX35_PAD_ATA_DATA10, 0x708, 0x2a4, 5, 0x8a4, 1), /* MX35_PAD_ATA_DATA10__GPIO2_23 */ 1080 - [766] = IMX_PIN_REG(MX35_PAD_ATA_DATA10, 0x708, 0x2a4, 6, 0x0, 0), /* MX35_PAD_ATA_DATA10__IPU_DIAGB_17 */ 1081 - [767] = IMX_PIN_REG(MX35_PAD_ATA_DATA11, 0x70c, 0x2a8, 0, 0x0, 0), /* MX35_PAD_ATA_DATA11__ATA_DATA_11 */ 1082 - [768] = IMX_PIN_REG(MX35_PAD_ATA_DATA11, 0x70c, 0x2a8, 1, 0x0, 0), /* MX35_PAD_ATA_DATA11__UART3_TXD_MUX */ 1083 - [769] = IMX_PIN_REG(MX35_PAD_ATA_DATA11, 0x70c, 0x2a8, 3, 0x7bc, 0), /* MX35_PAD_ATA_DATA11__AUDMUX_AUD6_RXFS */ 1084 - [770] = IMX_PIN_REG(MX35_PAD_ATA_DATA11, 0x70c, 0x2a8, 5, 0x8a8, 1), /* MX35_PAD_ATA_DATA11__GPIO2_24 */ 1085 - [771] = IMX_PIN_REG(MX35_PAD_ATA_DATA11, 0x70c, 0x2a8, 6, 0x0, 0), /* MX35_PAD_ATA_DATA11__IPU_DIAGB_18 */ 1086 - [772] = IMX_PIN_REG(MX35_PAD_ATA_DATA12, 0x710, 0x2ac, 0, 0x0, 0), /* MX35_PAD_ATA_DATA12__ATA_DATA_12 */ 1087 - [773] = IMX_PIN_REG(MX35_PAD_ATA_DATA12, 0x710, 0x2ac, 1, 0x91c, 3), /* MX35_PAD_ATA_DATA12__I2C3_SCL */ 1088 - [774] = IMX_PIN_REG(MX35_PAD_ATA_DATA12, 0x710, 0x2ac, 5, 0x8ac, 1), /* MX35_PAD_ATA_DATA12__GPIO2_25 */ 1089 - [775] = IMX_PIN_REG(MX35_PAD_ATA_DATA12, 0x710, 0x2ac, 6, 0x0, 0), /* MX35_PAD_ATA_DATA12__IPU_DIAGB_19 */ 1090 - [776] = IMX_PIN_REG(MX35_PAD_ATA_DATA13, 0x714, 0x2b0, 0, 0x0, 0), /* MX35_PAD_ATA_DATA13__ATA_DATA_13 */ 1091 - [777] = IMX_PIN_REG(MX35_PAD_ATA_DATA13, 0x714, 0x2b0, 1, 0x920, 3), /* MX35_PAD_ATA_DATA13__I2C3_SDA */ 1092 - [778] = IMX_PIN_REG(MX35_PAD_ATA_DATA13, 0x714, 0x2b0, 5, 0x8b0, 1), /* MX35_PAD_ATA_DATA13__GPIO2_26 */ 1093 - [779] = IMX_PIN_REG(MX35_PAD_ATA_DATA13, 0x714, 0x2b0, 6, 0x0, 0), /* MX35_PAD_ATA_DATA13__IPU_DIAGB_20 */ 1094 - [780] = IMX_PIN_REG(MX35_PAD_ATA_DATA14, 0x718, 0x2b4, 0, 0x0, 0), /* MX35_PAD_ATA_DATA14__ATA_DATA_14 */ 1095 - [781] = IMX_PIN_REG(MX35_PAD_ATA_DATA14, 0x718, 0x2b4, 1, 0x930, 2), /* MX35_PAD_ATA_DATA14__IPU_CSI_D_0 */ 1096 - [782] = IMX_PIN_REG(MX35_PAD_ATA_DATA14, 0x718, 0x2b4, 3, 0x970, 2), /* MX35_PAD_ATA_DATA14__KPP_ROW_0 */ 1097 - [783] = IMX_PIN_REG(MX35_PAD_ATA_DATA14, 0x718, 0x2b4, 5, 0x8b4, 1), /* MX35_PAD_ATA_DATA14__GPIO2_27 */ 1098 - [784] = IMX_PIN_REG(MX35_PAD_ATA_DATA14, 0x718, 0x2b4, 6, 0x0, 0), /* MX35_PAD_ATA_DATA14__IPU_DIAGB_21 */ 1099 - [785] = IMX_PIN_REG(MX35_PAD_ATA_DATA15, 0x71c, 0x2b8, 0, 0x0, 0), /* MX35_PAD_ATA_DATA15__ATA_DATA_15 */ 1100 - [786] = IMX_PIN_REG(MX35_PAD_ATA_DATA15, 0x71c, 0x2b8, 1, 0x934, 2), /* MX35_PAD_ATA_DATA15__IPU_CSI_D_1 */ 1101 - [787] = IMX_PIN_REG(MX35_PAD_ATA_DATA15, 0x71c, 0x2b8, 3, 0x974, 2), /* MX35_PAD_ATA_DATA15__KPP_ROW_1 */ 1102 - [788] = IMX_PIN_REG(MX35_PAD_ATA_DATA15, 0x71c, 0x2b8, 5, 0x8b8, 1), /* MX35_PAD_ATA_DATA15__GPIO2_28 */ 1103 - [789] = IMX_PIN_REG(MX35_PAD_ATA_DATA15, 0x71c, 0x2b8, 6, 0x0, 0), /* MX35_PAD_ATA_DATA15__IPU_DIAGB_22 */ 1104 - [790] = IMX_PIN_REG(MX35_PAD_ATA_INTRQ, 0x720, 0x2bc, 0, 0x0, 0), /* MX35_PAD_ATA_INTRQ__ATA_INTRQ */ 1105 - [791] = IMX_PIN_REG(MX35_PAD_ATA_INTRQ, 0x720, 0x2bc, 1, 0x938, 3), /* MX35_PAD_ATA_INTRQ__IPU_CSI_D_2 */ 1106 - [792] = IMX_PIN_REG(MX35_PAD_ATA_INTRQ, 0x720, 0x2bc, 3, 0x978, 2), /* MX35_PAD_ATA_INTRQ__KPP_ROW_2 */ 1107 - [793] = IMX_PIN_REG(MX35_PAD_ATA_INTRQ, 0x720, 0x2bc, 5, 0x8bc, 1), /* MX35_PAD_ATA_INTRQ__GPIO2_29 */ 1108 - [794] = IMX_PIN_REG(MX35_PAD_ATA_INTRQ, 0x720, 0x2bc, 6, 0x0, 0), /* MX35_PAD_ATA_INTRQ__IPU_DIAGB_23 */ 1109 - [795] = IMX_PIN_REG(MX35_PAD_ATA_BUFF_EN, 0x724, 0x2c0, 0, 0x0, 0), /* MX35_PAD_ATA_BUFF_EN__ATA_BUFFER_EN */ 1110 - [796] = IMX_PIN_REG(MX35_PAD_ATA_BUFF_EN, 0x724, 0x2c0, 1, 0x93c, 3), /* MX35_PAD_ATA_BUFF_EN__IPU_CSI_D_3 */ 1111 - [797] = IMX_PIN_REG(MX35_PAD_ATA_BUFF_EN, 0x724, 0x2c0, 3, 0x97c, 2), /* MX35_PAD_ATA_BUFF_EN__KPP_ROW_3 */ 1112 - [798] = IMX_PIN_REG(MX35_PAD_ATA_BUFF_EN, 0x724, 0x2c0, 5, 0x8c4, 1), /* MX35_PAD_ATA_BUFF_EN__GPIO2_30 */ 1113 - [799] = IMX_PIN_REG(MX35_PAD_ATA_BUFF_EN, 0x724, 0x2c0, 6, 0x0, 0), /* MX35_PAD_ATA_BUFF_EN__IPU_DIAGB_24 */ 1114 - [800] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 0, 0x0, 0), /* MX35_PAD_ATA_DMARQ__ATA_DMARQ */ 1115 - [801] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 1, 0x940, 2), /* MX35_PAD_ATA_DMARQ__IPU_CSI_D_4 */ 1116 - [802] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 3, 0x950, 2), /* MX35_PAD_ATA_DMARQ__KPP_COL_0 */ 1117 - [803] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 5, 0x8c8, 1), /* MX35_PAD_ATA_DMARQ__GPIO2_31 */ 1118 - [804] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 6, 0x0, 0), /* MX35_PAD_ATA_DMARQ__IPU_DIAGB_25 */ 1119 - [805] = IMX_PIN_REG(MX35_PAD_ATA_DMARQ, 0x728, 0x2c4, 7, 0x0, 0), /* MX35_PAD_ATA_DMARQ__ECT_CTI_TRIG_IN1_4 */ 1120 - [806] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 0, 0x0, 0), /* MX35_PAD_ATA_DA0__ATA_DA_0 */ 1121 - [807] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 1, 0x944, 2), /* MX35_PAD_ATA_DA0__IPU_CSI_D_5 */ 1122 - [808] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 3, 0x954, 2), /* MX35_PAD_ATA_DA0__KPP_COL_1 */ 1123 - [809] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 5, 0x8e8, 1), /* MX35_PAD_ATA_DA0__GPIO3_0 */ 1124 - [810] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 6, 0x0, 0), /* MX35_PAD_ATA_DA0__IPU_DIAGB_26 */ 1125 - [811] = IMX_PIN_REG(MX35_PAD_ATA_DA0, 0x72c, 0x2c8, 7, 0x0, 0), /* MX35_PAD_ATA_DA0__ECT_CTI_TRIG_IN1_5 */ 1126 - [812] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 0, 0x0, 0), /* MX35_PAD_ATA_DA1__ATA_DA_1 */ 1127 - [813] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 1, 0x948, 2), /* MX35_PAD_ATA_DA1__IPU_CSI_D_6 */ 1128 - [814] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 3, 0x958, 2), /* MX35_PAD_ATA_DA1__KPP_COL_2 */ 1129 - [815] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 5, 0x0, 0), /* MX35_PAD_ATA_DA1__GPIO3_1 */ 1130 - [816] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 6, 0x0, 0), /* MX35_PAD_ATA_DA1__IPU_DIAGB_27 */ 1131 - [817] = IMX_PIN_REG(MX35_PAD_ATA_DA1, 0x730, 0x2cc, 7, 0x0, 0), /* MX35_PAD_ATA_DA1__ECT_CTI_TRIG_IN1_6 */ 1132 - [818] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 0, 0x0, 0), /* MX35_PAD_ATA_DA2__ATA_DA_2 */ 1133 - [819] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 1, 0x94c, 2), /* MX35_PAD_ATA_DA2__IPU_CSI_D_7 */ 1134 - [820] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 3, 0x95c, 2), /* MX35_PAD_ATA_DA2__KPP_COL_3 */ 1135 - [821] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 5, 0x0, 0), /* MX35_PAD_ATA_DA2__GPIO3_2 */ 1136 - [822] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 6, 0x0, 0), /* MX35_PAD_ATA_DA2__IPU_DIAGB_28 */ 1137 - [823] = IMX_PIN_REG(MX35_PAD_ATA_DA2, 0x734, 0x2d0, 7, 0x0, 0), /* MX35_PAD_ATA_DA2__ECT_CTI_TRIG_IN1_7 */ 1138 - [824] = IMX_PIN_REG(MX35_PAD_MLB_CLK, 0x738, 0x2d4, 0, 0x0, 0), /* MX35_PAD_MLB_CLK__MLB_MLBCLK */ 1139 - [825] = IMX_PIN_REG(MX35_PAD_MLB_CLK, 0x738, 0x2d4, 5, 0x0, 0), /* MX35_PAD_MLB_CLK__GPIO3_3 */ 1140 - [826] = IMX_PIN_REG(MX35_PAD_MLB_DAT, 0x73c, 0x2d8, 0, 0x0, 0), /* MX35_PAD_MLB_DAT__MLB_MLBDAT */ 1141 - [827] = IMX_PIN_REG(MX35_PAD_MLB_DAT, 0x73c, 0x2d8, 5, 0x904, 1), /* MX35_PAD_MLB_DAT__GPIO3_4 */ 1142 - [828] = IMX_PIN_REG(MX35_PAD_MLB_SIG, 0x740, 0x2dc, 0, 0x0, 0), /* MX35_PAD_MLB_SIG__MLB_MLBSIG */ 1143 - [829] = IMX_PIN_REG(MX35_PAD_MLB_SIG, 0x740, 0x2dc, 5, 0x908, 1), /* MX35_PAD_MLB_SIG__GPIO3_5 */ 1144 - [830] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 0, 0x0, 0), /* MX35_PAD_FEC_TX_CLK__FEC_TX_CLK */ 1145 - [831] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 1, 0x804, 1), /* MX35_PAD_FEC_TX_CLK__ESDHC1_DAT4 */ 1146 - [832] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 2, 0x9a0, 3), /* MX35_PAD_FEC_TX_CLK__UART3_RXD_MUX */ 1147 - [833] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 3, 0x9ec, 1), /* MX35_PAD_FEC_TX_CLK__USB_TOP_USBH2_DIR */ 1148 - [834] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 4, 0x7ec, 3), /* MX35_PAD_FEC_TX_CLK__CSPI2_MOSI */ 1149 - [835] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 5, 0x90c, 1), /* MX35_PAD_FEC_TX_CLK__GPIO3_6 */ 1150 - [836] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 6, 0x928, 5), /* MX35_PAD_FEC_TX_CLK__IPU_DISPB_D12_VSYNC */ 1151 - [837] = IMX_PIN_REG(MX35_PAD_FEC_TX_CLK, 0x744, 0x2e0, 7, 0x0, 0), /* MX35_PAD_FEC_TX_CLK__ARM11P_TOP_EVNTBUS_0 */ 1152 - [838] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 0, 0x0, 0), /* MX35_PAD_FEC_RX_CLK__FEC_RX_CLK */ 1153 - [839] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 1, 0x808, 1), /* MX35_PAD_FEC_RX_CLK__ESDHC1_DAT5 */ 1154 - [840] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 2, 0x0, 0), /* MX35_PAD_FEC_RX_CLK__UART3_TXD_MUX */ 1155 - [841] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 3, 0x0, 0), /* MX35_PAD_FEC_RX_CLK__USB_TOP_USBH2_STP */ 1156 - [842] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 4, 0x7e8, 3), /* MX35_PAD_FEC_RX_CLK__CSPI2_MISO */ 1157 - [843] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 5, 0x910, 1), /* MX35_PAD_FEC_RX_CLK__GPIO3_7 */ 1158 - [844] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 6, 0x92c, 4), /* MX35_PAD_FEC_RX_CLK__IPU_DISPB_SD_D_I */ 1159 - [845] = IMX_PIN_REG(MX35_PAD_FEC_RX_CLK, 0x748, 0x2e4, 7, 0x0, 0), /* MX35_PAD_FEC_RX_CLK__ARM11P_TOP_EVNTBUS_1 */ 1160 - [846] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 0, 0x0, 0), /* MX35_PAD_FEC_RX_DV__FEC_RX_DV */ 1161 - [847] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 1, 0x80c, 1), /* MX35_PAD_FEC_RX_DV__ESDHC1_DAT6 */ 1162 - [848] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 2, 0x99c, 2), /* MX35_PAD_FEC_RX_DV__UART3_RTS */ 1163 - [849] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 3, 0x9f0, 1), /* MX35_PAD_FEC_RX_DV__USB_TOP_USBH2_NXT */ 1164 - [850] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 4, 0x7e0, 3), /* MX35_PAD_FEC_RX_DV__CSPI2_SCLK */ 1165 - [851] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 5, 0x914, 1), /* MX35_PAD_FEC_RX_DV__GPIO3_8 */ 1166 - [852] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 6, 0x0, 0), /* MX35_PAD_FEC_RX_DV__IPU_DISPB_SD_CLK */ 1167 - [853] = IMX_PIN_REG(MX35_PAD_FEC_RX_DV, 0x74c, 0x2e8, 7, 0x0, 0), /* MX35_PAD_FEC_RX_DV__ARM11P_TOP_EVNTBUS_2 */ 1168 - [854] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 0, 0x0, 0), /* MX35_PAD_FEC_COL__FEC_COL */ 1169 - [855] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 1, 0x810, 1), /* MX35_PAD_FEC_COL__ESDHC1_DAT7 */ 1170 - [856] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 2, 0x0, 0), /* MX35_PAD_FEC_COL__UART3_CTS */ 1171 - [857] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 3, 0x9cc, 1), /* MX35_PAD_FEC_COL__USB_TOP_USBH2_DATA_0 */ 1172 - [858] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 4, 0x7e4, 3), /* MX35_PAD_FEC_COL__CSPI2_RDY */ 1173 - [859] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 5, 0x918, 1), /* MX35_PAD_FEC_COL__GPIO3_9 */ 1174 - [860] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 6, 0x0, 0), /* MX35_PAD_FEC_COL__IPU_DISPB_SER_RS */ 1175 - [861] = IMX_PIN_REG(MX35_PAD_FEC_COL, 0x750, 0x2ec, 7, 0x0, 0), /* MX35_PAD_FEC_COL__ARM11P_TOP_EVNTBUS_3 */ 1176 - [862] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 0, 0x0, 0), /* MX35_PAD_FEC_RDATA0__FEC_RDATA_0 */ 1177 - [863] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 1, 0x0, 0), /* MX35_PAD_FEC_RDATA0__PWM_PWMO */ 1178 - [864] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 2, 0x0, 0), /* MX35_PAD_FEC_RDATA0__UART3_DTR */ 1179 - [865] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 3, 0x9d0, 1), /* MX35_PAD_FEC_RDATA0__USB_TOP_USBH2_DATA_1 */ 1180 - [866] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 4, 0x7f0, 2), /* MX35_PAD_FEC_RDATA0__CSPI2_SS0 */ 1181 - [867] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 5, 0x8ec, 1), /* MX35_PAD_FEC_RDATA0__GPIO3_10 */ 1182 - [868] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 6, 0x0, 0), /* MX35_PAD_FEC_RDATA0__IPU_DISPB_CS1 */ 1183 - [869] = IMX_PIN_REG(MX35_PAD_FEC_RDATA0, 0x754, 0x2f0, 7, 0x0, 0), /* MX35_PAD_FEC_RDATA0__ARM11P_TOP_EVNTBUS_4 */ 1184 - [870] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 0, 0x0, 0), /* MX35_PAD_FEC_TDATA0__FEC_TDATA_0 */ 1185 - [871] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 1, 0x0, 0), /* MX35_PAD_FEC_TDATA0__SPDIF_SPDIF_OUT1 */ 1186 - [872] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 2, 0x0, 0), /* MX35_PAD_FEC_TDATA0__UART3_DSR */ 1187 - [873] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 3, 0x9d4, 1), /* MX35_PAD_FEC_TDATA0__USB_TOP_USBH2_DATA_2 */ 1188 - [874] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 4, 0x7f4, 2), /* MX35_PAD_FEC_TDATA0__CSPI2_SS1 */ 1189 - [875] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 5, 0x8f0, 1), /* MX35_PAD_FEC_TDATA0__GPIO3_11 */ 1190 - [876] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 6, 0x0, 0), /* MX35_PAD_FEC_TDATA0__IPU_DISPB_CS0 */ 1191 - [877] = IMX_PIN_REG(MX35_PAD_FEC_TDATA0, 0x758, 0x2f4, 7, 0x0, 0), /* MX35_PAD_FEC_TDATA0__ARM11P_TOP_EVNTBUS_5 */ 1192 - [878] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 0, 0x0, 0), /* MX35_PAD_FEC_TX_EN__FEC_TX_EN */ 1193 - [879] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 1, 0x998, 3), /* MX35_PAD_FEC_TX_EN__SPDIF_SPDIF_IN1 */ 1194 - [880] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 2, 0x0, 0), /* MX35_PAD_FEC_TX_EN__UART3_RI */ 1195 - [881] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 3, 0x9d8, 1), /* MX35_PAD_FEC_TX_EN__USB_TOP_USBH2_DATA_3 */ 1196 - [882] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 5, 0x8f4, 1), /* MX35_PAD_FEC_TX_EN__GPIO3_12 */ 1197 - [883] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 6, 0x0, 0), /* MX35_PAD_FEC_TX_EN__IPU_DISPB_PAR_RS */ 1198 - [884] = IMX_PIN_REG(MX35_PAD_FEC_TX_EN, 0x75c, 0x2f8, 7, 0x0, 0), /* MX35_PAD_FEC_TX_EN__ARM11P_TOP_EVNTBUS_6 */ 1199 - [885] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 0, 0x0, 0), /* MX35_PAD_FEC_MDC__FEC_MDC */ 1200 - [886] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 1, 0x0, 0), /* MX35_PAD_FEC_MDC__CAN2_TXCAN */ 1201 - [887] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 2, 0x0, 0), /* MX35_PAD_FEC_MDC__UART3_DCD */ 1202 - [888] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 3, 0x9dc, 1), /* MX35_PAD_FEC_MDC__USB_TOP_USBH2_DATA_4 */ 1203 - [889] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 5, 0x8f8, 1), /* MX35_PAD_FEC_MDC__GPIO3_13 */ 1204 - [890] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 6, 0x0, 0), /* MX35_PAD_FEC_MDC__IPU_DISPB_WR */ 1205 - [891] = IMX_PIN_REG(MX35_PAD_FEC_MDC, 0x760, 0x2fc, 7, 0x0, 0), /* MX35_PAD_FEC_MDC__ARM11P_TOP_EVNTBUS_7 */ 1206 - [892] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 0, 0x0, 0), /* MX35_PAD_FEC_MDIO__FEC_MDIO */ 1207 - [893] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 1, 0x7cc, 2), /* MX35_PAD_FEC_MDIO__CAN2_RXCAN */ 1208 - [894] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 3, 0x9e0, 1), /* MX35_PAD_FEC_MDIO__USB_TOP_USBH2_DATA_5 */ 1209 - [895] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 5, 0x8fc, 1), /* MX35_PAD_FEC_MDIO__GPIO3_14 */ 1210 - [896] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 6, 0x0, 0), /* MX35_PAD_FEC_MDIO__IPU_DISPB_RD */ 1211 - [897] = IMX_PIN_REG(MX35_PAD_FEC_MDIO, 0x764, 0x300, 7, 0x0, 0), /* MX35_PAD_FEC_MDIO__ARM11P_TOP_EVNTBUS_8 */ 1212 - [898] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 0, 0x0, 0), /* MX35_PAD_FEC_TX_ERR__FEC_TX_ERR */ 1213 - [899] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 1, 0x990, 2), /* MX35_PAD_FEC_TX_ERR__OWIRE_LINE */ 1214 - [900] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 2, 0x994, 4), /* MX35_PAD_FEC_TX_ERR__SPDIF_SPDIF_EXTCLK */ 1215 - [901] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 3, 0x9e4, 1), /* MX35_PAD_FEC_TX_ERR__USB_TOP_USBH2_DATA_6 */ 1216 - [902] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 5, 0x900, 1), /* MX35_PAD_FEC_TX_ERR__GPIO3_15 */ 1217 - [903] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 6, 0x924, 3), /* MX35_PAD_FEC_TX_ERR__IPU_DISPB_D0_VSYNC */ 1218 - [904] = IMX_PIN_REG(MX35_PAD_FEC_TX_ERR, 0x768, 0x304, 7, 0x0, 0), /* MX35_PAD_FEC_TX_ERR__ARM11P_TOP_EVNTBUS_9 */ 1219 - [905] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 0, 0x0, 0), /* MX35_PAD_FEC_RX_ERR__FEC_RX_ERR */ 1220 - [906] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 1, 0x930, 3), /* MX35_PAD_FEC_RX_ERR__IPU_CSI_D_0 */ 1221 - [907] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 3, 0x9e8, 1), /* MX35_PAD_FEC_RX_ERR__USB_TOP_USBH2_DATA_7 */ 1222 - [908] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 4, 0x960, 1), /* MX35_PAD_FEC_RX_ERR__KPP_COL_4 */ 1223 - [909] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 5, 0x0, 0), /* MX35_PAD_FEC_RX_ERR__GPIO3_16 */ 1224 - [910] = IMX_PIN_REG(MX35_PAD_FEC_RX_ERR, 0x76c, 0x308, 6, 0x92c, 5), /* MX35_PAD_FEC_RX_ERR__IPU_DISPB_SD_D_IO */ 1225 - [911] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 0, 0x0, 0), /* MX35_PAD_FEC_CRS__FEC_CRS */ 1226 - [912] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 1, 0x934, 3), /* MX35_PAD_FEC_CRS__IPU_CSI_D_1 */ 1227 - [913] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 3, 0x0, 0), /* MX35_PAD_FEC_CRS__USB_TOP_USBH2_PWR */ 1228 - [914] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 4, 0x964, 1), /* MX35_PAD_FEC_CRS__KPP_COL_5 */ 1229 - [915] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 5, 0x0, 0), /* MX35_PAD_FEC_CRS__GPIO3_17 */ 1230 - [916] = IMX_PIN_REG(MX35_PAD_FEC_CRS, 0x770, 0x30c, 6, 0x0, 0), /* MX35_PAD_FEC_CRS__IPU_FLASH_STROBE */ 1231 - [917] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 0, 0x0, 0), /* MX35_PAD_FEC_RDATA1__FEC_RDATA_1 */ 1232 - [918] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 1, 0x938, 4), /* MX35_PAD_FEC_RDATA1__IPU_CSI_D_2 */ 1233 - [919] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 2, 0x0, 0), /* MX35_PAD_FEC_RDATA1__AUDMUX_AUD6_RXC */ 1234 - [920] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 3, 0x9f4, 2), /* MX35_PAD_FEC_RDATA1__USB_TOP_USBH2_OC */ 1235 - [921] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 4, 0x968, 1), /* MX35_PAD_FEC_RDATA1__KPP_COL_6 */ 1236 - [922] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 5, 0x0, 0), /* MX35_PAD_FEC_RDATA1__GPIO3_18 */ 1237 - [923] = IMX_PIN_REG(MX35_PAD_FEC_RDATA1, 0x774, 0x310, 6, 0x0, 0), /* MX35_PAD_FEC_RDATA1__IPU_DISPB_BE0 */ 1238 - [924] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 0, 0x0, 0), /* MX35_PAD_FEC_TDATA1__FEC_TDATA_1 */ 1239 - [925] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 1, 0x93c, 4), /* MX35_PAD_FEC_TDATA1__IPU_CSI_D_3 */ 1240 - [926] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 2, 0x7bc, 1), /* MX35_PAD_FEC_TDATA1__AUDMUX_AUD6_RXFS */ 1241 - [927] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 4, 0x96c, 1), /* MX35_PAD_FEC_TDATA1__KPP_COL_7 */ 1242 - [928] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 5, 0x0, 0), /* MX35_PAD_FEC_TDATA1__GPIO3_19 */ 1243 - [929] = IMX_PIN_REG(MX35_PAD_FEC_TDATA1, 0x778, 0x314, 6, 0x0, 0), /* MX35_PAD_FEC_TDATA1__IPU_DISPB_BE1 */ 1244 - [930] = IMX_PIN_REG(MX35_PAD_FEC_RDATA2, 0x77c, 0x318, 0, 0x0, 0), /* MX35_PAD_FEC_RDATA2__FEC_RDATA_2 */ 1245 - [931] = IMX_PIN_REG(MX35_PAD_FEC_RDATA2, 0x77c, 0x318, 1, 0x940, 3), /* MX35_PAD_FEC_RDATA2__IPU_CSI_D_4 */ 1246 - [932] = IMX_PIN_REG(MX35_PAD_FEC_RDATA2, 0x77c, 0x318, 2, 0x7b4, 1), /* MX35_PAD_FEC_RDATA2__AUDMUX_AUD6_TXD */ 1247 - [933] = IMX_PIN_REG(MX35_PAD_FEC_RDATA2, 0x77c, 0x318, 4, 0x980, 1), /* MX35_PAD_FEC_RDATA2__KPP_ROW_4 */ 1248 - [934] = IMX_PIN_REG(MX35_PAD_FEC_RDATA2, 0x77c, 0x318, 5, 0x0, 0), /* MX35_PAD_FEC_RDATA2__GPIO3_20 */ 1249 - [935] = IMX_PIN_REG(MX35_PAD_FEC_TDATA2, 0x780, 0x31c, 0, 0x0, 0), /* MX35_PAD_FEC_TDATA2__FEC_TDATA_2 */ 1250 - [936] = IMX_PIN_REG(MX35_PAD_FEC_TDATA2, 0x780, 0x31c, 1, 0x944, 3), /* MX35_PAD_FEC_TDATA2__IPU_CSI_D_5 */ 1251 - [937] = IMX_PIN_REG(MX35_PAD_FEC_TDATA2, 0x780, 0x31c, 2, 0x7b0, 1), /* MX35_PAD_FEC_TDATA2__AUDMUX_AUD6_RXD */ 1252 - [938] = IMX_PIN_REG(MX35_PAD_FEC_TDATA2, 0x780, 0x31c, 4, 0x984, 1), /* MX35_PAD_FEC_TDATA2__KPP_ROW_5 */ 1253 - [939] = IMX_PIN_REG(MX35_PAD_FEC_TDATA2, 0x780, 0x31c, 5, 0x0, 0), /* MX35_PAD_FEC_TDATA2__GPIO3_21 */ 1254 - [940] = IMX_PIN_REG(MX35_PAD_FEC_RDATA3, 0x784, 0x320, 0, 0x0, 0), /* MX35_PAD_FEC_RDATA3__FEC_RDATA_3 */ 1255 - [941] = IMX_PIN_REG(MX35_PAD_FEC_RDATA3, 0x784, 0x320, 1, 0x948, 3), /* MX35_PAD_FEC_RDATA3__IPU_CSI_D_6 */ 1256 - [942] = IMX_PIN_REG(MX35_PAD_FEC_RDATA3, 0x784, 0x320, 2, 0x7c0, 1), /* MX35_PAD_FEC_RDATA3__AUDMUX_AUD6_TXC */ 1257 - [943] = IMX_PIN_REG(MX35_PAD_FEC_RDATA3, 0x784, 0x320, 4, 0x988, 1), /* MX35_PAD_FEC_RDATA3__KPP_ROW_6 */ 1258 - [944] = IMX_PIN_REG(MX35_PAD_FEC_RDATA3, 0x784, 0x320, 6, 0x0, 0), /* MX35_PAD_FEC_RDATA3__GPIO3_22 */ 1259 - [945] = IMX_PIN_REG(MX35_PAD_FEC_TDATA3, 0x788, 0x324, 0, 0x0, 0), /* MX35_PAD_FEC_TDATA3__FEC_TDATA_3 */ 1260 - [946] = IMX_PIN_REG(MX35_PAD_FEC_TDATA3, 0x788, 0x324, 1, 0x94c, 3), /* MX35_PAD_FEC_TDATA3__IPU_CSI_D_7 */ 1261 - [947] = IMX_PIN_REG(MX35_PAD_FEC_TDATA3, 0x788, 0x324, 2, 0x7c4, 1), /* MX35_PAD_FEC_TDATA3__AUDMUX_AUD6_TXFS */ 1262 - [948] = IMX_PIN_REG(MX35_PAD_FEC_TDATA3, 0x788, 0x324, 4, 0x98c, 1), /* MX35_PAD_FEC_TDATA3__KPP_ROW_7 */ 1263 - [949] = IMX_PIN_REG(MX35_PAD_FEC_TDATA3, 0x788, 0x324, 5, 0x0, 0), /* MX35_PAD_FEC_TDATA3__GPIO3_23 */ 1264 - [950] = IMX_PIN_REG(MX35_PAD_EXT_ARMCLK, 0x78c, 0x0, 0, 0x0, 0), /* MX35_PAD_EXT_ARMCLK__CCM_EXT_ARMCLK */ 1265 - [951] = IMX_PIN_REG(MX35_PAD_TEST_MODE, 0x790, 0x0, 0, 0x0, 0), /* MX35_PAD_TEST_MODE__TCU_TEST_MODE */ 27 + MX35_PAD_RESERVE0 = 0, 28 + MX35_PAD_CAPTURE = 1, 29 + MX35_PAD_COMPARE = 2, 30 + MX35_PAD_WDOG_RST = 3, 31 + MX35_PAD_GPIO1_0 = 4, 32 + MX35_PAD_GPIO1_1 = 5, 33 + MX35_PAD_GPIO2_0 = 6, 34 + MX35_PAD_GPIO3_0 = 7, 35 + MX35_PAD_CLKO = 8, 36 + MX35_PAD_VSTBY = 9, 37 + MX35_PAD_A0 = 10, 38 + MX35_PAD_A1 = 11, 39 + MX35_PAD_A2 = 12, 40 + MX35_PAD_A3 = 13, 41 + MX35_PAD_A4 = 14, 42 + MX35_PAD_A5 = 15, 43 + MX35_PAD_A6 = 16, 44 + MX35_PAD_A7 = 17, 45 + MX35_PAD_A8 = 18, 46 + MX35_PAD_A9 = 19, 47 + MX35_PAD_A10 = 20, 48 + MX35_PAD_MA10 = 21, 49 + MX35_PAD_A11 = 22, 50 + MX35_PAD_A12 = 23, 51 + MX35_PAD_A13 = 24, 52 + MX35_PAD_A14 = 25, 53 + MX35_PAD_A15 = 26, 54 + MX35_PAD_A16 = 27, 55 + MX35_PAD_A17 = 28, 56 + MX35_PAD_A18 = 29, 57 + MX35_PAD_A19 = 30, 58 + MX35_PAD_A20 = 31, 59 + MX35_PAD_A21 = 32, 60 + MX35_PAD_A22 = 33, 61 + MX35_PAD_A23 = 34, 62 + MX35_PAD_A24 = 35, 63 + MX35_PAD_A25 = 36, 64 + MX35_PAD_EB0 = 37, 65 + MX35_PAD_EB1 = 38, 66 + MX35_PAD_OE = 39, 67 + MX35_PAD_CS0 = 40, 68 + MX35_PAD_CS1 = 41, 69 + MX35_PAD_CS2 = 42, 70 + MX35_PAD_CS3 = 43, 71 + MX35_PAD_CS4 = 44, 72 + MX35_PAD_CS5 = 45, 73 + MX35_PAD_NF_CE0 = 46, 74 + MX35_PAD_LBA = 47, 75 + MX35_PAD_BCLK = 48, 76 + MX35_PAD_RW = 49, 77 + MX35_PAD_NFWE_B = 50, 78 + MX35_PAD_NFRE_B = 51, 79 + MX35_PAD_NFALE = 52, 80 + MX35_PAD_NFCLE = 53, 81 + MX35_PAD_NFWP_B = 54, 82 + MX35_PAD_NFRB = 55, 83 + MX35_PAD_CSI_D8 = 56, 84 + MX35_PAD_CSI_D9 = 57, 85 + MX35_PAD_CSI_D10 = 58, 86 + MX35_PAD_CSI_D11 = 59, 87 + MX35_PAD_CSI_D12 = 60, 88 + MX35_PAD_CSI_D13 = 61, 89 + MX35_PAD_CSI_D14 = 62, 90 + MX35_PAD_CSI_D15 = 63, 91 + MX35_PAD_CSI_MCLK = 64, 92 + MX35_PAD_CSI_VSYNC = 65, 93 + MX35_PAD_CSI_HSYNC = 66, 94 + MX35_PAD_CSI_PIXCLK = 67, 95 + MX35_PAD_I2C1_CLK = 68, 96 + MX35_PAD_I2C1_DAT = 69, 97 + MX35_PAD_I2C2_CLK = 70, 98 + MX35_PAD_I2C2_DAT = 71, 99 + MX35_PAD_STXD4 = 72, 100 + MX35_PAD_SRXD4 = 73, 101 + MX35_PAD_SCK4 = 74, 102 + MX35_PAD_STXFS4 = 75, 103 + MX35_PAD_STXD5 = 76, 104 + MX35_PAD_SRXD5 = 77, 105 + MX35_PAD_SCK5 = 78, 106 + MX35_PAD_STXFS5 = 79, 107 + MX35_PAD_SCKR = 80, 108 + MX35_PAD_FSR = 81, 109 + MX35_PAD_HCKR = 82, 110 + MX35_PAD_SCKT = 83, 111 + MX35_PAD_FST = 84, 112 + MX35_PAD_HCKT = 85, 113 + MX35_PAD_TX5_RX0 = 86, 114 + MX35_PAD_TX4_RX1 = 87, 115 + MX35_PAD_TX3_RX2 = 88, 116 + MX35_PAD_TX2_RX3 = 89, 117 + MX35_PAD_TX1 = 90, 118 + MX35_PAD_TX0 = 91, 119 + MX35_PAD_CSPI1_MOSI = 92, 120 + MX35_PAD_CSPI1_MISO = 93, 121 + MX35_PAD_CSPI1_SS0 = 94, 122 + MX35_PAD_CSPI1_SS1 = 95, 123 + MX35_PAD_CSPI1_SCLK = 96, 124 + MX35_PAD_CSPI1_SPI_RDY = 97, 125 + MX35_PAD_RXD1 = 98, 126 + MX35_PAD_TXD1 = 99, 127 + MX35_PAD_RTS1 = 100, 128 + MX35_PAD_CTS1 = 101, 129 + MX35_PAD_RXD2 = 102, 130 + MX35_PAD_TXD2 = 103, 131 + MX35_PAD_RTS2 = 104, 132 + MX35_PAD_CTS2 = 105, 133 + MX35_PAD_USBOTG_PWR = 106, 134 + MX35_PAD_USBOTG_OC = 107, 135 + MX35_PAD_LD0 = 108, 136 + MX35_PAD_LD1 = 109, 137 + MX35_PAD_LD2 = 110, 138 + MX35_PAD_LD3 = 111, 139 + MX35_PAD_LD4 = 112, 140 + MX35_PAD_LD5 = 113, 141 + MX35_PAD_LD6 = 114, 142 + MX35_PAD_LD7 = 115, 143 + MX35_PAD_LD8 = 116, 144 + MX35_PAD_LD9 = 117, 145 + MX35_PAD_LD10 = 118, 146 + MX35_PAD_LD11 = 119, 147 + MX35_PAD_LD12 = 120, 148 + MX35_PAD_LD13 = 121, 149 + MX35_PAD_LD14 = 122, 150 + MX35_PAD_LD15 = 123, 151 + MX35_PAD_LD16 = 124, 152 + MX35_PAD_LD17 = 125, 153 + MX35_PAD_LD18 = 126, 154 + MX35_PAD_LD19 = 127, 155 + MX35_PAD_LD20 = 128, 156 + MX35_PAD_LD21 = 129, 157 + MX35_PAD_LD22 = 130, 158 + MX35_PAD_LD23 = 131, 159 + MX35_PAD_D3_HSYNC = 132, 160 + MX35_PAD_D3_FPSHIFT = 133, 161 + MX35_PAD_D3_DRDY = 134, 162 + MX35_PAD_CONTRAST = 135, 163 + MX35_PAD_D3_VSYNC = 136, 164 + MX35_PAD_D3_REV = 137, 165 + MX35_PAD_D3_CLS = 138, 166 + MX35_PAD_D3_SPL = 139, 167 + MX35_PAD_SD1_CMD = 140, 168 + MX35_PAD_SD1_CLK = 141, 169 + MX35_PAD_SD1_DATA0 = 142, 170 + MX35_PAD_SD1_DATA1 = 143, 171 + MX35_PAD_SD1_DATA2 = 144, 172 + MX35_PAD_SD1_DATA3 = 145, 173 + MX35_PAD_SD2_CMD = 146, 174 + MX35_PAD_SD2_CLK = 147, 175 + MX35_PAD_SD2_DATA0 = 148, 176 + MX35_PAD_SD2_DATA1 = 149, 177 + MX35_PAD_SD2_DATA2 = 150, 178 + MX35_PAD_SD2_DATA3 = 151, 179 + MX35_PAD_ATA_CS0 = 152, 180 + MX35_PAD_ATA_CS1 = 153, 181 + MX35_PAD_ATA_DIOR = 154, 182 + MX35_PAD_ATA_DIOW = 155, 183 + MX35_PAD_ATA_DMACK = 156, 184 + MX35_PAD_ATA_RESET_B = 157, 185 + MX35_PAD_ATA_IORDY = 158, 186 + MX35_PAD_ATA_DATA0 = 159, 187 + MX35_PAD_ATA_DATA1 = 160, 188 + MX35_PAD_ATA_DATA2 = 161, 189 + MX35_PAD_ATA_DATA3 = 162, 190 + MX35_PAD_ATA_DATA4 = 163, 191 + MX35_PAD_ATA_DATA5 = 164, 192 + MX35_PAD_ATA_DATA6 = 165, 193 + MX35_PAD_ATA_DATA7 = 166, 194 + MX35_PAD_ATA_DATA8 = 167, 195 + MX35_PAD_ATA_DATA9 = 168, 196 + MX35_PAD_ATA_DATA10 = 169, 197 + MX35_PAD_ATA_DATA11 = 170, 198 + MX35_PAD_ATA_DATA12 = 171, 199 + MX35_PAD_ATA_DATA13 = 172, 200 + MX35_PAD_ATA_DATA14 = 173, 201 + MX35_PAD_ATA_DATA15 = 174, 202 + MX35_PAD_ATA_INTRQ = 175, 203 + MX35_PAD_ATA_BUFF_EN = 176, 204 + MX35_PAD_ATA_DMARQ = 177, 205 + MX35_PAD_ATA_DA0 = 178, 206 + MX35_PAD_ATA_DA1 = 179, 207 + MX35_PAD_ATA_DA2 = 180, 208 + MX35_PAD_MLB_CLK = 181, 209 + MX35_PAD_MLB_DAT = 182, 210 + MX35_PAD_MLB_SIG = 183, 211 + MX35_PAD_FEC_TX_CLK = 184, 212 + MX35_PAD_FEC_RX_CLK = 185, 213 + MX35_PAD_FEC_RX_DV = 186, 214 + MX35_PAD_FEC_COL = 187, 215 + MX35_PAD_FEC_RDATA0 = 188, 216 + MX35_PAD_FEC_TDATA0 = 189, 217 + MX35_PAD_FEC_TX_EN = 190, 218 + MX35_PAD_FEC_MDC = 191, 219 + MX35_PAD_FEC_MDIO = 192, 220 + MX35_PAD_FEC_TX_ERR = 193, 221 + MX35_PAD_FEC_RX_ERR = 194, 222 + MX35_PAD_FEC_CRS = 195, 223 + MX35_PAD_FEC_RDATA1 = 196, 224 + MX35_PAD_FEC_TDATA1 = 197, 225 + MX35_PAD_FEC_RDATA2 = 198, 226 + MX35_PAD_FEC_TDATA2 = 199, 227 + MX35_PAD_FEC_RDATA3 = 200, 228 + MX35_PAD_FEC_TDATA3 = 201, 229 + MX35_PAD_RESERVE1 = 202, 230 + MX35_PAD_RESERVE2 = 203, 231 + MX35_PAD_RESERVE3 = 204, 232 + MX35_PAD_RESERVE4 = 205, 233 + MX35_PAD_RESERVE5 = 206, 234 + MX35_PAD_RESERVE6 = 207, 235 + MX35_PAD_RESERVE7 = 208, 236 + MX35_PAD_RESET_IN_B = 209, 237 + MX35_PAD_POR_B = 210, 238 + MX35_PAD_RESERVE8 = 211, 239 + MX35_PAD_BOOT_MODE0 = 212, 240 + MX35_PAD_BOOT_MODE1 = 213, 241 + MX35_PAD_CLK_MODE0 = 214, 242 + MX35_PAD_CLK_MODE1 = 215, 243 + MX35_PAD_POWER_FAIL = 216, 244 + MX35_PAD_RESERVE9 = 217, 245 + MX35_PAD_RESERVE10 = 218, 246 + MX35_PAD_RESERVE11 = 219, 247 + MX35_PAD_RESERVE12 = 220, 248 + MX35_PAD_RESERVE13 = 221, 249 + MX35_PAD_RESERVE14 = 222, 250 + MX35_PAD_RESERVE15 = 223, 251 + MX35_PAD_RESERVE16 = 224, 252 + MX35_PAD_RESERVE17 = 225, 253 + MX35_PAD_RESERVE18 = 226, 254 + MX35_PAD_RESERVE19 = 227, 255 + MX35_PAD_RESERVE20 = 228, 256 + MX35_PAD_RESERVE21 = 229, 257 + MX35_PAD_RESERVE22 = 230, 258 + MX35_PAD_RESERVE23 = 231, 259 + MX35_PAD_RESERVE24 = 232, 260 + MX35_PAD_RESERVE25 = 233, 261 + MX35_PAD_RESERVE26 = 234, 262 + MX35_PAD_RESERVE27 = 235, 263 + MX35_PAD_RESERVE28 = 236, 264 + MX35_PAD_RESERVE29 = 237, 265 + MX35_PAD_RESERVE30 = 238, 266 + MX35_PAD_RESERVE31 = 239, 267 + MX35_PAD_RESERVE32 = 240, 268 + MX35_PAD_RESERVE33 = 241, 269 + MX35_PAD_RESERVE34 = 242, 270 + MX35_PAD_RESERVE35 = 243, 271 + MX35_PAD_RESERVE36 = 244, 272 + MX35_PAD_SDBA1 = 245, 273 + MX35_PAD_SDBA0 = 246, 274 + MX35_PAD_SD0 = 247, 275 + MX35_PAD_SD1 = 248, 276 + MX35_PAD_SD2 = 249, 277 + MX35_PAD_SD3 = 250, 278 + MX35_PAD_SD4 = 251, 279 + MX35_PAD_SD5 = 252, 280 + MX35_PAD_SD6 = 253, 281 + MX35_PAD_SD7 = 254, 282 + MX35_PAD_SD8 = 255, 283 + MX35_PAD_SD9 = 256, 284 + MX35_PAD_SD10 = 257, 285 + MX35_PAD_SD11 = 258, 286 + MX35_PAD_SD12 = 259, 287 + MX35_PAD_SD13 = 260, 288 + MX35_PAD_SD14 = 261, 289 + MX35_PAD_SD15 = 262, 290 + MX35_PAD_SD16 = 263, 291 + MX35_PAD_SD17 = 264, 292 + MX35_PAD_SD18 = 265, 293 + MX35_PAD_SD19 = 266, 294 + MX35_PAD_SD20 = 267, 295 + MX35_PAD_SD21 = 268, 296 + MX35_PAD_SD22 = 269, 297 + MX35_PAD_SD23 = 270, 298 + MX35_PAD_SD24 = 271, 299 + MX35_PAD_SD25 = 272, 300 + MX35_PAD_SD26 = 273, 301 + MX35_PAD_SD27 = 274, 302 + MX35_PAD_SD28 = 275, 303 + MX35_PAD_SD29 = 276, 304 + MX35_PAD_SD30 = 277, 305 + MX35_PAD_SD31 = 278, 306 + MX35_PAD_DQM0 = 279, 307 + MX35_PAD_DQM1 = 280, 308 + MX35_PAD_DQM2 = 281, 309 + MX35_PAD_DQM3 = 282, 310 + MX35_PAD_RESERVE37 = 283, 311 + MX35_PAD_RESERVE38 = 284, 312 + MX35_PAD_RESERVE39 = 285, 313 + MX35_PAD_RESERVE40 = 286, 314 + MX35_PAD_RESERVE41 = 287, 315 + MX35_PAD_RESERVE42 = 288, 316 + MX35_PAD_RESERVE43 = 289, 317 + MX35_PAD_RESERVE44 = 290, 318 + MX35_PAD_RESERVE45 = 291, 319 + MX35_PAD_RESERVE46 = 292, 320 + MX35_PAD_ECB = 293, 321 + MX35_PAD_RESERVE47 = 294, 322 + MX35_PAD_RESERVE48 = 295, 323 + MX35_PAD_RESERVE49 = 296, 324 + MX35_PAD_RAS = 297, 325 + MX35_PAD_CAS = 298, 326 + MX35_PAD_SDWE = 299, 327 + MX35_PAD_SDCKE0 = 300, 328 + MX35_PAD_SDCKE1 = 301, 329 + MX35_PAD_SDCLK = 302, 330 + MX35_PAD_SDQS0 = 303, 331 + MX35_PAD_SDQS1 = 304, 332 + MX35_PAD_SDQS2 = 305, 333 + MX35_PAD_SDQS3 = 306, 334 + MX35_PAD_RESERVE50 = 307, 335 + MX35_PAD_RESERVE51 = 308, 336 + MX35_PAD_RESERVE52 = 309, 337 + MX35_PAD_RESERVE53 = 310, 338 + MX35_PAD_RESERVE54 = 311, 339 + MX35_PAD_RESERVE55 = 312, 340 + MX35_PAD_D15 = 313, 341 + MX35_PAD_D14 = 314, 342 + MX35_PAD_D13 = 315, 343 + MX35_PAD_D12 = 316, 344 + MX35_PAD_D11 = 317, 345 + MX35_PAD_D10 = 318, 346 + MX35_PAD_D9 = 319, 347 + MX35_PAD_D8 = 320, 348 + MX35_PAD_D7 = 321, 349 + MX35_PAD_D6 = 322, 350 + MX35_PAD_D5 = 323, 351 + MX35_PAD_D4 = 324, 352 + MX35_PAD_D3 = 325, 353 + MX35_PAD_D2 = 326, 354 + MX35_PAD_D1 = 327, 355 + MX35_PAD_D0 = 328, 356 + MX35_PAD_RESERVE56 = 329, 357 + MX35_PAD_RESERVE57 = 330, 358 + MX35_PAD_RESERVE58 = 331, 359 + MX35_PAD_RESERVE59 = 332, 360 + MX35_PAD_RESERVE60 = 333, 361 + MX35_PAD_RESERVE61 = 334, 362 + MX35_PAD_RESERVE62 = 335, 363 + MX35_PAD_RESERVE63 = 336, 364 + MX35_PAD_RESERVE64 = 337, 365 + MX35_PAD_RESERVE65 = 338, 366 + MX35_PAD_RESERVE66 = 339, 367 + MX35_PAD_RESERVE67 = 340, 368 + MX35_PAD_RESERVE68 = 341, 369 + MX35_PAD_RESERVE69 = 342, 370 + MX35_PAD_RESERVE70 = 343, 371 + MX35_PAD_RESERVE71 = 344, 372 + MX35_PAD_RESERVE72 = 345, 373 + MX35_PAD_RESERVE73 = 346, 374 + MX35_PAD_RESERVE74 = 347, 375 + MX35_PAD_RESERVE75 = 348, 376 + MX35_PAD_RESERVE76 = 349, 377 + MX35_PAD_RESERVE77 = 350, 378 + MX35_PAD_RESERVE78 = 351, 379 + MX35_PAD_RESERVE79 = 352, 380 + MX35_PAD_RESERVE80 = 353, 381 + MX35_PAD_RESERVE81 = 354, 382 + MX35_PAD_RESERVE82 = 355, 383 + MX35_PAD_RESERVE83 = 356, 384 + MX35_PAD_RESERVE84 = 357, 385 + MX35_PAD_RESERVE85 = 358, 386 + MX35_PAD_RESERVE86 = 359, 387 + MX35_PAD_RESERVE87 = 360, 388 + MX35_PAD_RESERVE88 = 361, 389 + MX35_PAD_RESERVE89 = 362, 390 + MX35_PAD_RESERVE90 = 363, 391 + MX35_PAD_RESERVE91 = 364, 392 + MX35_PAD_RESERVE92 = 365, 393 + MX35_PAD_RESERVE93 = 366, 394 + MX35_PAD_RESERVE94 = 367, 395 + MX35_PAD_RESERVE95 = 368, 396 + MX35_PAD_RESERVE96 = 369, 397 + MX35_PAD_RESERVE97 = 370, 398 + MX35_PAD_RESERVE98 = 371, 399 + MX35_PAD_RESERVE99 = 372, 400 + MX35_PAD_RESERVE100 = 373, 401 + MX35_PAD_RESERVE101 = 374, 402 + MX35_PAD_RESERVE102 = 375, 403 + MX35_PAD_RESERVE103 = 376, 404 + MX35_PAD_RESERVE104 = 377, 405 + MX35_PAD_RESERVE105 = 378, 406 + MX35_PAD_RTCK = 379, 407 + MX35_PAD_TCK = 380, 408 + MX35_PAD_TMS = 381, 409 + MX35_PAD_TDI = 382, 410 + MX35_PAD_TDO = 383, 411 + MX35_PAD_TRSTB = 384, 412 + MX35_PAD_DE_B = 385, 413 + MX35_PAD_SJC_MOD = 386, 414 + MX35_PAD_RESERVE106 = 387, 415 + MX35_PAD_RESERVE107 = 388, 416 + MX35_PAD_RESERVE108 = 389, 417 + MX35_PAD_RESERVE109 = 390, 418 + MX35_PAD_RESERVE110 = 391, 419 + MX35_PAD_RESERVE111 = 392, 420 + MX35_PAD_RESERVE112 = 393, 421 + MX35_PAD_RESERVE113 = 394, 422 + MX35_PAD_RESERVE114 = 395, 423 + MX35_PAD_RESERVE115 = 396, 424 + MX35_PAD_RESERVE116 = 397, 425 + MX35_PAD_RESERVE117 = 398, 426 + MX35_PAD_RESERVE118 = 399, 427 + MX35_PAD_RESERVE119 = 400, 428 + MX35_PAD_RESERVE120 = 401, 429 + MX35_PAD_RESERVE121 = 402, 430 + MX35_PAD_RESERVE122 = 403, 431 + MX35_PAD_RESERVE123 = 404, 432 + MX35_PAD_RESERVE124 = 405, 433 + MX35_PAD_RESERVE125 = 406, 434 + MX35_PAD_RESERVE126 = 407, 435 + MX35_PAD_RESERVE127 = 408, 436 + MX35_PAD_RESERVE128 = 409, 437 + MX35_PAD_RESERVE129 = 410, 438 + MX35_PAD_RESERVE130 = 411, 439 + MX35_PAD_RESERVE131 = 412, 440 + MX35_PAD_RESERVE132 = 413, 441 + MX35_PAD_RESERVE133 = 414, 442 + MX35_PAD_RESERVE134 = 415, 443 + MX35_PAD_RESERVE135 = 416, 444 + MX35_PAD_RESERVE136 = 417, 445 + MX35_PAD_RESERVE137 = 418, 446 + MX35_PAD_RESERVE138 = 419, 447 + MX35_PAD_RESERVE139 = 420, 448 + MX35_PAD_RESERVE140 = 421, 449 + MX35_PAD_RESERVE141 = 422, 450 + MX35_PAD_RESERVE142 = 423, 451 + MX35_PAD_RESERVE143 = 424, 452 + MX35_PAD_RESERVE144 = 425, 453 + MX35_PAD_RESERVE145 = 426, 454 + MX35_PAD_RESERVE146 = 427, 455 + MX35_PAD_RESERVE147 = 428, 456 + MX35_PAD_RESERVE148 = 429, 457 + MX35_PAD_RESERVE149 = 430, 458 + MX35_PAD_RESERVE150 = 431, 459 + MX35_PAD_RESERVE151 = 432, 460 + MX35_PAD_RESERVE152 = 433, 461 + MX35_PAD_RESERVE153 = 434, 462 + MX35_PAD_RESERVE154 = 435, 463 + MX35_PAD_RESERVE155 = 436, 464 + MX35_PAD_RESERVE156 = 437, 465 + MX35_PAD_RESERVE157 = 438, 466 + MX35_PAD_RESERVE158 = 439, 467 + MX35_PAD_RESERVE159 = 440, 468 + MX35_PAD_RESERVE160 = 441, 469 + MX35_PAD_RESERVE161 = 442, 470 + MX35_PAD_RESERVE162 = 443, 471 + MX35_PAD_RESERVE163 = 444, 472 + MX35_PAD_RESERVE164 = 445, 473 + MX35_PAD_RESERVE165 = 446, 474 + MX35_PAD_RESERVE166 = 447, 475 + MX35_PAD_RESERVE167 = 448, 476 + MX35_PAD_RESERVE168 = 449, 477 + MX35_PAD_RESERVE169 = 450, 478 + MX35_PAD_RESERVE170 = 451, 479 + MX35_PAD_RESERVE171 = 452, 480 + MX35_PAD_RESERVE172 = 453, 481 + MX35_PAD_RESERVE173 = 454, 482 + MX35_PAD_RESERVE174 = 455, 483 + MX35_PAD_RESERVE175 = 456, 484 + MX35_PAD_RESERVE176 = 457, 485 + MX35_PAD_RESERVE177 = 458, 486 + MX35_PAD_RESERVE178 = 459, 487 + MX35_PAD_RESERVE179 = 460, 488 + MX35_PAD_RESERVE180 = 461, 489 + MX35_PAD_RESERVE181 = 462, 490 + MX35_PAD_RESERVE182 = 463, 491 + MX35_PAD_RESERVE183 = 464, 492 + MX35_PAD_RESERVE184 = 465, 493 + MX35_PAD_RESERVE185 = 466, 494 + MX35_PAD_RESERVE186 = 467, 495 + MX35_PAD_RESERVE187 = 468, 496 + MX35_PAD_RESERVE188 = 469, 497 + MX35_PAD_RESERVE189 = 470, 498 + MX35_PAD_RESERVE190 = 471, 499 + MX35_PAD_RESERVE191 = 472, 500 + MX35_PAD_RESERVE192 = 473, 501 + MX35_PAD_RESERVE193 = 474, 502 + MX35_PAD_RESERVE194 = 475, 503 + MX35_PAD_RESERVE195 = 476, 504 + MX35_PAD_RESERVE196 = 477, 505 + MX35_PAD_RESERVE197 = 478, 506 + MX35_PAD_RESERVE198 = 479, 507 + MX35_PAD_RESERVE199 = 480, 508 + MX35_PAD_RESERVE200 = 481, 509 + MX35_PAD_RESERVE201 = 482, 510 + MX35_PAD_EXT_ARMCLK = 483, 511 + MX35_PAD_TEST_MODE = 484, 1266 512 }; 1267 513 1268 514 /* Pad names for the pinmux subsystem */ 1269 515 static const struct pinctrl_pin_desc imx35_pinctrl_pads[] = { 516 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE0), 1270 517 IMX_PINCTRL_PIN(MX35_PAD_CAPTURE), 1271 518 IMX_PINCTRL_PIN(MX35_PAD_COMPARE), 1272 519 IMX_PINCTRL_PIN(MX35_PAD_WDOG_RST), ··· 521 1274 IMX_PINCTRL_PIN(MX35_PAD_GPIO1_1), 522 1275 IMX_PINCTRL_PIN(MX35_PAD_GPIO2_0), 523 1276 IMX_PINCTRL_PIN(MX35_PAD_GPIO3_0), 524 - IMX_PINCTRL_PIN(MX35_PAD_RESET_IN_B), 525 - IMX_PINCTRL_PIN(MX35_PAD_POR_B), 526 1277 IMX_PINCTRL_PIN(MX35_PAD_CLKO), 527 - IMX_PINCTRL_PIN(MX35_PAD_BOOT_MODE0), 528 - IMX_PINCTRL_PIN(MX35_PAD_BOOT_MODE1), 529 - IMX_PINCTRL_PIN(MX35_PAD_CLK_MODE0), 530 - IMX_PINCTRL_PIN(MX35_PAD_CLK_MODE1), 531 - IMX_PINCTRL_PIN(MX35_PAD_POWER_FAIL), 532 1278 IMX_PINCTRL_PIN(MX35_PAD_VSTBY), 533 1279 IMX_PINCTRL_PIN(MX35_PAD_A0), 534 1280 IMX_PINCTRL_PIN(MX35_PAD_A1), ··· 550 1310 IMX_PINCTRL_PIN(MX35_PAD_A23), 551 1311 IMX_PINCTRL_PIN(MX35_PAD_A24), 552 1312 IMX_PINCTRL_PIN(MX35_PAD_A25), 553 - IMX_PINCTRL_PIN(MX35_PAD_SDBA1), 554 - IMX_PINCTRL_PIN(MX35_PAD_SDBA0), 555 - IMX_PINCTRL_PIN(MX35_PAD_SD0), 556 - IMX_PINCTRL_PIN(MX35_PAD_SD1), 557 - IMX_PINCTRL_PIN(MX35_PAD_SD2), 558 - IMX_PINCTRL_PIN(MX35_PAD_SD3), 559 - IMX_PINCTRL_PIN(MX35_PAD_SD4), 560 - IMX_PINCTRL_PIN(MX35_PAD_SD5), 561 - IMX_PINCTRL_PIN(MX35_PAD_SD6), 562 - IMX_PINCTRL_PIN(MX35_PAD_SD7), 563 - IMX_PINCTRL_PIN(MX35_PAD_SD8), 564 - IMX_PINCTRL_PIN(MX35_PAD_SD9), 565 - IMX_PINCTRL_PIN(MX35_PAD_SD10), 566 - IMX_PINCTRL_PIN(MX35_PAD_SD11), 567 - IMX_PINCTRL_PIN(MX35_PAD_SD12), 568 - IMX_PINCTRL_PIN(MX35_PAD_SD13), 569 - IMX_PINCTRL_PIN(MX35_PAD_SD14), 570 - IMX_PINCTRL_PIN(MX35_PAD_SD15), 571 - IMX_PINCTRL_PIN(MX35_PAD_SD16), 572 - IMX_PINCTRL_PIN(MX35_PAD_SD17), 573 - IMX_PINCTRL_PIN(MX35_PAD_SD18), 574 - IMX_PINCTRL_PIN(MX35_PAD_SD19), 575 - IMX_PINCTRL_PIN(MX35_PAD_SD20), 576 - IMX_PINCTRL_PIN(MX35_PAD_SD21), 577 - IMX_PINCTRL_PIN(MX35_PAD_SD22), 578 - IMX_PINCTRL_PIN(MX35_PAD_SD23), 579 - IMX_PINCTRL_PIN(MX35_PAD_SD24), 580 - IMX_PINCTRL_PIN(MX35_PAD_SD25), 581 - IMX_PINCTRL_PIN(MX35_PAD_SD26), 582 - IMX_PINCTRL_PIN(MX35_PAD_SD27), 583 - IMX_PINCTRL_PIN(MX35_PAD_SD28), 584 - IMX_PINCTRL_PIN(MX35_PAD_SD29), 585 - IMX_PINCTRL_PIN(MX35_PAD_SD30), 586 - IMX_PINCTRL_PIN(MX35_PAD_SD31), 587 - IMX_PINCTRL_PIN(MX35_PAD_DQM0), 588 - IMX_PINCTRL_PIN(MX35_PAD_DQM1), 589 - IMX_PINCTRL_PIN(MX35_PAD_DQM2), 590 - IMX_PINCTRL_PIN(MX35_PAD_DQM3), 591 1313 IMX_PINCTRL_PIN(MX35_PAD_EB0), 592 1314 IMX_PINCTRL_PIN(MX35_PAD_EB1), 593 1315 IMX_PINCTRL_PIN(MX35_PAD_OE), ··· 560 1358 IMX_PINCTRL_PIN(MX35_PAD_CS4), 561 1359 IMX_PINCTRL_PIN(MX35_PAD_CS5), 562 1360 IMX_PINCTRL_PIN(MX35_PAD_NF_CE0), 563 - IMX_PINCTRL_PIN(MX35_PAD_ECB), 564 1361 IMX_PINCTRL_PIN(MX35_PAD_LBA), 565 1362 IMX_PINCTRL_PIN(MX35_PAD_BCLK), 566 1363 IMX_PINCTRL_PIN(MX35_PAD_RW), 567 - IMX_PINCTRL_PIN(MX35_PAD_RAS), 568 - IMX_PINCTRL_PIN(MX35_PAD_CAS), 569 - IMX_PINCTRL_PIN(MX35_PAD_SDWE), 570 - IMX_PINCTRL_PIN(MX35_PAD_SDCKE0), 571 - IMX_PINCTRL_PIN(MX35_PAD_SDCKE1), 572 - IMX_PINCTRL_PIN(MX35_PAD_SDCLK), 573 - IMX_PINCTRL_PIN(MX35_PAD_SDQS0), 574 - IMX_PINCTRL_PIN(MX35_PAD_SDQS1), 575 - IMX_PINCTRL_PIN(MX35_PAD_SDQS2), 576 - IMX_PINCTRL_PIN(MX35_PAD_SDQS3), 577 1364 IMX_PINCTRL_PIN(MX35_PAD_NFWE_B), 578 1365 IMX_PINCTRL_PIN(MX35_PAD_NFRE_B), 579 1366 IMX_PINCTRL_PIN(MX35_PAD_NFALE), 580 1367 IMX_PINCTRL_PIN(MX35_PAD_NFCLE), 581 1368 IMX_PINCTRL_PIN(MX35_PAD_NFWP_B), 582 1369 IMX_PINCTRL_PIN(MX35_PAD_NFRB), 583 - IMX_PINCTRL_PIN(MX35_PAD_D15), 584 - IMX_PINCTRL_PIN(MX35_PAD_D14), 585 - IMX_PINCTRL_PIN(MX35_PAD_D13), 586 - IMX_PINCTRL_PIN(MX35_PAD_D12), 587 - IMX_PINCTRL_PIN(MX35_PAD_D11), 588 - IMX_PINCTRL_PIN(MX35_PAD_D10), 589 - IMX_PINCTRL_PIN(MX35_PAD_D9), 590 - IMX_PINCTRL_PIN(MX35_PAD_D8), 591 - IMX_PINCTRL_PIN(MX35_PAD_D7), 592 - IMX_PINCTRL_PIN(MX35_PAD_D6), 593 - IMX_PINCTRL_PIN(MX35_PAD_D5), 594 - IMX_PINCTRL_PIN(MX35_PAD_D4), 595 - IMX_PINCTRL_PIN(MX35_PAD_D3), 596 - IMX_PINCTRL_PIN(MX35_PAD_D2), 597 - IMX_PINCTRL_PIN(MX35_PAD_D1), 598 - IMX_PINCTRL_PIN(MX35_PAD_D0), 599 1370 IMX_PINCTRL_PIN(MX35_PAD_CSI_D8), 600 1371 IMX_PINCTRL_PIN(MX35_PAD_CSI_D9), 601 1372 IMX_PINCTRL_PIN(MX35_PAD_CSI_D10), ··· 619 1444 IMX_PINCTRL_PIN(MX35_PAD_TXD2), 620 1445 IMX_PINCTRL_PIN(MX35_PAD_RTS2), 621 1446 IMX_PINCTRL_PIN(MX35_PAD_CTS2), 622 - IMX_PINCTRL_PIN(MX35_PAD_RTCK), 623 - IMX_PINCTRL_PIN(MX35_PAD_TCK), 624 - IMX_PINCTRL_PIN(MX35_PAD_TMS), 625 - IMX_PINCTRL_PIN(MX35_PAD_TDI), 626 - IMX_PINCTRL_PIN(MX35_PAD_TDO), 627 - IMX_PINCTRL_PIN(MX35_PAD_TRSTB), 628 - IMX_PINCTRL_PIN(MX35_PAD_DE_B), 629 - IMX_PINCTRL_PIN(MX35_PAD_SJC_MOD), 630 1447 IMX_PINCTRL_PIN(MX35_PAD_USBOTG_PWR), 631 1448 IMX_PINCTRL_PIN(MX35_PAD_USBOTG_OC), 632 1449 IMX_PINCTRL_PIN(MX35_PAD_LD0), ··· 715 1548 IMX_PINCTRL_PIN(MX35_PAD_FEC_TDATA2), 716 1549 IMX_PINCTRL_PIN(MX35_PAD_FEC_RDATA3), 717 1550 IMX_PINCTRL_PIN(MX35_PAD_FEC_TDATA3), 1551 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE1), 1552 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE2), 1553 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE3), 1554 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE4), 1555 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE5), 1556 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE6), 1557 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE7), 1558 + IMX_PINCTRL_PIN(MX35_PAD_RESET_IN_B), 1559 + IMX_PINCTRL_PIN(MX35_PAD_POR_B), 1560 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE8), 1561 + IMX_PINCTRL_PIN(MX35_PAD_BOOT_MODE0), 1562 + IMX_PINCTRL_PIN(MX35_PAD_BOOT_MODE1), 1563 + IMX_PINCTRL_PIN(MX35_PAD_CLK_MODE0), 1564 + IMX_PINCTRL_PIN(MX35_PAD_CLK_MODE1), 1565 + IMX_PINCTRL_PIN(MX35_PAD_POWER_FAIL), 1566 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE9), 1567 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE10), 1568 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE11), 1569 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE12), 1570 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE13), 1571 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE14), 1572 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE15), 1573 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE16), 1574 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE17), 1575 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE18), 1576 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE19), 1577 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE20), 1578 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE21), 1579 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE22), 1580 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE23), 1581 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE24), 1582 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE25), 1583 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE26), 1584 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE27), 1585 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE28), 1586 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE29), 1587 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE30), 1588 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE31), 1589 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE32), 1590 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE33), 1591 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE34), 1592 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE35), 1593 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE36), 1594 + IMX_PINCTRL_PIN(MX35_PAD_SDBA1), 1595 + IMX_PINCTRL_PIN(MX35_PAD_SDBA0), 1596 + IMX_PINCTRL_PIN(MX35_PAD_SD0), 1597 + IMX_PINCTRL_PIN(MX35_PAD_SD1), 1598 + IMX_PINCTRL_PIN(MX35_PAD_SD2), 1599 + IMX_PINCTRL_PIN(MX35_PAD_SD3), 1600 + IMX_PINCTRL_PIN(MX35_PAD_SD4), 1601 + IMX_PINCTRL_PIN(MX35_PAD_SD5), 1602 + IMX_PINCTRL_PIN(MX35_PAD_SD6), 1603 + IMX_PINCTRL_PIN(MX35_PAD_SD7), 1604 + IMX_PINCTRL_PIN(MX35_PAD_SD8), 1605 + IMX_PINCTRL_PIN(MX35_PAD_SD9), 1606 + IMX_PINCTRL_PIN(MX35_PAD_SD10), 1607 + IMX_PINCTRL_PIN(MX35_PAD_SD11), 1608 + IMX_PINCTRL_PIN(MX35_PAD_SD12), 1609 + IMX_PINCTRL_PIN(MX35_PAD_SD13), 1610 + IMX_PINCTRL_PIN(MX35_PAD_SD14), 1611 + IMX_PINCTRL_PIN(MX35_PAD_SD15), 1612 + IMX_PINCTRL_PIN(MX35_PAD_SD16), 1613 + IMX_PINCTRL_PIN(MX35_PAD_SD17), 1614 + IMX_PINCTRL_PIN(MX35_PAD_SD18), 1615 + IMX_PINCTRL_PIN(MX35_PAD_SD19), 1616 + IMX_PINCTRL_PIN(MX35_PAD_SD20), 1617 + IMX_PINCTRL_PIN(MX35_PAD_SD21), 1618 + IMX_PINCTRL_PIN(MX35_PAD_SD22), 1619 + IMX_PINCTRL_PIN(MX35_PAD_SD23), 1620 + IMX_PINCTRL_PIN(MX35_PAD_SD24), 1621 + IMX_PINCTRL_PIN(MX35_PAD_SD25), 1622 + IMX_PINCTRL_PIN(MX35_PAD_SD26), 1623 + IMX_PINCTRL_PIN(MX35_PAD_SD27), 1624 + IMX_PINCTRL_PIN(MX35_PAD_SD28), 1625 + IMX_PINCTRL_PIN(MX35_PAD_SD29), 1626 + IMX_PINCTRL_PIN(MX35_PAD_SD30), 1627 + IMX_PINCTRL_PIN(MX35_PAD_SD31), 1628 + IMX_PINCTRL_PIN(MX35_PAD_DQM0), 1629 + IMX_PINCTRL_PIN(MX35_PAD_DQM1), 1630 + IMX_PINCTRL_PIN(MX35_PAD_DQM2), 1631 + IMX_PINCTRL_PIN(MX35_PAD_DQM3), 1632 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE37), 1633 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE38), 1634 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE39), 1635 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE40), 1636 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE41), 1637 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE42), 1638 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE43), 1639 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE44), 1640 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE45), 1641 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE46), 1642 + IMX_PINCTRL_PIN(MX35_PAD_ECB), 1643 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE47), 1644 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE48), 1645 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE49), 1646 + IMX_PINCTRL_PIN(MX35_PAD_RAS), 1647 + IMX_PINCTRL_PIN(MX35_PAD_CAS), 1648 + IMX_PINCTRL_PIN(MX35_PAD_SDWE), 1649 + IMX_PINCTRL_PIN(MX35_PAD_SDCKE0), 1650 + IMX_PINCTRL_PIN(MX35_PAD_SDCKE1), 1651 + IMX_PINCTRL_PIN(MX35_PAD_SDCLK), 1652 + IMX_PINCTRL_PIN(MX35_PAD_SDQS0), 1653 + IMX_PINCTRL_PIN(MX35_PAD_SDQS1), 1654 + IMX_PINCTRL_PIN(MX35_PAD_SDQS2), 1655 + IMX_PINCTRL_PIN(MX35_PAD_SDQS3), 1656 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE50), 1657 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE51), 1658 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE52), 1659 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE53), 1660 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE54), 1661 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE55), 1662 + IMX_PINCTRL_PIN(MX35_PAD_D15), 1663 + IMX_PINCTRL_PIN(MX35_PAD_D14), 1664 + IMX_PINCTRL_PIN(MX35_PAD_D13), 1665 + IMX_PINCTRL_PIN(MX35_PAD_D12), 1666 + IMX_PINCTRL_PIN(MX35_PAD_D11), 1667 + IMX_PINCTRL_PIN(MX35_PAD_D10), 1668 + IMX_PINCTRL_PIN(MX35_PAD_D9), 1669 + IMX_PINCTRL_PIN(MX35_PAD_D8), 1670 + IMX_PINCTRL_PIN(MX35_PAD_D7), 1671 + IMX_PINCTRL_PIN(MX35_PAD_D6), 1672 + IMX_PINCTRL_PIN(MX35_PAD_D5), 1673 + IMX_PINCTRL_PIN(MX35_PAD_D4), 1674 + IMX_PINCTRL_PIN(MX35_PAD_D3), 1675 + IMX_PINCTRL_PIN(MX35_PAD_D2), 1676 + IMX_PINCTRL_PIN(MX35_PAD_D1), 1677 + IMX_PINCTRL_PIN(MX35_PAD_D0), 1678 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE56), 1679 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE57), 1680 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE58), 1681 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE59), 1682 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE60), 1683 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE61), 1684 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE62), 1685 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE63), 1686 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE64), 1687 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE65), 1688 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE66), 1689 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE67), 1690 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE68), 1691 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE69), 1692 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE70), 1693 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE71), 1694 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE72), 1695 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE73), 1696 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE74), 1697 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE75), 1698 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE76), 1699 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE77), 1700 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE78), 1701 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE79), 1702 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE80), 1703 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE81), 1704 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE82), 1705 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE83), 1706 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE84), 1707 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE85), 1708 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE86), 1709 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE87), 1710 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE88), 1711 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE89), 1712 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE90), 1713 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE91), 1714 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE92), 1715 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE93), 1716 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE94), 1717 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE95), 1718 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE96), 1719 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE97), 1720 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE98), 1721 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE99), 1722 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE100), 1723 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE101), 1724 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE102), 1725 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE103), 1726 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE104), 1727 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE105), 1728 + IMX_PINCTRL_PIN(MX35_PAD_RTCK), 1729 + IMX_PINCTRL_PIN(MX35_PAD_TCK), 1730 + IMX_PINCTRL_PIN(MX35_PAD_TMS), 1731 + IMX_PINCTRL_PIN(MX35_PAD_TDI), 1732 + IMX_PINCTRL_PIN(MX35_PAD_TDO), 1733 + IMX_PINCTRL_PIN(MX35_PAD_TRSTB), 1734 + IMX_PINCTRL_PIN(MX35_PAD_DE_B), 1735 + IMX_PINCTRL_PIN(MX35_PAD_SJC_MOD), 1736 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE106), 1737 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE107), 1738 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE108), 1739 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE109), 1740 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE110), 1741 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE111), 1742 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE112), 1743 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE113), 1744 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE114), 1745 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE115), 1746 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE116), 1747 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE117), 1748 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE118), 1749 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE119), 1750 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE120), 1751 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE121), 1752 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE122), 1753 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE123), 1754 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE124), 1755 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE125), 1756 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE126), 1757 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE127), 1758 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE128), 1759 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE129), 1760 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE130), 1761 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE131), 1762 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE132), 1763 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE133), 1764 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE134), 1765 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE135), 1766 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE136), 1767 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE137), 1768 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE138), 1769 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE139), 1770 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE140), 1771 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE141), 1772 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE142), 1773 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE143), 1774 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE144), 1775 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE145), 1776 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE146), 1777 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE147), 1778 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE148), 1779 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE149), 1780 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE150), 1781 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE151), 1782 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE152), 1783 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE153), 1784 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE154), 1785 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE155), 1786 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE156), 1787 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE157), 1788 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE158), 1789 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE159), 1790 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE160), 1791 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE161), 1792 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE162), 1793 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE163), 1794 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE164), 1795 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE165), 1796 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE166), 1797 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE167), 1798 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE168), 1799 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE169), 1800 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE170), 1801 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE171), 1802 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE172), 1803 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE173), 1804 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE174), 1805 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE175), 1806 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE176), 1807 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE177), 1808 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE178), 1809 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE179), 1810 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE180), 1811 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE181), 1812 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE182), 1813 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE183), 1814 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE184), 1815 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE185), 1816 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE186), 1817 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE187), 1818 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE188), 1819 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE189), 1820 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE190), 1821 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE191), 1822 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE192), 1823 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE193), 1824 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE194), 1825 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE195), 1826 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE196), 1827 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE197), 1828 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE198), 1829 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE199), 1830 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE200), 1831 + IMX_PINCTRL_PIN(MX35_PAD_RESERVE201), 718 1832 IMX_PINCTRL_PIN(MX35_PAD_EXT_ARMCLK), 719 1833 IMX_PINCTRL_PIN(MX35_PAD_TEST_MODE), 720 1834 }; ··· 1003 1555 static struct imx_pinctrl_soc_info imx35_pinctrl_info = { 1004 1556 .pins = imx35_pinctrl_pads, 1005 1557 .npins = ARRAY_SIZE(imx35_pinctrl_pads), 1006 - .pin_regs = imx35_pin_regs, 1007 - .npin_regs = ARRAY_SIZE(imx35_pin_regs), 1008 1558 }; 1009 1559 1010 1560 static struct of_device_id imx35_pinctrl_of_match[] = {
+507 -1025
drivers/pinctrl/pinctrl-imx51.c
··· 23 23 #include "pinctrl-imx.h" 24 24 25 25 enum imx51_pads { 26 - MX51_PAD_EIM_D16 = 0, 27 - MX51_PAD_EIM_D17 = 1, 28 - MX51_PAD_EIM_D18 = 2, 29 - MX51_PAD_EIM_D19 = 3, 30 - MX51_PAD_EIM_D20 = 4, 31 - MX51_PAD_EIM_D21 = 5, 32 - MX51_PAD_EIM_D22 = 6, 33 - MX51_PAD_EIM_D23 = 7, 34 - MX51_PAD_EIM_D24 = 8, 35 - MX51_PAD_EIM_D25 = 9, 36 - MX51_PAD_EIM_D26 = 10, 37 - MX51_PAD_EIM_D27 = 11, 38 - MX51_PAD_EIM_D28 = 12, 39 - MX51_PAD_EIM_D29 = 13, 40 - MX51_PAD_EIM_D30 = 14, 41 - MX51_PAD_EIM_D31 = 15, 42 - MX51_PAD_EIM_A16 = 16, 43 - MX51_PAD_EIM_A17 = 17, 44 - MX51_PAD_EIM_A18 = 18, 45 - MX51_PAD_EIM_A19 = 19, 46 - MX51_PAD_EIM_A20 = 20, 47 - MX51_PAD_EIM_A21 = 21, 48 - MX51_PAD_EIM_A22 = 22, 49 - MX51_PAD_EIM_A23 = 23, 50 - MX51_PAD_EIM_A24 = 24, 51 - MX51_PAD_EIM_A25 = 25, 52 - MX51_PAD_EIM_A26 = 26, 53 - MX51_PAD_EIM_A27 = 27, 54 - MX51_PAD_EIM_EB0 = 28, 55 - MX51_PAD_EIM_EB1 = 29, 56 - MX51_PAD_EIM_EB2 = 30, 57 - MX51_PAD_EIM_EB3 = 31, 58 - MX51_PAD_EIM_OE = 32, 59 - MX51_PAD_EIM_CS0 = 33, 60 - MX51_PAD_EIM_CS1 = 34, 61 - MX51_PAD_EIM_CS2 = 35, 62 - MX51_PAD_EIM_CS3 = 36, 63 - MX51_PAD_EIM_CS4 = 37, 64 - MX51_PAD_EIM_CS5 = 38, 65 - MX51_PAD_EIM_DTACK = 39, 66 - MX51_PAD_EIM_LBA = 40, 67 - MX51_PAD_EIM_CRE = 41, 68 - MX51_PAD_DRAM_CS1 = 42, 69 - MX51_PAD_NANDF_WE_B = 43, 70 - MX51_PAD_NANDF_RE_B = 44, 71 - MX51_PAD_NANDF_ALE = 45, 72 - MX51_PAD_NANDF_CLE = 46, 73 - MX51_PAD_NANDF_WP_B = 47, 74 - MX51_PAD_NANDF_RB0 = 48, 75 - MX51_PAD_NANDF_RB1 = 49, 76 - MX51_PAD_NANDF_RB2 = 50, 77 - MX51_PAD_NANDF_RB3 = 51, 78 - MX51_PAD_GPIO_NAND = 52, 79 - MX51_PAD_NANDF_CS0 = 53, 80 - MX51_PAD_NANDF_CS1 = 54, 81 - MX51_PAD_NANDF_CS2 = 55, 82 - MX51_PAD_NANDF_CS3 = 56, 83 - MX51_PAD_NANDF_CS4 = 57, 84 - MX51_PAD_NANDF_CS5 = 58, 85 - MX51_PAD_NANDF_CS6 = 59, 86 - MX51_PAD_NANDF_CS7 = 60, 87 - MX51_PAD_NANDF_RDY_INT = 61, 88 - MX51_PAD_NANDF_D15 = 62, 89 - MX51_PAD_NANDF_D14 = 63, 90 - MX51_PAD_NANDF_D13 = 64, 91 - MX51_PAD_NANDF_D12 = 65, 92 - MX51_PAD_NANDF_D11 = 66, 93 - MX51_PAD_NANDF_D10 = 67, 94 - MX51_PAD_NANDF_D9 = 68, 95 - MX51_PAD_NANDF_D8 = 69, 96 - MX51_PAD_NANDF_D7 = 70, 97 - MX51_PAD_NANDF_D6 = 71, 98 - MX51_PAD_NANDF_D5 = 72, 99 - MX51_PAD_NANDF_D4 = 73, 100 - MX51_PAD_NANDF_D3 = 74, 101 - MX51_PAD_NANDF_D2 = 75, 102 - MX51_PAD_NANDF_D1 = 76, 103 - MX51_PAD_NANDF_D0 = 77, 104 - MX51_PAD_CSI1_D8 = 78, 105 - MX51_PAD_CSI1_D9 = 79, 106 - MX51_PAD_CSI1_D10 = 80, 107 - MX51_PAD_CSI1_D11 = 81, 108 - MX51_PAD_CSI1_D12 = 82, 109 - MX51_PAD_CSI1_D13 = 83, 110 - MX51_PAD_CSI1_D14 = 84, 111 - MX51_PAD_CSI1_D15 = 85, 112 - MX51_PAD_CSI1_D16 = 86, 113 - MX51_PAD_CSI1_D17 = 87, 114 - MX51_PAD_CSI1_D18 = 88, 115 - MX51_PAD_CSI1_D19 = 89, 116 - MX51_PAD_CSI1_VSYNC = 90, 117 - MX51_PAD_CSI1_HSYNC = 91, 118 - MX51_PAD_CSI1_PIXCLK = 92, 119 - MX51_PAD_CSI1_MCLK = 93, 120 - MX51_PAD_CSI2_D12 = 94, 121 - MX51_PAD_CSI2_D13 = 95, 122 - MX51_PAD_CSI2_D14 = 96, 123 - MX51_PAD_CSI2_D15 = 97, 124 - MX51_PAD_CSI2_D16 = 98, 125 - MX51_PAD_CSI2_D17 = 99, 126 - MX51_PAD_CSI2_D18 = 100, 127 - MX51_PAD_CSI2_D19 = 101, 128 - MX51_PAD_CSI2_VSYNC = 102, 129 - MX51_PAD_CSI2_HSYNC = 103, 130 - MX51_PAD_CSI2_PIXCLK = 104, 131 - MX51_PAD_I2C1_CLK = 105, 132 - MX51_PAD_I2C1_DAT = 106, 133 - MX51_PAD_AUD3_BB_TXD = 107, 134 - MX51_PAD_AUD3_BB_RXD = 108, 135 - MX51_PAD_AUD3_BB_CK = 109, 136 - MX51_PAD_AUD3_BB_FS = 110, 137 - MX51_PAD_CSPI1_MOSI = 111, 138 - MX51_PAD_CSPI1_MISO = 112, 139 - MX51_PAD_CSPI1_SS0 = 113, 140 - MX51_PAD_CSPI1_SS1 = 114, 141 - MX51_PAD_CSPI1_RDY = 115, 142 - MX51_PAD_CSPI1_SCLK = 116, 143 - MX51_PAD_UART1_RXD = 117, 144 - MX51_PAD_UART1_TXD = 118, 145 - MX51_PAD_UART1_RTS = 119, 146 - MX51_PAD_UART1_CTS = 120, 147 - MX51_PAD_UART2_RXD = 121, 148 - MX51_PAD_UART2_TXD = 122, 149 - MX51_PAD_UART3_RXD = 123, 150 - MX51_PAD_UART3_TXD = 124, 151 - MX51_PAD_OWIRE_LINE = 125, 152 - MX51_PAD_KEY_ROW0 = 126, 153 - MX51_PAD_KEY_ROW1 = 127, 154 - MX51_PAD_KEY_ROW2 = 128, 155 - MX51_PAD_KEY_ROW3 = 129, 156 - MX51_PAD_KEY_COL0 = 130, 157 - MX51_PAD_KEY_COL1 = 131, 158 - MX51_PAD_KEY_COL2 = 132, 159 - MX51_PAD_KEY_COL3 = 133, 160 - MX51_PAD_KEY_COL4 = 134, 161 - MX51_PAD_KEY_COL5 = 135, 162 - MX51_PAD_USBH1_CLK = 136, 163 - MX51_PAD_USBH1_DIR = 137, 164 - MX51_PAD_USBH1_STP = 138, 165 - MX51_PAD_USBH1_NXT = 139, 166 - MX51_PAD_USBH1_DATA0 = 140, 167 - MX51_PAD_USBH1_DATA1 = 141, 168 - MX51_PAD_USBH1_DATA2 = 142, 169 - MX51_PAD_USBH1_DATA3 = 143, 170 - MX51_PAD_USBH1_DATA4 = 144, 171 - MX51_PAD_USBH1_DATA5 = 145, 172 - MX51_PAD_USBH1_DATA6 = 146, 173 - MX51_PAD_USBH1_DATA7 = 147, 174 - MX51_PAD_DI1_PIN11 = 148, 175 - MX51_PAD_DI1_PIN12 = 149, 176 - MX51_PAD_DI1_PIN13 = 150, 177 - MX51_PAD_DI1_D0_CS = 151, 178 - MX51_PAD_DI1_D1_CS = 152, 179 - MX51_PAD_DISPB2_SER_DIN = 153, 180 - MX51_PAD_DISPB2_SER_DIO = 154, 181 - MX51_PAD_DISPB2_SER_CLK = 155, 182 - MX51_PAD_DISPB2_SER_RS = 156, 183 - MX51_PAD_DISP1_DAT0 = 157, 184 - MX51_PAD_DISP1_DAT1 = 158, 185 - MX51_PAD_DISP1_DAT2 = 159, 186 - MX51_PAD_DISP1_DAT3 = 160, 187 - MX51_PAD_DISP1_DAT4 = 161, 188 - MX51_PAD_DISP1_DAT5 = 162, 189 - MX51_PAD_DISP1_DAT6 = 163, 190 - MX51_PAD_DISP1_DAT7 = 164, 191 - MX51_PAD_DISP1_DAT8 = 165, 192 - MX51_PAD_DISP1_DAT9 = 166, 193 - MX51_PAD_DISP1_DAT10 = 167, 194 - MX51_PAD_DISP1_DAT11 = 168, 195 - MX51_PAD_DISP1_DAT12 = 169, 196 - MX51_PAD_DISP1_DAT13 = 170, 197 - MX51_PAD_DISP1_DAT14 = 171, 198 - MX51_PAD_DISP1_DAT15 = 172, 199 - MX51_PAD_DISP1_DAT16 = 173, 200 - MX51_PAD_DISP1_DAT17 = 174, 201 - MX51_PAD_DISP1_DAT18 = 175, 202 - MX51_PAD_DISP1_DAT19 = 176, 203 - MX51_PAD_DISP1_DAT20 = 177, 204 - MX51_PAD_DISP1_DAT21 = 178, 205 - MX51_PAD_DISP1_DAT22 = 179, 206 - MX51_PAD_DISP1_DAT23 = 180, 207 - MX51_PAD_DI1_PIN3 = 181, 208 - MX51_PAD_DI1_PIN2 = 182, 209 - MX51_PAD_DI_GP2 = 183, 210 - MX51_PAD_DI_GP3 = 184, 211 - MX51_PAD_DI2_PIN4 = 185, 212 - MX51_PAD_DI2_PIN2 = 186, 213 - MX51_PAD_DI2_PIN3 = 187, 214 - MX51_PAD_DI2_DISP_CLK = 188, 215 - MX51_PAD_DI_GP4 = 189, 216 - MX51_PAD_DISP2_DAT0 = 190, 217 - MX51_PAD_DISP2_DAT1 = 191, 218 - MX51_PAD_DISP2_DAT2 = 192, 219 - MX51_PAD_DISP2_DAT3 = 193, 220 - MX51_PAD_DISP2_DAT4 = 194, 221 - MX51_PAD_DISP2_DAT5 = 195, 222 - MX51_PAD_DISP2_DAT6 = 196, 223 - MX51_PAD_DISP2_DAT7 = 197, 224 - MX51_PAD_DISP2_DAT8 = 198, 225 - MX51_PAD_DISP2_DAT9 = 199, 226 - MX51_PAD_DISP2_DAT10 = 200, 227 - MX51_PAD_DISP2_DAT11 = 201, 228 - MX51_PAD_DISP2_DAT12 = 202, 229 - MX51_PAD_DISP2_DAT13 = 203, 230 - MX51_PAD_DISP2_DAT14 = 204, 231 - MX51_PAD_DISP2_DAT15 = 205, 232 - MX51_PAD_SD1_CMD = 206, 233 - MX51_PAD_SD1_CLK = 207, 234 - MX51_PAD_SD1_DATA0 = 208, 235 - MX51_PAD_EIM_DA0 = 209, 236 - MX51_PAD_EIM_DA1 = 210, 237 - MX51_PAD_EIM_DA2 = 211, 238 - MX51_PAD_EIM_DA3 = 212, 239 - MX51_PAD_SD1_DATA1 = 213, 240 - MX51_PAD_EIM_DA4 = 214, 241 - MX51_PAD_EIM_DA5 = 215, 242 - MX51_PAD_EIM_DA6 = 216, 243 - MX51_PAD_EIM_DA7 = 217, 244 - MX51_PAD_SD1_DATA2 = 218, 245 - MX51_PAD_EIM_DA10 = 219, 246 - MX51_PAD_EIM_DA11 = 220, 247 - MX51_PAD_EIM_DA8 = 221, 248 - MX51_PAD_EIM_DA9 = 222, 249 - MX51_PAD_SD1_DATA3 = 223, 250 - MX51_PAD_GPIO1_0 = 224, 251 - MX51_PAD_GPIO1_1 = 225, 252 - MX51_PAD_EIM_DA12 = 226, 253 - MX51_PAD_EIM_DA13 = 227, 254 - MX51_PAD_EIM_DA14 = 228, 255 - MX51_PAD_EIM_DA15 = 229, 256 - MX51_PAD_SD2_CMD = 230, 257 - MX51_PAD_SD2_CLK = 231, 258 - MX51_PAD_SD2_DATA0 = 232, 259 - MX51_PAD_SD2_DATA1 = 233, 260 - MX51_PAD_SD2_DATA2 = 234, 261 - MX51_PAD_SD2_DATA3 = 235, 262 - MX51_PAD_GPIO1_2 = 236, 263 - MX51_PAD_GPIO1_3 = 237, 264 - MX51_PAD_PMIC_INT_REQ = 238, 265 - MX51_PAD_GPIO1_4 = 239, 266 - MX51_PAD_GPIO1_5 = 240, 267 - MX51_PAD_GPIO1_6 = 241, 268 - MX51_PAD_GPIO1_7 = 242, 269 - MX51_PAD_GPIO1_8 = 243, 270 - MX51_PAD_GPIO1_9 = 244, 271 - }; 272 - 273 - /* imx51 register maps */ 274 - static struct imx_pin_reg imx51_pin_regs[] = { 275 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 5, 0x000, 0), /* MX51_PAD_EIM_D16__AUD4_RXFS */ 276 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 7, 0x8d8, 0), /* MX51_PAD_EIM_D16__AUD5_TXD */ 277 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 0, 0x000, 0), /* MX51_PAD_EIM_D16__EIM_D16 */ 278 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 1, 0x000, 0), /* MX51_PAD_EIM_D16__GPIO2_0 */ 279 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 4, 0x9b4, 0), /* MX51_PAD_EIM_D16__I2C1_SDA */ 280 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 3, 0x000, 0), /* MX51_PAD_EIM_D16__UART2_CTS */ 281 - IMX_PIN_REG(MX51_PAD_EIM_D16, 0x3f0, 0x05c, 2, 0x000, 0), /* MX51_PAD_EIM_D16__USBH2_DATA0 */ 282 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 7, 0x8d4, 0), /* MX51_PAD_EIM_D17__AUD5_RXD */ 283 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 0, 0x000, 0), /* MX51_PAD_EIM_D17__EIM_D17 */ 284 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 1, 0x000, 0), /* MX51_PAD_EIM_D17__GPIO2_1 */ 285 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 3, 0x9ec, 0), /* MX51_PAD_EIM_D17__UART2_RXD */ 286 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 4, 0x000, 0), /* MX51_PAD_EIM_D17__UART3_CTS */ 287 - IMX_PIN_REG(MX51_PAD_EIM_D17, 0x3f4, 0x060, 2, 0x000, 0), /* MX51_PAD_EIM_D17__USBH2_DATA1 */ 288 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 7, 0x8e4, 0), /* MX51_PAD_EIM_D18__AUD5_TXC */ 289 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 0, 0x000, 0), /* MX51_PAD_EIM_D18__EIM_D18 */ 290 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 1, 0x000, 0), /* MX51_PAD_EIM_D18__GPIO2_2 */ 291 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 3, 0x000, 0), /* MX51_PAD_EIM_D18__UART2_TXD */ 292 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 4, 0x9f0, 1), /* MX51_PAD_EIM_D18__UART3_RTS */ 293 - IMX_PIN_REG(MX51_PAD_EIM_D18, 0x3f8, 0x064, 2, 0x000, 0), /* MX51_PAD_EIM_D18__USBH2_DATA2 */ 294 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 5, 0x000, 0), /* MX51_PAD_EIM_D19__AUD4_RXC */ 295 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 7, 0x8e8, 0), /* MX51_PAD_EIM_D19__AUD5_TXFS */ 296 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 0, 0x000, 0), /* MX51_PAD_EIM_D19__EIM_D19 */ 297 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 1, 0x000, 0), /* MX51_PAD_EIM_D19__GPIO2_3 */ 298 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 4, 0x9b0, 0), /* MX51_PAD_EIM_D19__I2C1_SCL */ 299 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 3, 0x9e8, 1), /* MX51_PAD_EIM_D19__UART2_RTS */ 300 - IMX_PIN_REG(MX51_PAD_EIM_D19, 0x3fc, 0x068, 2, 0x000, 0), /* MX51_PAD_EIM_D19__USBH2_DATA3 */ 301 - IMX_PIN_REG(MX51_PAD_EIM_D20, 0x400, 0x06c, 5, 0x8c8, 0), /* MX51_PAD_EIM_D20__AUD4_TXD */ 302 - IMX_PIN_REG(MX51_PAD_EIM_D20, 0x400, 0x06c, 0, 0x000, 0), /* MX51_PAD_EIM_D20__EIM_D20 */ 303 - IMX_PIN_REG(MX51_PAD_EIM_D20, 0x400, 0x06c, 1, 0x000, 0), /* MX51_PAD_EIM_D20__GPIO2_4 */ 304 - IMX_PIN_REG(MX51_PAD_EIM_D20, 0x400, 0x06c, 4, 0x000, 0), /* MX51_PAD_EIM_D20__SRTC_ALARM_DEB */ 305 - IMX_PIN_REG(MX51_PAD_EIM_D20, 0x400, 0x06c, 2, 0x000, 0), /* MX51_PAD_EIM_D20__USBH2_DATA4 */ 306 - IMX_PIN_REG(MX51_PAD_EIM_D21, 0x404, 0x070, 5, 0x8c4, 0), /* MX51_PAD_EIM_D21__AUD4_RXD */ 307 - IMX_PIN_REG(MX51_PAD_EIM_D21, 0x404, 0x070, 0, 0x000, 0), /* MX51_PAD_EIM_D21__EIM_D21 */ 308 - IMX_PIN_REG(MX51_PAD_EIM_D21, 0x404, 0x070, 1, 0x000, 0), /* MX51_PAD_EIM_D21__GPIO2_5 */ 309 - IMX_PIN_REG(MX51_PAD_EIM_D21, 0x404, 0x070, 3, 0x000, 0), /* MX51_PAD_EIM_D21__SRTC_ALARM_DEB */ 310 - IMX_PIN_REG(MX51_PAD_EIM_D21, 0x404, 0x070, 2, 0x000, 0), /* MX51_PAD_EIM_D21__USBH2_DATA5 */ 311 - IMX_PIN_REG(MX51_PAD_EIM_D22, 0x408, 0x074, 5, 0x8cc, 0), /* MX51_PAD_EIM_D22__AUD4_TXC */ 312 - IMX_PIN_REG(MX51_PAD_EIM_D22, 0x408, 0x074, 0, 0x000, 0), /* MX51_PAD_EIM_D22__EIM_D22 */ 313 - IMX_PIN_REG(MX51_PAD_EIM_D22, 0x408, 0x074, 1, 0x000, 0), /* MX51_PAD_EIM_D22__GPIO2_6 */ 314 - IMX_PIN_REG(MX51_PAD_EIM_D22, 0x408, 0x074, 2, 0x000, 0), /* MX51_PAD_EIM_D22__USBH2_DATA6 */ 315 - IMX_PIN_REG(MX51_PAD_EIM_D23, 0x40c, 0x078, 5, 0x8d0, 0), /* MX51_PAD_EIM_D23__AUD4_TXFS */ 316 - IMX_PIN_REG(MX51_PAD_EIM_D23, 0x40c, 0x078, 0, 0x000, 0), /* MX51_PAD_EIM_D23__EIM_D23 */ 317 - IMX_PIN_REG(MX51_PAD_EIM_D23, 0x40c, 0x078, 1, 0x000, 0), /* MX51_PAD_EIM_D23__GPIO2_7 */ 318 - IMX_PIN_REG(MX51_PAD_EIM_D23, 0x40c, 0x078, 4, 0x000, 0), /* MX51_PAD_EIM_D23__SPDIF_OUT1 */ 319 - IMX_PIN_REG(MX51_PAD_EIM_D23, 0x40c, 0x078, 2, 0x000, 0), /* MX51_PAD_EIM_D23__USBH2_DATA7 */ 320 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 5, 0x8f8, 0), /* MX51_PAD_EIM_D24__AUD6_RXFS */ 321 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 0, 0x000, 0), /* MX51_PAD_EIM_D24__EIM_D24 */ 322 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 1, 0x000, 0), /* MX51_PAD_EIM_D24__GPIO2_8 */ 323 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 4, 0x9bc, 0), /* MX51_PAD_EIM_D24__I2C2_SDA */ 324 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 3, 0x000, 0), /* MX51_PAD_EIM_D24__UART3_CTS */ 325 - IMX_PIN_REG(MX51_PAD_EIM_D24, 0x410, 0x07c, 2, 0x000, 0), /* MX51_PAD_EIM_D24__USBOTG_DATA0 */ 326 - IMX_PIN_REG(MX51_PAD_EIM_D25, 0x414, 0x080, 0, 0x000, 0), /* MX51_PAD_EIM_D25__EIM_D25 */ 327 - IMX_PIN_REG(MX51_PAD_EIM_D25, 0x414, 0x080, 1, 0x9c8, 0), /* MX51_PAD_EIM_D25__KEY_COL6 */ 328 - IMX_PIN_REG(MX51_PAD_EIM_D25, 0x414, 0x080, 4, 0x000, 0), /* MX51_PAD_EIM_D25__UART2_CTS */ 329 - IMX_PIN_REG(MX51_PAD_EIM_D25, 0x414, 0x080, 3, 0x9f4, 0), /* MX51_PAD_EIM_D25__UART3_RXD */ 330 - IMX_PIN_REG(MX51_PAD_EIM_D25, 0x414, 0x080, 2, 0x000, 0), /* MX51_PAD_EIM_D25__USBOTG_DATA1 */ 331 - IMX_PIN_REG(MX51_PAD_EIM_D26, 0x418, 0x084, 0, 0x000, 0), /* MX51_PAD_EIM_D26__EIM_D26 */ 332 - IMX_PIN_REG(MX51_PAD_EIM_D26, 0x418, 0x084, 1, 0x9cc, 0), /* MX51_PAD_EIM_D26__KEY_COL7 */ 333 - IMX_PIN_REG(MX51_PAD_EIM_D26, 0x418, 0x084, 4, 0x9e8, 3), /* MX51_PAD_EIM_D26__UART2_RTS */ 334 - IMX_PIN_REG(MX51_PAD_EIM_D26, 0x418, 0x084, 3, 0x000, 0), /* MX51_PAD_EIM_D26__UART3_TXD */ 335 - IMX_PIN_REG(MX51_PAD_EIM_D26, 0x418, 0x084, 2, 0x000, 0), /* MX51_PAD_EIM_D26__USBOTG_DATA2 */ 336 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 5, 0x8f4, 0), /* MX51_PAD_EIM_D27__AUD6_RXC */ 337 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 0, 0x000, 0), /* MX51_PAD_EIM_D27__EIM_D27 */ 338 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 1, 0x000, 0), /* MX51_PAD_EIM_D27__GPIO2_9 */ 339 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 4, 0x9b8, 0), /* MX51_PAD_EIM_D27__I2C2_SCL */ 340 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 3, 0x9f0, 3), /* MX51_PAD_EIM_D27__UART3_RTS */ 341 - IMX_PIN_REG(MX51_PAD_EIM_D27, 0x41c, 0x088, 2, 0x000, 0), /* MX51_PAD_EIM_D27__USBOTG_DATA3 */ 342 - IMX_PIN_REG(MX51_PAD_EIM_D28, 0x420, 0x08c, 5, 0x8f0, 0), /* MX51_PAD_EIM_D28__AUD6_TXD */ 343 - IMX_PIN_REG(MX51_PAD_EIM_D28, 0x420, 0x08c, 0, 0x000, 0), /* MX51_PAD_EIM_D28__EIM_D28 */ 344 - IMX_PIN_REG(MX51_PAD_EIM_D28, 0x420, 0x08c, 1, 0x9d0, 0), /* MX51_PAD_EIM_D28__KEY_ROW4 */ 345 - IMX_PIN_REG(MX51_PAD_EIM_D28, 0x420, 0x08c, 2, 0x000, 0), /* MX51_PAD_EIM_D28__USBOTG_DATA4 */ 346 - IMX_PIN_REG(MX51_PAD_EIM_D29, 0x424, 0x090, 5, 0x8ec, 0), /* MX51_PAD_EIM_D29__AUD6_RXD */ 347 - IMX_PIN_REG(MX51_PAD_EIM_D29, 0x424, 0x090, 0, 0x000, 0), /* MX51_PAD_EIM_D29__EIM_D29 */ 348 - IMX_PIN_REG(MX51_PAD_EIM_D29, 0x424, 0x090, 1, 0x9d4, 0), /* MX51_PAD_EIM_D29__KEY_ROW5 */ 349 - IMX_PIN_REG(MX51_PAD_EIM_D29, 0x424, 0x090, 2, 0x000, 0), /* MX51_PAD_EIM_D29__USBOTG_DATA5 */ 350 - IMX_PIN_REG(MX51_PAD_EIM_D30, 0x428, 0x094, 5, 0x8fc, 0), /* MX51_PAD_EIM_D30__AUD6_TXC */ 351 - IMX_PIN_REG(MX51_PAD_EIM_D30, 0x428, 0x094, 0, 0x000, 0), /* MX51_PAD_EIM_D30__EIM_D30 */ 352 - IMX_PIN_REG(MX51_PAD_EIM_D30, 0x428, 0x094, 1, 0x9d8, 0), /* MX51_PAD_EIM_D30__KEY_ROW6 */ 353 - IMX_PIN_REG(MX51_PAD_EIM_D30, 0x428, 0x094, 2, 0x000, 0), /* MX51_PAD_EIM_D30__USBOTG_DATA6 */ 354 - IMX_PIN_REG(MX51_PAD_EIM_D31, 0x42c, 0x098, 5, 0x900, 0), /* MX51_PAD_EIM_D31__AUD6_TXFS */ 355 - IMX_PIN_REG(MX51_PAD_EIM_D31, 0x42c, 0x098, 0, 0x000, 0), /* MX51_PAD_EIM_D31__EIM_D31 */ 356 - IMX_PIN_REG(MX51_PAD_EIM_D31, 0x42c, 0x098, 1, 0x9dc, 0), /* MX51_PAD_EIM_D31__KEY_ROW7 */ 357 - IMX_PIN_REG(MX51_PAD_EIM_D31, 0x42c, 0x098, 2, 0x000, 0), /* MX51_PAD_EIM_D31__USBOTG_DATA7 */ 358 - IMX_PIN_REG(MX51_PAD_EIM_A16, 0x430, 0x09c, 0, 0x000, 0), /* MX51_PAD_EIM_A16__EIM_A16 */ 359 - IMX_PIN_REG(MX51_PAD_EIM_A16, 0x430, 0x09c, 1, 0x000, 0), /* MX51_PAD_EIM_A16__GPIO2_10 */ 360 - IMX_PIN_REG(MX51_PAD_EIM_A16, 0x430, 0x09c, 7, 0x000, 0), /* MX51_PAD_EIM_A16__OSC_FREQ_SEL0 */ 361 - IMX_PIN_REG(MX51_PAD_EIM_A17, 0x434, 0x0a0, 0, 0x000, 0), /* MX51_PAD_EIM_A17__EIM_A17 */ 362 - IMX_PIN_REG(MX51_PAD_EIM_A17, 0x434, 0x0a0, 1, 0x000, 0), /* MX51_PAD_EIM_A17__GPIO2_11 */ 363 - IMX_PIN_REG(MX51_PAD_EIM_A17, 0x434, 0x0a0, 7, 0x000, 0), /* MX51_PAD_EIM_A17__OSC_FREQ_SEL1 */ 364 - IMX_PIN_REG(MX51_PAD_EIM_A18, 0x438, 0x0a4, 7, 0x000, 0), /* MX51_PAD_EIM_A18__BOOT_LPB0 */ 365 - IMX_PIN_REG(MX51_PAD_EIM_A18, 0x438, 0x0a4, 0, 0x000, 0), /* MX51_PAD_EIM_A18__EIM_A18 */ 366 - IMX_PIN_REG(MX51_PAD_EIM_A18, 0x438, 0x0a4, 1, 0x000, 0), /* MX51_PAD_EIM_A18__GPIO2_12 */ 367 - IMX_PIN_REG(MX51_PAD_EIM_A19, 0x43c, 0x0a8, 7, 0x000, 0), /* MX51_PAD_EIM_A19__BOOT_LPB1 */ 368 - IMX_PIN_REG(MX51_PAD_EIM_A19, 0x43c, 0x0a8, 0, 0x000, 0), /* MX51_PAD_EIM_A19__EIM_A19 */ 369 - IMX_PIN_REG(MX51_PAD_EIM_A19, 0x43c, 0x0a8, 1, 0x000, 0), /* MX51_PAD_EIM_A19__GPIO2_13 */ 370 - IMX_PIN_REG(MX51_PAD_EIM_A20, 0x440, 0x0ac, 7, 0x000, 0), /* MX51_PAD_EIM_A20__BOOT_UART_SRC0 */ 371 - IMX_PIN_REG(MX51_PAD_EIM_A20, 0x440, 0x0ac, 0, 0x000, 0), /* MX51_PAD_EIM_A20__EIM_A20 */ 372 - IMX_PIN_REG(MX51_PAD_EIM_A20, 0x440, 0x0ac, 1, 0x000, 0), /* MX51_PAD_EIM_A20__GPIO2_14 */ 373 - IMX_PIN_REG(MX51_PAD_EIM_A21, 0x444, 0x0b0, 7, 0x000, 0), /* MX51_PAD_EIM_A21__BOOT_UART_SRC1 */ 374 - IMX_PIN_REG(MX51_PAD_EIM_A21, 0x444, 0x0b0, 0, 0x000, 0), /* MX51_PAD_EIM_A21__EIM_A21 */ 375 - IMX_PIN_REG(MX51_PAD_EIM_A21, 0x444, 0x0b0, 1, 0x000, 0), /* MX51_PAD_EIM_A21__GPIO2_15 */ 376 - IMX_PIN_REG(MX51_PAD_EIM_A22, 0x448, 0x0b4, 0, 0x000, 0), /* MX51_PAD_EIM_A22__EIM_A22 */ 377 - IMX_PIN_REG(MX51_PAD_EIM_A22, 0x448, 0x0b4, 1, 0x000, 0), /* MX51_PAD_EIM_A22__GPIO2_16 */ 378 - IMX_PIN_REG(MX51_PAD_EIM_A23, 0x44c, 0x0b8, 7, 0x000, 0), /* MX51_PAD_EIM_A23__BOOT_HPN_EN */ 379 - IMX_PIN_REG(MX51_PAD_EIM_A23, 0x44c, 0x0b8, 0, 0x000, 0), /* MX51_PAD_EIM_A23__EIM_A23 */ 380 - IMX_PIN_REG(MX51_PAD_EIM_A23, 0x44c, 0x0b8, 1, 0x000, 0), /* MX51_PAD_EIM_A23__GPIO2_17 */ 381 - IMX_PIN_REG(MX51_PAD_EIM_A24, 0x450, 0x0bc, 0, 0x000, 0), /* MX51_PAD_EIM_A24__EIM_A24 */ 382 - IMX_PIN_REG(MX51_PAD_EIM_A24, 0x450, 0x0bc, 1, 0x000, 0), /* MX51_PAD_EIM_A24__GPIO2_18 */ 383 - IMX_PIN_REG(MX51_PAD_EIM_A24, 0x450, 0x0bc, 2, 0x000, 0), /* MX51_PAD_EIM_A24__USBH2_CLK */ 384 - IMX_PIN_REG(MX51_PAD_EIM_A25, 0x454, 0x0c0, 6, 0x000, 0), /* MX51_PAD_EIM_A25__DISP1_PIN4 */ 385 - IMX_PIN_REG(MX51_PAD_EIM_A25, 0x454, 0x0c0, 0, 0x000, 0), /* MX51_PAD_EIM_A25__EIM_A25 */ 386 - IMX_PIN_REG(MX51_PAD_EIM_A25, 0x454, 0x0c0, 1, 0x000, 0), /* MX51_PAD_EIM_A25__GPIO2_19 */ 387 - IMX_PIN_REG(MX51_PAD_EIM_A25, 0x454, 0x0c0, 2, 0x000, 0), /* MX51_PAD_EIM_A25__USBH2_DIR */ 388 - IMX_PIN_REG(MX51_PAD_EIM_A26, 0x458, 0x0c4, 5, 0x9a0, 0), /* MX51_PAD_EIM_A26__CSI1_DATA_EN */ 389 - IMX_PIN_REG(MX51_PAD_EIM_A26, 0x458, 0x0c4, 6, 0x908, 0), /* MX51_PAD_EIM_A26__DISP2_EXT_CLK */ 390 - IMX_PIN_REG(MX51_PAD_EIM_A26, 0x458, 0x0c4, 0, 0x000, 0), /* MX51_PAD_EIM_A26__EIM_A26 */ 391 - IMX_PIN_REG(MX51_PAD_EIM_A26, 0x458, 0x0c4, 1, 0x000, 0), /* MX51_PAD_EIM_A26__GPIO2_20 */ 392 - IMX_PIN_REG(MX51_PAD_EIM_A26, 0x458, 0x0c4, 2, 0x000, 0), /* MX51_PAD_EIM_A26__USBH2_STP */ 393 - IMX_PIN_REG(MX51_PAD_EIM_A27, 0x45c, 0x0c8, 5, 0x99c, 0), /* MX51_PAD_EIM_A27__CSI2_DATA_EN */ 394 - IMX_PIN_REG(MX51_PAD_EIM_A27, 0x45c, 0x0c8, 6, 0x9a4, 0), /* MX51_PAD_EIM_A27__DISP1_PIN1 */ 395 - IMX_PIN_REG(MX51_PAD_EIM_A27, 0x45c, 0x0c8, 0, 0x000, 0), /* MX51_PAD_EIM_A27__EIM_A27 */ 396 - IMX_PIN_REG(MX51_PAD_EIM_A27, 0x45c, 0x0c8, 1, 0x000, 0), /* MX51_PAD_EIM_A27__GPIO2_21 */ 397 - IMX_PIN_REG(MX51_PAD_EIM_A27, 0x45c, 0x0c8, 2, 0x000, 0), /* MX51_PAD_EIM_A27__USBH2_NXT */ 398 - IMX_PIN_REG(MX51_PAD_EIM_EB0, 0x460, 0x0cc, 0, 0x000, 0), /* MX51_PAD_EIM_EB0__EIM_EB0 */ 399 - IMX_PIN_REG(MX51_PAD_EIM_EB1, 0x464, 0x0d0, 0, 0x000, 0), /* MX51_PAD_EIM_EB1__EIM_EB1 */ 400 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 6, 0x8e0, 0), /* MX51_PAD_EIM_EB2__AUD5_RXFS */ 401 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 5, 0x000, 0), /* MX51_PAD_EIM_EB2__CSI1_D2 */ 402 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 0, 0x000, 0), /* MX51_PAD_EIM_EB2__EIM_EB2 */ 403 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 3, 0x954, 0), /* MX51_PAD_EIM_EB2__FEC_MDIO */ 404 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 1, 0x000, 0), /* MX51_PAD_EIM_EB2__GPIO2_22 */ 405 - IMX_PIN_REG(MX51_PAD_EIM_EB2, 0x468, 0x0d4, 7, 0x000, 0), /* MX51_PAD_EIM_EB2__GPT_CMPOUT1 */ 406 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 6, 0x8dc, 0), /* MX51_PAD_EIM_EB3__AUD5_RXC */ 407 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 5, 0x000, 0), /* MX51_PAD_EIM_EB3__CSI1_D3 */ 408 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 0, 0x000, 0), /* MX51_PAD_EIM_EB3__EIM_EB3 */ 409 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 3, 0x95c, 0), /* MX51_PAD_EIM_EB3__FEC_RDATA1 */ 410 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 1, 0x000, 0), /* MX51_PAD_EIM_EB3__GPIO2_23 */ 411 - IMX_PIN_REG(MX51_PAD_EIM_EB3, 0x46c, 0x0d8, 7, 0x000, 0), /* MX51_PAD_EIM_EB3__GPT_CMPOUT2 */ 412 - IMX_PIN_REG(MX51_PAD_EIM_OE, 0x470, 0x0dc, 0, 0x000, 0), /* MX51_PAD_EIM_OE__EIM_OE */ 413 - IMX_PIN_REG(MX51_PAD_EIM_OE, 0x470, 0x0dc, 1, 0x000, 0), /* MX51_PAD_EIM_OE__GPIO2_24 */ 414 - IMX_PIN_REG(MX51_PAD_EIM_CS0, 0x474, 0x0e0, 0, 0x000, 0), /* MX51_PAD_EIM_CS0__EIM_CS0 */ 415 - IMX_PIN_REG(MX51_PAD_EIM_CS0, 0x474, 0x0e0, 1, 0x000, 0), /* MX51_PAD_EIM_CS0__GPIO2_25 */ 416 - IMX_PIN_REG(MX51_PAD_EIM_CS1, 0x478, 0x0e4, 0, 0x000, 0), /* MX51_PAD_EIM_CS1__EIM_CS1 */ 417 - IMX_PIN_REG(MX51_PAD_EIM_CS1, 0x478, 0x0e4, 1, 0x000, 0), /* MX51_PAD_EIM_CS1__GPIO2_26 */ 418 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 6, 0x8d8, 1), /* MX51_PAD_EIM_CS2__AUD5_TXD */ 419 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 5, 0x000, 0), /* MX51_PAD_EIM_CS2__CSI1_D4 */ 420 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 0, 0x000, 0), /* MX51_PAD_EIM_CS2__EIM_CS2 */ 421 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 3, 0x960, 0), /* MX51_PAD_EIM_CS2__FEC_RDATA2 */ 422 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 1, 0x000, 0), /* MX51_PAD_EIM_CS2__GPIO2_27 */ 423 - IMX_PIN_REG(MX51_PAD_EIM_CS2, 0x47c, 0x0e8, 2, 0x000, 0), /* MX51_PAD_EIM_CS2__USBOTG_STP */ 424 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 6, 0x8d4, 1), /* MX51_PAD_EIM_CS3__AUD5_RXD */ 425 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 5, 0x000, 0), /* MX51_PAD_EIM_CS3__CSI1_D5 */ 426 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 0, 0x000, 0), /* MX51_PAD_EIM_CS3__EIM_CS3 */ 427 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 3, 0x964, 0), /* MX51_PAD_EIM_CS3__FEC_RDATA3 */ 428 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 1, 0x000, 0), /* MX51_PAD_EIM_CS3__GPIO2_28 */ 429 - IMX_PIN_REG(MX51_PAD_EIM_CS3, 0x480, 0x0ec, 2, 0x000, 0), /* MX51_PAD_EIM_CS3__USBOTG_NXT */ 430 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 6, 0x8e4, 1), /* MX51_PAD_EIM_CS4__AUD5_TXC */ 431 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 5, 0x000, 0), /* MX51_PAD_EIM_CS4__CSI1_D6 */ 432 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 0, 0x000, 0), /* MX51_PAD_EIM_CS4__EIM_CS4 */ 433 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 3, 0x970, 0), /* MX51_PAD_EIM_CS4__FEC_RX_ER */ 434 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 1, 0x000, 0), /* MX51_PAD_EIM_CS4__GPIO2_29 */ 435 - IMX_PIN_REG(MX51_PAD_EIM_CS4, 0x484, 0x0f0, 2, 0x000, 0), /* MX51_PAD_EIM_CS4__USBOTG_CLK */ 436 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 6, 0x8e8, 1), /* MX51_PAD_EIM_CS5__AUD5_TXFS */ 437 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 5, 0x000, 0), /* MX51_PAD_EIM_CS5__CSI1_D7 */ 438 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 4, 0x904, 0), /* MX51_PAD_EIM_CS5__DISP1_EXT_CLK */ 439 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 0, 0x000, 0), /* MX51_PAD_EIM_CS5__EIM_CS5 */ 440 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 3, 0x950, 0), /* MX51_PAD_EIM_CS5__FEC_CRS */ 441 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 1, 0x000, 0), /* MX51_PAD_EIM_CS5__GPIO2_30 */ 442 - IMX_PIN_REG(MX51_PAD_EIM_CS5, 0x488, 0x0f4, 2, 0x000, 0), /* MX51_PAD_EIM_CS5__USBOTG_DIR */ 443 - IMX_PIN_REG(MX51_PAD_EIM_DTACK, 0x48c, 0x0f8, 0, 0x000, 0), /* MX51_PAD_EIM_DTACK__EIM_DTACK */ 444 - IMX_PIN_REG(MX51_PAD_EIM_DTACK, 0x48c, 0x0f8, 1, 0x000, 0), /* MX51_PAD_EIM_DTACK__GPIO2_31 */ 445 - IMX_PIN_REG(MX51_PAD_EIM_LBA, 0x494, 0x0fc, 0, 0x000, 0), /* MX51_PAD_EIM_LBA__EIM_LBA */ 446 - IMX_PIN_REG(MX51_PAD_EIM_LBA, 0x494, 0x0fc, 1, 0x978, 0), /* MX51_PAD_EIM_LBA__GPIO3_1 */ 447 - IMX_PIN_REG(MX51_PAD_EIM_CRE, 0x4a0, 0x100, 0, 0x000, 0), /* MX51_PAD_EIM_CRE__EIM_CRE */ 448 - IMX_PIN_REG(MX51_PAD_EIM_CRE, 0x4a0, 0x100, 1, 0x97c, 0), /* MX51_PAD_EIM_CRE__GPIO3_2 */ 449 - IMX_PIN_REG(MX51_PAD_DRAM_CS1, 0x4d0, 0x104, 0, 0x000, 0), /* MX51_PAD_DRAM_CS1__DRAM_CS1 */ 450 - IMX_PIN_REG(MX51_PAD_NANDF_WE_B, 0x4e4, 0x108, 3, 0x980, 0), /* MX51_PAD_NANDF_WE_B__GPIO3_3 */ 451 - IMX_PIN_REG(MX51_PAD_NANDF_WE_B, 0x4e4, 0x108, 0, 0x000, 0), /* MX51_PAD_NANDF_WE_B__NANDF_WE_B */ 452 - IMX_PIN_REG(MX51_PAD_NANDF_WE_B, 0x4e4, 0x108, 1, 0x000, 0), /* MX51_PAD_NANDF_WE_B__PATA_DIOW */ 453 - IMX_PIN_REG(MX51_PAD_NANDF_WE_B, 0x4e4, 0x108, 2, 0x93c, 0), /* MX51_PAD_NANDF_WE_B__SD3_DATA0 */ 454 - IMX_PIN_REG(MX51_PAD_NANDF_RE_B, 0x4e8, 0x10c, 3, 0x984, 0), /* MX51_PAD_NANDF_RE_B__GPIO3_4 */ 455 - IMX_PIN_REG(MX51_PAD_NANDF_RE_B, 0x4e8, 0x10c, 0, 0x000, 0), /* MX51_PAD_NANDF_RE_B__NANDF_RE_B */ 456 - IMX_PIN_REG(MX51_PAD_NANDF_RE_B, 0x4e8, 0x10c, 1, 0x000, 0), /* MX51_PAD_NANDF_RE_B__PATA_DIOR */ 457 - IMX_PIN_REG(MX51_PAD_NANDF_RE_B, 0x4e8, 0x10c, 2, 0x940, 0), /* MX51_PAD_NANDF_RE_B__SD3_DATA1 */ 458 - IMX_PIN_REG(MX51_PAD_NANDF_ALE, 0x4ec, 0x110, 3, 0x988, 0), /* MX51_PAD_NANDF_ALE__GPIO3_5 */ 459 - IMX_PIN_REG(MX51_PAD_NANDF_ALE, 0x4ec, 0x110, 0, 0x000, 0), /* MX51_PAD_NANDF_ALE__NANDF_ALE */ 460 - IMX_PIN_REG(MX51_PAD_NANDF_ALE, 0x4ec, 0x110, 1, 0x000, 0), /* MX51_PAD_NANDF_ALE__PATA_BUFFER_EN */ 461 - IMX_PIN_REG(MX51_PAD_NANDF_CLE, 0x4f0, 0x114, 3, 0x98c, 0), /* MX51_PAD_NANDF_CLE__GPIO3_6 */ 462 - IMX_PIN_REG(MX51_PAD_NANDF_CLE, 0x4f0, 0x114, 0, 0x000, 0), /* MX51_PAD_NANDF_CLE__NANDF_CLE */ 463 - IMX_PIN_REG(MX51_PAD_NANDF_CLE, 0x4f0, 0x114, 1, 0x000, 0), /* MX51_PAD_NANDF_CLE__PATA_RESET_B */ 464 - IMX_PIN_REG(MX51_PAD_NANDF_WP_B, 0x4f4, 0x118, 3, 0x990, 0), /* MX51_PAD_NANDF_WP_B__GPIO3_7 */ 465 - IMX_PIN_REG(MX51_PAD_NANDF_WP_B, 0x4f4, 0x118, 0, 0x000, 0), /* MX51_PAD_NANDF_WP_B__NANDF_WP_B */ 466 - IMX_PIN_REG(MX51_PAD_NANDF_WP_B, 0x4f4, 0x118, 1, 0x000, 0), /* MX51_PAD_NANDF_WP_B__PATA_DMACK */ 467 - IMX_PIN_REG(MX51_PAD_NANDF_WP_B, 0x4f4, 0x118, 2, 0x944, 0), /* MX51_PAD_NANDF_WP_B__SD3_DATA2 */ 468 - IMX_PIN_REG(MX51_PAD_NANDF_RB0, 0x4f8, 0x11c, 5, 0x930, 0), /* MX51_PAD_NANDF_RB0__ECSPI2_SS1 */ 469 - IMX_PIN_REG(MX51_PAD_NANDF_RB0, 0x4f8, 0x11c, 3, 0x994, 0), /* MX51_PAD_NANDF_RB0__GPIO3_8 */ 470 - IMX_PIN_REG(MX51_PAD_NANDF_RB0, 0x4f8, 0x11c, 0, 0x000, 0), /* MX51_PAD_NANDF_RB0__NANDF_RB0 */ 471 - IMX_PIN_REG(MX51_PAD_NANDF_RB0, 0x4f8, 0x11c, 1, 0x000, 0), /* MX51_PAD_NANDF_RB0__PATA_DMARQ */ 472 - IMX_PIN_REG(MX51_PAD_NANDF_RB0, 0x4f8, 0x11c, 2, 0x948, 0), /* MX51_PAD_NANDF_RB0__SD3_DATA3 */ 473 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 6, 0x91c, 0), /* MX51_PAD_NANDF_RB1__CSPI_MOSI */ 474 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 2, 0x000, 0), /* MX51_PAD_NANDF_RB1__ECSPI2_RDY */ 475 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 3, 0x000, 0), /* MX51_PAD_NANDF_RB1__GPIO3_9 */ 476 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 0, 0x000, 0), /* MX51_PAD_NANDF_RB1__NANDF_RB1 */ 477 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 1, 0x000, 0), /* MX51_PAD_NANDF_RB1__PATA_IORDY */ 478 - IMX_PIN_REG(MX51_PAD_NANDF_RB1, 0x4fc, 0x120, 5, 0x000, 0), /* MX51_PAD_NANDF_RB1__SD4_CMD */ 479 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 5, 0x9a8, 0), /* MX51_PAD_NANDF_RB2__DISP2_WAIT */ 480 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 2, 0x000, 0), /* MX51_PAD_NANDF_RB2__ECSPI2_SCLK */ 481 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 1, 0x94c, 0), /* MX51_PAD_NANDF_RB2__FEC_COL */ 482 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 3, 0x000, 0), /* MX51_PAD_NANDF_RB2__GPIO3_10 */ 483 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 0, 0x000, 0), /* MX51_PAD_NANDF_RB2__NANDF_RB2 */ 484 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 7, 0x000, 0), /* MX51_PAD_NANDF_RB2__USBH3_H3_DP */ 485 - IMX_PIN_REG(MX51_PAD_NANDF_RB2, 0x500, 0x124, 6, 0xa20, 0), /* MX51_PAD_NANDF_RB2__USBH3_NXT */ 486 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 5, 0x000, 0), /* MX51_PAD_NANDF_RB3__DISP1_WAIT */ 487 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 2, 0x000, 0), /* MX51_PAD_NANDF_RB3__ECSPI2_MISO */ 488 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 1, 0x968, 0), /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */ 489 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 3, 0x000, 0), /* MX51_PAD_NANDF_RB3__GPIO3_11 */ 490 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 0, 0x000, 0), /* MX51_PAD_NANDF_RB3__NANDF_RB3 */ 491 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 6, 0x9f8, 0), /* MX51_PAD_NANDF_RB3__USBH3_CLK */ 492 - IMX_PIN_REG(MX51_PAD_NANDF_RB3, 0x504, 0x128, 7, 0x000, 0), /* MX51_PAD_NANDF_RB3__USBH3_H3_DM */ 493 - IMX_PIN_REG(MX51_PAD_GPIO_NAND, 0x514, 0x12c, 0, 0x998, 0), /* MX51_PAD_GPIO_NAND__GPIO_NAND */ 494 - IMX_PIN_REG(MX51_PAD_GPIO_NAND, 0x514, 0x12c, 1, 0x000, 0), /* MX51_PAD_GPIO_NAND__PATA_INTRQ */ 495 - IMX_PIN_REG(MX51_PAD_NANDF_CS0, 0x518, 0x130, 3, 0x000, 0), /* MX51_PAD_NANDF_CS0__GPIO3_16 */ 496 - IMX_PIN_REG(MX51_PAD_NANDF_CS0, 0x518, 0x130, 0, 0x000, 0), /* MX51_PAD_NANDF_CS0__NANDF_CS0 */ 497 - IMX_PIN_REG(MX51_PAD_NANDF_CS1, 0x51c, 0x134, 3, 0x000, 0), /* MX51_PAD_NANDF_CS1__GPIO3_17 */ 498 - IMX_PIN_REG(MX51_PAD_NANDF_CS1, 0x51c, 0x134, 0, 0x000, 0), /* MX51_PAD_NANDF_CS1__NANDF_CS1 */ 499 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 6, 0x914, 0), /* MX51_PAD_NANDF_CS2__CSPI_SCLK */ 500 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 2, 0x000, 0), /* MX51_PAD_NANDF_CS2__FEC_TX_ER */ 501 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 3, 0x000, 0), /* MX51_PAD_NANDF_CS2__GPIO3_18 */ 502 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 0, 0x000, 0), /* MX51_PAD_NANDF_CS2__NANDF_CS2 */ 503 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 1, 0x000, 0), /* MX51_PAD_NANDF_CS2__PATA_CS_0 */ 504 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 5, 0x000, 0), /* MX51_PAD_NANDF_CS2__SD4_CLK */ 505 - IMX_PIN_REG(MX51_PAD_NANDF_CS2, 0x520, 0x138, 7, 0x000, 0), /* MX51_PAD_NANDF_CS2__USBH3_H1_DP */ 506 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 2, 0x000, 0), /* MX51_PAD_NANDF_CS3__FEC_MDC */ 507 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 3, 0x000, 0), /* MX51_PAD_NANDF_CS3__GPIO3_19 */ 508 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 0, 0x000, 0), /* MX51_PAD_NANDF_CS3__NANDF_CS3 */ 509 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 1, 0x000, 0), /* MX51_PAD_NANDF_CS3__PATA_CS_1 */ 510 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 5, 0x000, 0), /* MX51_PAD_NANDF_CS3__SD4_DAT0 */ 511 - IMX_PIN_REG(MX51_PAD_NANDF_CS3, 0x524, 0x13c, 7, 0x000, 0), /* MX51_PAD_NANDF_CS3__USBH3_H1_DM */ 512 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 2, 0x000, 0), /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */ 513 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 3, 0x000, 0), /* MX51_PAD_NANDF_CS4__GPIO3_20 */ 514 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 0, 0x000, 0), /* MX51_PAD_NANDF_CS4__NANDF_CS4 */ 515 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 1, 0x000, 0), /* MX51_PAD_NANDF_CS4__PATA_DA_0 */ 516 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 5, 0x000, 0), /* MX51_PAD_NANDF_CS4__SD4_DAT1 */ 517 - IMX_PIN_REG(MX51_PAD_NANDF_CS4, 0x528, 0x140, 7, 0xa24, 0), /* MX51_PAD_NANDF_CS4__USBH3_STP */ 518 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 2, 0x000, 0), /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */ 519 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 3, 0x000, 0), /* MX51_PAD_NANDF_CS5__GPIO3_21 */ 520 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 0, 0x000, 0), /* MX51_PAD_NANDF_CS5__NANDF_CS5 */ 521 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 1, 0x000, 0), /* MX51_PAD_NANDF_CS5__PATA_DA_1 */ 522 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 5, 0x000, 0), /* MX51_PAD_NANDF_CS5__SD4_DAT2 */ 523 - IMX_PIN_REG(MX51_PAD_NANDF_CS5, 0x52c, 0x144, 7, 0xa1c, 0), /* MX51_PAD_NANDF_CS5__USBH3_DIR */ 524 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 7, 0x928, 0), /* MX51_PAD_NANDF_CS6__CSPI_SS3 */ 525 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 2, 0x000, 0), /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */ 526 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 3, 0x000, 0), /* MX51_PAD_NANDF_CS6__GPIO3_22 */ 527 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 0, 0x000, 0), /* MX51_PAD_NANDF_CS6__NANDF_CS6 */ 528 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 1, 0x000, 0), /* MX51_PAD_NANDF_CS6__PATA_DA_2 */ 529 - IMX_PIN_REG(MX51_PAD_NANDF_CS6, 0x530, 0x148, 5, 0x000, 0), /* MX51_PAD_NANDF_CS6__SD4_DAT3 */ 530 - IMX_PIN_REG(MX51_PAD_NANDF_CS7, 0x534, 0x14c, 1, 0x000, 0), /* MX51_PAD_NANDF_CS7__FEC_TX_EN */ 531 - IMX_PIN_REG(MX51_PAD_NANDF_CS7, 0x534, 0x14c, 3, 0x000, 0), /* MX51_PAD_NANDF_CS7__GPIO3_23 */ 532 - IMX_PIN_REG(MX51_PAD_NANDF_CS7, 0x534, 0x14c, 0, 0x000, 0), /* MX51_PAD_NANDF_CS7__NANDF_CS7 */ 533 - IMX_PIN_REG(MX51_PAD_NANDF_CS7, 0x534, 0x14c, 5, 0x000, 0), /* MX51_PAD_NANDF_CS7__SD3_CLK */ 534 - IMX_PIN_REG(MX51_PAD_NANDF_RDY_INT, 0x538, 0x150, 2, 0x000, 0), /* MX51_PAD_NANDF_RDY_INT__ECSPI2_SS0 */ 535 - IMX_PIN_REG(MX51_PAD_NANDF_RDY_INT, 0x538, 0x150, 1, 0x974, 0), /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */ 536 - IMX_PIN_REG(MX51_PAD_NANDF_RDY_INT, 0x538, 0x150, 3, 0x000, 0), /* MX51_PAD_NANDF_RDY_INT__GPIO3_24 */ 537 - IMX_PIN_REG(MX51_PAD_NANDF_RDY_INT, 0x538, 0x150, 0, 0x938, 0), /* MX51_PAD_NANDF_RDY_INT__NANDF_RDY_INT */ 538 - IMX_PIN_REG(MX51_PAD_NANDF_RDY_INT, 0x538, 0x150, 5, 0x000, 0), /* MX51_PAD_NANDF_RDY_INT__SD3_CMD */ 539 - IMX_PIN_REG(MX51_PAD_NANDF_D15, 0x53c, 0x154, 2, 0x000, 0), /* MX51_PAD_NANDF_D15__ECSPI2_MOSI */ 540 - IMX_PIN_REG(MX51_PAD_NANDF_D15, 0x53c, 0x154, 3, 0x000, 0), /* MX51_PAD_NANDF_D15__GPIO3_25 */ 541 - IMX_PIN_REG(MX51_PAD_NANDF_D15, 0x53c, 0x154, 0, 0x000, 0), /* MX51_PAD_NANDF_D15__NANDF_D15 */ 542 - IMX_PIN_REG(MX51_PAD_NANDF_D15, 0x53c, 0x154, 1, 0x000, 0), /* MX51_PAD_NANDF_D15__PATA_DATA15 */ 543 - IMX_PIN_REG(MX51_PAD_NANDF_D15, 0x53c, 0x154, 5, 0x000, 0), /* MX51_PAD_NANDF_D15__SD3_DAT7 */ 544 - IMX_PIN_REG(MX51_PAD_NANDF_D14, 0x540, 0x158, 2, 0x934, 0), /* MX51_PAD_NANDF_D14__ECSPI2_SS3 */ 545 - IMX_PIN_REG(MX51_PAD_NANDF_D14, 0x540, 0x158, 3, 0x000, 0), /* MX51_PAD_NANDF_D14__GPIO3_26 */ 546 - IMX_PIN_REG(MX51_PAD_NANDF_D14, 0x540, 0x158, 0, 0x000, 0), /* MX51_PAD_NANDF_D14__NANDF_D14 */ 547 - IMX_PIN_REG(MX51_PAD_NANDF_D14, 0x540, 0x158, 1, 0x000, 0), /* MX51_PAD_NANDF_D14__PATA_DATA14 */ 548 - IMX_PIN_REG(MX51_PAD_NANDF_D14, 0x540, 0x158, 5, 0x000, 0), /* MX51_PAD_NANDF_D14__SD3_DAT6 */ 549 - IMX_PIN_REG(MX51_PAD_NANDF_D13, 0x544, 0x15c, 2, 0x000, 0), /* MX51_PAD_NANDF_D13__ECSPI2_SS2 */ 550 - IMX_PIN_REG(MX51_PAD_NANDF_D13, 0x544, 0x15c, 3, 0x000, 0), /* MX51_PAD_NANDF_D13__GPIO3_27 */ 551 - IMX_PIN_REG(MX51_PAD_NANDF_D13, 0x544, 0x15c, 0, 0x000, 0), /* MX51_PAD_NANDF_D13__NANDF_D13 */ 552 - IMX_PIN_REG(MX51_PAD_NANDF_D13, 0x544, 0x15c, 1, 0x000, 0), /* MX51_PAD_NANDF_D13__PATA_DATA13 */ 553 - IMX_PIN_REG(MX51_PAD_NANDF_D13, 0x544, 0x15c, 5, 0x000, 0), /* MX51_PAD_NANDF_D13__SD3_DAT5 */ 554 - IMX_PIN_REG(MX51_PAD_NANDF_D12, 0x548, 0x160, 2, 0x930, 1), /* MX51_PAD_NANDF_D12__ECSPI2_SS1 */ 555 - IMX_PIN_REG(MX51_PAD_NANDF_D12, 0x548, 0x160, 3, 0x000, 0), /* MX51_PAD_NANDF_D12__GPIO3_28 */ 556 - IMX_PIN_REG(MX51_PAD_NANDF_D12, 0x548, 0x160, 0, 0x000, 0), /* MX51_PAD_NANDF_D12__NANDF_D12 */ 557 - IMX_PIN_REG(MX51_PAD_NANDF_D12, 0x548, 0x160, 1, 0x000, 0), /* MX51_PAD_NANDF_D12__PATA_DATA12 */ 558 - IMX_PIN_REG(MX51_PAD_NANDF_D12, 0x548, 0x160, 5, 0x000, 0), /* MX51_PAD_NANDF_D12__SD3_DAT4 */ 559 - IMX_PIN_REG(MX51_PAD_NANDF_D11, 0x54c, 0x164, 2, 0x96c, 0), /* MX51_PAD_NANDF_D11__FEC_RX_DV */ 560 - IMX_PIN_REG(MX51_PAD_NANDF_D11, 0x54c, 0x164, 3, 0x000, 0), /* MX51_PAD_NANDF_D11__GPIO3_29 */ 561 - IMX_PIN_REG(MX51_PAD_NANDF_D11, 0x54c, 0x164, 0, 0x000, 0), /* MX51_PAD_NANDF_D11__NANDF_D11 */ 562 - IMX_PIN_REG(MX51_PAD_NANDF_D11, 0x54c, 0x164, 1, 0x000, 0), /* MX51_PAD_NANDF_D11__PATA_DATA11 */ 563 - IMX_PIN_REG(MX51_PAD_NANDF_D11, 0x54c, 0x164, 5, 0x948, 1), /* MX51_PAD_NANDF_D11__SD3_DATA3 */ 564 - IMX_PIN_REG(MX51_PAD_NANDF_D10, 0x550, 0x168, 3, 0x000, 0), /* MX51_PAD_NANDF_D10__GPIO3_30 */ 565 - IMX_PIN_REG(MX51_PAD_NANDF_D10, 0x550, 0x168, 0, 0x000, 0), /* MX51_PAD_NANDF_D10__NANDF_D10 */ 566 - IMX_PIN_REG(MX51_PAD_NANDF_D10, 0x550, 0x168, 1, 0x000, 0), /* MX51_PAD_NANDF_D10__PATA_DATA10 */ 567 - IMX_PIN_REG(MX51_PAD_NANDF_D10, 0x550, 0x168, 5, 0x944, 1), /* MX51_PAD_NANDF_D10__SD3_DATA2 */ 568 - IMX_PIN_REG(MX51_PAD_NANDF_D9, 0x554, 0x16c, 2, 0x958, 0), /* MX51_PAD_NANDF_D9__FEC_RDATA0 */ 569 - IMX_PIN_REG(MX51_PAD_NANDF_D9, 0x554, 0x16c, 3, 0x000, 0), /* MX51_PAD_NANDF_D9__GPIO3_31 */ 570 - IMX_PIN_REG(MX51_PAD_NANDF_D9, 0x554, 0x16c, 0, 0x000, 0), /* MX51_PAD_NANDF_D9__NANDF_D9 */ 571 - IMX_PIN_REG(MX51_PAD_NANDF_D9, 0x554, 0x16c, 1, 0x000, 0), /* MX51_PAD_NANDF_D9__PATA_DATA9 */ 572 - IMX_PIN_REG(MX51_PAD_NANDF_D9, 0x554, 0x16c, 5, 0x940, 1), /* MX51_PAD_NANDF_D9__SD3_DATA1 */ 573 - IMX_PIN_REG(MX51_PAD_NANDF_D8, 0x558, 0x170, 2, 0x000, 0), /* MX51_PAD_NANDF_D8__FEC_TDATA0 */ 574 - IMX_PIN_REG(MX51_PAD_NANDF_D8, 0x558, 0x170, 3, 0x000, 0), /* MX51_PAD_NANDF_D8__GPIO4_0 */ 575 - IMX_PIN_REG(MX51_PAD_NANDF_D8, 0x558, 0x170, 0, 0x000, 0), /* MX51_PAD_NANDF_D8__NANDF_D8 */ 576 - IMX_PIN_REG(MX51_PAD_NANDF_D8, 0x558, 0x170, 1, 0x000, 0), /* MX51_PAD_NANDF_D8__PATA_DATA8 */ 577 - IMX_PIN_REG(MX51_PAD_NANDF_D8, 0x558, 0x170, 5, 0x93c, 1), /* MX51_PAD_NANDF_D8__SD3_DATA0 */ 578 - IMX_PIN_REG(MX51_PAD_NANDF_D7, 0x55c, 0x174, 3, 0x000, 0), /* MX51_PAD_NANDF_D7__GPIO4_1 */ 579 - IMX_PIN_REG(MX51_PAD_NANDF_D7, 0x55c, 0x174, 0, 0x000, 0), /* MX51_PAD_NANDF_D7__NANDF_D7 */ 580 - IMX_PIN_REG(MX51_PAD_NANDF_D7, 0x55c, 0x174, 1, 0x000, 0), /* MX51_PAD_NANDF_D7__PATA_DATA7 */ 581 - IMX_PIN_REG(MX51_PAD_NANDF_D7, 0x55c, 0x174, 5, 0x9fc, 0), /* MX51_PAD_NANDF_D7__USBH3_DATA0 */ 582 - IMX_PIN_REG(MX51_PAD_NANDF_D6, 0x560, 0x178, 3, 0x000, 0), /* MX51_PAD_NANDF_D6__GPIO4_2 */ 583 - IMX_PIN_REG(MX51_PAD_NANDF_D6, 0x560, 0x178, 0, 0x000, 0), /* MX51_PAD_NANDF_D6__NANDF_D6 */ 584 - IMX_PIN_REG(MX51_PAD_NANDF_D6, 0x560, 0x178, 1, 0x000, 0), /* MX51_PAD_NANDF_D6__PATA_DATA6 */ 585 - IMX_PIN_REG(MX51_PAD_NANDF_D6, 0x560, 0x178, 2, 0x000, 0), /* MX51_PAD_NANDF_D6__SD4_LCTL */ 586 - IMX_PIN_REG(MX51_PAD_NANDF_D6, 0x560, 0x178, 5, 0xa00, 0), /* MX51_PAD_NANDF_D6__USBH3_DATA1 */ 587 - IMX_PIN_REG(MX51_PAD_NANDF_D5, 0x564, 0x17c, 3, 0x000, 0), /* MX51_PAD_NANDF_D5__GPIO4_3 */ 588 - IMX_PIN_REG(MX51_PAD_NANDF_D5, 0x564, 0x17c, 0, 0x000, 0), /* MX51_PAD_NANDF_D5__NANDF_D5 */ 589 - IMX_PIN_REG(MX51_PAD_NANDF_D5, 0x564, 0x17c, 1, 0x000, 0), /* MX51_PAD_NANDF_D5__PATA_DATA5 */ 590 - IMX_PIN_REG(MX51_PAD_NANDF_D5, 0x564, 0x17c, 2, 0x000, 0), /* MX51_PAD_NANDF_D5__SD4_WP */ 591 - IMX_PIN_REG(MX51_PAD_NANDF_D5, 0x564, 0x17c, 5, 0xa04, 0), /* MX51_PAD_NANDF_D5__USBH3_DATA2 */ 592 - IMX_PIN_REG(MX51_PAD_NANDF_D4, 0x568, 0x180, 3, 0x000, 0), /* MX51_PAD_NANDF_D4__GPIO4_4 */ 593 - IMX_PIN_REG(MX51_PAD_NANDF_D4, 0x568, 0x180, 0, 0x000, 0), /* MX51_PAD_NANDF_D4__NANDF_D4 */ 594 - IMX_PIN_REG(MX51_PAD_NANDF_D4, 0x568, 0x180, 1, 0x000, 0), /* MX51_PAD_NANDF_D4__PATA_DATA4 */ 595 - IMX_PIN_REG(MX51_PAD_NANDF_D4, 0x568, 0x180, 2, 0x000, 0), /* MX51_PAD_NANDF_D4__SD4_CD */ 596 - IMX_PIN_REG(MX51_PAD_NANDF_D4, 0x568, 0x180, 5, 0xa08, 0), /* MX51_PAD_NANDF_D4__USBH3_DATA3 */ 597 - IMX_PIN_REG(MX51_PAD_NANDF_D3, 0x56c, 0x184, 3, 0x000, 0), /* MX51_PAD_NANDF_D3__GPIO4_5 */ 598 - IMX_PIN_REG(MX51_PAD_NANDF_D3, 0x56c, 0x184, 0, 0x000, 0), /* MX51_PAD_NANDF_D3__NANDF_D3 */ 599 - IMX_PIN_REG(MX51_PAD_NANDF_D3, 0x56c, 0x184, 1, 0x000, 0), /* MX51_PAD_NANDF_D3__PATA_DATA3 */ 600 - IMX_PIN_REG(MX51_PAD_NANDF_D3, 0x56c, 0x184, 2, 0x000, 0), /* MX51_PAD_NANDF_D3__SD4_DAT4 */ 601 - IMX_PIN_REG(MX51_PAD_NANDF_D3, 0x56c, 0x184, 5, 0xa0c, 0), /* MX51_PAD_NANDF_D3__USBH3_DATA4 */ 602 - IMX_PIN_REG(MX51_PAD_NANDF_D2, 0x570, 0x188, 3, 0x000, 0), /* MX51_PAD_NANDF_D2__GPIO4_6 */ 603 - IMX_PIN_REG(MX51_PAD_NANDF_D2, 0x570, 0x188, 0, 0x000, 0), /* MX51_PAD_NANDF_D2__NANDF_D2 */ 604 - IMX_PIN_REG(MX51_PAD_NANDF_D2, 0x570, 0x188, 1, 0x000, 0), /* MX51_PAD_NANDF_D2__PATA_DATA2 */ 605 - IMX_PIN_REG(MX51_PAD_NANDF_D2, 0x570, 0x188, 2, 0x000, 0), /* MX51_PAD_NANDF_D2__SD4_DAT5 */ 606 - IMX_PIN_REG(MX51_PAD_NANDF_D2, 0x570, 0x188, 5, 0xa10, 0), /* MX51_PAD_NANDF_D2__USBH3_DATA5 */ 607 - IMX_PIN_REG(MX51_PAD_NANDF_D1, 0x574, 0x18c, 3, 0x000, 0), /* MX51_PAD_NANDF_D1__GPIO4_7 */ 608 - IMX_PIN_REG(MX51_PAD_NANDF_D1, 0x574, 0x18c, 0, 0x000, 0), /* MX51_PAD_NANDF_D1__NANDF_D1 */ 609 - IMX_PIN_REG(MX51_PAD_NANDF_D1, 0x574, 0x18c, 1, 0x000, 0), /* MX51_PAD_NANDF_D1__PATA_DATA1 */ 610 - IMX_PIN_REG(MX51_PAD_NANDF_D1, 0x574, 0x18c, 2, 0x000, 0), /* MX51_PAD_NANDF_D1__SD4_DAT6 */ 611 - IMX_PIN_REG(MX51_PAD_NANDF_D1, 0x574, 0x18c, 5, 0xa14, 0), /* MX51_PAD_NANDF_D1__USBH3_DATA6 */ 612 - IMX_PIN_REG(MX51_PAD_NANDF_D0, 0x578, 0x190, 3, 0x000, 0), /* MX51_PAD_NANDF_D0__GPIO4_8 */ 613 - IMX_PIN_REG(MX51_PAD_NANDF_D0, 0x578, 0x190, 0, 0x000, 0), /* MX51_PAD_NANDF_D0__NANDF_D0 */ 614 - IMX_PIN_REG(MX51_PAD_NANDF_D0, 0x578, 0x190, 1, 0x000, 0), /* MX51_PAD_NANDF_D0__PATA_DATA0 */ 615 - IMX_PIN_REG(MX51_PAD_NANDF_D0, 0x578, 0x190, 2, 0x000, 0), /* MX51_PAD_NANDF_D0__SD4_DAT7 */ 616 - IMX_PIN_REG(MX51_PAD_NANDF_D0, 0x578, 0x190, 5, 0xa18, 0), /* MX51_PAD_NANDF_D0__USBH3_DATA7 */ 617 - IMX_PIN_REG(MX51_PAD_CSI1_D8, 0x57c, 0x194, 0, 0x000, 0), /* MX51_PAD_CSI1_D8__CSI1_D8 */ 618 - IMX_PIN_REG(MX51_PAD_CSI1_D8, 0x57c, 0x194, 3, 0x998, 1), /* MX51_PAD_CSI1_D8__GPIO3_12 */ 619 - IMX_PIN_REG(MX51_PAD_CSI1_D9, 0x580, 0x198, 0, 0x000, 0), /* MX51_PAD_CSI1_D9__CSI1_D9 */ 620 - IMX_PIN_REG(MX51_PAD_CSI1_D9, 0x580, 0x198, 3, 0x000, 0), /* MX51_PAD_CSI1_D9__GPIO3_13 */ 621 - IMX_PIN_REG(MX51_PAD_CSI1_D10, 0x584, 0x19c, 0, 0x000, 0), /* MX51_PAD_CSI1_D10__CSI1_D10 */ 622 - IMX_PIN_REG(MX51_PAD_CSI1_D11, 0x588, 0x1a0, 0, 0x000, 0), /* MX51_PAD_CSI1_D11__CSI1_D11 */ 623 - IMX_PIN_REG(MX51_PAD_CSI1_D12, 0x58c, 0x1a4, 0, 0x000, 0), /* MX51_PAD_CSI1_D12__CSI1_D12 */ 624 - IMX_PIN_REG(MX51_PAD_CSI1_D13, 0x590, 0x1a8, 0, 0x000, 0), /* MX51_PAD_CSI1_D13__CSI1_D13 */ 625 - IMX_PIN_REG(MX51_PAD_CSI1_D14, 0x594, 0x1ac, 0, 0x000, 0), /* MX51_PAD_CSI1_D14__CSI1_D14 */ 626 - IMX_PIN_REG(MX51_PAD_CSI1_D15, 0x598, 0x1b0, 0, 0x000, 0), /* MX51_PAD_CSI1_D15__CSI1_D15 */ 627 - IMX_PIN_REG(MX51_PAD_CSI1_D16, 0x59c, 0x1b4, 0, 0x000, 0), /* MX51_PAD_CSI1_D16__CSI1_D16 */ 628 - IMX_PIN_REG(MX51_PAD_CSI1_D17, 0x5a0, 0x1b8, 0, 0x000, 0), /* MX51_PAD_CSI1_D17__CSI1_D17 */ 629 - IMX_PIN_REG(MX51_PAD_CSI1_D18, 0x5a4, 0x1bc, 0, 0x000, 0), /* MX51_PAD_CSI1_D18__CSI1_D18 */ 630 - IMX_PIN_REG(MX51_PAD_CSI1_D19, 0x5a8, 0x1c0, 0, 0x000, 0), /* MX51_PAD_CSI1_D19__CSI1_D19 */ 631 - IMX_PIN_REG(MX51_PAD_CSI1_VSYNC, 0x5ac, 0x1c4, 0, 0x000, 0), /* MX51_PAD_CSI1_VSYNC__CSI1_VSYNC */ 632 - IMX_PIN_REG(MX51_PAD_CSI1_VSYNC, 0x5ac, 0x1c4, 3, 0x000, 0), /* MX51_PAD_CSI1_VSYNC__GPIO3_14 */ 633 - IMX_PIN_REG(MX51_PAD_CSI1_HSYNC, 0x5b0, 0x1c8, 0, 0x000, 0), /* MX51_PAD_CSI1_HSYNC__CSI1_HSYNC */ 634 - IMX_PIN_REG(MX51_PAD_CSI1_HSYNC, 0x5b0, 0x1c8, 3, 0x000, 0), /* MX51_PAD_CSI1_HSYNC__GPIO3_15 */ 635 - IMX_PIN_REG(MX51_PAD_CSI1_PIXCLK, 0x5b4, NO_MUX, 0, 0x000, 0), /* MX51_PAD_CSI1_PIXCLK__CSI1_PIXCLK */ 636 - IMX_PIN_REG(MX51_PAD_CSI1_MCLK, 0x5b8, NO_MUX, 0, 0x000, 0), /* MX51_PAD_CSI1_MCLK__CSI1_MCLK */ 637 - IMX_PIN_REG(MX51_PAD_CSI2_D12, 0x5bc, 0x1cc, 0, 0x000, 0), /* MX51_PAD_CSI2_D12__CSI2_D12 */ 638 - IMX_PIN_REG(MX51_PAD_CSI2_D12, 0x5bc, 0x1cc, 3, 0x000, 0), /* MX51_PAD_CSI2_D12__GPIO4_9 */ 639 - IMX_PIN_REG(MX51_PAD_CSI2_D13, 0x5c0, 0x1d0, 0, 0x000, 0), /* MX51_PAD_CSI2_D13__CSI2_D13 */ 640 - IMX_PIN_REG(MX51_PAD_CSI2_D13, 0x5c0, 0x1d0, 3, 0x000, 0), /* MX51_PAD_CSI2_D13__GPIO4_10 */ 641 - IMX_PIN_REG(MX51_PAD_CSI2_D14, 0x5c4, 0x1d4, 0, 0x000, 0), /* MX51_PAD_CSI2_D14__CSI2_D14 */ 642 - IMX_PIN_REG(MX51_PAD_CSI2_D15, 0x5c8, 0x1d8, 0, 0x000, 0), /* MX51_PAD_CSI2_D15__CSI2_D15 */ 643 - IMX_PIN_REG(MX51_PAD_CSI2_D16, 0x5cc, 0x1dc, 0, 0x000, 0), /* MX51_PAD_CSI2_D16__CSI2_D16 */ 644 - IMX_PIN_REG(MX51_PAD_CSI2_D17, 0x5d0, 0x1e0, 0, 0x000, 0), /* MX51_PAD_CSI2_D17__CSI2_D17 */ 645 - IMX_PIN_REG(MX51_PAD_CSI2_D18, 0x5d4, 0x1e4, 0, 0x000, 0), /* MX51_PAD_CSI2_D18__CSI2_D18 */ 646 - IMX_PIN_REG(MX51_PAD_CSI2_D18, 0x5d4, 0x1e4, 3, 0x000, 0), /* MX51_PAD_CSI2_D18__GPIO4_11 */ 647 - IMX_PIN_REG(MX51_PAD_CSI2_D19, 0x5d8, 0x1e8, 0, 0x000, 0), /* MX51_PAD_CSI2_D19__CSI2_D19 */ 648 - IMX_PIN_REG(MX51_PAD_CSI2_D19, 0x5d8, 0x1e8, 3, 0x000, 0), /* MX51_PAD_CSI2_D19__GPIO4_12 */ 649 - IMX_PIN_REG(MX51_PAD_CSI2_VSYNC, 0x5dc, 0x1ec, 0, 0x000, 0), /* MX51_PAD_CSI2_VSYNC__CSI2_VSYNC */ 650 - IMX_PIN_REG(MX51_PAD_CSI2_VSYNC, 0x5dc, 0x1ec, 3, 0x000, 0), /* MX51_PAD_CSI2_VSYNC__GPIO4_13 */ 651 - IMX_PIN_REG(MX51_PAD_CSI2_HSYNC, 0x5e0, 0x1f0, 0, 0x000, 0), /* MX51_PAD_CSI2_HSYNC__CSI2_HSYNC */ 652 - IMX_PIN_REG(MX51_PAD_CSI2_HSYNC, 0x5e0, 0x1f0, 3, 0x000, 0), /* MX51_PAD_CSI2_HSYNC__GPIO4_14 */ 653 - IMX_PIN_REG(MX51_PAD_CSI2_PIXCLK, 0x5e4, 0x1f4, 0, 0x000, 0), /* MX51_PAD_CSI2_PIXCLK__CSI2_PIXCLK */ 654 - IMX_PIN_REG(MX51_PAD_CSI2_PIXCLK, 0x5e4, 0x1f4, 3, 0x000, 0), /* MX51_PAD_CSI2_PIXCLK__GPIO4_15 */ 655 - IMX_PIN_REG(MX51_PAD_I2C1_CLK, 0x5e8, 0x1f8, 3, 0x000, 0), /* MX51_PAD_I2C1_CLK__GPIO4_16 */ 656 - IMX_PIN_REG(MX51_PAD_I2C1_CLK, 0x5e8, 0x1f8, 0, 0x000, 0), /* MX51_PAD_I2C1_CLK__I2C1_CLK */ 657 - IMX_PIN_REG(MX51_PAD_I2C1_DAT, 0x5ec, 0x1fc, 3, 0x000, 0), /* MX51_PAD_I2C1_DAT__GPIO4_17 */ 658 - IMX_PIN_REG(MX51_PAD_I2C1_DAT, 0x5ec, 0x1fc, 0, 0x000, 0), /* MX51_PAD_I2C1_DAT__I2C1_DAT */ 659 - IMX_PIN_REG(MX51_PAD_AUD3_BB_TXD, 0x5f0, 0x200, 0, 0x000, 0), /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */ 660 - IMX_PIN_REG(MX51_PAD_AUD3_BB_TXD, 0x5f0, 0x200, 3, 0x000, 0), /* MX51_PAD_AUD3_BB_TXD__GPIO4_18 */ 661 - IMX_PIN_REG(MX51_PAD_AUD3_BB_RXD, 0x5f4, 0x204, 0, 0x000, 0), /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */ 662 - IMX_PIN_REG(MX51_PAD_AUD3_BB_RXD, 0x5f4, 0x204, 3, 0x000, 0), /* MX51_PAD_AUD3_BB_RXD__GPIO4_19 */ 663 - IMX_PIN_REG(MX51_PAD_AUD3_BB_RXD, 0x5f4, 0x204, 1, 0x9f4, 2), /* MX51_PAD_AUD3_BB_RXD__UART3_RXD */ 664 - IMX_PIN_REG(MX51_PAD_AUD3_BB_CK, 0x5f8, 0x208, 0, 0x000, 0), /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */ 665 - IMX_PIN_REG(MX51_PAD_AUD3_BB_CK, 0x5f8, 0x208, 3, 0x000, 0), /* MX51_PAD_AUD3_BB_CK__GPIO4_20 */ 666 - IMX_PIN_REG(MX51_PAD_AUD3_BB_FS, 0x5fc, 0x20c, 0, 0x000, 0), /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */ 667 - IMX_PIN_REG(MX51_PAD_AUD3_BB_FS, 0x5fc, 0x20c, 3, 0x000, 0), /* MX51_PAD_AUD3_BB_FS__GPIO4_21 */ 668 - IMX_PIN_REG(MX51_PAD_AUD3_BB_FS, 0x5fc, 0x20c, 1, 0x000, 0), /* MX51_PAD_AUD3_BB_FS__UART3_TXD */ 669 - IMX_PIN_REG(MX51_PAD_CSPI1_MOSI, 0x600, 0x210, 0, 0x000, 0), /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */ 670 - IMX_PIN_REG(MX51_PAD_CSPI1_MOSI, 0x600, 0x210, 3, 0x000, 0), /* MX51_PAD_CSPI1_MOSI__GPIO4_22 */ 671 - IMX_PIN_REG(MX51_PAD_CSPI1_MOSI, 0x600, 0x210, 1, 0x9b4, 1), /* MX51_PAD_CSPI1_MOSI__I2C1_SDA */ 672 - IMX_PIN_REG(MX51_PAD_CSPI1_MISO, 0x604, 0x214, 1, 0x8c4, 1), /* MX51_PAD_CSPI1_MISO__AUD4_RXD */ 673 - IMX_PIN_REG(MX51_PAD_CSPI1_MISO, 0x604, 0x214, 0, 0x000, 0), /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */ 674 - IMX_PIN_REG(MX51_PAD_CSPI1_MISO, 0x604, 0x214, 3, 0x000, 0), /* MX51_PAD_CSPI1_MISO__GPIO4_23 */ 675 - IMX_PIN_REG(MX51_PAD_CSPI1_SS0, 0x608, 0x218, 1, 0x8cc, 1), /* MX51_PAD_CSPI1_SS0__AUD4_TXC */ 676 - IMX_PIN_REG(MX51_PAD_CSPI1_SS0, 0x608, 0x218, 0, 0x000, 0), /* MX51_PAD_CSPI1_SS0__ECSPI1_SS0 */ 677 - IMX_PIN_REG(MX51_PAD_CSPI1_SS0, 0x608, 0x218, 3, 0x000, 0), /* MX51_PAD_CSPI1_SS0__GPIO4_24 */ 678 - IMX_PIN_REG(MX51_PAD_CSPI1_SS1, 0x60c, 0x21c, 1, 0x8c8, 1), /* MX51_PAD_CSPI1_SS1__AUD4_TXD */ 679 - IMX_PIN_REG(MX51_PAD_CSPI1_SS1, 0x60c, 0x21c, 0, 0x000, 0), /* MX51_PAD_CSPI1_SS1__ECSPI1_SS1 */ 680 - IMX_PIN_REG(MX51_PAD_CSPI1_SS1, 0x60c, 0x21c, 3, 0x000, 0), /* MX51_PAD_CSPI1_SS1__GPIO4_25 */ 681 - IMX_PIN_REG(MX51_PAD_CSPI1_RDY, 0x610, 0x220, 1, 0x8d0, 1), /* MX51_PAD_CSPI1_RDY__AUD4_TXFS */ 682 - IMX_PIN_REG(MX51_PAD_CSPI1_RDY, 0x610, 0x220, 0, 0x000, 0), /* MX51_PAD_CSPI1_RDY__ECSPI1_RDY */ 683 - IMX_PIN_REG(MX51_PAD_CSPI1_RDY, 0x610, 0x220, 3, 0x000, 0), /* MX51_PAD_CSPI1_RDY__GPIO4_26 */ 684 - IMX_PIN_REG(MX51_PAD_CSPI1_SCLK, 0x614, 0x224, 0, 0x000, 0), /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */ 685 - IMX_PIN_REG(MX51_PAD_CSPI1_SCLK, 0x614, 0x224, 3, 0x000, 0), /* MX51_PAD_CSPI1_SCLK__GPIO4_27 */ 686 - IMX_PIN_REG(MX51_PAD_CSPI1_SCLK, 0x614, 0x224, 1, 0x9b0, 1), /* MX51_PAD_CSPI1_SCLK__I2C1_SCL */ 687 - IMX_PIN_REG(MX51_PAD_UART1_RXD, 0x618, 0x228, 3, 0x000, 0), /* MX51_PAD_UART1_RXD__GPIO4_28 */ 688 - IMX_PIN_REG(MX51_PAD_UART1_RXD, 0x618, 0x228, 0, 0x9e4, 0), /* MX51_PAD_UART1_RXD__UART1_RXD */ 689 - IMX_PIN_REG(MX51_PAD_UART1_TXD, 0x61c, 0x22c, 3, 0x000, 0), /* MX51_PAD_UART1_TXD__GPIO4_29 */ 690 - IMX_PIN_REG(MX51_PAD_UART1_TXD, 0x61c, 0x22c, 1, 0x000, 0), /* MX51_PAD_UART1_TXD__PWM2_PWMO */ 691 - IMX_PIN_REG(MX51_PAD_UART1_TXD, 0x61c, 0x22c, 0, 0x000, 0), /* MX51_PAD_UART1_TXD__UART1_TXD */ 692 - IMX_PIN_REG(MX51_PAD_UART1_RTS, 0x620, 0x230, 3, 0x000, 0), /* MX51_PAD_UART1_RTS__GPIO4_30 */ 693 - IMX_PIN_REG(MX51_PAD_UART1_RTS, 0x620, 0x230, 0, 0x9e0, 0), /* MX51_PAD_UART1_RTS__UART1_RTS */ 694 - IMX_PIN_REG(MX51_PAD_UART1_CTS, 0x624, 0x234, 3, 0x000, 0), /* MX51_PAD_UART1_CTS__GPIO4_31 */ 695 - IMX_PIN_REG(MX51_PAD_UART1_CTS, 0x624, 0x234, 0, 0x000, 0), /* MX51_PAD_UART1_CTS__UART1_CTS */ 696 - IMX_PIN_REG(MX51_PAD_UART2_RXD, 0x628, 0x238, 1, 0x000, 0), /* MX51_PAD_UART2_RXD__FIRI_TXD */ 697 - IMX_PIN_REG(MX51_PAD_UART2_RXD, 0x628, 0x238, 3, 0x000, 0), /* MX51_PAD_UART2_RXD__GPIO1_20 */ 698 - IMX_PIN_REG(MX51_PAD_UART2_RXD, 0x628, 0x238, 0, 0x9ec, 2), /* MX51_PAD_UART2_RXD__UART2_RXD */ 699 - IMX_PIN_REG(MX51_PAD_UART2_TXD, 0x62c, 0x23c, 1, 0x000, 0), /* MX51_PAD_UART2_TXD__FIRI_RXD */ 700 - IMX_PIN_REG(MX51_PAD_UART2_TXD, 0x62c, 0x23c, 3, 0x000, 0), /* MX51_PAD_UART2_TXD__GPIO1_21 */ 701 - IMX_PIN_REG(MX51_PAD_UART2_TXD, 0x62c, 0x23c, 0, 0x000, 0), /* MX51_PAD_UART2_TXD__UART2_TXD */ 702 - IMX_PIN_REG(MX51_PAD_UART3_RXD, 0x630, 0x240, 2, 0x000, 0), /* MX51_PAD_UART3_RXD__CSI1_D0 */ 703 - IMX_PIN_REG(MX51_PAD_UART3_RXD, 0x630, 0x240, 3, 0x000, 0), /* MX51_PAD_UART3_RXD__GPIO1_22 */ 704 - IMX_PIN_REG(MX51_PAD_UART3_RXD, 0x630, 0x240, 0, 0x000, 0), /* MX51_PAD_UART3_RXD__UART1_DTR */ 705 - IMX_PIN_REG(MX51_PAD_UART3_RXD, 0x630, 0x240, 1, 0x9f4, 4), /* MX51_PAD_UART3_RXD__UART3_RXD */ 706 - IMX_PIN_REG(MX51_PAD_UART3_TXD, 0x634, 0x244, 2, 0x000, 0), /* MX51_PAD_UART3_TXD__CSI1_D1 */ 707 - IMX_PIN_REG(MX51_PAD_UART3_TXD, 0x634, 0x244, 3, 0x000, 0), /* MX51_PAD_UART3_TXD__GPIO1_23 */ 708 - IMX_PIN_REG(MX51_PAD_UART3_TXD, 0x634, 0x244, 0, 0x000, 0), /* MX51_PAD_UART3_TXD__UART1_DSR */ 709 - IMX_PIN_REG(MX51_PAD_UART3_TXD, 0x634, 0x244, 1, 0x000, 0), /* MX51_PAD_UART3_TXD__UART3_TXD */ 710 - IMX_PIN_REG(MX51_PAD_OWIRE_LINE, 0x638, 0x248, 3, 0x000, 0), /* MX51_PAD_OWIRE_LINE__GPIO1_24 */ 711 - IMX_PIN_REG(MX51_PAD_OWIRE_LINE, 0x638, 0x248, 0, 0x000, 0), /* MX51_PAD_OWIRE_LINE__OWIRE_LINE */ 712 - IMX_PIN_REG(MX51_PAD_OWIRE_LINE, 0x638, 0x248, 6, 0x000, 0), /* MX51_PAD_OWIRE_LINE__SPDIF_OUT */ 713 - IMX_PIN_REG(MX51_PAD_KEY_ROW0, 0x63c, 0x24c, 0, 0x000, 0), /* MX51_PAD_KEY_ROW0__KEY_ROW0 */ 714 - IMX_PIN_REG(MX51_PAD_KEY_ROW1, 0x640, 0x250, 0, 0x000, 0), /* MX51_PAD_KEY_ROW1__KEY_ROW1 */ 715 - IMX_PIN_REG(MX51_PAD_KEY_ROW2, 0x644, 0x254, 0, 0x000, 0), /* MX51_PAD_KEY_ROW2__KEY_ROW2 */ 716 - IMX_PIN_REG(MX51_PAD_KEY_ROW3, 0x648, 0x258, 0, 0x000, 0), /* MX51_PAD_KEY_ROW3__KEY_ROW3 */ 717 - IMX_PIN_REG(MX51_PAD_KEY_COL0, 0x64c, 0x25c, 0, 0x000, 0), /* MX51_PAD_KEY_COL0__KEY_COL0 */ 718 - IMX_PIN_REG(MX51_PAD_KEY_COL0, 0x64c, 0x25c, 7, 0x90c, 0), /* MX51_PAD_KEY_COL0__PLL1_BYP */ 719 - IMX_PIN_REG(MX51_PAD_KEY_COL1, 0x650, 0x260, 0, 0x000, 0), /* MX51_PAD_KEY_COL1__KEY_COL1 */ 720 - IMX_PIN_REG(MX51_PAD_KEY_COL1, 0x650, 0x260, 7, 0x910, 0), /* MX51_PAD_KEY_COL1__PLL2_BYP */ 721 - IMX_PIN_REG(MX51_PAD_KEY_COL2, 0x654, 0x264, 0, 0x000, 0), /* MX51_PAD_KEY_COL2__KEY_COL2 */ 722 - IMX_PIN_REG(MX51_PAD_KEY_COL2, 0x654, 0x264, 7, 0x000, 0), /* MX51_PAD_KEY_COL2__PLL3_BYP */ 723 - IMX_PIN_REG(MX51_PAD_KEY_COL3, 0x658, 0x268, 0, 0x000, 0), /* MX51_PAD_KEY_COL3__KEY_COL3 */ 724 - IMX_PIN_REG(MX51_PAD_KEY_COL4, 0x65c, 0x26c, 3, 0x9b8, 1), /* MX51_PAD_KEY_COL4__I2C2_SCL */ 725 - IMX_PIN_REG(MX51_PAD_KEY_COL4, 0x65c, 0x26c, 0, 0x000, 0), /* MX51_PAD_KEY_COL4__KEY_COL4 */ 726 - IMX_PIN_REG(MX51_PAD_KEY_COL4, 0x65c, 0x26c, 6, 0x000, 0), /* MX51_PAD_KEY_COL4__SPDIF_OUT1 */ 727 - IMX_PIN_REG(MX51_PAD_KEY_COL4, 0x65c, 0x26c, 1, 0x000, 0), /* MX51_PAD_KEY_COL4__UART1_RI */ 728 - IMX_PIN_REG(MX51_PAD_KEY_COL4, 0x65c, 0x26c, 2, 0x9f0, 4), /* MX51_PAD_KEY_COL4__UART3_RTS */ 729 - IMX_PIN_REG(MX51_PAD_KEY_COL5, 0x660, 0x270, 3, 0x9bc, 1), /* MX51_PAD_KEY_COL5__I2C2_SDA */ 730 - IMX_PIN_REG(MX51_PAD_KEY_COL5, 0x660, 0x270, 0, 0x000, 0), /* MX51_PAD_KEY_COL5__KEY_COL5 */ 731 - IMX_PIN_REG(MX51_PAD_KEY_COL5, 0x660, 0x270, 1, 0x000, 0), /* MX51_PAD_KEY_COL5__UART1_DCD */ 732 - IMX_PIN_REG(MX51_PAD_KEY_COL5, 0x660, 0x270, 2, 0x000, 0), /* MX51_PAD_KEY_COL5__UART3_CTS */ 733 - IMX_PIN_REG(MX51_PAD_USBH1_CLK, 0x678, 0x278, 1, 0x914, 1), /* MX51_PAD_USBH1_CLK__CSPI_SCLK */ 734 - IMX_PIN_REG(MX51_PAD_USBH1_CLK, 0x678, 0x278, 2, 0x000, 0), /* MX51_PAD_USBH1_CLK__GPIO1_25 */ 735 - IMX_PIN_REG(MX51_PAD_USBH1_CLK, 0x678, 0x278, 5, 0x9b8, 2), /* MX51_PAD_USBH1_CLK__I2C2_SCL */ 736 - IMX_PIN_REG(MX51_PAD_USBH1_CLK, 0x678, 0x278, 0, 0x000, 0), /* MX51_PAD_USBH1_CLK__USBH1_CLK */ 737 - IMX_PIN_REG(MX51_PAD_USBH1_DIR, 0x67c, 0x27c, 1, 0x91c, 1), /* MX51_PAD_USBH1_DIR__CSPI_MOSI */ 738 - IMX_PIN_REG(MX51_PAD_USBH1_DIR, 0x67c, 0x27c, 2, 0x000, 0), /* MX51_PAD_USBH1_DIR__GPIO1_26 */ 739 - IMX_PIN_REG(MX51_PAD_USBH1_DIR, 0x67c, 0x27c, 5, 0x9bc, 2), /* MX51_PAD_USBH1_DIR__I2C2_SDA */ 740 - IMX_PIN_REG(MX51_PAD_USBH1_DIR, 0x67c, 0x27c, 0, 0x000, 0), /* MX51_PAD_USBH1_DIR__USBH1_DIR */ 741 - IMX_PIN_REG(MX51_PAD_USBH1_STP, 0x680, 0x280, 1, 0x000, 0), /* MX51_PAD_USBH1_STP__CSPI_RDY */ 742 - IMX_PIN_REG(MX51_PAD_USBH1_STP, 0x680, 0x280, 2, 0x000, 0), /* MX51_PAD_USBH1_STP__GPIO1_27 */ 743 - IMX_PIN_REG(MX51_PAD_USBH1_STP, 0x680, 0x280, 5, 0x9f4, 6), /* MX51_PAD_USBH1_STP__UART3_RXD */ 744 - IMX_PIN_REG(MX51_PAD_USBH1_STP, 0x680, 0x280, 0, 0x000, 0), /* MX51_PAD_USBH1_STP__USBH1_STP */ 745 - IMX_PIN_REG(MX51_PAD_USBH1_NXT, 0x684, 0x284, 1, 0x918, 0), /* MX51_PAD_USBH1_NXT__CSPI_MISO */ 746 - IMX_PIN_REG(MX51_PAD_USBH1_NXT, 0x684, 0x284, 2, 0x000, 0), /* MX51_PAD_USBH1_NXT__GPIO1_28 */ 747 - IMX_PIN_REG(MX51_PAD_USBH1_NXT, 0x684, 0x284, 5, 0x000, 0), /* MX51_PAD_USBH1_NXT__UART3_TXD */ 748 - IMX_PIN_REG(MX51_PAD_USBH1_NXT, 0x684, 0x284, 0, 0x000, 0), /* MX51_PAD_USBH1_NXT__USBH1_NXT */ 749 - IMX_PIN_REG(MX51_PAD_USBH1_DATA0, 0x688, 0x288, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA0__GPIO1_11 */ 750 - IMX_PIN_REG(MX51_PAD_USBH1_DATA0, 0x688, 0x288, 1, 0x000, 0), /* MX51_PAD_USBH1_DATA0__UART2_CTS */ 751 - IMX_PIN_REG(MX51_PAD_USBH1_DATA0, 0x688, 0x288, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA0__USBH1_DATA0 */ 752 - IMX_PIN_REG(MX51_PAD_USBH1_DATA1, 0x68c, 0x28c, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA1__GPIO1_12 */ 753 - IMX_PIN_REG(MX51_PAD_USBH1_DATA1, 0x68c, 0x28c, 1, 0x9ec, 4), /* MX51_PAD_USBH1_DATA1__UART2_RXD */ 754 - IMX_PIN_REG(MX51_PAD_USBH1_DATA1, 0x68c, 0x28c, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA1__USBH1_DATA1 */ 755 - IMX_PIN_REG(MX51_PAD_USBH1_DATA2, 0x690, 0x290, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA2__GPIO1_13 */ 756 - IMX_PIN_REG(MX51_PAD_USBH1_DATA2, 0x690, 0x290, 1, 0x000, 0), /* MX51_PAD_USBH1_DATA2__UART2_TXD */ 757 - IMX_PIN_REG(MX51_PAD_USBH1_DATA2, 0x690, 0x290, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA2__USBH1_DATA2 */ 758 - IMX_PIN_REG(MX51_PAD_USBH1_DATA3, 0x694, 0x294, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA3__GPIO1_14 */ 759 - IMX_PIN_REG(MX51_PAD_USBH1_DATA3, 0x694, 0x294, 1, 0x9e8, 5), /* MX51_PAD_USBH1_DATA3__UART2_RTS */ 760 - IMX_PIN_REG(MX51_PAD_USBH1_DATA3, 0x694, 0x294, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA3__USBH1_DATA3 */ 761 - IMX_PIN_REG(MX51_PAD_USBH1_DATA4, 0x698, 0x298, 1, 0x000, 0), /* MX51_PAD_USBH1_DATA4__CSPI_SS0 */ 762 - IMX_PIN_REG(MX51_PAD_USBH1_DATA4, 0x698, 0x298, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA4__GPIO1_15 */ 763 - IMX_PIN_REG(MX51_PAD_USBH1_DATA4, 0x698, 0x298, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA4__USBH1_DATA4 */ 764 - IMX_PIN_REG(MX51_PAD_USBH1_DATA5, 0x69c, 0x29c, 1, 0x920, 0), /* MX51_PAD_USBH1_DATA5__CSPI_SS1 */ 765 - IMX_PIN_REG(MX51_PAD_USBH1_DATA5, 0x69c, 0x29c, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA5__GPIO1_16 */ 766 - IMX_PIN_REG(MX51_PAD_USBH1_DATA5, 0x69c, 0x29c, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA5__USBH1_DATA5 */ 767 - IMX_PIN_REG(MX51_PAD_USBH1_DATA6, 0x6a0, 0x2a0, 1, 0x928, 1), /* MX51_PAD_USBH1_DATA6__CSPI_SS3 */ 768 - IMX_PIN_REG(MX51_PAD_USBH1_DATA6, 0x6a0, 0x2a0, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA6__GPIO1_17 */ 769 - IMX_PIN_REG(MX51_PAD_USBH1_DATA6, 0x6a0, 0x2a0, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA6__USBH1_DATA6 */ 770 - IMX_PIN_REG(MX51_PAD_USBH1_DATA7, 0x6a4, 0x2a4, 1, 0x000, 0), /* MX51_PAD_USBH1_DATA7__ECSPI1_SS3 */ 771 - IMX_PIN_REG(MX51_PAD_USBH1_DATA7, 0x6a4, 0x2a4, 5, 0x934, 1), /* MX51_PAD_USBH1_DATA7__ECSPI2_SS3 */ 772 - IMX_PIN_REG(MX51_PAD_USBH1_DATA7, 0x6a4, 0x2a4, 2, 0x000, 0), /* MX51_PAD_USBH1_DATA7__GPIO1_18 */ 773 - IMX_PIN_REG(MX51_PAD_USBH1_DATA7, 0x6a4, 0x2a4, 0, 0x000, 0), /* MX51_PAD_USBH1_DATA7__USBH1_DATA7 */ 774 - IMX_PIN_REG(MX51_PAD_DI1_PIN11, 0x6a8, 0x2a8, 0, 0x000, 0), /* MX51_PAD_DI1_PIN11__DI1_PIN11 */ 775 - IMX_PIN_REG(MX51_PAD_DI1_PIN11, 0x6a8, 0x2a8, 7, 0x000, 0), /* MX51_PAD_DI1_PIN11__ECSPI1_SS2 */ 776 - IMX_PIN_REG(MX51_PAD_DI1_PIN11, 0x6a8, 0x2a8, 4, 0x000, 0), /* MX51_PAD_DI1_PIN11__GPIO3_0 */ 777 - IMX_PIN_REG(MX51_PAD_DI1_PIN12, 0x6ac, 0x2ac, 0, 0x000, 0), /* MX51_PAD_DI1_PIN12__DI1_PIN12 */ 778 - IMX_PIN_REG(MX51_PAD_DI1_PIN12, 0x6ac, 0x2ac, 4, 0x978, 1), /* MX51_PAD_DI1_PIN12__GPIO3_1 */ 779 - IMX_PIN_REG(MX51_PAD_DI1_PIN13, 0x6b0, 0x2b0, 0, 0x000, 0), /* MX51_PAD_DI1_PIN13__DI1_PIN13 */ 780 - IMX_PIN_REG(MX51_PAD_DI1_PIN13, 0x6b0, 0x2b0, 4, 0x97c, 1), /* MX51_PAD_DI1_PIN13__GPIO3_2 */ 781 - IMX_PIN_REG(MX51_PAD_DI1_D0_CS, 0x6b4, 0x2b4, 0, 0x000, 0), /* MX51_PAD_DI1_D0_CS__DI1_D0_CS */ 782 - IMX_PIN_REG(MX51_PAD_DI1_D0_CS, 0x6b4, 0x2b4, 4, 0x980, 1), /* MX51_PAD_DI1_D0_CS__GPIO3_3 */ 783 - IMX_PIN_REG(MX51_PAD_DI1_D1_CS, 0x6b8, 0x2b8, 0, 0x000, 0), /* MX51_PAD_DI1_D1_CS__DI1_D1_CS */ 784 - IMX_PIN_REG(MX51_PAD_DI1_D1_CS, 0x6b8, 0x2b8, 2, 0x000, 0), /* MX51_PAD_DI1_D1_CS__DISP1_PIN14 */ 785 - IMX_PIN_REG(MX51_PAD_DI1_D1_CS, 0x6b8, 0x2b8, 3, 0x000, 0), /* MX51_PAD_DI1_D1_CS__DISP1_PIN5 */ 786 - IMX_PIN_REG(MX51_PAD_DI1_D1_CS, 0x6b8, 0x2b8, 4, 0x984, 1), /* MX51_PAD_DI1_D1_CS__GPIO3_4 */ 787 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIN, 0x6bc, 0x2bc, 2, 0x9a4, 1), /* MX51_PAD_DISPB2_SER_DIN__DISP1_PIN1 */ 788 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIN, 0x6bc, 0x2bc, 0, 0x9c4, 0), /* MX51_PAD_DISPB2_SER_DIN__DISPB2_SER_DIN */ 789 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIN, 0x6bc, 0x2bc, 4, 0x988, 1), /* MX51_PAD_DISPB2_SER_DIN__GPIO3_5 */ 790 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIO, 0x6c0, 0x2c0, 3, 0x000, 0), /* MX51_PAD_DISPB2_SER_DIO__DISP1_PIN6 */ 791 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIO, 0x6c0, 0x2c0, 0, 0x9c4, 1), /* MX51_PAD_DISPB2_SER_DIO__DISPB2_SER_DIO */ 792 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_DIO, 0x6c0, 0x2c0, 4, 0x98c, 1), /* MX51_PAD_DISPB2_SER_DIO__GPIO3_6 */ 793 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_CLK, 0x6c4, 0x2c4, 2, 0x000, 0), /* MX51_PAD_DISPB2_SER_CLK__DISP1_PIN17 */ 794 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_CLK, 0x6c4, 0x2c4, 3, 0x000, 0), /* MX51_PAD_DISPB2_SER_CLK__DISP1_PIN7 */ 795 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_CLK, 0x6c4, 0x2c4, 0, 0x000, 0), /* MX51_PAD_DISPB2_SER_CLK__DISPB2_SER_CLK */ 796 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_CLK, 0x6c4, 0x2c4, 4, 0x990, 1), /* MX51_PAD_DISPB2_SER_CLK__GPIO3_7 */ 797 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 2, 0x000, 0), /* MX51_PAD_DISPB2_SER_RS__DISP1_EXT_CLK */ 798 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 2, 0x000, 0), /* MX51_PAD_DISPB2_SER_RS__DISP1_PIN16 */ 799 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 3, 0x000, 0), /* MX51_PAD_DISPB2_SER_RS__DISP1_PIN8 */ 800 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 0, 0x000, 0), /* MX51_PAD_DISPB2_SER_RS__DISPB2_SER_RS */ 801 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 0, 0x000, 0), /* MX51_PAD_DISPB2_SER_RS__DISPB2_SER_RS */ 802 - IMX_PIN_REG(MX51_PAD_DISPB2_SER_RS, 0x6c8, 0x2c8, 4, 0x994, 1), /* MX51_PAD_DISPB2_SER_RS__GPIO3_8 */ 803 - IMX_PIN_REG(MX51_PAD_DISP1_DAT0, 0x6cc, 0x2cc, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */ 804 - IMX_PIN_REG(MX51_PAD_DISP1_DAT1, 0x6d0, 0x2d0, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */ 805 - IMX_PIN_REG(MX51_PAD_DISP1_DAT2, 0x6d4, 0x2d4, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */ 806 - IMX_PIN_REG(MX51_PAD_DISP1_DAT3, 0x6d8, 0x2d8, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */ 807 - IMX_PIN_REG(MX51_PAD_DISP1_DAT4, 0x6dc, 0x2dc, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */ 808 - IMX_PIN_REG(MX51_PAD_DISP1_DAT5, 0x6e0, 0x2e0, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */ 809 - IMX_PIN_REG(MX51_PAD_DISP1_DAT6, 0x6e4, 0x2e4, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT6__BOOT_USB_SRC */ 810 - IMX_PIN_REG(MX51_PAD_DISP1_DAT6, 0x6e4, 0x2e4, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */ 811 - IMX_PIN_REG(MX51_PAD_DISP1_DAT7, 0x6e8, 0x2e8, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT7__BOOT_EEPROM_CFG */ 812 - IMX_PIN_REG(MX51_PAD_DISP1_DAT7, 0x6e8, 0x2e8, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */ 813 - IMX_PIN_REG(MX51_PAD_DISP1_DAT8, 0x6ec, 0x2ec, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT8__BOOT_SRC0 */ 814 - IMX_PIN_REG(MX51_PAD_DISP1_DAT8, 0x6ec, 0x2ec, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */ 815 - IMX_PIN_REG(MX51_PAD_DISP1_DAT9, 0x6f0, 0x2f0, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT9__BOOT_SRC1 */ 816 - IMX_PIN_REG(MX51_PAD_DISP1_DAT9, 0x6f0, 0x2f0, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */ 817 - IMX_PIN_REG(MX51_PAD_DISP1_DAT10, 0x6f4, 0x2f4, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT10__BOOT_SPARE_SIZE */ 818 - IMX_PIN_REG(MX51_PAD_DISP1_DAT10, 0x6f4, 0x2f4, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */ 819 - IMX_PIN_REG(MX51_PAD_DISP1_DAT11, 0x6f8, 0x2f8, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT11__BOOT_LPB_FREQ2 */ 820 - IMX_PIN_REG(MX51_PAD_DISP1_DAT11, 0x6f8, 0x2f8, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */ 821 - IMX_PIN_REG(MX51_PAD_DISP1_DAT12, 0x6fc, 0x2fc, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT12__BOOT_MLC_SEL */ 822 - IMX_PIN_REG(MX51_PAD_DISP1_DAT12, 0x6fc, 0x2fc, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */ 823 - IMX_PIN_REG(MX51_PAD_DISP1_DAT13, 0x700, 0x300, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT13__BOOT_MEM_CTL0 */ 824 - IMX_PIN_REG(MX51_PAD_DISP1_DAT13, 0x700, 0x300, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */ 825 - IMX_PIN_REG(MX51_PAD_DISP1_DAT14, 0x704, 0x304, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT14__BOOT_MEM_CTL1 */ 826 - IMX_PIN_REG(MX51_PAD_DISP1_DAT14, 0x704, 0x304, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */ 827 - IMX_PIN_REG(MX51_PAD_DISP1_DAT15, 0x708, 0x308, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT15__BOOT_BUS_WIDTH */ 828 - IMX_PIN_REG(MX51_PAD_DISP1_DAT15, 0x708, 0x308, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */ 829 - IMX_PIN_REG(MX51_PAD_DISP1_DAT16, 0x70c, 0x30c, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT16__BOOT_PAGE_SIZE0 */ 830 - IMX_PIN_REG(MX51_PAD_DISP1_DAT16, 0x70c, 0x30c, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */ 831 - IMX_PIN_REG(MX51_PAD_DISP1_DAT17, 0x710, 0x310, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT17__BOOT_PAGE_SIZE1 */ 832 - IMX_PIN_REG(MX51_PAD_DISP1_DAT17, 0x710, 0x310, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */ 833 - IMX_PIN_REG(MX51_PAD_DISP1_DAT18, 0x714, 0x314, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT18__BOOT_WEIM_MUXED0 */ 834 - IMX_PIN_REG(MX51_PAD_DISP1_DAT18, 0x714, 0x314, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */ 835 - IMX_PIN_REG(MX51_PAD_DISP1_DAT18, 0x714, 0x314, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT18__DISP2_PIN11 */ 836 - IMX_PIN_REG(MX51_PAD_DISP1_DAT18, 0x714, 0x314, 4, 0x000, 0), /* MX51_PAD_DISP1_DAT18__DISP2_PIN5 */ 837 - IMX_PIN_REG(MX51_PAD_DISP1_DAT19, 0x718, 0x318, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT19__BOOT_WEIM_MUXED1 */ 838 - IMX_PIN_REG(MX51_PAD_DISP1_DAT19, 0x718, 0x318, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */ 839 - IMX_PIN_REG(MX51_PAD_DISP1_DAT19, 0x718, 0x318, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT19__DISP2_PIN12 */ 840 - IMX_PIN_REG(MX51_PAD_DISP1_DAT19, 0x718, 0x318, 4, 0x000, 0), /* MX51_PAD_DISP1_DAT19__DISP2_PIN6 */ 841 - IMX_PIN_REG(MX51_PAD_DISP1_DAT20, 0x71c, 0x31c, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT20__BOOT_MEM_TYPE0 */ 842 - IMX_PIN_REG(MX51_PAD_DISP1_DAT20, 0x71c, 0x31c, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */ 843 - IMX_PIN_REG(MX51_PAD_DISP1_DAT20, 0x71c, 0x31c, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT20__DISP2_PIN13 */ 844 - IMX_PIN_REG(MX51_PAD_DISP1_DAT20, 0x71c, 0x31c, 4, 0x000, 0), /* MX51_PAD_DISP1_DAT20__DISP2_PIN7 */ 845 - IMX_PIN_REG(MX51_PAD_DISP1_DAT21, 0x720, 0x320, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT21__BOOT_MEM_TYPE1 */ 846 - IMX_PIN_REG(MX51_PAD_DISP1_DAT21, 0x720, 0x320, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */ 847 - IMX_PIN_REG(MX51_PAD_DISP1_DAT21, 0x720, 0x320, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT21__DISP2_PIN14 */ 848 - IMX_PIN_REG(MX51_PAD_DISP1_DAT21, 0x720, 0x320, 4, 0x000, 0), /* MX51_PAD_DISP1_DAT21__DISP2_PIN8 */ 849 - IMX_PIN_REG(MX51_PAD_DISP1_DAT22, 0x724, 0x324, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT22__BOOT_LPB_FREQ0 */ 850 - IMX_PIN_REG(MX51_PAD_DISP1_DAT22, 0x724, 0x324, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */ 851 - IMX_PIN_REG(MX51_PAD_DISP1_DAT22, 0x724, 0x324, 6, 0x000, 0), /* MX51_PAD_DISP1_DAT22__DISP2_D0_CS */ 852 - IMX_PIN_REG(MX51_PAD_DISP1_DAT22, 0x724, 0x324, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT22__DISP2_DAT16 */ 853 - IMX_PIN_REG(MX51_PAD_DISP1_DAT23, 0x728, 0x328, 7, 0x000, 0), /* MX51_PAD_DISP1_DAT23__BOOT_LPB_FREQ1 */ 854 - IMX_PIN_REG(MX51_PAD_DISP1_DAT23, 0x728, 0x328, 0, 0x000, 0), /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */ 855 - IMX_PIN_REG(MX51_PAD_DISP1_DAT23, 0x728, 0x328, 6, 0x000, 0), /* MX51_PAD_DISP1_DAT23__DISP2_D1_CS */ 856 - IMX_PIN_REG(MX51_PAD_DISP1_DAT23, 0x728, 0x328, 5, 0x000, 0), /* MX51_PAD_DISP1_DAT23__DISP2_DAT17 */ 857 - IMX_PIN_REG(MX51_PAD_DISP1_DAT23, 0x728, 0x328, 4, 0x000, 0), /* MX51_PAD_DISP1_DAT23__DISP2_SER_CS */ 858 - IMX_PIN_REG(MX51_PAD_DI1_PIN3, 0x72c, 0x32c, 0, 0x000, 0), /* MX51_PAD_DI1_PIN3__DI1_PIN3 */ 859 - IMX_PIN_REG(MX51_PAD_DI1_PIN2, 0x734, 0x330, 0, 0x000, 0), /* MX51_PAD_DI1_PIN2__DI1_PIN2 */ 860 - IMX_PIN_REG(MX51_PAD_DI_GP2, 0x740, 0x338, 0, 0x000, 0), /* MX51_PAD_DI_GP2__DISP1_SER_CLK */ 861 - IMX_PIN_REG(MX51_PAD_DI_GP2, 0x740, 0x338, 2, 0x9a8, 1), /* MX51_PAD_DI_GP2__DISP2_WAIT */ 862 - IMX_PIN_REG(MX51_PAD_DI_GP3, 0x744, 0x33c, 3, 0x9a0, 1), /* MX51_PAD_DI_GP3__CSI1_DATA_EN */ 863 - IMX_PIN_REG(MX51_PAD_DI_GP3, 0x744, 0x33c, 0, 0x9c0, 0), /* MX51_PAD_DI_GP3__DISP1_SER_DIO */ 864 - IMX_PIN_REG(MX51_PAD_DI_GP3, 0x744, 0x33c, 2, 0x000, 0), /* MX51_PAD_DI_GP3__FEC_TX_ER */ 865 - IMX_PIN_REG(MX51_PAD_DI2_PIN4, 0x748, 0x340, 3, 0x99c, 1), /* MX51_PAD_DI2_PIN4__CSI2_DATA_EN */ 866 - IMX_PIN_REG(MX51_PAD_DI2_PIN4, 0x748, 0x340, 0, 0x000, 0), /* MX51_PAD_DI2_PIN4__DI2_PIN4 */ 867 - IMX_PIN_REG(MX51_PAD_DI2_PIN4, 0x748, 0x340, 2, 0x950, 1), /* MX51_PAD_DI2_PIN4__FEC_CRS */ 868 - IMX_PIN_REG(MX51_PAD_DI2_PIN2, 0x74c, 0x344, 0, 0x000, 0), /* MX51_PAD_DI2_PIN2__DI2_PIN2 */ 869 - IMX_PIN_REG(MX51_PAD_DI2_PIN2, 0x74c, 0x344, 2, 0x000, 0), /* MX51_PAD_DI2_PIN2__FEC_MDC */ 870 - IMX_PIN_REG(MX51_PAD_DI2_PIN3, 0x750, 0x348, 0, 0x000, 0), /* MX51_PAD_DI2_PIN3__DI2_PIN3 */ 871 - IMX_PIN_REG(MX51_PAD_DI2_PIN3, 0x750, 0x348, 2, 0x954, 1), /* MX51_PAD_DI2_PIN3__FEC_MDIO */ 872 - IMX_PIN_REG(MX51_PAD_DI2_DISP_CLK, 0x754, 0x34c, 0, 0x000, 0), /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */ 873 - IMX_PIN_REG(MX51_PAD_DI2_DISP_CLK, 0x754, 0x34c, 2, 0x95c, 1), /* MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 */ 874 - IMX_PIN_REG(MX51_PAD_DI_GP4, 0x758, 0x350, 4, 0x000, 0), /* MX51_PAD_DI_GP4__DI2_PIN15 */ 875 - IMX_PIN_REG(MX51_PAD_DI_GP4, 0x758, 0x350, 0, 0x9c0, 1), /* MX51_PAD_DI_GP4__DISP1_SER_DIN */ 876 - IMX_PIN_REG(MX51_PAD_DI_GP4, 0x758, 0x350, 3, 0x000, 0), /* MX51_PAD_DI_GP4__DISP2_PIN1 */ 877 - IMX_PIN_REG(MX51_PAD_DI_GP4, 0x758, 0x350, 2, 0x960, 1), /* MX51_PAD_DI_GP4__FEC_RDATA2 */ 878 - IMX_PIN_REG(MX51_PAD_DISP2_DAT0, 0x75c, 0x354, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */ 879 - IMX_PIN_REG(MX51_PAD_DISP2_DAT0, 0x75c, 0x354, 2, 0x964, 1), /* MX51_PAD_DISP2_DAT0__FEC_RDATA3 */ 880 - IMX_PIN_REG(MX51_PAD_DISP2_DAT0, 0x75c, 0x354, 4, 0x9c8, 1), /* MX51_PAD_DISP2_DAT0__KEY_COL6 */ 881 - IMX_PIN_REG(MX51_PAD_DISP2_DAT0, 0x75c, 0x354, 5, 0x9f4, 8), /* MX51_PAD_DISP2_DAT0__UART3_RXD */ 882 - IMX_PIN_REG(MX51_PAD_DISP2_DAT0, 0x75c, 0x354, 3, 0x9f8, 1), /* MX51_PAD_DISP2_DAT0__USBH3_CLK */ 883 - IMX_PIN_REG(MX51_PAD_DISP2_DAT1, 0x760, 0x358, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */ 884 - IMX_PIN_REG(MX51_PAD_DISP2_DAT1, 0x760, 0x358, 2, 0x970, 1), /* MX51_PAD_DISP2_DAT1__FEC_RX_ER */ 885 - IMX_PIN_REG(MX51_PAD_DISP2_DAT1, 0x760, 0x358, 4, 0x9cc, 1), /* MX51_PAD_DISP2_DAT1__KEY_COL7 */ 886 - IMX_PIN_REG(MX51_PAD_DISP2_DAT1, 0x760, 0x358, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT1__UART3_TXD */ 887 - IMX_PIN_REG(MX51_PAD_DISP2_DAT1, 0x760, 0x358, 3, 0xa1c, 1), /* MX51_PAD_DISP2_DAT1__USBH3_DIR */ 888 - IMX_PIN_REG(MX51_PAD_DISP2_DAT2, 0x764, 0x35c, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */ 889 - IMX_PIN_REG(MX51_PAD_DISP2_DAT3, 0x768, 0x360, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */ 890 - IMX_PIN_REG(MX51_PAD_DISP2_DAT4, 0x76c, 0x364, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */ 891 - IMX_PIN_REG(MX51_PAD_DISP2_DAT5, 0x770, 0x368, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */ 892 - IMX_PIN_REG(MX51_PAD_DISP2_DAT6, 0x774, 0x36c, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */ 893 - IMX_PIN_REG(MX51_PAD_DISP2_DAT6, 0x774, 0x36c, 2, 0x000, 0), /* MX51_PAD_DISP2_DAT6__FEC_TDATA1 */ 894 - IMX_PIN_REG(MX51_PAD_DISP2_DAT6, 0x774, 0x36c, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT6__GPIO1_19 */ 895 - IMX_PIN_REG(MX51_PAD_DISP2_DAT6, 0x774, 0x36c, 4, 0x9d0, 1), /* MX51_PAD_DISP2_DAT6__KEY_ROW4 */ 896 - IMX_PIN_REG(MX51_PAD_DISP2_DAT6, 0x774, 0x36c, 3, 0xa24, 1), /* MX51_PAD_DISP2_DAT6__USBH3_STP */ 897 - IMX_PIN_REG(MX51_PAD_DISP2_DAT7, 0x778, 0x370, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */ 898 - IMX_PIN_REG(MX51_PAD_DISP2_DAT7, 0x778, 0x370, 2, 0x000, 0), /* MX51_PAD_DISP2_DAT7__FEC_TDATA2 */ 899 - IMX_PIN_REG(MX51_PAD_DISP2_DAT7, 0x778, 0x370, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT7__GPIO1_29 */ 900 - IMX_PIN_REG(MX51_PAD_DISP2_DAT7, 0x778, 0x370, 4, 0x9d4, 1), /* MX51_PAD_DISP2_DAT7__KEY_ROW5 */ 901 - IMX_PIN_REG(MX51_PAD_DISP2_DAT7, 0x778, 0x370, 3, 0xa20, 1), /* MX51_PAD_DISP2_DAT7__USBH3_NXT */ 902 - IMX_PIN_REG(MX51_PAD_DISP2_DAT8, 0x77c, 0x374, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */ 903 - IMX_PIN_REG(MX51_PAD_DISP2_DAT8, 0x77c, 0x374, 2, 0x000, 0), /* MX51_PAD_DISP2_DAT8__FEC_TDATA3 */ 904 - IMX_PIN_REG(MX51_PAD_DISP2_DAT8, 0x77c, 0x374, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT8__GPIO1_30 */ 905 - IMX_PIN_REG(MX51_PAD_DISP2_DAT8, 0x77c, 0x374, 4, 0x9d8, 1), /* MX51_PAD_DISP2_DAT8__KEY_ROW6 */ 906 - IMX_PIN_REG(MX51_PAD_DISP2_DAT8, 0x77c, 0x374, 3, 0x9fc, 1), /* MX51_PAD_DISP2_DAT8__USBH3_DATA0 */ 907 - IMX_PIN_REG(MX51_PAD_DISP2_DAT9, 0x780, 0x378, 4, 0x8f4, 1), /* MX51_PAD_DISP2_DAT9__AUD6_RXC */ 908 - IMX_PIN_REG(MX51_PAD_DISP2_DAT9, 0x780, 0x378, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */ 909 - IMX_PIN_REG(MX51_PAD_DISP2_DAT9, 0x780, 0x378, 2, 0x000, 0), /* MX51_PAD_DISP2_DAT9__FEC_TX_EN */ 910 - IMX_PIN_REG(MX51_PAD_DISP2_DAT9, 0x780, 0x378, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT9__GPIO1_31 */ 911 - IMX_PIN_REG(MX51_PAD_DISP2_DAT9, 0x780, 0x378, 3, 0xa00, 1), /* MX51_PAD_DISP2_DAT9__USBH3_DATA1 */ 912 - IMX_PIN_REG(MX51_PAD_DISP2_DAT10, 0x784, 0x37c, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */ 913 - IMX_PIN_REG(MX51_PAD_DISP2_DAT10, 0x784, 0x37c, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT10__DISP2_SER_CS */ 914 - IMX_PIN_REG(MX51_PAD_DISP2_DAT10, 0x784, 0x37c, 2, 0x94c, 1), /* MX51_PAD_DISP2_DAT10__FEC_COL */ 915 - IMX_PIN_REG(MX51_PAD_DISP2_DAT10, 0x784, 0x37c, 4, 0x9dc, 1), /* MX51_PAD_DISP2_DAT10__KEY_ROW7 */ 916 - IMX_PIN_REG(MX51_PAD_DISP2_DAT10, 0x784, 0x37c, 3, 0xa04, 1), /* MX51_PAD_DISP2_DAT10__USBH3_DATA2 */ 917 - IMX_PIN_REG(MX51_PAD_DISP2_DAT11, 0x788, 0x380, 4, 0x8f0, 1), /* MX51_PAD_DISP2_DAT11__AUD6_TXD */ 918 - IMX_PIN_REG(MX51_PAD_DISP2_DAT11, 0x788, 0x380, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */ 919 - IMX_PIN_REG(MX51_PAD_DISP2_DAT11, 0x788, 0x380, 2, 0x968, 1), /* MX51_PAD_DISP2_DAT11__FEC_RX_CLK */ 920 - IMX_PIN_REG(MX51_PAD_DISP2_DAT11, 0x788, 0x380, 7, 0x000, 0), /* MX51_PAD_DISP2_DAT11__GPIO1_10 */ 921 - IMX_PIN_REG(MX51_PAD_DISP2_DAT11, 0x788, 0x380, 3, 0xa08, 1), /* MX51_PAD_DISP2_DAT11__USBH3_DATA3 */ 922 - IMX_PIN_REG(MX51_PAD_DISP2_DAT12, 0x78c, 0x384, 4, 0x8ec, 1), /* MX51_PAD_DISP2_DAT12__AUD6_RXD */ 923 - IMX_PIN_REG(MX51_PAD_DISP2_DAT12, 0x78c, 0x384, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */ 924 - IMX_PIN_REG(MX51_PAD_DISP2_DAT12, 0x78c, 0x384, 2, 0x96c, 1), /* MX51_PAD_DISP2_DAT12__FEC_RX_DV */ 925 - IMX_PIN_REG(MX51_PAD_DISP2_DAT12, 0x78c, 0x384, 3, 0xa0c, 1), /* MX51_PAD_DISP2_DAT12__USBH3_DATA4 */ 926 - IMX_PIN_REG(MX51_PAD_DISP2_DAT13, 0x790, 0x388, 4, 0x8fc, 1), /* MX51_PAD_DISP2_DAT13__AUD6_TXC */ 927 - IMX_PIN_REG(MX51_PAD_DISP2_DAT13, 0x790, 0x388, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */ 928 - IMX_PIN_REG(MX51_PAD_DISP2_DAT13, 0x790, 0x388, 2, 0x974, 1), /* MX51_PAD_DISP2_DAT13__FEC_TX_CLK */ 929 - IMX_PIN_REG(MX51_PAD_DISP2_DAT13, 0x790, 0x388, 3, 0xa10, 1), /* MX51_PAD_DISP2_DAT13__USBH3_DATA5 */ 930 - IMX_PIN_REG(MX51_PAD_DISP2_DAT14, 0x794, 0x38c, 4, 0x900, 1), /* MX51_PAD_DISP2_DAT14__AUD6_TXFS */ 931 - IMX_PIN_REG(MX51_PAD_DISP2_DAT14, 0x794, 0x38c, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */ 932 - IMX_PIN_REG(MX51_PAD_DISP2_DAT14, 0x794, 0x38c, 2, 0x958, 1), /* MX51_PAD_DISP2_DAT14__FEC_RDATA0 */ 933 - IMX_PIN_REG(MX51_PAD_DISP2_DAT14, 0x794, 0x38c, 3, 0xa14, 1), /* MX51_PAD_DISP2_DAT14__USBH3_DATA6 */ 934 - IMX_PIN_REG(MX51_PAD_DISP2_DAT15, 0x798, 0x390, 4, 0x8f8, 1), /* MX51_PAD_DISP2_DAT15__AUD6_RXFS */ 935 - IMX_PIN_REG(MX51_PAD_DISP2_DAT15, 0x798, 0x390, 5, 0x000, 0), /* MX51_PAD_DISP2_DAT15__DISP1_SER_CS */ 936 - IMX_PIN_REG(MX51_PAD_DISP2_DAT15, 0x798, 0x390, 0, 0x000, 0), /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */ 937 - IMX_PIN_REG(MX51_PAD_DISP2_DAT15, 0x798, 0x390, 2, 0x000, 0), /* MX51_PAD_DISP2_DAT15__FEC_TDATA0 */ 938 - IMX_PIN_REG(MX51_PAD_DISP2_DAT15, 0x798, 0x390, 3, 0xa18, 1), /* MX51_PAD_DISP2_DAT15__USBH3_DATA7 */ 939 - IMX_PIN_REG(MX51_PAD_SD1_CMD, 0x79c, 0x394, 1, 0x8e0, 1), /* MX51_PAD_SD1_CMD__AUD5_RXFS */ 940 - IMX_PIN_REG(MX51_PAD_SD1_CMD, 0x79c, 0x394, 2, 0x91c, 2), /* MX51_PAD_SD1_CMD__CSPI_MOSI */ 941 - IMX_PIN_REG(MX51_PAD_SD1_CMD, 0x79c, 0x394, 0, 0x000, 0), /* MX51_PAD_SD1_CMD__SD1_CMD */ 942 - IMX_PIN_REG(MX51_PAD_SD1_CLK, 0x7a0, 0x398, 1, 0x8dc, 1), /* MX51_PAD_SD1_CLK__AUD5_RXC */ 943 - IMX_PIN_REG(MX51_PAD_SD1_CLK, 0x7a0, 0x398, 2, 0x914, 2), /* MX51_PAD_SD1_CLK__CSPI_SCLK */ 944 - IMX_PIN_REG(MX51_PAD_SD1_CLK, 0x7a0, 0x398, 0, 0x000, 0), /* MX51_PAD_SD1_CLK__SD1_CLK */ 945 - IMX_PIN_REG(MX51_PAD_SD1_DATA0, 0x7a4, 0x39c, 1, 0x8d8, 2), /* MX51_PAD_SD1_DATA0__AUD5_TXD */ 946 - IMX_PIN_REG(MX51_PAD_SD1_DATA0, 0x7a4, 0x39c, 2, 0x918, 1), /* MX51_PAD_SD1_DATA0__CSPI_MISO */ 947 - IMX_PIN_REG(MX51_PAD_SD1_DATA0, 0x7a4, 0x39c, 0, 0x000, 0), /* MX51_PAD_SD1_DATA0__SD1_DATA0 */ 948 - IMX_PIN_REG(MX51_PAD_EIM_DA0, NO_PAD, 0x01c, 0, 0x000, 0), /* MX51_PAD_EIM_DA0__EIM_DA0 */ 949 - IMX_PIN_REG(MX51_PAD_EIM_DA1, NO_PAD, 0x020, 0, 0x000, 0), /* MX51_PAD_EIM_DA1__EIM_DA1 */ 950 - IMX_PIN_REG(MX51_PAD_EIM_DA2, NO_PAD, 0x024, 0, 0x000, 0), /* MX51_PAD_EIM_DA2__EIM_DA2 */ 951 - IMX_PIN_REG(MX51_PAD_EIM_DA3, NO_PAD, 0x028, 0, 0x000, 0), /* MX51_PAD_EIM_DA3__EIM_DA3 */ 952 - IMX_PIN_REG(MX51_PAD_SD1_DATA1, 0x7a8, 0x3a0, 1, 0x8d4, 2), /* MX51_PAD_SD1_DATA1__AUD5_RXD */ 953 - IMX_PIN_REG(MX51_PAD_SD1_DATA1, 0x7a8, 0x3a0, 0, 0x000, 0), /* MX51_PAD_SD1_DATA1__SD1_DATA1 */ 954 - IMX_PIN_REG(MX51_PAD_EIM_DA4, NO_PAD, 0x02c, 0, 0x000, 0), /* MX51_PAD_EIM_DA4__EIM_DA4 */ 955 - IMX_PIN_REG(MX51_PAD_EIM_DA5, NO_PAD, 0x030, 0, 0x000, 0), /* MX51_PAD_EIM_DA5__EIM_DA5 */ 956 - IMX_PIN_REG(MX51_PAD_EIM_DA6, NO_PAD, 0x034, 0, 0x000, 0), /* MX51_PAD_EIM_DA6__EIM_DA6 */ 957 - IMX_PIN_REG(MX51_PAD_EIM_DA7, NO_PAD, 0x038, 0, 0x000, 0), /* MX51_PAD_EIM_DA7__EIM_DA7 */ 958 - IMX_PIN_REG(MX51_PAD_SD1_DATA2, 0x7ac, 0x3a4, 1, 0x8e4, 2), /* MX51_PAD_SD1_DATA2__AUD5_TXC */ 959 - IMX_PIN_REG(MX51_PAD_SD1_DATA2, 0x7ac, 0x3a4, 0, 0x000, 0), /* MX51_PAD_SD1_DATA2__SD1_DATA2 */ 960 - IMX_PIN_REG(MX51_PAD_EIM_DA10, NO_PAD, 0x044, 0, 0x000, 0), /* MX51_PAD_EIM_DA10__EIM_DA10 */ 961 - IMX_PIN_REG(MX51_PAD_EIM_DA11, NO_PAD, 0x048, 0, 0x000, 0), /* MX51_PAD_EIM_DA11__EIM_DA11 */ 962 - IMX_PIN_REG(MX51_PAD_EIM_DA8, NO_PAD, 0x03c, 0, 0x000, 0), /* MX51_PAD_EIM_DA8__EIM_DA8 */ 963 - IMX_PIN_REG(MX51_PAD_EIM_DA9, NO_PAD, 0x040, 0, 0x000, 0), /* MX51_PAD_EIM_DA9__EIM_DA9 */ 964 - IMX_PIN_REG(MX51_PAD_SD1_DATA3, 0x7b0, 0x3a8, 1, 0x8e8, 2), /* MX51_PAD_SD1_DATA3__AUD5_TXFS */ 965 - IMX_PIN_REG(MX51_PAD_SD1_DATA3, 0x7b0, 0x3a8, 2, 0x920, 1), /* MX51_PAD_SD1_DATA3__CSPI_SS1 */ 966 - IMX_PIN_REG(MX51_PAD_SD1_DATA3, 0x7b0, 0x3a8, 0, 0x000, 0), /* MX51_PAD_SD1_DATA3__SD1_DATA3 */ 967 - IMX_PIN_REG(MX51_PAD_GPIO1_0, 0x7b4, 0x3ac, 2, 0x924, 0), /* MX51_PAD_GPIO1_0__CSPI_SS2 */ 968 - IMX_PIN_REG(MX51_PAD_GPIO1_0, 0x7b4, 0x3ac, 1, 0x000, 0), /* MX51_PAD_GPIO1_0__GPIO1_0 */ 969 - IMX_PIN_REG(MX51_PAD_GPIO1_0, 0x7b4, 0x3ac, 0, 0x000, 0), /* MX51_PAD_GPIO1_0__SD1_CD */ 970 - IMX_PIN_REG(MX51_PAD_GPIO1_1, 0x7b8, 0x3b0, 2, 0x918, 2), /* MX51_PAD_GPIO1_1__CSPI_MISO */ 971 - IMX_PIN_REG(MX51_PAD_GPIO1_1, 0x7b8, 0x3b0, 1, 0x000, 0), /* MX51_PAD_GPIO1_1__GPIO1_1 */ 972 - IMX_PIN_REG(MX51_PAD_GPIO1_1, 0x7b8, 0x3b0, 0, 0x000, 0), /* MX51_PAD_GPIO1_1__SD1_WP */ 973 - IMX_PIN_REG(MX51_PAD_EIM_DA12, NO_PAD, 0x04c, 0, 0x000, 0), /* MX51_PAD_EIM_DA12__EIM_DA12 */ 974 - IMX_PIN_REG(MX51_PAD_EIM_DA13, NO_PAD, 0x050, 0, 0x000, 0), /* MX51_PAD_EIM_DA13__EIM_DA13 */ 975 - IMX_PIN_REG(MX51_PAD_EIM_DA14, NO_PAD, 0x054, 0, 0x000, 0), /* MX51_PAD_EIM_DA14__EIM_DA14 */ 976 - IMX_PIN_REG(MX51_PAD_EIM_DA15, NO_PAD, 0x058, 0, 0x000, 0), /* MX51_PAD_EIM_DA15__EIM_DA15 */ 977 - IMX_PIN_REG(MX51_PAD_SD2_CMD, 0x7bc, 0x3b4, 2, 0x91c, 3), /* MX51_PAD_SD2_CMD__CSPI_MOSI */ 978 - IMX_PIN_REG(MX51_PAD_SD2_CMD, 0x7bc, 0x3b4, 1, 0x9b0, 2), /* MX51_PAD_SD2_CMD__I2C1_SCL */ 979 - IMX_PIN_REG(MX51_PAD_SD2_CMD, 0x7bc, 0x3b4, 0, 0x000, 0), /* MX51_PAD_SD2_CMD__SD2_CMD */ 980 - IMX_PIN_REG(MX51_PAD_SD2_CLK, 0x7c0, 0x3b8, 2, 0x914, 3), /* MX51_PAD_SD2_CLK__CSPI_SCLK */ 981 - IMX_PIN_REG(MX51_PAD_SD2_CLK, 0x7c0, 0x3b8, 1, 0x9b4, 2), /* MX51_PAD_SD2_CLK__I2C1_SDA */ 982 - IMX_PIN_REG(MX51_PAD_SD2_CLK, 0x7c0, 0x3b8, 0, 0x000, 0), /* MX51_PAD_SD2_CLK__SD2_CLK */ 983 - IMX_PIN_REG(MX51_PAD_SD2_DATA0, 0x7c4, 0x3bc, 2, 0x918, 3), /* MX51_PAD_SD2_DATA0__CSPI_MISO */ 984 - IMX_PIN_REG(MX51_PAD_SD2_DATA0, 0x7c4, 0x3bc, 1, 0x000, 0), /* MX51_PAD_SD2_DATA0__SD1_DAT4 */ 985 - IMX_PIN_REG(MX51_PAD_SD2_DATA0, 0x7c4, 0x3bc, 0, 0x000, 0), /* MX51_PAD_SD2_DATA0__SD2_DATA0 */ 986 - IMX_PIN_REG(MX51_PAD_SD2_DATA1, 0x7c8, 0x3c0, 1, 0x000, 0), /* MX51_PAD_SD2_DATA1__SD1_DAT5 */ 987 - IMX_PIN_REG(MX51_PAD_SD2_DATA1, 0x7c8, 0x3c0, 0, 0x000, 0), /* MX51_PAD_SD2_DATA1__SD2_DATA1 */ 988 - IMX_PIN_REG(MX51_PAD_SD2_DATA1, 0x7c8, 0x3c0, 2, 0x000, 0), /* MX51_PAD_SD2_DATA1__USBH3_H2_DP */ 989 - IMX_PIN_REG(MX51_PAD_SD2_DATA2, 0x7cc, 0x3c4, 1, 0x000, 0), /* MX51_PAD_SD2_DATA2__SD1_DAT6 */ 990 - IMX_PIN_REG(MX51_PAD_SD2_DATA2, 0x7cc, 0x3c4, 0, 0x000, 0), /* MX51_PAD_SD2_DATA2__SD2_DATA2 */ 991 - IMX_PIN_REG(MX51_PAD_SD2_DATA2, 0x7cc, 0x3c4, 2, 0x000, 0), /* MX51_PAD_SD2_DATA2__USBH3_H2_DM */ 992 - IMX_PIN_REG(MX51_PAD_SD2_DATA3, 0x7d0, 0x3c8, 2, 0x924, 1), /* MX51_PAD_SD2_DATA3__CSPI_SS2 */ 993 - IMX_PIN_REG(MX51_PAD_SD2_DATA3, 0x7d0, 0x3c8, 1, 0x000, 0), /* MX51_PAD_SD2_DATA3__SD1_DAT7 */ 994 - IMX_PIN_REG(MX51_PAD_SD2_DATA3, 0x7d0, 0x3c8, 0, 0x000, 0), /* MX51_PAD_SD2_DATA3__SD2_DATA3 */ 995 - IMX_PIN_REG(MX51_PAD_GPIO1_2, 0x7d4, 0x3cc, 5, 0x000, 0), /* MX51_PAD_GPIO1_2__CCM_OUT_2 */ 996 - IMX_PIN_REG(MX51_PAD_GPIO1_2, 0x7d4, 0x3cc, 0, 0x000, 0), /* MX51_PAD_GPIO1_2__GPIO1_2 */ 997 - IMX_PIN_REG(MX51_PAD_GPIO1_2, 0x7d4, 0x3cc, 2, 0x9b8, 3), /* MX51_PAD_GPIO1_2__I2C2_SCL */ 998 - IMX_PIN_REG(MX51_PAD_GPIO1_2, 0x7d4, 0x3cc, 7, 0x90c, 1), /* MX51_PAD_GPIO1_2__PLL1_BYP */ 999 - IMX_PIN_REG(MX51_PAD_GPIO1_2, 0x7d4, 0x3cc, 1, 0x000, 0), /* MX51_PAD_GPIO1_2__PWM1_PWMO */ 1000 - IMX_PIN_REG(MX51_PAD_GPIO1_3, 0x7d8, 0x3d0, 0, 0x000, 0), /* MX51_PAD_GPIO1_3__GPIO1_3 */ 1001 - IMX_PIN_REG(MX51_PAD_GPIO1_3, 0x7d8, 0x3d0, 2, 0x9bc, 3), /* MX51_PAD_GPIO1_3__I2C2_SDA */ 1002 - IMX_PIN_REG(MX51_PAD_GPIO1_3, 0x7d8, 0x3d0, 7, 0x910, 1), /* MX51_PAD_GPIO1_3__PLL2_BYP */ 1003 - IMX_PIN_REG(MX51_PAD_GPIO1_3, 0x7d8, 0x3d0, 1, 0x000, 0), /* MX51_PAD_GPIO1_3__PWM2_PWMO */ 1004 - IMX_PIN_REG(MX51_PAD_PMIC_INT_REQ, 0x7fc, 0x3d4, 0, 0x000, 0), /* MX51_PAD_PMIC_INT_REQ__PMIC_INT_REQ */ 1005 - IMX_PIN_REG(MX51_PAD_PMIC_INT_REQ, 0x7fc, 0x3d4, 1, 0x000, 0), /* MX51_PAD_PMIC_INT_REQ__PMIC_PMU_IRQ_B */ 1006 - IMX_PIN_REG(MX51_PAD_GPIO1_4, 0x804, 0x3d8, 4, 0x908, 1), /* MX51_PAD_GPIO1_4__DISP2_EXT_CLK */ 1007 - IMX_PIN_REG(MX51_PAD_GPIO1_4, 0x804, 0x3d8, 3, 0x938, 1), /* MX51_PAD_GPIO1_4__EIM_RDY */ 1008 - IMX_PIN_REG(MX51_PAD_GPIO1_4, 0x804, 0x3d8, 0, 0x000, 0), /* MX51_PAD_GPIO1_4__GPIO1_4 */ 1009 - IMX_PIN_REG(MX51_PAD_GPIO1_4, 0x804, 0x3d8, 2, 0x000, 0), /* MX51_PAD_GPIO1_4__WDOG1_WDOG_B */ 1010 - IMX_PIN_REG(MX51_PAD_GPIO1_5, 0x808, 0x3dc, 6, 0x000, 0), /* MX51_PAD_GPIO1_5__CSI2_MCLK */ 1011 - IMX_PIN_REG(MX51_PAD_GPIO1_5, 0x808, 0x3dc, 3, 0x000, 0), /* MX51_PAD_GPIO1_5__DISP2_PIN16 */ 1012 - IMX_PIN_REG(MX51_PAD_GPIO1_5, 0x808, 0x3dc, 0, 0x000, 0), /* MX51_PAD_GPIO1_5__GPIO1_5 */ 1013 - IMX_PIN_REG(MX51_PAD_GPIO1_5, 0x808, 0x3dc, 2, 0x000, 0), /* MX51_PAD_GPIO1_5__WDOG2_WDOG_B */ 1014 - IMX_PIN_REG(MX51_PAD_GPIO1_6, 0x80c, 0x3e0, 4, 0x000, 0), /* MX51_PAD_GPIO1_6__DISP2_PIN17 */ 1015 - IMX_PIN_REG(MX51_PAD_GPIO1_6, 0x80c, 0x3e0, 0, 0x000, 0), /* MX51_PAD_GPIO1_6__GPIO1_6 */ 1016 - IMX_PIN_REG(MX51_PAD_GPIO1_6, 0x80c, 0x3e0, 3, 0x000, 0), /* MX51_PAD_GPIO1_6__REF_EN_B */ 1017 - IMX_PIN_REG(MX51_PAD_GPIO1_7, 0x810, 0x3e4, 3, 0x000, 0), /* MX51_PAD_GPIO1_7__CCM_OUT_0 */ 1018 - IMX_PIN_REG(MX51_PAD_GPIO1_7, 0x810, 0x3e4, 0, 0x000, 0), /* MX51_PAD_GPIO1_7__GPIO1_7 */ 1019 - IMX_PIN_REG(MX51_PAD_GPIO1_7, 0x810, 0x3e4, 6, 0x000, 0), /* MX51_PAD_GPIO1_7__SD2_WP */ 1020 - IMX_PIN_REG(MX51_PAD_GPIO1_7, 0x810, 0x3e4, 2, 0x000, 0), /* MX51_PAD_GPIO1_7__SPDIF_OUT1 */ 1021 - IMX_PIN_REG(MX51_PAD_GPIO1_8, 0x814, 0x3e8, 2, 0x99c, 2), /* MX51_PAD_GPIO1_8__CSI2_DATA_EN */ 1022 - IMX_PIN_REG(MX51_PAD_GPIO1_8, 0x814, 0x3e8, 0, 0x000, 0), /* MX51_PAD_GPIO1_8__GPIO1_8 */ 1023 - IMX_PIN_REG(MX51_PAD_GPIO1_8, 0x814, 0x3e8, 6, 0x000, 0), /* MX51_PAD_GPIO1_8__SD2_CD */ 1024 - IMX_PIN_REG(MX51_PAD_GPIO1_8, 0x814, 0x3e8, 1, 0x000, 0), /* MX51_PAD_GPIO1_8__USBH3_PWR */ 1025 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 3, 0x000, 0), /* MX51_PAD_GPIO1_9__CCM_OUT_1 */ 1026 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 2, 0x000, 0), /* MX51_PAD_GPIO1_9__DISP2_D1_CS */ 1027 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 7, 0x000, 0), /* MX51_PAD_GPIO1_9__DISP2_SER_CS */ 1028 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 0, 0x000, 0), /* MX51_PAD_GPIO1_9__GPIO1_9 */ 1029 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 6, 0x000, 0), /* MX51_PAD_GPIO1_9__SD2_LCTL */ 1030 - IMX_PIN_REG(MX51_PAD_GPIO1_9, 0x818, 0x3ec, 1, 0x000, 0), /* MX51_PAD_GPIO1_9__USBH3_OC */ 26 + MX51_PAD_RESERVE0 = 0, 27 + MX51_PAD_RESERVE1 = 1, 28 + MX51_PAD_RESERVE2 = 2, 29 + MX51_PAD_RESERVE3 = 3, 30 + MX51_PAD_RESERVE4 = 4, 31 + MX51_PAD_RESERVE5 = 5, 32 + MX51_PAD_RESERVE6 = 6, 33 + MX51_PAD_EIM_DA0 = 7, 34 + MX51_PAD_EIM_DA1 = 8, 35 + MX51_PAD_EIM_DA2 = 9, 36 + MX51_PAD_EIM_DA3 = 10, 37 + MX51_PAD_EIM_DA4 = 11, 38 + MX51_PAD_EIM_DA5 = 12, 39 + MX51_PAD_EIM_DA6 = 13, 40 + MX51_PAD_EIM_DA7 = 14, 41 + MX51_PAD_EIM_DA8 = 15, 42 + MX51_PAD_EIM_DA9 = 16, 43 + MX51_PAD_EIM_DA10 = 17, 44 + MX51_PAD_EIM_DA11 = 18, 45 + MX51_PAD_EIM_DA12 = 19, 46 + MX51_PAD_EIM_DA13 = 20, 47 + MX51_PAD_EIM_DA14 = 21, 48 + MX51_PAD_EIM_DA15 = 22, 49 + MX51_PAD_EIM_D16 = 23, 50 + MX51_PAD_EIM_D17 = 24, 51 + MX51_PAD_EIM_D18 = 25, 52 + MX51_PAD_EIM_D19 = 26, 53 + MX51_PAD_EIM_D20 = 27, 54 + MX51_PAD_EIM_D21 = 28, 55 + MX51_PAD_EIM_D22 = 29, 56 + MX51_PAD_EIM_D23 = 30, 57 + MX51_PAD_EIM_D24 = 31, 58 + MX51_PAD_EIM_D25 = 32, 59 + MX51_PAD_EIM_D26 = 33, 60 + MX51_PAD_EIM_D27 = 34, 61 + MX51_PAD_EIM_D28 = 35, 62 + MX51_PAD_EIM_D29 = 36, 63 + MX51_PAD_EIM_D30 = 37, 64 + MX51_PAD_EIM_D31 = 38, 65 + MX51_PAD_EIM_A16 = 39, 66 + MX51_PAD_EIM_A17 = 40, 67 + MX51_PAD_EIM_A18 = 41, 68 + MX51_PAD_EIM_A19 = 42, 69 + MX51_PAD_EIM_A20 = 43, 70 + MX51_PAD_EIM_A21 = 44, 71 + MX51_PAD_EIM_A22 = 45, 72 + MX51_PAD_EIM_A23 = 46, 73 + MX51_PAD_EIM_A24 = 47, 74 + MX51_PAD_EIM_A25 = 48, 75 + MX51_PAD_EIM_A26 = 49, 76 + MX51_PAD_EIM_A27 = 50, 77 + MX51_PAD_EIM_EB0 = 51, 78 + MX51_PAD_EIM_EB1 = 52, 79 + MX51_PAD_EIM_EB2 = 53, 80 + MX51_PAD_EIM_EB3 = 54, 81 + MX51_PAD_EIM_OE = 55, 82 + MX51_PAD_EIM_CS0 = 56, 83 + MX51_PAD_EIM_CS1 = 57, 84 + MX51_PAD_EIM_CS2 = 58, 85 + MX51_PAD_EIM_CS3 = 59, 86 + MX51_PAD_EIM_CS4 = 60, 87 + MX51_PAD_EIM_CS5 = 61, 88 + MX51_PAD_EIM_DTACK = 62, 89 + MX51_PAD_EIM_LBA = 63, 90 + MX51_PAD_EIM_CRE = 64, 91 + MX51_PAD_DRAM_CS1 = 65, 92 + MX51_PAD_NANDF_WE_B = 66, 93 + MX51_PAD_NANDF_RE_B = 67, 94 + MX51_PAD_NANDF_ALE = 68, 95 + MX51_PAD_NANDF_CLE = 69, 96 + MX51_PAD_NANDF_WP_B = 70, 97 + MX51_PAD_NANDF_RB0 = 71, 98 + MX51_PAD_NANDF_RB1 = 72, 99 + MX51_PAD_NANDF_RB2 = 73, 100 + MX51_PAD_NANDF_RB3 = 74, 101 + MX51_PAD_GPIO_NAND = 75, 102 + MX51_PAD_NANDF_CS0 = 76, 103 + MX51_PAD_NANDF_CS1 = 77, 104 + MX51_PAD_NANDF_CS2 = 78, 105 + MX51_PAD_NANDF_CS3 = 79, 106 + MX51_PAD_NANDF_CS4 = 80, 107 + MX51_PAD_NANDF_CS5 = 81, 108 + MX51_PAD_NANDF_CS6 = 82, 109 + MX51_PAD_NANDF_CS7 = 83, 110 + MX51_PAD_NANDF_RDY_INT = 84, 111 + MX51_PAD_NANDF_D15 = 85, 112 + MX51_PAD_NANDF_D14 = 86, 113 + MX51_PAD_NANDF_D13 = 87, 114 + MX51_PAD_NANDF_D12 = 88, 115 + MX51_PAD_NANDF_D11 = 89, 116 + MX51_PAD_NANDF_D10 = 90, 117 + MX51_PAD_NANDF_D9 = 91, 118 + MX51_PAD_NANDF_D8 = 92, 119 + MX51_PAD_NANDF_D7 = 93, 120 + MX51_PAD_NANDF_D6 = 94, 121 + MX51_PAD_NANDF_D5 = 95, 122 + MX51_PAD_NANDF_D4 = 96, 123 + MX51_PAD_NANDF_D3 = 97, 124 + MX51_PAD_NANDF_D2 = 98, 125 + MX51_PAD_NANDF_D1 = 99, 126 + MX51_PAD_NANDF_D0 = 100, 127 + MX51_PAD_CSI1_D8 = 101, 128 + MX51_PAD_CSI1_D9 = 102, 129 + MX51_PAD_CSI1_D10 = 103, 130 + MX51_PAD_CSI1_D11 = 104, 131 + MX51_PAD_CSI1_D12 = 105, 132 + MX51_PAD_CSI1_D13 = 106, 133 + MX51_PAD_CSI1_D14 = 107, 134 + MX51_PAD_CSI1_D15 = 108, 135 + MX51_PAD_CSI1_D16 = 109, 136 + MX51_PAD_CSI1_D17 = 110, 137 + MX51_PAD_CSI1_D18 = 111, 138 + MX51_PAD_CSI1_D19 = 112, 139 + MX51_PAD_CSI1_VSYNC = 113, 140 + MX51_PAD_CSI1_HSYNC = 114, 141 + MX51_PAD_CSI2_D12 = 115, 142 + MX51_PAD_CSI2_D13 = 116, 143 + MX51_PAD_CSI2_D14 = 117, 144 + MX51_PAD_CSI2_D15 = 118, 145 + MX51_PAD_CSI2_D16 = 119, 146 + MX51_PAD_CSI2_D17 = 120, 147 + MX51_PAD_CSI2_D18 = 121, 148 + MX51_PAD_CSI2_D19 = 122, 149 + MX51_PAD_CSI2_VSYNC = 123, 150 + MX51_PAD_CSI2_HSYNC = 124, 151 + MX51_PAD_CSI2_PIXCLK = 125, 152 + MX51_PAD_I2C1_CLK = 126, 153 + MX51_PAD_I2C1_DAT = 127, 154 + MX51_PAD_AUD3_BB_TXD = 128, 155 + MX51_PAD_AUD3_BB_RXD = 129, 156 + MX51_PAD_AUD3_BB_CK = 130, 157 + MX51_PAD_AUD3_BB_FS = 131, 158 + MX51_PAD_CSPI1_MOSI = 132, 159 + MX51_PAD_CSPI1_MISO = 133, 160 + MX51_PAD_CSPI1_SS0 = 134, 161 + MX51_PAD_CSPI1_SS1 = 135, 162 + MX51_PAD_CSPI1_RDY = 136, 163 + MX51_PAD_CSPI1_SCLK = 137, 164 + MX51_PAD_UART1_RXD = 138, 165 + MX51_PAD_UART1_TXD = 139, 166 + MX51_PAD_UART1_RTS = 140, 167 + MX51_PAD_UART1_CTS = 141, 168 + MX51_PAD_UART2_RXD = 142, 169 + MX51_PAD_UART2_TXD = 143, 170 + MX51_PAD_UART3_RXD = 144, 171 + MX51_PAD_UART3_TXD = 145, 172 + MX51_PAD_OWIRE_LINE = 146, 173 + MX51_PAD_KEY_ROW0 = 147, 174 + MX51_PAD_KEY_ROW1 = 148, 175 + MX51_PAD_KEY_ROW2 = 149, 176 + MX51_PAD_KEY_ROW3 = 150, 177 + MX51_PAD_KEY_COL0 = 151, 178 + MX51_PAD_KEY_COL1 = 152, 179 + MX51_PAD_KEY_COL2 = 153, 180 + MX51_PAD_KEY_COL3 = 154, 181 + MX51_PAD_KEY_COL4 = 155, 182 + MX51_PAD_KEY_COL5 = 156, 183 + MX51_PAD_RESERVE7 = 157, 184 + MX51_PAD_USBH1_CLK = 158, 185 + MX51_PAD_USBH1_DIR = 159, 186 + MX51_PAD_USBH1_STP = 160, 187 + MX51_PAD_USBH1_NXT = 161, 188 + MX51_PAD_USBH1_DATA0 = 162, 189 + MX51_PAD_USBH1_DATA1 = 163, 190 + MX51_PAD_USBH1_DATA2 = 164, 191 + MX51_PAD_USBH1_DATA3 = 165, 192 + MX51_PAD_USBH1_DATA4 = 166, 193 + MX51_PAD_USBH1_DATA5 = 167, 194 + MX51_PAD_USBH1_DATA6 = 168, 195 + MX51_PAD_USBH1_DATA7 = 169, 196 + MX51_PAD_DI1_PIN11 = 170, 197 + MX51_PAD_DI1_PIN12 = 171, 198 + MX51_PAD_DI1_PIN13 = 172, 199 + MX51_PAD_DI1_D0_CS = 173, 200 + MX51_PAD_DI1_D1_CS = 174, 201 + MX51_PAD_DISPB2_SER_DIN = 175, 202 + MX51_PAD_DISPB2_SER_DIO = 176, 203 + MX51_PAD_DISPB2_SER_CLK = 177, 204 + MX51_PAD_DISPB2_SER_RS = 178, 205 + MX51_PAD_DISP1_DAT0 = 179, 206 + MX51_PAD_DISP1_DAT1 = 180, 207 + MX51_PAD_DISP1_DAT2 = 181, 208 + MX51_PAD_DISP1_DAT3 = 182, 209 + MX51_PAD_DISP1_DAT4 = 183, 210 + MX51_PAD_DISP1_DAT5 = 184, 211 + MX51_PAD_DISP1_DAT6 = 185, 212 + MX51_PAD_DISP1_DAT7 = 186, 213 + MX51_PAD_DISP1_DAT8 = 187, 214 + MX51_PAD_DISP1_DAT9 = 188, 215 + MX51_PAD_DISP1_DAT10 = 189, 216 + MX51_PAD_DISP1_DAT11 = 190, 217 + MX51_PAD_DISP1_DAT12 = 191, 218 + MX51_PAD_DISP1_DAT13 = 192, 219 + MX51_PAD_DISP1_DAT14 = 193, 220 + MX51_PAD_DISP1_DAT15 = 194, 221 + MX51_PAD_DISP1_DAT16 = 195, 222 + MX51_PAD_DISP1_DAT17 = 196, 223 + MX51_PAD_DISP1_DAT18 = 197, 224 + MX51_PAD_DISP1_DAT19 = 198, 225 + MX51_PAD_DISP1_DAT20 = 199, 226 + MX51_PAD_DISP1_DAT21 = 200, 227 + MX51_PAD_DISP1_DAT22 = 201, 228 + MX51_PAD_DISP1_DAT23 = 202, 229 + MX51_PAD_DI1_PIN3 = 203, 230 + MX51_PAD_DI1_PIN2 = 204, 231 + MX51_PAD_RESERVE8 = 205, 232 + MX51_PAD_DI_GP2 = 206, 233 + MX51_PAD_DI_GP3 = 207, 234 + MX51_PAD_DI2_PIN4 = 208, 235 + MX51_PAD_DI2_PIN2 = 209, 236 + MX51_PAD_DI2_PIN3 = 210, 237 + MX51_PAD_DI2_DISP_CLK = 211, 238 + MX51_PAD_DI_GP4 = 212, 239 + MX51_PAD_DISP2_DAT0 = 213, 240 + MX51_PAD_DISP2_DAT1 = 214, 241 + MX51_PAD_DISP2_DAT2 = 215, 242 + MX51_PAD_DISP2_DAT3 = 216, 243 + MX51_PAD_DISP2_DAT4 = 217, 244 + MX51_PAD_DISP2_DAT5 = 218, 245 + MX51_PAD_DISP2_DAT6 = 219, 246 + MX51_PAD_DISP2_DAT7 = 220, 247 + MX51_PAD_DISP2_DAT8 = 221, 248 + MX51_PAD_DISP2_DAT9 = 222, 249 + MX51_PAD_DISP2_DAT10 = 223, 250 + MX51_PAD_DISP2_DAT11 = 224, 251 + MX51_PAD_DISP2_DAT12 = 225, 252 + MX51_PAD_DISP2_DAT13 = 226, 253 + MX51_PAD_DISP2_DAT14 = 227, 254 + MX51_PAD_DISP2_DAT15 = 228, 255 + MX51_PAD_SD1_CMD = 229, 256 + MX51_PAD_SD1_CLK = 230, 257 + MX51_PAD_SD1_DATA0 = 231, 258 + MX51_PAD_SD1_DATA1 = 232, 259 + MX51_PAD_SD1_DATA2 = 233, 260 + MX51_PAD_SD1_DATA3 = 234, 261 + MX51_PAD_GPIO1_0 = 235, 262 + MX51_PAD_GPIO1_1 = 236, 263 + MX51_PAD_SD2_CMD = 237, 264 + MX51_PAD_SD2_CLK = 238, 265 + MX51_PAD_SD2_DATA0 = 239, 266 + MX51_PAD_SD2_DATA1 = 240, 267 + MX51_PAD_SD2_DATA2 = 241, 268 + MX51_PAD_SD2_DATA3 = 242, 269 + MX51_PAD_GPIO1_2 = 243, 270 + MX51_PAD_GPIO1_3 = 244, 271 + MX51_PAD_PMIC_INT_REQ = 245, 272 + MX51_PAD_GPIO1_4 = 246, 273 + MX51_PAD_GPIO1_5 = 247, 274 + MX51_PAD_GPIO1_6 = 248, 275 + MX51_PAD_GPIO1_7 = 249, 276 + MX51_PAD_GPIO1_8 = 250, 277 + MX51_PAD_GPIO1_9 = 251, 278 + MX51_PAD_RESERVE9 = 252, 279 + MX51_PAD_RESERVE10 = 253, 280 + MX51_PAD_RESERVE11 = 254, 281 + MX51_PAD_RESERVE12 = 255, 282 + MX51_PAD_RESERVE13 = 256, 283 + MX51_PAD_RESERVE14 = 257, 284 + MX51_PAD_RESERVE15 = 258, 285 + MX51_PAD_RESERVE16 = 259, 286 + MX51_PAD_RESERVE17 = 260, 287 + MX51_PAD_RESERVE18 = 261, 288 + MX51_PAD_RESERVE19 = 262, 289 + MX51_PAD_RESERVE20 = 263, 290 + MX51_PAD_RESERVE21 = 264, 291 + MX51_PAD_RESERVE22 = 265, 292 + MX51_PAD_RESERVE23 = 266, 293 + MX51_PAD_RESERVE24 = 267, 294 + MX51_PAD_RESERVE25 = 268, 295 + MX51_PAD_RESERVE26 = 269, 296 + MX51_PAD_RESERVE27 = 270, 297 + MX51_PAD_RESERVE28 = 271, 298 + MX51_PAD_RESERVE29 = 272, 299 + MX51_PAD_RESERVE30 = 273, 300 + MX51_PAD_RESERVE31 = 274, 301 + MX51_PAD_RESERVE32 = 275, 302 + MX51_PAD_RESERVE33 = 276, 303 + MX51_PAD_RESERVE34 = 277, 304 + MX51_PAD_RESERVE35 = 278, 305 + MX51_PAD_RESERVE36 = 279, 306 + MX51_PAD_RESERVE37 = 280, 307 + MX51_PAD_RESERVE38 = 281, 308 + MX51_PAD_RESERVE39 = 282, 309 + MX51_PAD_RESERVE40 = 283, 310 + MX51_PAD_RESERVE41 = 284, 311 + MX51_PAD_RESERVE42 = 285, 312 + MX51_PAD_RESERVE43 = 286, 313 + MX51_PAD_RESERVE44 = 287, 314 + MX51_PAD_RESERVE45 = 288, 315 + MX51_PAD_RESERVE46 = 289, 316 + MX51_PAD_RESERVE47 = 290, 317 + MX51_PAD_RESERVE48 = 291, 318 + MX51_PAD_RESERVE49 = 292, 319 + MX51_PAD_RESERVE50 = 293, 320 + MX51_PAD_RESERVE51 = 294, 321 + MX51_PAD_RESERVE52 = 295, 322 + MX51_PAD_RESERVE53 = 296, 323 + MX51_PAD_RESERVE54 = 297, 324 + MX51_PAD_RESERVE55 = 298, 325 + MX51_PAD_RESERVE56 = 299, 326 + MX51_PAD_RESERVE57 = 300, 327 + MX51_PAD_RESERVE58 = 301, 328 + MX51_PAD_RESERVE59 = 302, 329 + MX51_PAD_RESERVE60 = 303, 330 + MX51_PAD_RESERVE61 = 304, 331 + MX51_PAD_RESERVE62 = 305, 332 + MX51_PAD_RESERVE63 = 306, 333 + MX51_PAD_RESERVE64 = 307, 334 + MX51_PAD_RESERVE65 = 308, 335 + MX51_PAD_RESERVE66 = 309, 336 + MX51_PAD_RESERVE67 = 310, 337 + MX51_PAD_RESERVE68 = 311, 338 + MX51_PAD_RESERVE69 = 312, 339 + MX51_PAD_RESERVE70 = 313, 340 + MX51_PAD_RESERVE71 = 314, 341 + MX51_PAD_RESERVE72 = 315, 342 + MX51_PAD_RESERVE73 = 316, 343 + MX51_PAD_RESERVE74 = 317, 344 + MX51_PAD_RESERVE75 = 318, 345 + MX51_PAD_RESERVE76 = 319, 346 + MX51_PAD_RESERVE77 = 320, 347 + MX51_PAD_RESERVE78 = 321, 348 + MX51_PAD_RESERVE79 = 322, 349 + MX51_PAD_RESERVE80 = 323, 350 + MX51_PAD_RESERVE81 = 324, 351 + MX51_PAD_RESERVE82 = 325, 352 + MX51_PAD_RESERVE83 = 326, 353 + MX51_PAD_RESERVE84 = 327, 354 + MX51_PAD_RESERVE85 = 328, 355 + MX51_PAD_RESERVE86 = 329, 356 + MX51_PAD_RESERVE87 = 330, 357 + MX51_PAD_RESERVE88 = 331, 358 + MX51_PAD_RESERVE89 = 332, 359 + MX51_PAD_RESERVE90 = 333, 360 + MX51_PAD_RESERVE91 = 334, 361 + MX51_PAD_RESERVE92 = 335, 362 + MX51_PAD_RESERVE93 = 336, 363 + MX51_PAD_RESERVE94 = 337, 364 + MX51_PAD_RESERVE95 = 338, 365 + MX51_PAD_RESERVE96 = 339, 366 + MX51_PAD_RESERVE97 = 340, 367 + MX51_PAD_RESERVE98 = 341, 368 + MX51_PAD_RESERVE99 = 342, 369 + MX51_PAD_RESERVE100 = 343, 370 + MX51_PAD_RESERVE101 = 344, 371 + MX51_PAD_RESERVE102 = 345, 372 + MX51_PAD_RESERVE103 = 346, 373 + MX51_PAD_RESERVE104 = 347, 374 + MX51_PAD_RESERVE105 = 348, 375 + MX51_PAD_RESERVE106 = 349, 376 + MX51_PAD_RESERVE107 = 350, 377 + MX51_PAD_RESERVE108 = 351, 378 + MX51_PAD_RESERVE109 = 352, 379 + MX51_PAD_RESERVE110 = 353, 380 + MX51_PAD_RESERVE111 = 354, 381 + MX51_PAD_RESERVE112 = 355, 382 + MX51_PAD_RESERVE113 = 356, 383 + MX51_PAD_RESERVE114 = 357, 384 + MX51_PAD_RESERVE115 = 358, 385 + MX51_PAD_RESERVE116 = 359, 386 + MX51_PAD_RESERVE117 = 360, 387 + MX51_PAD_RESERVE118 = 361, 388 + MX51_PAD_RESERVE119 = 362, 389 + MX51_PAD_RESERVE120 = 363, 390 + MX51_PAD_RESERVE121 = 364, 391 + MX51_PAD_CSI1_PIXCLK = 365, 392 + MX51_PAD_CSI1_MCLK = 366, 1031 393 }; 1032 394 1033 395 /* Pad names for the pinmux subsystem */ 1034 396 static const struct pinctrl_pin_desc imx51_pinctrl_pads[] = { 397 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE0), 398 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE1), 399 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE2), 400 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE3), 401 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE4), 402 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE5), 403 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE6), 404 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA0), 405 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA1), 406 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA2), 407 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA3), 408 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA4), 409 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA5), 410 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA6), 411 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA7), 412 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA8), 413 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA9), 414 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA10), 415 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA11), 416 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA12), 417 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA13), 418 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA14), 419 + IMX_PINCTRL_PIN(MX51_PAD_EIM_DA15), 1035 420 IMX_PINCTRL_PIN(MX51_PAD_EIM_D16), 1036 421 IMX_PINCTRL_PIN(MX51_PAD_EIM_D17), 1037 422 IMX_PINCTRL_PIN(MX51_PAD_EIM_D18), ··· 509 1124 IMX_PINCTRL_PIN(MX51_PAD_CSI1_D19), 510 1125 IMX_PINCTRL_PIN(MX51_PAD_CSI1_VSYNC), 511 1126 IMX_PINCTRL_PIN(MX51_PAD_CSI1_HSYNC), 512 - IMX_PINCTRL_PIN(MX51_PAD_CSI1_PIXCLK), 513 - IMX_PINCTRL_PIN(MX51_PAD_CSI1_MCLK), 514 1127 IMX_PINCTRL_PIN(MX51_PAD_CSI2_D12), 515 1128 IMX_PINCTRL_PIN(MX51_PAD_CSI2_D13), 516 1129 IMX_PINCTRL_PIN(MX51_PAD_CSI2_D14), ··· 551 1168 IMX_PINCTRL_PIN(MX51_PAD_KEY_COL3), 552 1169 IMX_PINCTRL_PIN(MX51_PAD_KEY_COL4), 553 1170 IMX_PINCTRL_PIN(MX51_PAD_KEY_COL5), 1171 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE7), 554 1172 IMX_PINCTRL_PIN(MX51_PAD_USBH1_CLK), 555 1173 IMX_PINCTRL_PIN(MX51_PAD_USBH1_DIR), 556 1174 IMX_PINCTRL_PIN(MX51_PAD_USBH1_STP), ··· 599 1215 IMX_PINCTRL_PIN(MX51_PAD_DISP1_DAT23), 600 1216 IMX_PINCTRL_PIN(MX51_PAD_DI1_PIN3), 601 1217 IMX_PINCTRL_PIN(MX51_PAD_DI1_PIN2), 1218 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE8), 602 1219 IMX_PINCTRL_PIN(MX51_PAD_DI_GP2), 603 1220 IMX_PINCTRL_PIN(MX51_PAD_DI_GP3), 604 1221 IMX_PINCTRL_PIN(MX51_PAD_DI2_PIN4), ··· 626 1241 IMX_PINCTRL_PIN(MX51_PAD_SD1_CMD), 627 1242 IMX_PINCTRL_PIN(MX51_PAD_SD1_CLK), 628 1243 IMX_PINCTRL_PIN(MX51_PAD_SD1_DATA0), 629 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA0), 630 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA1), 631 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA2), 632 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA3), 633 1244 IMX_PINCTRL_PIN(MX51_PAD_SD1_DATA1), 634 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA4), 635 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA5), 636 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA6), 637 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA7), 638 1245 IMX_PINCTRL_PIN(MX51_PAD_SD1_DATA2), 639 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA10), 640 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA11), 641 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA8), 642 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA9), 643 1246 IMX_PINCTRL_PIN(MX51_PAD_SD1_DATA3), 644 1247 IMX_PINCTRL_PIN(MX51_PAD_GPIO1_0), 645 1248 IMX_PINCTRL_PIN(MX51_PAD_GPIO1_1), 646 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA12), 647 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA13), 648 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA14), 649 - IMX_PINCTRL_PIN(MX51_PAD_EIM_DA15), 650 1249 IMX_PINCTRL_PIN(MX51_PAD_SD2_CMD), 651 1250 IMX_PINCTRL_PIN(MX51_PAD_SD2_CLK), 652 1251 IMX_PINCTRL_PIN(MX51_PAD_SD2_DATA0), ··· 646 1277 IMX_PINCTRL_PIN(MX51_PAD_GPIO1_7), 647 1278 IMX_PINCTRL_PIN(MX51_PAD_GPIO1_8), 648 1279 IMX_PINCTRL_PIN(MX51_PAD_GPIO1_9), 1280 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE9), 1281 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE10), 1282 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE11), 1283 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE12), 1284 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE13), 1285 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE14), 1286 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE15), 1287 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE16), 1288 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE17), 1289 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE18), 1290 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE19), 1291 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE20), 1292 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE21), 1293 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE22), 1294 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE23), 1295 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE24), 1296 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE25), 1297 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE26), 1298 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE27), 1299 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE28), 1300 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE29), 1301 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE30), 1302 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE31), 1303 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE32), 1304 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE33), 1305 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE34), 1306 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE35), 1307 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE36), 1308 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE37), 1309 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE38), 1310 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE39), 1311 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE40), 1312 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE41), 1313 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE42), 1314 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE43), 1315 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE44), 1316 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE45), 1317 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE46), 1318 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE47), 1319 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE48), 1320 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE49), 1321 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE50), 1322 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE51), 1323 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE52), 1324 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE53), 1325 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE54), 1326 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE55), 1327 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE56), 1328 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE57), 1329 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE58), 1330 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE59), 1331 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE60), 1332 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE61), 1333 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE62), 1334 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE63), 1335 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE64), 1336 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE65), 1337 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE66), 1338 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE67), 1339 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE68), 1340 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE69), 1341 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE70), 1342 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE71), 1343 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE72), 1344 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE73), 1345 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE74), 1346 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE75), 1347 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE76), 1348 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE77), 1349 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE78), 1350 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE79), 1351 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE80), 1352 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE81), 1353 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE82), 1354 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE83), 1355 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE84), 1356 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE85), 1357 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE86), 1358 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE87), 1359 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE88), 1360 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE89), 1361 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE90), 1362 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE91), 1363 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE92), 1364 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE93), 1365 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE94), 1366 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE95), 1367 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE96), 1368 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE97), 1369 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE98), 1370 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE99), 1371 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE100), 1372 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE101), 1373 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE102), 1374 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE103), 1375 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE104), 1376 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE105), 1377 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE106), 1378 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE107), 1379 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE108), 1380 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE109), 1381 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE110), 1382 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE111), 1383 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE112), 1384 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE113), 1385 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE114), 1386 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE115), 1387 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE116), 1388 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE117), 1389 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE118), 1390 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE119), 1391 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE120), 1392 + IMX_PINCTRL_PIN(MX51_PAD_RESERVE121), 1393 + IMX_PINCTRL_PIN(MX51_PAD_CSI1_PIXCLK), 1394 + IMX_PINCTRL_PIN(MX51_PAD_CSI1_MCLK), 649 1395 }; 650 1396 651 1397 static struct imx_pinctrl_soc_info imx51_pinctrl_info = { 652 1398 .pins = imx51_pinctrl_pads, 653 1399 .npins = ARRAY_SIZE(imx51_pinctrl_pads), 654 - .pin_regs = imx51_pin_regs, 655 - .npin_regs = ARRAY_SIZE(imx51_pin_regs), 656 1400 }; 657 1401 658 1402 static struct of_device_id imx51_pinctrl_of_match[] = {
+219 -1378
drivers/pinctrl/pinctrl-imx53.c
··· 23 23 #include "pinctrl-imx.h" 24 24 25 25 enum imx53_pads { 26 - MX53_PAD_GPIO_19 = 0, 27 - MX53_PAD_KEY_COL0 = 1, 28 - MX53_PAD_KEY_ROW0 = 2, 29 - MX53_PAD_KEY_COL1 = 3, 30 - MX53_PAD_KEY_ROW1 = 4, 31 - MX53_PAD_KEY_COL2 = 5, 32 - MX53_PAD_KEY_ROW2 = 6, 33 - MX53_PAD_KEY_COL3 = 7, 34 - MX53_PAD_KEY_ROW3 = 8, 35 - MX53_PAD_KEY_COL4 = 9, 36 - MX53_PAD_KEY_ROW4 = 10, 37 - MX53_PAD_DI0_DISP_CLK = 11, 38 - MX53_PAD_DI0_PIN15 = 12, 39 - MX53_PAD_DI0_PIN2 = 13, 40 - MX53_PAD_DI0_PIN3 = 14, 41 - MX53_PAD_DI0_PIN4 = 15, 42 - MX53_PAD_DISP0_DAT0 = 16, 43 - MX53_PAD_DISP0_DAT1 = 17, 44 - MX53_PAD_DISP0_DAT2 = 18, 45 - MX53_PAD_DISP0_DAT3 = 19, 46 - MX53_PAD_DISP0_DAT4 = 20, 47 - MX53_PAD_DISP0_DAT5 = 21, 48 - MX53_PAD_DISP0_DAT6 = 22, 49 - MX53_PAD_DISP0_DAT7 = 23, 50 - MX53_PAD_DISP0_DAT8 = 24, 51 - MX53_PAD_DISP0_DAT9 = 25, 52 - MX53_PAD_DISP0_DAT10 = 26, 53 - MX53_PAD_DISP0_DAT11 = 27, 54 - MX53_PAD_DISP0_DAT12 = 28, 55 - MX53_PAD_DISP0_DAT13 = 29, 56 - MX53_PAD_DISP0_DAT14 = 30, 57 - MX53_PAD_DISP0_DAT15 = 31, 58 - MX53_PAD_DISP0_DAT16 = 32, 59 - MX53_PAD_DISP0_DAT17 = 33, 60 - MX53_PAD_DISP0_DAT18 = 34, 61 - MX53_PAD_DISP0_DAT19 = 35, 62 - MX53_PAD_DISP0_DAT20 = 36, 63 - MX53_PAD_DISP0_DAT21 = 37, 64 - MX53_PAD_DISP0_DAT22 = 38, 65 - MX53_PAD_DISP0_DAT23 = 39, 66 - MX53_PAD_CSI0_PIXCLK = 40, 67 - MX53_PAD_CSI0_MCLK = 41, 68 - MX53_PAD_CSI0_DATA_EN = 42, 69 - MX53_PAD_CSI0_VSYNC = 43, 70 - MX53_PAD_CSI0_DAT4 = 44, 71 - MX53_PAD_CSI0_DAT5 = 45, 72 - MX53_PAD_CSI0_DAT6 = 46, 73 - MX53_PAD_CSI0_DAT7 = 47, 74 - MX53_PAD_CSI0_DAT8 = 48, 75 - MX53_PAD_CSI0_DAT9 = 49, 76 - MX53_PAD_CSI0_DAT10 = 50, 77 - MX53_PAD_CSI0_DAT11 = 51, 78 - MX53_PAD_CSI0_DAT12 = 52, 79 - MX53_PAD_CSI0_DAT13 = 53, 80 - MX53_PAD_CSI0_DAT14 = 54, 81 - MX53_PAD_CSI0_DAT15 = 55, 82 - MX53_PAD_CSI0_DAT16 = 56, 83 - MX53_PAD_CSI0_DAT17 = 57, 84 - MX53_PAD_CSI0_DAT18 = 58, 85 - MX53_PAD_CSI0_DAT19 = 59, 86 - MX53_PAD_EIM_A25 = 60, 87 - MX53_PAD_EIM_EB2 = 61, 88 - MX53_PAD_EIM_D16 = 62, 89 - MX53_PAD_EIM_D17 = 63, 90 - MX53_PAD_EIM_D18 = 64, 91 - MX53_PAD_EIM_D19 = 65, 92 - MX53_PAD_EIM_D20 = 66, 93 - MX53_PAD_EIM_D21 = 67, 94 - MX53_PAD_EIM_D22 = 68, 95 - MX53_PAD_EIM_D23 = 69, 96 - MX53_PAD_EIM_EB3 = 70, 97 - MX53_PAD_EIM_D24 = 71, 98 - MX53_PAD_EIM_D25 = 72, 99 - MX53_PAD_EIM_D26 = 73, 100 - MX53_PAD_EIM_D27 = 74, 101 - MX53_PAD_EIM_D28 = 75, 102 - MX53_PAD_EIM_D29 = 76, 103 - MX53_PAD_EIM_D30 = 77, 104 - MX53_PAD_EIM_D31 = 78, 105 - MX53_PAD_EIM_A24 = 79, 106 - MX53_PAD_EIM_A23 = 80, 107 - MX53_PAD_EIM_A22 = 81, 108 - MX53_PAD_EIM_A21 = 82, 109 - MX53_PAD_EIM_A20 = 83, 110 - MX53_PAD_EIM_A19 = 84, 111 - MX53_PAD_EIM_A18 = 85, 112 - MX53_PAD_EIM_A17 = 86, 113 - MX53_PAD_EIM_A16 = 87, 114 - MX53_PAD_EIM_CS0 = 88, 115 - MX53_PAD_EIM_CS1 = 89, 116 - MX53_PAD_EIM_OE = 90, 117 - MX53_PAD_EIM_RW = 91, 118 - MX53_PAD_EIM_LBA = 92, 119 - MX53_PAD_EIM_EB0 = 93, 120 - MX53_PAD_EIM_EB1 = 94, 121 - MX53_PAD_EIM_DA0 = 95, 122 - MX53_PAD_EIM_DA1 = 96, 123 - MX53_PAD_EIM_DA2 = 97, 124 - MX53_PAD_EIM_DA3 = 98, 125 - MX53_PAD_EIM_DA4 = 99, 126 - MX53_PAD_EIM_DA5 = 100, 127 - MX53_PAD_EIM_DA6 = 101, 128 - MX53_PAD_EIM_DA7 = 102, 129 - MX53_PAD_EIM_DA8 = 103, 130 - MX53_PAD_EIM_DA9 = 104, 131 - MX53_PAD_EIM_DA10 = 105, 132 - MX53_PAD_EIM_DA11 = 106, 133 - MX53_PAD_EIM_DA12 = 107, 134 - MX53_PAD_EIM_DA13 = 108, 135 - MX53_PAD_EIM_DA14 = 109, 136 - MX53_PAD_EIM_DA15 = 110, 137 - MX53_PAD_NANDF_WE_B = 111, 138 - MX53_PAD_NANDF_RE_B = 112, 139 - MX53_PAD_EIM_WAIT = 113, 140 - MX53_PAD_LVDS1_TX3_P = 114, 141 - MX53_PAD_LVDS1_TX2_P = 115, 142 - MX53_PAD_LVDS1_CLK_P = 116, 143 - MX53_PAD_LVDS1_TX1_P = 117, 144 - MX53_PAD_LVDS1_TX0_P = 118, 145 - MX53_PAD_LVDS0_TX3_P = 119, 146 - MX53_PAD_LVDS0_CLK_P = 120, 147 - MX53_PAD_LVDS0_TX2_P = 121, 148 - MX53_PAD_LVDS0_TX1_P = 122, 149 - MX53_PAD_LVDS0_TX0_P = 123, 150 - MX53_PAD_GPIO_10 = 124, 151 - MX53_PAD_GPIO_11 = 125, 152 - MX53_PAD_GPIO_12 = 126, 153 - MX53_PAD_GPIO_13 = 127, 154 - MX53_PAD_GPIO_14 = 128, 155 - MX53_PAD_NANDF_CLE = 129, 156 - MX53_PAD_NANDF_ALE = 130, 157 - MX53_PAD_NANDF_WP_B = 131, 158 - MX53_PAD_NANDF_RB0 = 132, 159 - MX53_PAD_NANDF_CS0 = 133, 160 - MX53_PAD_NANDF_CS1 = 134, 161 - MX53_PAD_NANDF_CS2 = 135, 162 - MX53_PAD_NANDF_CS3 = 136, 163 - MX53_PAD_FEC_MDIO = 137, 164 - MX53_PAD_FEC_REF_CLK = 138, 165 - MX53_PAD_FEC_RX_ER = 139, 166 - MX53_PAD_FEC_CRS_DV = 140, 167 - MX53_PAD_FEC_RXD1 = 141, 168 - MX53_PAD_FEC_RXD0 = 142, 169 - MX53_PAD_FEC_TX_EN = 143, 170 - MX53_PAD_FEC_TXD1 = 144, 171 - MX53_PAD_FEC_TXD0 = 145, 172 - MX53_PAD_FEC_MDC = 146, 173 - MX53_PAD_PATA_DIOW = 147, 174 - MX53_PAD_PATA_DMACK = 148, 175 - MX53_PAD_PATA_DMARQ = 149, 176 - MX53_PAD_PATA_BUFFER_EN = 150, 177 - MX53_PAD_PATA_INTRQ = 151, 178 - MX53_PAD_PATA_DIOR = 152, 179 - MX53_PAD_PATA_RESET_B = 153, 180 - MX53_PAD_PATA_IORDY = 154, 181 - MX53_PAD_PATA_DA_0 = 155, 182 - MX53_PAD_PATA_DA_1 = 156, 183 - MX53_PAD_PATA_DA_2 = 157, 184 - MX53_PAD_PATA_CS_0 = 158, 185 - MX53_PAD_PATA_CS_1 = 159, 186 - MX53_PAD_PATA_DATA0 = 160, 187 - MX53_PAD_PATA_DATA1 = 161, 188 - MX53_PAD_PATA_DATA2 = 162, 189 - MX53_PAD_PATA_DATA3 = 163, 190 - MX53_PAD_PATA_DATA4 = 164, 191 - MX53_PAD_PATA_DATA5 = 165, 192 - MX53_PAD_PATA_DATA6 = 166, 193 - MX53_PAD_PATA_DATA7 = 167, 194 - MX53_PAD_PATA_DATA8 = 168, 195 - MX53_PAD_PATA_DATA9 = 169, 196 - MX53_PAD_PATA_DATA10 = 170, 197 - MX53_PAD_PATA_DATA11 = 171, 198 - MX53_PAD_PATA_DATA12 = 172, 199 - MX53_PAD_PATA_DATA13 = 173, 200 - MX53_PAD_PATA_DATA14 = 174, 201 - MX53_PAD_PATA_DATA15 = 175, 202 - MX53_PAD_SD1_DATA0 = 176, 203 - MX53_PAD_SD1_DATA1 = 177, 204 - MX53_PAD_SD1_CMD = 178, 205 - MX53_PAD_SD1_DATA2 = 179, 206 - MX53_PAD_SD1_CLK = 180, 207 - MX53_PAD_SD1_DATA3 = 181, 208 - MX53_PAD_SD2_CLK = 182, 209 - MX53_PAD_SD2_CMD = 183, 210 - MX53_PAD_SD2_DATA3 = 184, 211 - MX53_PAD_SD2_DATA2 = 185, 212 - MX53_PAD_SD2_DATA1 = 186, 213 - MX53_PAD_SD2_DATA0 = 187, 214 - MX53_PAD_GPIO_0 = 188, 215 - MX53_PAD_GPIO_1 = 189, 216 - MX53_PAD_GPIO_9 = 190, 217 - MX53_PAD_GPIO_3 = 191, 218 - MX53_PAD_GPIO_6 = 192, 219 - MX53_PAD_GPIO_2 = 193, 220 - MX53_PAD_GPIO_4 = 194, 221 - MX53_PAD_GPIO_5 = 195, 222 - MX53_PAD_GPIO_7 = 196, 223 - MX53_PAD_GPIO_8 = 197, 224 - MX53_PAD_GPIO_16 = 198, 225 - MX53_PAD_GPIO_17 = 199, 226 - MX53_PAD_GPIO_18 = 200, 227 - }; 228 - 229 - /* imx53 register maps */ 230 - static struct imx_pin_reg imx53_pin_regs[] = { 231 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 0, 0x840, 0), /* MX53_PAD_GPIO_19__KPP_COL_5 */ 232 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 1, 0x000, 0), /* MX53_PAD_GPIO_19__GPIO4_5 */ 233 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 2, 0x000, 0), /* MX53_PAD_GPIO_19__CCM_CLKO */ 234 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 3, 0x000, 0), /* MX53_PAD_GPIO_19__SPDIF_OUT1 */ 235 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 4, 0x000, 0), /* MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 */ 236 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 5, 0x000, 0), /* MX53_PAD_GPIO_19__ECSPI1_RDY */ 237 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 6, 0x000, 0), /* MX53_PAD_GPIO_19__FEC_TDATA_3 */ 238 - IMX_PIN_REG(MX53_PAD_GPIO_19, 0x348, 0x020, 7, 0x000, 0), /* MX53_PAD_GPIO_19__SRC_INT_BOOT */ 239 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 0, 0x000, 0), /* MX53_PAD_KEY_COL0__KPP_COL_0 */ 240 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 1, 0x000, 0), /* MX53_PAD_KEY_COL0__GPIO4_6 */ 241 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 2, 0x758, 0), /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */ 242 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 4, 0x000, 0), /* MX53_PAD_KEY_COL0__UART4_TXD_MUX */ 243 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 5, 0x79C, 0), /* MX53_PAD_KEY_COL0__ECSPI1_SCLK */ 244 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 6, 0x000, 0), /* MX53_PAD_KEY_COL0__FEC_RDATA_3 */ 245 - IMX_PIN_REG(MX53_PAD_KEY_COL0, 0x34C, 0x024, 7, 0x000, 0), /* MX53_PAD_KEY_COL0__SRC_ANY_PU_RST */ 246 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 0, 0x000, 0), /* MX53_PAD_KEY_ROW0__KPP_ROW_0 */ 247 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 1, 0x000, 0), /* MX53_PAD_KEY_ROW0__GPIO4_7 */ 248 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 2, 0x74C, 0), /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */ 249 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 4, 0x890, 1), /* MX53_PAD_KEY_ROW0__UART4_RXD_MUX */ 250 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 5, 0x7A4, 0), /* MX53_PAD_KEY_ROW0__ECSPI1_MOSI */ 251 - IMX_PIN_REG(MX53_PAD_KEY_ROW0, 0x350, 0x028, 6, 0x000, 0), /* MX53_PAD_KEY_ROW0__FEC_TX_ER */ 252 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 0, 0x000, 0), /* MX53_PAD_KEY_COL1__KPP_COL_1 */ 253 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 1, 0x000, 0), /* MX53_PAD_KEY_COL1__GPIO4_8 */ 254 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 2, 0x75C, 0), /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */ 255 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 4, 0x000, 0), /* MX53_PAD_KEY_COL1__UART5_TXD_MUX */ 256 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 5, 0x7A0, 0), /* MX53_PAD_KEY_COL1__ECSPI1_MISO */ 257 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 6, 0x808, 0), /* MX53_PAD_KEY_COL1__FEC_RX_CLK */ 258 - IMX_PIN_REG(MX53_PAD_KEY_COL1, 0x354, 0x02C, 7, 0x000, 0), /* MX53_PAD_KEY_COL1__USBPHY1_TXREADY */ 259 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 0, 0x000, 0), /* MX53_PAD_KEY_ROW1__KPP_ROW_1 */ 260 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 1, 0x000, 0), /* MX53_PAD_KEY_ROW1__GPIO4_9 */ 261 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 2, 0x748, 0), /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */ 262 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 4, 0x898, 1), /* MX53_PAD_KEY_ROW1__UART5_RXD_MUX */ 263 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 5, 0x7A8, 0), /* MX53_PAD_KEY_ROW1__ECSPI1_SS0 */ 264 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 6, 0x800, 0), /* MX53_PAD_KEY_ROW1__FEC_COL */ 265 - IMX_PIN_REG(MX53_PAD_KEY_ROW1, 0x358, 0x030, 7, 0x000, 0), /* MX53_PAD_KEY_ROW1__USBPHY1_RXVALID */ 266 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 0, 0x000, 0), /* MX53_PAD_KEY_COL2__KPP_COL_2 */ 267 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 1, 0x000, 0), /* MX53_PAD_KEY_COL2__GPIO4_10 */ 268 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 2, 0x000, 0), /* MX53_PAD_KEY_COL2__CAN1_TXCAN */ 269 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 4, 0x804, 0), /* MX53_PAD_KEY_COL2__FEC_MDIO */ 270 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 5, 0x7AC, 0), /* MX53_PAD_KEY_COL2__ECSPI1_SS1 */ 271 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 6, 0x000, 0), /* MX53_PAD_KEY_COL2__FEC_RDATA_2 */ 272 - IMX_PIN_REG(MX53_PAD_KEY_COL2, 0x35C, 0x034, 7, 0x000, 0), /* MX53_PAD_KEY_COL2__USBPHY1_RXACTIVE */ 273 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 0, 0x000, 0), /* MX53_PAD_KEY_ROW2__KPP_ROW_2 */ 274 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 1, 0x000, 0), /* MX53_PAD_KEY_ROW2__GPIO4_11 */ 275 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 2, 0x760, 0), /* MX53_PAD_KEY_ROW2__CAN1_RXCAN */ 276 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 4, 0x000, 0), /* MX53_PAD_KEY_ROW2__FEC_MDC */ 277 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 5, 0x7B0, 0), /* MX53_PAD_KEY_ROW2__ECSPI1_SS2 */ 278 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 6, 0x000, 0), /* MX53_PAD_KEY_ROW2__FEC_TDATA_2 */ 279 - IMX_PIN_REG(MX53_PAD_KEY_ROW2, 0x360, 0x038, 7, 0x000, 0), /* MX53_PAD_KEY_ROW2__USBPHY1_RXERROR */ 280 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 0, 0x000, 0), /* MX53_PAD_KEY_COL3__KPP_COL_3 */ 281 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 1, 0x000, 0), /* MX53_PAD_KEY_COL3__GPIO4_12 */ 282 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 2, 0x000, 0), /* MX53_PAD_KEY_COL3__USBOH3_H2_DP */ 283 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 3, 0x870, 0), /* MX53_PAD_KEY_COL3__SPDIF_IN1 */ 284 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 4, 0x81C, 0), /* MX53_PAD_KEY_COL3__I2C2_SCL */ 285 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 5, 0x7B4, 0), /* MX53_PAD_KEY_COL3__ECSPI1_SS3 */ 286 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 6, 0x000, 0), /* MX53_PAD_KEY_COL3__FEC_CRS */ 287 - IMX_PIN_REG(MX53_PAD_KEY_COL3, 0x364, 0x03C, 7, 0x000, 0), /* MX53_PAD_KEY_COL3__USBPHY1_SIECLOCK */ 288 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 0, 0x000, 0), /* MX53_PAD_KEY_ROW3__KPP_ROW_3 */ 289 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 1, 0x000, 0), /* MX53_PAD_KEY_ROW3__GPIO4_13 */ 290 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 2, 0x000, 0), /* MX53_PAD_KEY_ROW3__USBOH3_H2_DM */ 291 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 3, 0x768, 0), /* MX53_PAD_KEY_ROW3__CCM_ASRC_EXT_CLK */ 292 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 4, 0x820, 0), /* MX53_PAD_KEY_ROW3__I2C2_SDA */ 293 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 5, 0x000, 0), /* MX53_PAD_KEY_ROW3__OSC32K_32K_OUT */ 294 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 6, 0x77C, 0), /* MX53_PAD_KEY_ROW3__CCM_PLL4_BYP */ 295 - IMX_PIN_REG(MX53_PAD_KEY_ROW3, 0x368, 0x040, 7, 0x000, 0), /* MX53_PAD_KEY_ROW3__USBPHY1_LINESTATE_0 */ 296 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 0, 0x000, 0), /* MX53_PAD_KEY_COL4__KPP_COL_4 */ 297 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 1, 0x000, 0), /* MX53_PAD_KEY_COL4__GPIO4_14 */ 298 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 2, 0x000, 0), /* MX53_PAD_KEY_COL4__CAN2_TXCAN */ 299 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 3, 0x000, 0), /* MX53_PAD_KEY_COL4__IPU_SISG_4 */ 300 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 4, 0x894, 0), /* MX53_PAD_KEY_COL4__UART5_RTS */ 301 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 5, 0x89C, 0), /* MX53_PAD_KEY_COL4__USBOH3_USBOTG_OC */ 302 - IMX_PIN_REG(MX53_PAD_KEY_COL4, 0x36C, 0x044, 7, 0x000, 0), /* MX53_PAD_KEY_COL4__USBPHY1_LINESTATE_1 */ 303 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 0, 0x000, 0), /* MX53_PAD_KEY_ROW4__KPP_ROW_4 */ 304 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 1, 0x000, 0), /* MX53_PAD_KEY_ROW4__GPIO4_15 */ 305 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 2, 0x764, 0), /* MX53_PAD_KEY_ROW4__CAN2_RXCAN */ 306 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 3, 0x000, 0), /* MX53_PAD_KEY_ROW4__IPU_SISG_5 */ 307 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 4, 0x000, 0), /* MX53_PAD_KEY_ROW4__UART5_CTS */ 308 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 5, 0x000, 0), /* MX53_PAD_KEY_ROW4__USBOH3_USBOTG_PWR */ 309 - IMX_PIN_REG(MX53_PAD_KEY_ROW4, 0x370, 0x048, 7, 0x000, 0), /* MX53_PAD_KEY_ROW4__USBPHY1_VBUSVALID */ 310 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 0, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK */ 311 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 1, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__GPIO4_16 */ 312 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 2, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__USBOH3_USBH2_DIR */ 313 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 5, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__SDMA_DEBUG_CORE_STATE_0 */ 314 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 6, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__EMI_EMI_DEBUG_0 */ 315 - IMX_PIN_REG(MX53_PAD_DI0_DISP_CLK, 0x378, 0x04C, 7, 0x000, 0), /* MX53_PAD_DI0_DISP_CLK__USBPHY1_AVALID */ 316 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 0, 0x000, 0), /* MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 */ 317 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 1, 0x000, 0), /* MX53_PAD_DI0_PIN15__GPIO4_17 */ 318 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 2, 0x000, 0), /* MX53_PAD_DI0_PIN15__AUDMUX_AUD6_TXC */ 319 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 5, 0x000, 0), /* MX53_PAD_DI0_PIN15__SDMA_DEBUG_CORE_STATE_1 */ 320 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 6, 0x000, 0), /* MX53_PAD_DI0_PIN15__EMI_EMI_DEBUG_1 */ 321 - IMX_PIN_REG(MX53_PAD_DI0_PIN15, 0x37C, 0x050, 7, 0x000, 0), /* MX53_PAD_DI0_PIN15__USBPHY1_BVALID */ 322 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 0, 0x000, 0), /* MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 */ 323 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 1, 0x000, 0), /* MX53_PAD_DI0_PIN2__GPIO4_18 */ 324 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 2, 0x000, 0), /* MX53_PAD_DI0_PIN2__AUDMUX_AUD6_TXD */ 325 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 5, 0x000, 0), /* MX53_PAD_DI0_PIN2__SDMA_DEBUG_CORE_STATE_2 */ 326 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 6, 0x000, 0), /* MX53_PAD_DI0_PIN2__EMI_EMI_DEBUG_2 */ 327 - IMX_PIN_REG(MX53_PAD_DI0_PIN2, 0x380, 0x054, 7, 0x000, 0), /* MX53_PAD_DI0_PIN2__USBPHY1_ENDSESSION */ 328 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 0, 0x000, 0), /* MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 */ 329 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 1, 0x000, 0), /* MX53_PAD_DI0_PIN3__GPIO4_19 */ 330 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 2, 0x000, 0), /* MX53_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS */ 331 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 5, 0x000, 0), /* MX53_PAD_DI0_PIN3__SDMA_DEBUG_CORE_STATE_3 */ 332 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 6, 0x000, 0), /* MX53_PAD_DI0_PIN3__EMI_EMI_DEBUG_3 */ 333 - IMX_PIN_REG(MX53_PAD_DI0_PIN3, 0x384, 0x058, 7, 0x000, 0), /* MX53_PAD_DI0_PIN3__USBPHY1_IDDIG */ 334 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 0, 0x000, 0), /* MX53_PAD_DI0_PIN4__IPU_DI0_PIN4 */ 335 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 1, 0x000, 0), /* MX53_PAD_DI0_PIN4__GPIO4_20 */ 336 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 2, 0x000, 0), /* MX53_PAD_DI0_PIN4__AUDMUX_AUD6_RXD */ 337 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 3, 0x7FC, 0), /* MX53_PAD_DI0_PIN4__ESDHC1_WP */ 338 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 5, 0x000, 0), /* MX53_PAD_DI0_PIN4__SDMA_DEBUG_YIELD */ 339 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 6, 0x000, 0), /* MX53_PAD_DI0_PIN4__EMI_EMI_DEBUG_4 */ 340 - IMX_PIN_REG(MX53_PAD_DI0_PIN4, 0x388, 0x05C, 7, 0x000, 0), /* MX53_PAD_DI0_PIN4__USBPHY1_HOSTDISCONNECT */ 341 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 */ 342 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT0__GPIO4_21 */ 343 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 2, 0x780, 0), /* MX53_PAD_DISP0_DAT0__CSPI_SCLK */ 344 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT0__USBOH3_USBH2_DATA_0 */ 345 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT0__SDMA_DEBUG_CORE_RUN */ 346 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT0__EMI_EMI_DEBUG_5 */ 347 - IMX_PIN_REG(MX53_PAD_DISP0_DAT0, 0x38C, 0x060, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT0__USBPHY2_TXREADY */ 348 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 */ 349 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT1__GPIO4_22 */ 350 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 2, 0x788, 0), /* MX53_PAD_DISP0_DAT1__CSPI_MOSI */ 351 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT1__USBOH3_USBH2_DATA_1 */ 352 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT1__SDMA_DEBUG_EVENT_CHANNEL_SEL */ 353 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT1__EMI_EMI_DEBUG_6 */ 354 - IMX_PIN_REG(MX53_PAD_DISP0_DAT1, 0x390, 0x064, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT1__USBPHY2_RXVALID */ 355 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 */ 356 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT2__GPIO4_23 */ 357 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 2, 0x784, 0), /* MX53_PAD_DISP0_DAT2__CSPI_MISO */ 358 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT2__USBOH3_USBH2_DATA_2 */ 359 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT2__SDMA_DEBUG_MODE */ 360 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT2__EMI_EMI_DEBUG_7 */ 361 - IMX_PIN_REG(MX53_PAD_DISP0_DAT2, 0x394, 0x068, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT2__USBPHY2_RXACTIVE */ 362 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 */ 363 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT3__GPIO4_24 */ 364 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 2, 0x78C, 0), /* MX53_PAD_DISP0_DAT3__CSPI_SS0 */ 365 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT3__USBOH3_USBH2_DATA_3 */ 366 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT3__SDMA_DEBUG_BUS_ERROR */ 367 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT3__EMI_EMI_DEBUG_8 */ 368 - IMX_PIN_REG(MX53_PAD_DISP0_DAT3, 0x398, 0x06C, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT3__USBPHY2_RXERROR */ 369 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 */ 370 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT4__GPIO4_25 */ 371 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 2, 0x790, 0), /* MX53_PAD_DISP0_DAT4__CSPI_SS1 */ 372 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT4__USBOH3_USBH2_DATA_4 */ 373 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT4__SDMA_DEBUG_BUS_RWB */ 374 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT4__EMI_EMI_DEBUG_9 */ 375 - IMX_PIN_REG(MX53_PAD_DISP0_DAT4, 0x39C, 0x070, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT4__USBPHY2_SIECLOCK */ 376 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 */ 377 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT5__GPIO4_26 */ 378 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 2, 0x794, 0), /* MX53_PAD_DISP0_DAT5__CSPI_SS2 */ 379 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT5__USBOH3_USBH2_DATA_5 */ 380 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT5__SDMA_DEBUG_MATCHED_DMBUS */ 381 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT5__EMI_EMI_DEBUG_10 */ 382 - IMX_PIN_REG(MX53_PAD_DISP0_DAT5, 0x3A0, 0x074, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT5__USBPHY2_LINESTATE_0 */ 383 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 */ 384 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT6__GPIO4_27 */ 385 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 2, 0x798, 0), /* MX53_PAD_DISP0_DAT6__CSPI_SS3 */ 386 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT6__USBOH3_USBH2_DATA_6 */ 387 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT6__SDMA_DEBUG_RTBUFFER_WRITE */ 388 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT6__EMI_EMI_DEBUG_11 */ 389 - IMX_PIN_REG(MX53_PAD_DISP0_DAT6, 0x3A4, 0x078, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT6__USBPHY2_LINESTATE_1 */ 390 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 */ 391 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT7__GPIO4_28 */ 392 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT7__CSPI_RDY */ 393 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT7__USBOH3_USBH2_DATA_7 */ 394 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT7__SDMA_DEBUG_EVENT_CHANNEL_0 */ 395 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT7__EMI_EMI_DEBUG_12 */ 396 - IMX_PIN_REG(MX53_PAD_DISP0_DAT7, 0x3A8, 0x07C, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT7__USBPHY2_VBUSVALID */ 397 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 */ 398 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT8__GPIO4_29 */ 399 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT8__PWM1_PWMO */ 400 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT8__WDOG1_WDOG_B */ 401 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT8__SDMA_DEBUG_EVENT_CHANNEL_1 */ 402 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT8__EMI_EMI_DEBUG_13 */ 403 - IMX_PIN_REG(MX53_PAD_DISP0_DAT8, 0x3AC, 0x080, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT8__USBPHY2_AVALID */ 404 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 */ 405 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT9__GPIO4_30 */ 406 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT9__PWM2_PWMO */ 407 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 3, 0x000, 0), /* MX53_PAD_DISP0_DAT9__WDOG2_WDOG_B */ 408 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT9__SDMA_DEBUG_EVENT_CHANNEL_2 */ 409 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT9__EMI_EMI_DEBUG_14 */ 410 - IMX_PIN_REG(MX53_PAD_DISP0_DAT9, 0x3B0, 0x084, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT9__USBPHY2_VSTATUS_0 */ 411 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 */ 412 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT10__GPIO4_31 */ 413 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT10__USBOH3_USBH2_STP */ 414 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT10__SDMA_DEBUG_EVENT_CHANNEL_3 */ 415 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT10__EMI_EMI_DEBUG_15 */ 416 - IMX_PIN_REG(MX53_PAD_DISP0_DAT10, 0x3B4, 0x088, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT10__USBPHY2_VSTATUS_1 */ 417 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 */ 418 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT11__GPIO5_5 */ 419 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT11__USBOH3_USBH2_NXT */ 420 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT11__SDMA_DEBUG_EVENT_CHANNEL_4 */ 421 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT11__EMI_EMI_DEBUG_16 */ 422 - IMX_PIN_REG(MX53_PAD_DISP0_DAT11, 0x3B8, 0x08C, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT11__USBPHY2_VSTATUS_2 */ 423 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 */ 424 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT12__GPIO5_6 */ 425 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 2, 0x000, 0), /* MX53_PAD_DISP0_DAT12__USBOH3_USBH2_CLK */ 426 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT12__SDMA_DEBUG_EVENT_CHANNEL_5 */ 427 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT12__EMI_EMI_DEBUG_17 */ 428 - IMX_PIN_REG(MX53_PAD_DISP0_DAT12, 0x3BC, 0x090, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT12__USBPHY2_VSTATUS_3 */ 429 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 */ 430 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT13__GPIO5_7 */ 431 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 3, 0x754, 0), /* MX53_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS */ 432 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT13__SDMA_DEBUG_EVT_CHN_LINES_0 */ 433 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT13__EMI_EMI_DEBUG_18 */ 434 - IMX_PIN_REG(MX53_PAD_DISP0_DAT13, 0x3C0, 0x094, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT13__USBPHY2_VSTATUS_4 */ 435 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 */ 436 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT14__GPIO5_8 */ 437 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 3, 0x750, 0), /* MX53_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC */ 438 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT14__SDMA_DEBUG_EVT_CHN_LINES_1 */ 439 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT14__EMI_EMI_DEBUG_19 */ 440 - IMX_PIN_REG(MX53_PAD_DISP0_DAT14, 0x3C4, 0x098, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT14__USBPHY2_VSTATUS_5 */ 441 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 */ 442 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT15__GPIO5_9 */ 443 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 2, 0x7AC, 1), /* MX53_PAD_DISP0_DAT15__ECSPI1_SS1 */ 444 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 3, 0x7C8, 0), /* MX53_PAD_DISP0_DAT15__ECSPI2_SS1 */ 445 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT15__SDMA_DEBUG_EVT_CHN_LINES_2 */ 446 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT15__EMI_EMI_DEBUG_20 */ 447 - IMX_PIN_REG(MX53_PAD_DISP0_DAT15, 0x3C8, 0x09C, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT15__USBPHY2_VSTATUS_6 */ 448 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 */ 449 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT16__GPIO5_10 */ 450 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 2, 0x7C0, 0), /* MX53_PAD_DISP0_DAT16__ECSPI2_MOSI */ 451 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 3, 0x758, 1), /* MX53_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC */ 452 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 4, 0x868, 0), /* MX53_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0 */ 453 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT16__SDMA_DEBUG_EVT_CHN_LINES_3 */ 454 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT16__EMI_EMI_DEBUG_21 */ 455 - IMX_PIN_REG(MX53_PAD_DISP0_DAT16, 0x3CC, 0x0A0, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT16__USBPHY2_VSTATUS_7 */ 456 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 */ 457 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT17__GPIO5_11 */ 458 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 2, 0x7BC, 0), /* MX53_PAD_DISP0_DAT17__ECSPI2_MISO */ 459 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 3, 0x74C, 1), /* MX53_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD */ 460 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 4, 0x86C, 0), /* MX53_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1 */ 461 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT17__SDMA_DEBUG_EVT_CHN_LINES_4 */ 462 - IMX_PIN_REG(MX53_PAD_DISP0_DAT17, 0x3D0, 0x0A4, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT17__EMI_EMI_DEBUG_22 */ 463 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 */ 464 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT18__GPIO5_12 */ 465 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 2, 0x7C4, 0), /* MX53_PAD_DISP0_DAT18__ECSPI2_SS0 */ 466 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 3, 0x75C, 1), /* MX53_PAD_DISP0_DAT18__AUDMUX_AUD5_TXFS */ 467 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 4, 0x73C, 0), /* MX53_PAD_DISP0_DAT18__AUDMUX_AUD4_RXFS */ 468 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT18__SDMA_DEBUG_EVT_CHN_LINES_5 */ 469 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT18__EMI_EMI_DEBUG_23 */ 470 - IMX_PIN_REG(MX53_PAD_DISP0_DAT18, 0x3D4, 0x0A8, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT18__EMI_WEIM_CS_2 */ 471 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 */ 472 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT19__GPIO5_13 */ 473 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 2, 0x7B8, 0), /* MX53_PAD_DISP0_DAT19__ECSPI2_SCLK */ 474 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 3, 0x748, 1), /* MX53_PAD_DISP0_DAT19__AUDMUX_AUD5_RXD */ 475 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 4, 0x738, 0), /* MX53_PAD_DISP0_DAT19__AUDMUX_AUD4_RXC */ 476 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT19__SDMA_DEBUG_EVT_CHN_LINES_6 */ 477 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT19__EMI_EMI_DEBUG_24 */ 478 - IMX_PIN_REG(MX53_PAD_DISP0_DAT19, 0x3D8, 0x0AC, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT19__EMI_WEIM_CS_3 */ 479 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 */ 480 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT20__GPIO5_14 */ 481 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 2, 0x79C, 1), /* MX53_PAD_DISP0_DAT20__ECSPI1_SCLK */ 482 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 3, 0x740, 0), /* MX53_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC */ 483 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT20__SDMA_DEBUG_EVT_CHN_LINES_7 */ 484 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT20__EMI_EMI_DEBUG_25 */ 485 - IMX_PIN_REG(MX53_PAD_DISP0_DAT20, 0x3DC, 0x0B0, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT20__SATA_PHY_TDI */ 486 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 */ 487 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT21__GPIO5_15 */ 488 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 2, 0x7A4, 1), /* MX53_PAD_DISP0_DAT21__ECSPI1_MOSI */ 489 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 3, 0x734, 0), /* MX53_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD */ 490 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT21__SDMA_DEBUG_BUS_DEVICE_0 */ 491 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT21__EMI_EMI_DEBUG_26 */ 492 - IMX_PIN_REG(MX53_PAD_DISP0_DAT21, 0x3E0, 0x0B4, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT21__SATA_PHY_TDO */ 493 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 */ 494 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT22__GPIO5_16 */ 495 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 2, 0x7A0, 1), /* MX53_PAD_DISP0_DAT22__ECSPI1_MISO */ 496 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 3, 0x744, 0), /* MX53_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS */ 497 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT22__SDMA_DEBUG_BUS_DEVICE_1 */ 498 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT22__EMI_EMI_DEBUG_27 */ 499 - IMX_PIN_REG(MX53_PAD_DISP0_DAT22, 0x3E4, 0x0B8, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT22__SATA_PHY_TCK */ 500 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 0, 0x000, 0), /* MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 */ 501 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 1, 0x000, 0), /* MX53_PAD_DISP0_DAT23__GPIO5_17 */ 502 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 2, 0x7A8, 1), /* MX53_PAD_DISP0_DAT23__ECSPI1_SS0 */ 503 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 3, 0x730, 0), /* MX53_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD */ 504 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 5, 0x000, 0), /* MX53_PAD_DISP0_DAT23__SDMA_DEBUG_BUS_DEVICE_2 */ 505 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 6, 0x000, 0), /* MX53_PAD_DISP0_DAT23__EMI_EMI_DEBUG_28 */ 506 - IMX_PIN_REG(MX53_PAD_DISP0_DAT23, 0x3E8, 0x0BC, 7, 0x000, 0), /* MX53_PAD_DISP0_DAT23__SATA_PHY_TMS */ 507 - IMX_PIN_REG(MX53_PAD_CSI0_PIXCLK, 0x3EC, 0x0C0, 0, 0x000, 0), /* MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK */ 508 - IMX_PIN_REG(MX53_PAD_CSI0_PIXCLK, 0x3EC, 0x0C0, 1, 0x000, 0), /* MX53_PAD_CSI0_PIXCLK__GPIO5_18 */ 509 - IMX_PIN_REG(MX53_PAD_CSI0_PIXCLK, 0x3EC, 0x0C0, 5, 0x000, 0), /* MX53_PAD_CSI0_PIXCLK__SDMA_DEBUG_PC_0 */ 510 - IMX_PIN_REG(MX53_PAD_CSI0_PIXCLK, 0x3EC, 0x0C0, 6, 0x000, 0), /* MX53_PAD_CSI0_PIXCLK__EMI_EMI_DEBUG_29 */ 511 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 0, 0x000, 0), /* MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC */ 512 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 1, 0x000, 0), /* MX53_PAD_CSI0_MCLK__GPIO5_19 */ 513 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 2, 0x000, 0), /* MX53_PAD_CSI0_MCLK__CCM_CSI0_MCLK */ 514 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 5, 0x000, 0), /* MX53_PAD_CSI0_MCLK__SDMA_DEBUG_PC_1 */ 515 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 6, 0x000, 0), /* MX53_PAD_CSI0_MCLK__EMI_EMI_DEBUG_30 */ 516 - IMX_PIN_REG(MX53_PAD_CSI0_MCLK, 0x3F0, 0x0C4, 7, 0x000, 0), /* MX53_PAD_CSI0_MCLK__TPIU_TRCTL */ 517 - IMX_PIN_REG(MX53_PAD_CSI0_DATA_EN, 0x3F4, 0x0C8, 0, 0x000, 0), /* MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN */ 518 - IMX_PIN_REG(MX53_PAD_CSI0_DATA_EN, 0x3F4, 0x0C8, 1, 0x000, 0), /* MX53_PAD_CSI0_DATA_EN__GPIO5_20 */ 519 - IMX_PIN_REG(MX53_PAD_CSI0_DATA_EN, 0x3F4, 0x0C8, 5, 0x000, 0), /* MX53_PAD_CSI0_DATA_EN__SDMA_DEBUG_PC_2 */ 520 - IMX_PIN_REG(MX53_PAD_CSI0_DATA_EN, 0x3F4, 0x0C8, 6, 0x000, 0), /* MX53_PAD_CSI0_DATA_EN__EMI_EMI_DEBUG_31 */ 521 - IMX_PIN_REG(MX53_PAD_CSI0_DATA_EN, 0x3F4, 0x0C8, 7, 0x000, 0), /* MX53_PAD_CSI0_DATA_EN__TPIU_TRCLK */ 522 - IMX_PIN_REG(MX53_PAD_CSI0_VSYNC, 0x3F8, 0x0CC, 0, 0x000, 0), /* MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC */ 523 - IMX_PIN_REG(MX53_PAD_CSI0_VSYNC, 0x3F8, 0x0CC, 1, 0x000, 0), /* MX53_PAD_CSI0_VSYNC__GPIO5_21 */ 524 - IMX_PIN_REG(MX53_PAD_CSI0_VSYNC, 0x3F8, 0x0CC, 5, 0x000, 0), /* MX53_PAD_CSI0_VSYNC__SDMA_DEBUG_PC_3 */ 525 - IMX_PIN_REG(MX53_PAD_CSI0_VSYNC, 0x3F8, 0x0CC, 6, 0x000, 0), /* MX53_PAD_CSI0_VSYNC__EMI_EMI_DEBUG_32 */ 526 - IMX_PIN_REG(MX53_PAD_CSI0_VSYNC, 0x3F8, 0x0CC, 7, 0x000, 0), /* MX53_PAD_CSI0_VSYNC__TPIU_TRACE_0 */ 527 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 */ 528 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT4__GPIO5_22 */ 529 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 2, 0x840, 1), /* MX53_PAD_CSI0_DAT4__KPP_COL_5 */ 530 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 3, 0x79C, 2), /* MX53_PAD_CSI0_DAT4__ECSPI1_SCLK */ 531 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT4__USBOH3_USBH3_STP */ 532 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC */ 533 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT4__EMI_EMI_DEBUG_33 */ 534 - IMX_PIN_REG(MX53_PAD_CSI0_DAT4, 0x3FC, 0x0D0, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT4__TPIU_TRACE_1 */ 535 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 */ 536 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT5__GPIO5_23 */ 537 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 2, 0x84C, 0), /* MX53_PAD_CSI0_DAT5__KPP_ROW_5 */ 538 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 3, 0x7A4, 2), /* MX53_PAD_CSI0_DAT5__ECSPI1_MOSI */ 539 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT5__USBOH3_USBH3_NXT */ 540 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD */ 541 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT5__EMI_EMI_DEBUG_34 */ 542 - IMX_PIN_REG(MX53_PAD_CSI0_DAT5, 0x400, 0x0D4, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT5__TPIU_TRACE_2 */ 543 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 */ 544 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT6__GPIO5_24 */ 545 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 2, 0x844, 0), /* MX53_PAD_CSI0_DAT6__KPP_COL_6 */ 546 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 3, 0x7A0, 2), /* MX53_PAD_CSI0_DAT6__ECSPI1_MISO */ 547 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT6__USBOH3_USBH3_CLK */ 548 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS */ 549 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT6__EMI_EMI_DEBUG_35 */ 550 - IMX_PIN_REG(MX53_PAD_CSI0_DAT6, 0x404, 0x0D8, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT6__TPIU_TRACE_3 */ 551 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 */ 552 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT7__GPIO5_25 */ 553 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 2, 0x850, 0), /* MX53_PAD_CSI0_DAT7__KPP_ROW_6 */ 554 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 3, 0x7A8, 2), /* MX53_PAD_CSI0_DAT7__ECSPI1_SS0 */ 555 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT7__USBOH3_USBH3_DIR */ 556 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD */ 557 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT7__EMI_EMI_DEBUG_36 */ 558 - IMX_PIN_REG(MX53_PAD_CSI0_DAT7, 0x408, 0x0DC, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT7__TPIU_TRACE_4 */ 559 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 */ 560 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT8__GPIO5_26 */ 561 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 2, 0x848, 0), /* MX53_PAD_CSI0_DAT8__KPP_COL_7 */ 562 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 3, 0x7B8, 1), /* MX53_PAD_CSI0_DAT8__ECSPI2_SCLK */ 563 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT8__USBOH3_USBH3_OC */ 564 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 5, 0x818, 0), /* MX53_PAD_CSI0_DAT8__I2C1_SDA */ 565 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT8__EMI_EMI_DEBUG_37 */ 566 - IMX_PIN_REG(MX53_PAD_CSI0_DAT8, 0x40C, 0x0E0, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT8__TPIU_TRACE_5 */ 567 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 */ 568 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT9__GPIO5_27 */ 569 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 2, 0x854, 0), /* MX53_PAD_CSI0_DAT9__KPP_ROW_7 */ 570 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 3, 0x7C0, 1), /* MX53_PAD_CSI0_DAT9__ECSPI2_MOSI */ 571 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT9__USBOH3_USBH3_PWR */ 572 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 5, 0x814, 0), /* MX53_PAD_CSI0_DAT9__I2C1_SCL */ 573 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT9__EMI_EMI_DEBUG_38 */ 574 - IMX_PIN_REG(MX53_PAD_CSI0_DAT9, 0x410, 0x0E4, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT9__TPIU_TRACE_6 */ 575 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 */ 576 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT10__GPIO5_28 */ 577 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 2, 0x000, 0), /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */ 578 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 3, 0x7BC, 1), /* MX53_PAD_CSI0_DAT10__ECSPI2_MISO */ 579 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT10__AUDMUX_AUD3_RXC */ 580 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT10__SDMA_DEBUG_PC_4 */ 581 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT10__EMI_EMI_DEBUG_39 */ 582 - IMX_PIN_REG(MX53_PAD_CSI0_DAT10, 0x414, 0x0E8, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT10__TPIU_TRACE_7 */ 583 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 */ 584 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT11__GPIO5_29 */ 585 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 2, 0x878, 1), /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */ 586 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 3, 0x7C4, 1), /* MX53_PAD_CSI0_DAT11__ECSPI2_SS0 */ 587 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT11__AUDMUX_AUD3_RXFS */ 588 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT11__SDMA_DEBUG_PC_5 */ 589 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT11__EMI_EMI_DEBUG_40 */ 590 - IMX_PIN_REG(MX53_PAD_CSI0_DAT11, 0x418, 0x0EC, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT11__TPIU_TRACE_8 */ 591 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 */ 592 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT12__GPIO5_30 */ 593 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 2, 0x000, 0), /* MX53_PAD_CSI0_DAT12__UART4_TXD_MUX */ 594 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT12__USBOH3_USBH3_DATA_0 */ 595 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT12__SDMA_DEBUG_PC_6 */ 596 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT12__EMI_EMI_DEBUG_41 */ 597 - IMX_PIN_REG(MX53_PAD_CSI0_DAT12, 0x41C, 0x0F0, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT12__TPIU_TRACE_9 */ 598 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 */ 599 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT13__GPIO5_31 */ 600 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 2, 0x890, 3), /* MX53_PAD_CSI0_DAT13__UART4_RXD_MUX */ 601 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT13__USBOH3_USBH3_DATA_1 */ 602 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT13__SDMA_DEBUG_PC_7 */ 603 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT13__EMI_EMI_DEBUG_42 */ 604 - IMX_PIN_REG(MX53_PAD_CSI0_DAT13, 0x420, 0x0F4, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT13__TPIU_TRACE_10 */ 605 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 */ 606 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT14__GPIO6_0 */ 607 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 2, 0x000, 0), /* MX53_PAD_CSI0_DAT14__UART5_TXD_MUX */ 608 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT14__USBOH3_USBH3_DATA_2 */ 609 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT14__SDMA_DEBUG_PC_8 */ 610 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT14__EMI_EMI_DEBUG_43 */ 611 - IMX_PIN_REG(MX53_PAD_CSI0_DAT14, 0x424, 0x0F8, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT14__TPIU_TRACE_11 */ 612 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 */ 613 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT15__GPIO6_1 */ 614 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 2, 0x898, 3), /* MX53_PAD_CSI0_DAT15__UART5_RXD_MUX */ 615 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT15__USBOH3_USBH3_DATA_3 */ 616 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT15__SDMA_DEBUG_PC_9 */ 617 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT15__EMI_EMI_DEBUG_44 */ 618 - IMX_PIN_REG(MX53_PAD_CSI0_DAT15, 0x428, 0x0FC, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT15__TPIU_TRACE_12 */ 619 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 */ 620 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT16__GPIO6_2 */ 621 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 2, 0x88C, 0), /* MX53_PAD_CSI0_DAT16__UART4_RTS */ 622 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT16__USBOH3_USBH3_DATA_4 */ 623 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT16__SDMA_DEBUG_PC_10 */ 624 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT16__EMI_EMI_DEBUG_45 */ 625 - IMX_PIN_REG(MX53_PAD_CSI0_DAT16, 0x42C, 0x100, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT16__TPIU_TRACE_13 */ 626 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 */ 627 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT17__GPIO6_3 */ 628 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 2, 0x000, 0), /* MX53_PAD_CSI0_DAT17__UART4_CTS */ 629 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT17__USBOH3_USBH3_DATA_5 */ 630 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT17__SDMA_DEBUG_PC_11 */ 631 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT17__EMI_EMI_DEBUG_46 */ 632 - IMX_PIN_REG(MX53_PAD_CSI0_DAT17, 0x430, 0x104, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT17__TPIU_TRACE_14 */ 633 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 */ 634 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT18__GPIO6_4 */ 635 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 2, 0x894, 2), /* MX53_PAD_CSI0_DAT18__UART5_RTS */ 636 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT18__USBOH3_USBH3_DATA_6 */ 637 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT18__SDMA_DEBUG_PC_12 */ 638 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT18__EMI_EMI_DEBUG_47 */ 639 - IMX_PIN_REG(MX53_PAD_CSI0_DAT18, 0x434, 0x108, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT18__TPIU_TRACE_15 */ 640 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 0, 0x000, 0), /* MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 */ 641 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 1, 0x000, 0), /* MX53_PAD_CSI0_DAT19__GPIO6_5 */ 642 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 2, 0x000, 0), /* MX53_PAD_CSI0_DAT19__UART5_CTS */ 643 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 4, 0x000, 0), /* MX53_PAD_CSI0_DAT19__USBOH3_USBH3_DATA_7 */ 644 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 5, 0x000, 0), /* MX53_PAD_CSI0_DAT19__SDMA_DEBUG_PC_13 */ 645 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 6, 0x000, 0), /* MX53_PAD_CSI0_DAT19__EMI_EMI_DEBUG_48 */ 646 - IMX_PIN_REG(MX53_PAD_CSI0_DAT19, 0x438, 0x10C, 7, 0x000, 0), /* MX53_PAD_CSI0_DAT19__USBPHY2_BISTOK */ 647 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 0, 0x000, 0), /* MX53_PAD_EIM_A25__EMI_WEIM_A_25 */ 648 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 1, 0x000, 0), /* MX53_PAD_EIM_A25__GPIO5_2 */ 649 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 2, 0x000, 0), /* MX53_PAD_EIM_A25__ECSPI2_RDY */ 650 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 3, 0x000, 0), /* MX53_PAD_EIM_A25__IPU_DI1_PIN12 */ 651 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 4, 0x790, 1), /* MX53_PAD_EIM_A25__CSPI_SS1 */ 652 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 6, 0x000, 0), /* MX53_PAD_EIM_A25__IPU_DI0_D1_CS */ 653 - IMX_PIN_REG(MX53_PAD_EIM_A25, 0x458, 0x110, 7, 0x000, 0), /* MX53_PAD_EIM_A25__USBPHY1_BISTOK */ 654 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 0, 0x000, 0), /* MX53_PAD_EIM_EB2__EMI_WEIM_EB_2 */ 655 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 1, 0x000, 0), /* MX53_PAD_EIM_EB2__GPIO2_30 */ 656 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 2, 0x76C, 0), /* MX53_PAD_EIM_EB2__CCM_DI1_EXT_CLK */ 657 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 3, 0x000, 0), /* MX53_PAD_EIM_EB2__IPU_SER_DISP1_CS */ 658 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 4, 0x7A8, 3), /* MX53_PAD_EIM_EB2__ECSPI1_SS0 */ 659 - IMX_PIN_REG(MX53_PAD_EIM_EB2, 0x45C, 0x114, 5, 0x81C, 1), /* MX53_PAD_EIM_EB2__I2C2_SCL */ 660 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 0, 0x000, 0), /* MX53_PAD_EIM_D16__EMI_WEIM_D_16 */ 661 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 1, 0x000, 0), /* MX53_PAD_EIM_D16__GPIO3_16 */ 662 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 2, 0x000, 0), /* MX53_PAD_EIM_D16__IPU_DI0_PIN5 */ 663 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 3, 0x000, 0), /* MX53_PAD_EIM_D16__IPU_DISPB1_SER_CLK */ 664 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 4, 0x79C, 3), /* MX53_PAD_EIM_D16__ECSPI1_SCLK */ 665 - IMX_PIN_REG(MX53_PAD_EIM_D16, 0x460, 0x118, 5, 0x820, 1), /* MX53_PAD_EIM_D16__I2C2_SDA */ 666 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 0, 0x000, 0), /* MX53_PAD_EIM_D17__EMI_WEIM_D_17 */ 667 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 1, 0x000, 0), /* MX53_PAD_EIM_D17__GPIO3_17 */ 668 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 2, 0x000, 0), /* MX53_PAD_EIM_D17__IPU_DI0_PIN6 */ 669 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 3, 0x830, 0), /* MX53_PAD_EIM_D17__IPU_DISPB1_SER_DIN */ 670 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 4, 0x7A0, 3), /* MX53_PAD_EIM_D17__ECSPI1_MISO */ 671 - IMX_PIN_REG(MX53_PAD_EIM_D17, 0x464, 0x11C, 5, 0x824, 0), /* MX53_PAD_EIM_D17__I2C3_SCL */ 672 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 0, 0x000, 0), /* MX53_PAD_EIM_D18__EMI_WEIM_D_18 */ 673 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 1, 0x000, 0), /* MX53_PAD_EIM_D18__GPIO3_18 */ 674 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 2, 0x000, 0), /* MX53_PAD_EIM_D18__IPU_DI0_PIN7 */ 675 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 3, 0x830, 1), /* MX53_PAD_EIM_D18__IPU_DISPB1_SER_DIO */ 676 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 4, 0x7A4, 3), /* MX53_PAD_EIM_D18__ECSPI1_MOSI */ 677 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 5, 0x828, 0), /* MX53_PAD_EIM_D18__I2C3_SDA */ 678 - IMX_PIN_REG(MX53_PAD_EIM_D18, 0x468, 0x120, 6, 0x000, 0), /* MX53_PAD_EIM_D18__IPU_DI1_D0_CS */ 679 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 0, 0x000, 0), /* MX53_PAD_EIM_D19__EMI_WEIM_D_19 */ 680 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 1, 0x000, 0), /* MX53_PAD_EIM_D19__GPIO3_19 */ 681 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 2, 0x000, 0), /* MX53_PAD_EIM_D19__IPU_DI0_PIN8 */ 682 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 3, 0x000, 0), /* MX53_PAD_EIM_D19__IPU_DISPB1_SER_RS */ 683 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 4, 0x7AC, 2), /* MX53_PAD_EIM_D19__ECSPI1_SS1 */ 684 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 5, 0x000, 0), /* MX53_PAD_EIM_D19__EPIT1_EPITO */ 685 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 6, 0x000, 0), /* MX53_PAD_EIM_D19__UART1_CTS */ 686 - IMX_PIN_REG(MX53_PAD_EIM_D19, 0x46C, 0x124, 7, 0x8A4, 0), /* MX53_PAD_EIM_D19__USBOH3_USBH2_OC */ 687 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 0, 0x000, 0), /* MX53_PAD_EIM_D20__EMI_WEIM_D_20 */ 688 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 1, 0x000, 0), /* MX53_PAD_EIM_D20__GPIO3_20 */ 689 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 2, 0x000, 0), /* MX53_PAD_EIM_D20__IPU_DI0_PIN16 */ 690 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 3, 0x000, 0), /* MX53_PAD_EIM_D20__IPU_SER_DISP0_CS */ 691 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 4, 0x78C, 1), /* MX53_PAD_EIM_D20__CSPI_SS0 */ 692 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 5, 0x000, 0), /* MX53_PAD_EIM_D20__EPIT2_EPITO */ 693 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 6, 0x874, 1), /* MX53_PAD_EIM_D20__UART1_RTS */ 694 - IMX_PIN_REG(MX53_PAD_EIM_D20, 0x470, 0x128, 7, 0x000, 0), /* MX53_PAD_EIM_D20__USBOH3_USBH2_PWR */ 695 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 0, 0x000, 0), /* MX53_PAD_EIM_D21__EMI_WEIM_D_21 */ 696 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 1, 0x000, 0), /* MX53_PAD_EIM_D21__GPIO3_21 */ 697 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 2, 0x000, 0), /* MX53_PAD_EIM_D21__IPU_DI0_PIN17 */ 698 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 3, 0x000, 0), /* MX53_PAD_EIM_D21__IPU_DISPB0_SER_CLK */ 699 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 4, 0x780, 1), /* MX53_PAD_EIM_D21__CSPI_SCLK */ 700 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 5, 0x814, 1), /* MX53_PAD_EIM_D21__I2C1_SCL */ 701 - IMX_PIN_REG(MX53_PAD_EIM_D21, 0x474, 0x12C, 6, 0x89C, 1), /* MX53_PAD_EIM_D21__USBOH3_USBOTG_OC */ 702 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 0, 0x000, 0), /* MX53_PAD_EIM_D22__EMI_WEIM_D_22 */ 703 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 1, 0x000, 0), /* MX53_PAD_EIM_D22__GPIO3_22 */ 704 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 2, 0x000, 0), /* MX53_PAD_EIM_D22__IPU_DI0_PIN1 */ 705 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 3, 0x82C, 0), /* MX53_PAD_EIM_D22__IPU_DISPB0_SER_DIN */ 706 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 4, 0x784, 1), /* MX53_PAD_EIM_D22__CSPI_MISO */ 707 - IMX_PIN_REG(MX53_PAD_EIM_D22, 0x478, 0x130, 6, 0x000, 0), /* MX53_PAD_EIM_D22__USBOH3_USBOTG_PWR */ 708 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 0, 0x000, 0), /* MX53_PAD_EIM_D23__EMI_WEIM_D_23 */ 709 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 1, 0x000, 0), /* MX53_PAD_EIM_D23__GPIO3_23 */ 710 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 2, 0x000, 0), /* MX53_PAD_EIM_D23__UART3_CTS */ 711 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 3, 0x000, 0), /* MX53_PAD_EIM_D23__UART1_DCD */ 712 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 4, 0x000, 0), /* MX53_PAD_EIM_D23__IPU_DI0_D0_CS */ 713 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 5, 0x000, 0), /* MX53_PAD_EIM_D23__IPU_DI1_PIN2 */ 714 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 6, 0x834, 0), /* MX53_PAD_EIM_D23__IPU_CSI1_DATA_EN */ 715 - IMX_PIN_REG(MX53_PAD_EIM_D23, 0x47C, 0x134, 7, 0x000, 0), /* MX53_PAD_EIM_D23__IPU_DI1_PIN14 */ 716 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 0, 0x000, 0), /* MX53_PAD_EIM_EB3__EMI_WEIM_EB_3 */ 717 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 1, 0x000, 0), /* MX53_PAD_EIM_EB3__GPIO2_31 */ 718 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 2, 0x884, 1), /* MX53_PAD_EIM_EB3__UART3_RTS */ 719 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 3, 0x000, 0), /* MX53_PAD_EIM_EB3__UART1_RI */ 720 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 5, 0x000, 0), /* MX53_PAD_EIM_EB3__IPU_DI1_PIN3 */ 721 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 6, 0x838, 0), /* MX53_PAD_EIM_EB3__IPU_CSI1_HSYNC */ 722 - IMX_PIN_REG(MX53_PAD_EIM_EB3, 0x480, 0x138, 7, 0x000, 0), /* MX53_PAD_EIM_EB3__IPU_DI1_PIN16 */ 723 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 0, 0x000, 0), /* MX53_PAD_EIM_D24__EMI_WEIM_D_24 */ 724 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 1, 0x000, 0), /* MX53_PAD_EIM_D24__GPIO3_24 */ 725 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 2, 0x000, 0), /* MX53_PAD_EIM_D24__UART3_TXD_MUX */ 726 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 3, 0x7B0, 1), /* MX53_PAD_EIM_D24__ECSPI1_SS2 */ 727 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 4, 0x794, 1), /* MX53_PAD_EIM_D24__CSPI_SS2 */ 728 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 5, 0x754, 1), /* MX53_PAD_EIM_D24__AUDMUX_AUD5_RXFS */ 729 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 6, 0x000, 0), /* MX53_PAD_EIM_D24__ECSPI2_SS2 */ 730 - IMX_PIN_REG(MX53_PAD_EIM_D24, 0x484, 0x13C, 7, 0x000, 0), /* MX53_PAD_EIM_D24__UART1_DTR */ 731 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 0, 0x000, 0), /* MX53_PAD_EIM_D25__EMI_WEIM_D_25 */ 732 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 1, 0x000, 0), /* MX53_PAD_EIM_D25__GPIO3_25 */ 733 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 2, 0x888, 1), /* MX53_PAD_EIM_D25__UART3_RXD_MUX */ 734 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 3, 0x7B4, 1), /* MX53_PAD_EIM_D25__ECSPI1_SS3 */ 735 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 4, 0x798, 1), /* MX53_PAD_EIM_D25__CSPI_SS3 */ 736 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 5, 0x750, 1), /* MX53_PAD_EIM_D25__AUDMUX_AUD5_RXC */ 737 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 6, 0x000, 0), /* MX53_PAD_EIM_D25__ECSPI2_SS3 */ 738 - IMX_PIN_REG(MX53_PAD_EIM_D25, 0x488, 0x140, 7, 0x000, 0), /* MX53_PAD_EIM_D25__UART1_DSR */ 739 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 0, 0x000, 0), /* MX53_PAD_EIM_D26__EMI_WEIM_D_26 */ 740 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 1, 0x000, 0), /* MX53_PAD_EIM_D26__GPIO3_26 */ 741 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 2, 0x000, 0), /* MX53_PAD_EIM_D26__UART2_TXD_MUX */ 742 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 3, 0x80C, 0), /* MX53_PAD_EIM_D26__FIRI_RXD */ 743 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 4, 0x000, 0), /* MX53_PAD_EIM_D26__IPU_CSI0_D_1 */ 744 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 5, 0x000, 0), /* MX53_PAD_EIM_D26__IPU_DI1_PIN11 */ 745 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 6, 0x000, 0), /* MX53_PAD_EIM_D26__IPU_SISG_2 */ 746 - IMX_PIN_REG(MX53_PAD_EIM_D26, 0x48C, 0x144, 7, 0x000, 0), /* MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 */ 747 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 0, 0x000, 0), /* MX53_PAD_EIM_D27__EMI_WEIM_D_27 */ 748 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 1, 0x000, 0), /* MX53_PAD_EIM_D27__GPIO3_27 */ 749 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 2, 0x880, 1), /* MX53_PAD_EIM_D27__UART2_RXD_MUX */ 750 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 3, 0x000, 0), /* MX53_PAD_EIM_D27__FIRI_TXD */ 751 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 4, 0x000, 0), /* MX53_PAD_EIM_D27__IPU_CSI0_D_0 */ 752 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 5, 0x000, 0), /* MX53_PAD_EIM_D27__IPU_DI1_PIN13 */ 753 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 6, 0x000, 0), /* MX53_PAD_EIM_D27__IPU_SISG_3 */ 754 - IMX_PIN_REG(MX53_PAD_EIM_D27, 0x490, 0x148, 7, 0x000, 0), /* MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 */ 755 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 0, 0x000, 0), /* MX53_PAD_EIM_D28__EMI_WEIM_D_28 */ 756 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 1, 0x000, 0), /* MX53_PAD_EIM_D28__GPIO3_28 */ 757 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 2, 0x000, 0), /* MX53_PAD_EIM_D28__UART2_CTS */ 758 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 3, 0x82C, 1), /* MX53_PAD_EIM_D28__IPU_DISPB0_SER_DIO */ 759 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 4, 0x788, 1), /* MX53_PAD_EIM_D28__CSPI_MOSI */ 760 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 5, 0x818, 1), /* MX53_PAD_EIM_D28__I2C1_SDA */ 761 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 6, 0x000, 0), /* MX53_PAD_EIM_D28__IPU_EXT_TRIG */ 762 - IMX_PIN_REG(MX53_PAD_EIM_D28, 0x494, 0x14C, 7, 0x000, 0), /* MX53_PAD_EIM_D28__IPU_DI0_PIN13 */ 763 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 0, 0x000, 0), /* MX53_PAD_EIM_D29__EMI_WEIM_D_29 */ 764 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 1, 0x000, 0), /* MX53_PAD_EIM_D29__GPIO3_29 */ 765 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 2, 0x87C, 1), /* MX53_PAD_EIM_D29__UART2_RTS */ 766 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 3, 0x000, 0), /* MX53_PAD_EIM_D29__IPU_DISPB0_SER_RS */ 767 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 4, 0x78C, 2), /* MX53_PAD_EIM_D29__CSPI_SS0 */ 768 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 5, 0x000, 0), /* MX53_PAD_EIM_D29__IPU_DI1_PIN15 */ 769 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 6, 0x83C, 0), /* MX53_PAD_EIM_D29__IPU_CSI1_VSYNC */ 770 - IMX_PIN_REG(MX53_PAD_EIM_D29, 0x498, 0x150, 7, 0x000, 0), /* MX53_PAD_EIM_D29__IPU_DI0_PIN14 */ 771 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 0, 0x000, 0), /* MX53_PAD_EIM_D30__EMI_WEIM_D_30 */ 772 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 1, 0x000, 0), /* MX53_PAD_EIM_D30__GPIO3_30 */ 773 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 2, 0x000, 0), /* MX53_PAD_EIM_D30__UART3_CTS */ 774 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 3, 0x000, 0), /* MX53_PAD_EIM_D30__IPU_CSI0_D_3 */ 775 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 4, 0x000, 0), /* MX53_PAD_EIM_D30__IPU_DI0_PIN11 */ 776 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 5, 0x000, 0), /* MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 */ 777 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 6, 0x8A0, 0), /* MX53_PAD_EIM_D30__USBOH3_USBH1_OC */ 778 - IMX_PIN_REG(MX53_PAD_EIM_D30, 0x49C, 0x154, 7, 0x8A4, 1), /* MX53_PAD_EIM_D30__USBOH3_USBH2_OC */ 779 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 0, 0x000, 0), /* MX53_PAD_EIM_D31__EMI_WEIM_D_31 */ 780 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 1, 0x000, 0), /* MX53_PAD_EIM_D31__GPIO3_31 */ 781 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 2, 0x884, 3), /* MX53_PAD_EIM_D31__UART3_RTS */ 782 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 3, 0x000, 0), /* MX53_PAD_EIM_D31__IPU_CSI0_D_2 */ 783 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 4, 0x000, 0), /* MX53_PAD_EIM_D31__IPU_DI0_PIN12 */ 784 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 5, 0x000, 0), /* MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 */ 785 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 6, 0x000, 0), /* MX53_PAD_EIM_D31__USBOH3_USBH1_PWR */ 786 - IMX_PIN_REG(MX53_PAD_EIM_D31, 0x4A0, 0x158, 7, 0x000, 0), /* MX53_PAD_EIM_D31__USBOH3_USBH2_PWR */ 787 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 0, 0x000, 0), /* MX53_PAD_EIM_A24__EMI_WEIM_A_24 */ 788 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 1, 0x000, 0), /* MX53_PAD_EIM_A24__GPIO5_4 */ 789 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 2, 0x000, 0), /* MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 */ 790 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 3, 0x000, 0), /* MX53_PAD_EIM_A24__IPU_CSI1_D_19 */ 791 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 6, 0x000, 0), /* MX53_PAD_EIM_A24__IPU_SISG_2 */ 792 - IMX_PIN_REG(MX53_PAD_EIM_A24, 0x4A8, 0x15C, 7, 0x000, 0), /* MX53_PAD_EIM_A24__USBPHY2_BVALID */ 793 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 0, 0x000, 0), /* MX53_PAD_EIM_A23__EMI_WEIM_A_23 */ 794 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 1, 0x000, 0), /* MX53_PAD_EIM_A23__GPIO6_6 */ 795 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 2, 0x000, 0), /* MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 */ 796 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 3, 0x000, 0), /* MX53_PAD_EIM_A23__IPU_CSI1_D_18 */ 797 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 6, 0x000, 0), /* MX53_PAD_EIM_A23__IPU_SISG_3 */ 798 - IMX_PIN_REG(MX53_PAD_EIM_A23, 0x4AC, 0x160, 7, 0x000, 0), /* MX53_PAD_EIM_A23__USBPHY2_ENDSESSION */ 799 - IMX_PIN_REG(MX53_PAD_EIM_A22, 0x4B0, 0x164, 0, 0x000, 0), /* MX53_PAD_EIM_A22__EMI_WEIM_A_22 */ 800 - IMX_PIN_REG(MX53_PAD_EIM_A22, 0x4B0, 0x164, 1, 0x000, 0), /* MX53_PAD_EIM_A22__GPIO2_16 */ 801 - IMX_PIN_REG(MX53_PAD_EIM_A22, 0x4B0, 0x164, 2, 0x000, 0), /* MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 */ 802 - IMX_PIN_REG(MX53_PAD_EIM_A22, 0x4B0, 0x164, 3, 0x000, 0), /* MX53_PAD_EIM_A22__IPU_CSI1_D_17 */ 803 - IMX_PIN_REG(MX53_PAD_EIM_A22, 0x4B0, 0x164, 7, 0x000, 0), /* MX53_PAD_EIM_A22__SRC_BT_CFG1_7 */ 804 - IMX_PIN_REG(MX53_PAD_EIM_A21, 0x4B4, 0x168, 0, 0x000, 0), /* MX53_PAD_EIM_A21__EMI_WEIM_A_21 */ 805 - IMX_PIN_REG(MX53_PAD_EIM_A21, 0x4B4, 0x168, 1, 0x000, 0), /* MX53_PAD_EIM_A21__GPIO2_17 */ 806 - IMX_PIN_REG(MX53_PAD_EIM_A21, 0x4B4, 0x168, 2, 0x000, 0), /* MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 */ 807 - IMX_PIN_REG(MX53_PAD_EIM_A21, 0x4B4, 0x168, 3, 0x000, 0), /* MX53_PAD_EIM_A21__IPU_CSI1_D_16 */ 808 - IMX_PIN_REG(MX53_PAD_EIM_A21, 0x4B4, 0x168, 7, 0x000, 0), /* MX53_PAD_EIM_A21__SRC_BT_CFG1_6 */ 809 - IMX_PIN_REG(MX53_PAD_EIM_A20, 0x4B8, 0x16C, 0, 0x000, 0), /* MX53_PAD_EIM_A20__EMI_WEIM_A_20 */ 810 - IMX_PIN_REG(MX53_PAD_EIM_A20, 0x4B8, 0x16C, 1, 0x000, 0), /* MX53_PAD_EIM_A20__GPIO2_18 */ 811 - IMX_PIN_REG(MX53_PAD_EIM_A20, 0x4B8, 0x16C, 2, 0x000, 0), /* MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 */ 812 - IMX_PIN_REG(MX53_PAD_EIM_A20, 0x4B8, 0x16C, 3, 0x000, 0), /* MX53_PAD_EIM_A20__IPU_CSI1_D_15 */ 813 - IMX_PIN_REG(MX53_PAD_EIM_A20, 0x4B8, 0x16C, 7, 0x000, 0), /* MX53_PAD_EIM_A20__SRC_BT_CFG1_5 */ 814 - IMX_PIN_REG(MX53_PAD_EIM_A19, 0x4BC, 0x170, 0, 0x000, 0), /* MX53_PAD_EIM_A19__EMI_WEIM_A_19 */ 815 - IMX_PIN_REG(MX53_PAD_EIM_A19, 0x4BC, 0x170, 1, 0x000, 0), /* MX53_PAD_EIM_A19__GPIO2_19 */ 816 - IMX_PIN_REG(MX53_PAD_EIM_A19, 0x4BC, 0x170, 2, 0x000, 0), /* MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 */ 817 - IMX_PIN_REG(MX53_PAD_EIM_A19, 0x4BC, 0x170, 3, 0x000, 0), /* MX53_PAD_EIM_A19__IPU_CSI1_D_14 */ 818 - IMX_PIN_REG(MX53_PAD_EIM_A19, 0x4BC, 0x170, 7, 0x000, 0), /* MX53_PAD_EIM_A19__SRC_BT_CFG1_4 */ 819 - IMX_PIN_REG(MX53_PAD_EIM_A18, 0x4C0, 0x174, 0, 0x000, 0), /* MX53_PAD_EIM_A18__EMI_WEIM_A_18 */ 820 - IMX_PIN_REG(MX53_PAD_EIM_A18, 0x4C0, 0x174, 1, 0x000, 0), /* MX53_PAD_EIM_A18__GPIO2_20 */ 821 - IMX_PIN_REG(MX53_PAD_EIM_A18, 0x4C0, 0x174, 2, 0x000, 0), /* MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 */ 822 - IMX_PIN_REG(MX53_PAD_EIM_A18, 0x4C0, 0x174, 3, 0x000, 0), /* MX53_PAD_EIM_A18__IPU_CSI1_D_13 */ 823 - IMX_PIN_REG(MX53_PAD_EIM_A18, 0x4C0, 0x174, 7, 0x000, 0), /* MX53_PAD_EIM_A18__SRC_BT_CFG1_3 */ 824 - IMX_PIN_REG(MX53_PAD_EIM_A17, 0x4C4, 0x178, 0, 0x000, 0), /* MX53_PAD_EIM_A17__EMI_WEIM_A_17 */ 825 - IMX_PIN_REG(MX53_PAD_EIM_A17, 0x4C4, 0x178, 1, 0x000, 0), /* MX53_PAD_EIM_A17__GPIO2_21 */ 826 - IMX_PIN_REG(MX53_PAD_EIM_A17, 0x4C4, 0x178, 2, 0x000, 0), /* MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 */ 827 - IMX_PIN_REG(MX53_PAD_EIM_A17, 0x4C4, 0x178, 3, 0x000, 0), /* MX53_PAD_EIM_A17__IPU_CSI1_D_12 */ 828 - IMX_PIN_REG(MX53_PAD_EIM_A17, 0x4C4, 0x178, 7, 0x000, 0), /* MX53_PAD_EIM_A17__SRC_BT_CFG1_2 */ 829 - IMX_PIN_REG(MX53_PAD_EIM_A16, 0x4C8, 0x17C, 0, 0x000, 0), /* MX53_PAD_EIM_A16__EMI_WEIM_A_16 */ 830 - IMX_PIN_REG(MX53_PAD_EIM_A16, 0x4C8, 0x17C, 1, 0x000, 0), /* MX53_PAD_EIM_A16__GPIO2_22 */ 831 - IMX_PIN_REG(MX53_PAD_EIM_A16, 0x4C8, 0x17C, 2, 0x000, 0), /* MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK */ 832 - IMX_PIN_REG(MX53_PAD_EIM_A16, 0x4C8, 0x17C, 3, 0x000, 0), /* MX53_PAD_EIM_A16__IPU_CSI1_PIXCLK */ 833 - IMX_PIN_REG(MX53_PAD_EIM_A16, 0x4C8, 0x17C, 7, 0x000, 0), /* MX53_PAD_EIM_A16__SRC_BT_CFG1_1 */ 834 - IMX_PIN_REG(MX53_PAD_EIM_CS0, 0x4CC, 0x180, 0, 0x000, 0), /* MX53_PAD_EIM_CS0__EMI_WEIM_CS_0 */ 835 - IMX_PIN_REG(MX53_PAD_EIM_CS0, 0x4CC, 0x180, 1, 0x000, 0), /* MX53_PAD_EIM_CS0__GPIO2_23 */ 836 - IMX_PIN_REG(MX53_PAD_EIM_CS0, 0x4CC, 0x180, 2, 0x7B8, 2), /* MX53_PAD_EIM_CS0__ECSPI2_SCLK */ 837 - IMX_PIN_REG(MX53_PAD_EIM_CS0, 0x4CC, 0x180, 3, 0x000, 0), /* MX53_PAD_EIM_CS0__IPU_DI1_PIN5 */ 838 - IMX_PIN_REG(MX53_PAD_EIM_CS1, 0x4D0, 0x184, 0, 0x000, 0), /* MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 */ 839 - IMX_PIN_REG(MX53_PAD_EIM_CS1, 0x4D0, 0x184, 1, 0x000, 0), /* MX53_PAD_EIM_CS1__GPIO2_24 */ 840 - IMX_PIN_REG(MX53_PAD_EIM_CS1, 0x4D0, 0x184, 2, 0x7C0, 2), /* MX53_PAD_EIM_CS1__ECSPI2_MOSI */ 841 - IMX_PIN_REG(MX53_PAD_EIM_CS1, 0x4D0, 0x184, 3, 0x000, 0), /* MX53_PAD_EIM_CS1__IPU_DI1_PIN6 */ 842 - IMX_PIN_REG(MX53_PAD_EIM_OE, 0x4D4, 0x188, 0, 0x000, 0), /* MX53_PAD_EIM_OE__EMI_WEIM_OE */ 843 - IMX_PIN_REG(MX53_PAD_EIM_OE, 0x4D4, 0x188, 1, 0x000, 0), /* MX53_PAD_EIM_OE__GPIO2_25 */ 844 - IMX_PIN_REG(MX53_PAD_EIM_OE, 0x4D4, 0x188, 2, 0x7BC, 2), /* MX53_PAD_EIM_OE__ECSPI2_MISO */ 845 - IMX_PIN_REG(MX53_PAD_EIM_OE, 0x4D4, 0x188, 3, 0x000, 0), /* MX53_PAD_EIM_OE__IPU_DI1_PIN7 */ 846 - IMX_PIN_REG(MX53_PAD_EIM_OE, 0x4D4, 0x188, 7, 0x000, 0), /* MX53_PAD_EIM_OE__USBPHY2_IDDIG */ 847 - IMX_PIN_REG(MX53_PAD_EIM_RW, 0x4D8, 0x18C, 0, 0x000, 0), /* MX53_PAD_EIM_RW__EMI_WEIM_RW */ 848 - IMX_PIN_REG(MX53_PAD_EIM_RW, 0x4D8, 0x18C, 1, 0x000, 0), /* MX53_PAD_EIM_RW__GPIO2_26 */ 849 - IMX_PIN_REG(MX53_PAD_EIM_RW, 0x4D8, 0x18C, 2, 0x7C4, 2), /* MX53_PAD_EIM_RW__ECSPI2_SS0 */ 850 - IMX_PIN_REG(MX53_PAD_EIM_RW, 0x4D8, 0x18C, 3, 0x000, 0), /* MX53_PAD_EIM_RW__IPU_DI1_PIN8 */ 851 - IMX_PIN_REG(MX53_PAD_EIM_RW, 0x4D8, 0x18C, 7, 0x000, 0), /* MX53_PAD_EIM_RW__USBPHY2_HOSTDISCONNECT */ 852 - IMX_PIN_REG(MX53_PAD_EIM_LBA, 0x4DC, 0x190, 0, 0x000, 0), /* MX53_PAD_EIM_LBA__EMI_WEIM_LBA */ 853 - IMX_PIN_REG(MX53_PAD_EIM_LBA, 0x4DC, 0x190, 1, 0x000, 0), /* MX53_PAD_EIM_LBA__GPIO2_27 */ 854 - IMX_PIN_REG(MX53_PAD_EIM_LBA, 0x4DC, 0x190, 2, 0x7C8, 1), /* MX53_PAD_EIM_LBA__ECSPI2_SS1 */ 855 - IMX_PIN_REG(MX53_PAD_EIM_LBA, 0x4DC, 0x190, 3, 0x000, 0), /* MX53_PAD_EIM_LBA__IPU_DI1_PIN17 */ 856 - IMX_PIN_REG(MX53_PAD_EIM_LBA, 0x4DC, 0x190, 7, 0x000, 0), /* MX53_PAD_EIM_LBA__SRC_BT_CFG1_0 */ 857 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 0, 0x000, 0), /* MX53_PAD_EIM_EB0__EMI_WEIM_EB_0 */ 858 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 1, 0x000, 0), /* MX53_PAD_EIM_EB0__GPIO2_28 */ 859 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 3, 0x000, 0), /* MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 */ 860 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 4, 0x000, 0), /* MX53_PAD_EIM_EB0__IPU_CSI1_D_11 */ 861 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 5, 0x810, 0), /* MX53_PAD_EIM_EB0__GPC_PMIC_RDY */ 862 - IMX_PIN_REG(MX53_PAD_EIM_EB0, 0x4E4, 0x194, 7, 0x000, 0), /* MX53_PAD_EIM_EB0__SRC_BT_CFG2_7 */ 863 - IMX_PIN_REG(MX53_PAD_EIM_EB1, 0x4E8, 0x198, 0, 0x000, 0), /* MX53_PAD_EIM_EB1__EMI_WEIM_EB_1 */ 864 - IMX_PIN_REG(MX53_PAD_EIM_EB1, 0x4E8, 0x198, 1, 0x000, 0), /* MX53_PAD_EIM_EB1__GPIO2_29 */ 865 - IMX_PIN_REG(MX53_PAD_EIM_EB1, 0x4E8, 0x198, 3, 0x000, 0), /* MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 */ 866 - IMX_PIN_REG(MX53_PAD_EIM_EB1, 0x4E8, 0x198, 4, 0x000, 0), /* MX53_PAD_EIM_EB1__IPU_CSI1_D_10 */ 867 - IMX_PIN_REG(MX53_PAD_EIM_EB1, 0x4E8, 0x198, 7, 0x000, 0), /* MX53_PAD_EIM_EB1__SRC_BT_CFG2_6 */ 868 - IMX_PIN_REG(MX53_PAD_EIM_DA0, 0x4EC, 0x19C, 0, 0x000, 0), /* MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 */ 869 - IMX_PIN_REG(MX53_PAD_EIM_DA0, 0x4EC, 0x19C, 1, 0x000, 0), /* MX53_PAD_EIM_DA0__GPIO3_0 */ 870 - IMX_PIN_REG(MX53_PAD_EIM_DA0, 0x4EC, 0x19C, 3, 0x000, 0), /* MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 */ 871 - IMX_PIN_REG(MX53_PAD_EIM_DA0, 0x4EC, 0x19C, 4, 0x000, 0), /* MX53_PAD_EIM_DA0__IPU_CSI1_D_9 */ 872 - IMX_PIN_REG(MX53_PAD_EIM_DA0, 0x4EC, 0x19C, 7, 0x000, 0), /* MX53_PAD_EIM_DA0__SRC_BT_CFG2_5 */ 873 - IMX_PIN_REG(MX53_PAD_EIM_DA1, 0x4F0, 0x1A0, 0, 0x000, 0), /* MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 */ 874 - IMX_PIN_REG(MX53_PAD_EIM_DA1, 0x4F0, 0x1A0, 1, 0x000, 0), /* MX53_PAD_EIM_DA1__GPIO3_1 */ 875 - IMX_PIN_REG(MX53_PAD_EIM_DA1, 0x4F0, 0x1A0, 3, 0x000, 0), /* MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 */ 876 - IMX_PIN_REG(MX53_PAD_EIM_DA1, 0x4F0, 0x1A0, 4, 0x000, 0), /* MX53_PAD_EIM_DA1__IPU_CSI1_D_8 */ 877 - IMX_PIN_REG(MX53_PAD_EIM_DA1, 0x4F0, 0x1A0, 7, 0x000, 0), /* MX53_PAD_EIM_DA1__SRC_BT_CFG2_4 */ 878 - IMX_PIN_REG(MX53_PAD_EIM_DA2, 0x4F4, 0x1A4, 0, 0x000, 0), /* MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 */ 879 - IMX_PIN_REG(MX53_PAD_EIM_DA2, 0x4F4, 0x1A4, 1, 0x000, 0), /* MX53_PAD_EIM_DA2__GPIO3_2 */ 880 - IMX_PIN_REG(MX53_PAD_EIM_DA2, 0x4F4, 0x1A4, 3, 0x000, 0), /* MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 */ 881 - IMX_PIN_REG(MX53_PAD_EIM_DA2, 0x4F4, 0x1A4, 4, 0x000, 0), /* MX53_PAD_EIM_DA2__IPU_CSI1_D_7 */ 882 - IMX_PIN_REG(MX53_PAD_EIM_DA2, 0x4F4, 0x1A4, 7, 0x000, 0), /* MX53_PAD_EIM_DA2__SRC_BT_CFG2_3 */ 883 - IMX_PIN_REG(MX53_PAD_EIM_DA3, 0x4F8, 0x1A8, 0, 0x000, 0), /* MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 */ 884 - IMX_PIN_REG(MX53_PAD_EIM_DA3, 0x4F8, 0x1A8, 1, 0x000, 0), /* MX53_PAD_EIM_DA3__GPIO3_3 */ 885 - IMX_PIN_REG(MX53_PAD_EIM_DA3, 0x4F8, 0x1A8, 3, 0x000, 0), /* MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 */ 886 - IMX_PIN_REG(MX53_PAD_EIM_DA3, 0x4F8, 0x1A8, 4, 0x000, 0), /* MX53_PAD_EIM_DA3__IPU_CSI1_D_6 */ 887 - IMX_PIN_REG(MX53_PAD_EIM_DA3, 0x4F8, 0x1A8, 7, 0x000, 0), /* MX53_PAD_EIM_DA3__SRC_BT_CFG2_2 */ 888 - IMX_PIN_REG(MX53_PAD_EIM_DA4, 0x4FC, 0x1AC, 0, 0x000, 0), /* MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 */ 889 - IMX_PIN_REG(MX53_PAD_EIM_DA4, 0x4FC, 0x1AC, 1, 0x000, 0), /* MX53_PAD_EIM_DA4__GPIO3_4 */ 890 - IMX_PIN_REG(MX53_PAD_EIM_DA4, 0x4FC, 0x1AC, 3, 0x000, 0), /* MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 */ 891 - IMX_PIN_REG(MX53_PAD_EIM_DA4, 0x4FC, 0x1AC, 4, 0x000, 0), /* MX53_PAD_EIM_DA4__IPU_CSI1_D_5 */ 892 - IMX_PIN_REG(MX53_PAD_EIM_DA4, 0x4FC, 0x1AC, 7, 0x000, 0), /* MX53_PAD_EIM_DA4__SRC_BT_CFG3_7 */ 893 - IMX_PIN_REG(MX53_PAD_EIM_DA5, 0x500, 0x1B0, 0, 0x000, 0), /* MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 */ 894 - IMX_PIN_REG(MX53_PAD_EIM_DA5, 0x500, 0x1B0, 1, 0x000, 0), /* MX53_PAD_EIM_DA5__GPIO3_5 */ 895 - IMX_PIN_REG(MX53_PAD_EIM_DA5, 0x500, 0x1B0, 3, 0x000, 0), /* MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 */ 896 - IMX_PIN_REG(MX53_PAD_EIM_DA5, 0x500, 0x1B0, 4, 0x000, 0), /* MX53_PAD_EIM_DA5__IPU_CSI1_D_4 */ 897 - IMX_PIN_REG(MX53_PAD_EIM_DA5, 0x500, 0x1B0, 7, 0x000, 0), /* MX53_PAD_EIM_DA5__SRC_BT_CFG3_6 */ 898 - IMX_PIN_REG(MX53_PAD_EIM_DA6, 0x504, 0x1B4, 0, 0x000, 0), /* MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 */ 899 - IMX_PIN_REG(MX53_PAD_EIM_DA6, 0x504, 0x1B4, 1, 0x000, 0), /* MX53_PAD_EIM_DA6__GPIO3_6 */ 900 - IMX_PIN_REG(MX53_PAD_EIM_DA6, 0x504, 0x1B4, 3, 0x000, 0), /* MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 */ 901 - IMX_PIN_REG(MX53_PAD_EIM_DA6, 0x504, 0x1B4, 4, 0x000, 0), /* MX53_PAD_EIM_DA6__IPU_CSI1_D_3 */ 902 - IMX_PIN_REG(MX53_PAD_EIM_DA6, 0x504, 0x1B4, 7, 0x000, 0), /* MX53_PAD_EIM_DA6__SRC_BT_CFG3_5 */ 903 - IMX_PIN_REG(MX53_PAD_EIM_DA7, 0x508, 0x1B8, 0, 0x000, 0), /* MX53_PAD_EIM_DA7__EMI_NAND_WEIM_DA_7 */ 904 - IMX_PIN_REG(MX53_PAD_EIM_DA7, 0x508, 0x1B8, 1, 0x000, 0), /* MX53_PAD_EIM_DA7__GPIO3_7 */ 905 - IMX_PIN_REG(MX53_PAD_EIM_DA7, 0x508, 0x1B8, 3, 0x000, 0), /* MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 */ 906 - IMX_PIN_REG(MX53_PAD_EIM_DA7, 0x508, 0x1B8, 4, 0x000, 0), /* MX53_PAD_EIM_DA7__IPU_CSI1_D_2 */ 907 - IMX_PIN_REG(MX53_PAD_EIM_DA7, 0x508, 0x1B8, 7, 0x000, 0), /* MX53_PAD_EIM_DA7__SRC_BT_CFG3_4 */ 908 - IMX_PIN_REG(MX53_PAD_EIM_DA8, 0x50C, 0x1BC, 0, 0x000, 0), /* MX53_PAD_EIM_DA8__EMI_NAND_WEIM_DA_8 */ 909 - IMX_PIN_REG(MX53_PAD_EIM_DA8, 0x50C, 0x1BC, 1, 0x000, 0), /* MX53_PAD_EIM_DA8__GPIO3_8 */ 910 - IMX_PIN_REG(MX53_PAD_EIM_DA8, 0x50C, 0x1BC, 3, 0x000, 0), /* MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 */ 911 - IMX_PIN_REG(MX53_PAD_EIM_DA8, 0x50C, 0x1BC, 4, 0x000, 0), /* MX53_PAD_EIM_DA8__IPU_CSI1_D_1 */ 912 - IMX_PIN_REG(MX53_PAD_EIM_DA8, 0x50C, 0x1BC, 7, 0x000, 0), /* MX53_PAD_EIM_DA8__SRC_BT_CFG3_3 */ 913 - IMX_PIN_REG(MX53_PAD_EIM_DA9, 0x510, 0x1C0, 0, 0x000, 0), /* MX53_PAD_EIM_DA9__EMI_NAND_WEIM_DA_9 */ 914 - IMX_PIN_REG(MX53_PAD_EIM_DA9, 0x510, 0x1C0, 1, 0x000, 0), /* MX53_PAD_EIM_DA9__GPIO3_9 */ 915 - IMX_PIN_REG(MX53_PAD_EIM_DA9, 0x510, 0x1C0, 3, 0x000, 0), /* MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 */ 916 - IMX_PIN_REG(MX53_PAD_EIM_DA9, 0x510, 0x1C0, 4, 0x000, 0), /* MX53_PAD_EIM_DA9__IPU_CSI1_D_0 */ 917 - IMX_PIN_REG(MX53_PAD_EIM_DA9, 0x510, 0x1C0, 7, 0x000, 0), /* MX53_PAD_EIM_DA9__SRC_BT_CFG3_2 */ 918 - IMX_PIN_REG(MX53_PAD_EIM_DA10, 0x514, 0x1C4, 0, 0x000, 0), /* MX53_PAD_EIM_DA10__EMI_NAND_WEIM_DA_10 */ 919 - IMX_PIN_REG(MX53_PAD_EIM_DA10, 0x514, 0x1C4, 1, 0x000, 0), /* MX53_PAD_EIM_DA10__GPIO3_10 */ 920 - IMX_PIN_REG(MX53_PAD_EIM_DA10, 0x514, 0x1C4, 3, 0x000, 0), /* MX53_PAD_EIM_DA10__IPU_DI1_PIN15 */ 921 - IMX_PIN_REG(MX53_PAD_EIM_DA10, 0x514, 0x1C4, 4, 0x834, 1), /* MX53_PAD_EIM_DA10__IPU_CSI1_DATA_EN */ 922 - IMX_PIN_REG(MX53_PAD_EIM_DA10, 0x514, 0x1C4, 7, 0x000, 0), /* MX53_PAD_EIM_DA10__SRC_BT_CFG3_1 */ 923 - IMX_PIN_REG(MX53_PAD_EIM_DA11, 0x518, 0x1C8, 0, 0x000, 0), /* MX53_PAD_EIM_DA11__EMI_NAND_WEIM_DA_11 */ 924 - IMX_PIN_REG(MX53_PAD_EIM_DA11, 0x518, 0x1C8, 1, 0x000, 0), /* MX53_PAD_EIM_DA11__GPIO3_11 */ 925 - IMX_PIN_REG(MX53_PAD_EIM_DA11, 0x518, 0x1C8, 3, 0x000, 0), /* MX53_PAD_EIM_DA11__IPU_DI1_PIN2 */ 926 - IMX_PIN_REG(MX53_PAD_EIM_DA11, 0x518, 0x1C8, 4, 0x838, 1), /* MX53_PAD_EIM_DA11__IPU_CSI1_HSYNC */ 927 - IMX_PIN_REG(MX53_PAD_EIM_DA12, 0x51C, 0x1CC, 0, 0x000, 0), /* MX53_PAD_EIM_DA12__EMI_NAND_WEIM_DA_12 */ 928 - IMX_PIN_REG(MX53_PAD_EIM_DA12, 0x51C, 0x1CC, 1, 0x000, 0), /* MX53_PAD_EIM_DA12__GPIO3_12 */ 929 - IMX_PIN_REG(MX53_PAD_EIM_DA12, 0x51C, 0x1CC, 3, 0x000, 0), /* MX53_PAD_EIM_DA12__IPU_DI1_PIN3 */ 930 - IMX_PIN_REG(MX53_PAD_EIM_DA12, 0x51C, 0x1CC, 4, 0x83C, 1), /* MX53_PAD_EIM_DA12__IPU_CSI1_VSYNC */ 931 - IMX_PIN_REG(MX53_PAD_EIM_DA13, 0x520, 0x1D0, 0, 0x000, 0), /* MX53_PAD_EIM_DA13__EMI_NAND_WEIM_DA_13 */ 932 - IMX_PIN_REG(MX53_PAD_EIM_DA13, 0x520, 0x1D0, 1, 0x000, 0), /* MX53_PAD_EIM_DA13__GPIO3_13 */ 933 - IMX_PIN_REG(MX53_PAD_EIM_DA13, 0x520, 0x1D0, 3, 0x000, 0), /* MX53_PAD_EIM_DA13__IPU_DI1_D0_CS */ 934 - IMX_PIN_REG(MX53_PAD_EIM_DA13, 0x520, 0x1D0, 4, 0x76C, 1), /* MX53_PAD_EIM_DA13__CCM_DI1_EXT_CLK */ 935 - IMX_PIN_REG(MX53_PAD_EIM_DA14, 0x524, 0x1D4, 0, 0x000, 0), /* MX53_PAD_EIM_DA14__EMI_NAND_WEIM_DA_14 */ 936 - IMX_PIN_REG(MX53_PAD_EIM_DA14, 0x524, 0x1D4, 1, 0x000, 0), /* MX53_PAD_EIM_DA14__GPIO3_14 */ 937 - IMX_PIN_REG(MX53_PAD_EIM_DA14, 0x524, 0x1D4, 3, 0x000, 0), /* MX53_PAD_EIM_DA14__IPU_DI1_D1_CS */ 938 - IMX_PIN_REG(MX53_PAD_EIM_DA14, 0x524, 0x1D4, 4, 0x000, 0), /* MX53_PAD_EIM_DA14__CCM_DI0_EXT_CLK */ 939 - IMX_PIN_REG(MX53_PAD_EIM_DA15, 0x528, 0x1D8, 0, 0x000, 0), /* MX53_PAD_EIM_DA15__EMI_NAND_WEIM_DA_15 */ 940 - IMX_PIN_REG(MX53_PAD_EIM_DA15, 0x528, 0x1D8, 1, 0x000, 0), /* MX53_PAD_EIM_DA15__GPIO3_15 */ 941 - IMX_PIN_REG(MX53_PAD_EIM_DA15, 0x528, 0x1D8, 3, 0x000, 0), /* MX53_PAD_EIM_DA15__IPU_DI1_PIN1 */ 942 - IMX_PIN_REG(MX53_PAD_EIM_DA15, 0x528, 0x1D8, 4, 0x000, 0), /* MX53_PAD_EIM_DA15__IPU_DI1_PIN4 */ 943 - IMX_PIN_REG(MX53_PAD_NANDF_WE_B, 0x52C, 0x1DC, 0, 0x000, 0), /* MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B */ 944 - IMX_PIN_REG(MX53_PAD_NANDF_WE_B, 0x52C, 0x1DC, 1, 0x000, 0), /* MX53_PAD_NANDF_WE_B__GPIO6_12 */ 945 - IMX_PIN_REG(MX53_PAD_NANDF_RE_B, 0x530, 0x1E0, 0, 0x000, 0), /* MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B */ 946 - IMX_PIN_REG(MX53_PAD_NANDF_RE_B, 0x530, 0x1E0, 1, 0x000, 0), /* MX53_PAD_NANDF_RE_B__GPIO6_13 */ 947 - IMX_PIN_REG(MX53_PAD_EIM_WAIT, 0x534, 0x1E4, 0, 0x000, 0), /* MX53_PAD_EIM_WAIT__EMI_WEIM_WAIT */ 948 - IMX_PIN_REG(MX53_PAD_EIM_WAIT, 0x534, 0x1E4, 1, 0x000, 0), /* MX53_PAD_EIM_WAIT__GPIO5_0 */ 949 - IMX_PIN_REG(MX53_PAD_EIM_WAIT, 0x534, 0x1E4, 2, 0x000, 0), /* MX53_PAD_EIM_WAIT__EMI_WEIM_DTACK_B */ 950 - IMX_PIN_REG(MX53_PAD_LVDS1_TX3_P, NO_PAD, 0x1EC, 0, 0x000, 0), /* MX53_PAD_LVDS1_TX3_P__GPIO6_22 */ 951 - IMX_PIN_REG(MX53_PAD_LVDS1_TX3_P, NO_PAD, 0x1EC, 1, 0x000, 0), /* MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 */ 952 - IMX_PIN_REG(MX53_PAD_LVDS1_TX2_P, NO_PAD, 0x1F0, 0, 0x000, 0), /* MX53_PAD_LVDS1_TX2_P__GPIO6_24 */ 953 - IMX_PIN_REG(MX53_PAD_LVDS1_TX2_P, NO_PAD, 0x1F0, 1, 0x000, 0), /* MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 */ 954 - IMX_PIN_REG(MX53_PAD_LVDS1_CLK_P, NO_PAD, 0x1F4, 0, 0x000, 0), /* MX53_PAD_LVDS1_CLK_P__GPIO6_26 */ 955 - IMX_PIN_REG(MX53_PAD_LVDS1_CLK_P, NO_PAD, 0x1F4, 1, 0x000, 0), /* MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK */ 956 - IMX_PIN_REG(MX53_PAD_LVDS1_TX1_P, NO_PAD, 0x1F8, 0, 0x000, 0), /* MX53_PAD_LVDS1_TX1_P__GPIO6_28 */ 957 - IMX_PIN_REG(MX53_PAD_LVDS1_TX1_P, NO_PAD, 0x1F8, 1, 0x000, 0), /* MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 */ 958 - IMX_PIN_REG(MX53_PAD_LVDS1_TX0_P, NO_PAD, 0x1FC, 0, 0x000, 0), /* MX53_PAD_LVDS1_TX0_P__GPIO6_30 */ 959 - IMX_PIN_REG(MX53_PAD_LVDS1_TX0_P, NO_PAD, 0x1FC, 1, 0x000, 0), /* MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 */ 960 - IMX_PIN_REG(MX53_PAD_LVDS0_TX3_P, NO_PAD, 0x200, 0, 0x000, 0), /* MX53_PAD_LVDS0_TX3_P__GPIO7_22 */ 961 - IMX_PIN_REG(MX53_PAD_LVDS0_TX3_P, NO_PAD, 0x200, 1, 0x000, 0), /* MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 */ 962 - IMX_PIN_REG(MX53_PAD_LVDS0_CLK_P, NO_PAD, 0x204, 0, 0x000, 0), /* MX53_PAD_LVDS0_CLK_P__GPIO7_24 */ 963 - IMX_PIN_REG(MX53_PAD_LVDS0_CLK_P, NO_PAD, 0x204, 1, 0x000, 0), /* MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK */ 964 - IMX_PIN_REG(MX53_PAD_LVDS0_TX2_P, NO_PAD, 0x208, 0, 0x000, 0), /* MX53_PAD_LVDS0_TX2_P__GPIO7_26 */ 965 - IMX_PIN_REG(MX53_PAD_LVDS0_TX2_P, NO_PAD, 0x208, 1, 0x000, 0), /* MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 */ 966 - IMX_PIN_REG(MX53_PAD_LVDS0_TX1_P, NO_PAD, 0x20C, 0, 0x000, 0), /* MX53_PAD_LVDS0_TX1_P__GPIO7_28 */ 967 - IMX_PIN_REG(MX53_PAD_LVDS0_TX1_P, NO_PAD, 0x20C, 1, 0x000, 0), /* MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 */ 968 - IMX_PIN_REG(MX53_PAD_LVDS0_TX0_P, NO_PAD, 0x210, 0, 0x000, 0), /* MX53_PAD_LVDS0_TX0_P__GPIO7_30 */ 969 - IMX_PIN_REG(MX53_PAD_LVDS0_TX0_P, NO_PAD, 0x210, 1, 0x000, 0), /* MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 */ 970 - IMX_PIN_REG(MX53_PAD_GPIO_10, 0x540, 0x214, 0, 0x000, 0), /* MX53_PAD_GPIO_10__GPIO4_0 */ 971 - IMX_PIN_REG(MX53_PAD_GPIO_10, 0x540, 0x214, 1, 0x000, 0), /* MX53_PAD_GPIO_10__OSC32k_32K_OUT */ 972 - IMX_PIN_REG(MX53_PAD_GPIO_11, 0x544, 0x218, 0, 0x000, 0), /* MX53_PAD_GPIO_11__GPIO4_1 */ 973 - IMX_PIN_REG(MX53_PAD_GPIO_12, 0x548, 0x21C, 0, 0x000, 0), /* MX53_PAD_GPIO_12__GPIO4_2 */ 974 - IMX_PIN_REG(MX53_PAD_GPIO_13, 0x54C, 0x220, 0, 0x000, 0), /* MX53_PAD_GPIO_13__GPIO4_3 */ 975 - IMX_PIN_REG(MX53_PAD_GPIO_14, 0x550, 0x224, 0, 0x000, 0), /* MX53_PAD_GPIO_14__GPIO4_4 */ 976 - IMX_PIN_REG(MX53_PAD_NANDF_CLE, 0x5A0, 0x228, 0, 0x000, 0), /* MX53_PAD_NANDF_CLE__EMI_NANDF_CLE */ 977 - IMX_PIN_REG(MX53_PAD_NANDF_CLE, 0x5A0, 0x228, 1, 0x000, 0), /* MX53_PAD_NANDF_CLE__GPIO6_7 */ 978 - IMX_PIN_REG(MX53_PAD_NANDF_CLE, 0x5A0, 0x228, 7, 0x000, 0), /* MX53_PAD_NANDF_CLE__USBPHY1_VSTATUS_0 */ 979 - IMX_PIN_REG(MX53_PAD_NANDF_ALE, 0x5A4, 0x22C, 0, 0x000, 0), /* MX53_PAD_NANDF_ALE__EMI_NANDF_ALE */ 980 - IMX_PIN_REG(MX53_PAD_NANDF_ALE, 0x5A4, 0x22C, 1, 0x000, 0), /* MX53_PAD_NANDF_ALE__GPIO6_8 */ 981 - IMX_PIN_REG(MX53_PAD_NANDF_ALE, 0x5A4, 0x22C, 7, 0x000, 0), /* MX53_PAD_NANDF_ALE__USBPHY1_VSTATUS_1 */ 982 - IMX_PIN_REG(MX53_PAD_NANDF_WP_B, 0x5A8, 0x230, 0, 0x000, 0), /* MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B */ 983 - IMX_PIN_REG(MX53_PAD_NANDF_WP_B, 0x5A8, 0x230, 1, 0x000, 0), /* MX53_PAD_NANDF_WP_B__GPIO6_9 */ 984 - IMX_PIN_REG(MX53_PAD_NANDF_WP_B, 0x5A8, 0x230, 7, 0x000, 0), /* MX53_PAD_NANDF_WP_B__USBPHY1_VSTATUS_2 */ 985 - IMX_PIN_REG(MX53_PAD_NANDF_RB0, 0x5AC, 0x234, 0, 0x000, 0), /* MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 */ 986 - IMX_PIN_REG(MX53_PAD_NANDF_RB0, 0x5AC, 0x234, 1, 0x000, 0), /* MX53_PAD_NANDF_RB0__GPIO6_10 */ 987 - IMX_PIN_REG(MX53_PAD_NANDF_RB0, 0x5AC, 0x234, 7, 0x000, 0), /* MX53_PAD_NANDF_RB0__USBPHY1_VSTATUS_3 */ 988 - IMX_PIN_REG(MX53_PAD_NANDF_CS0, 0x5B0, 0x238, 0, 0x000, 0), /* MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 */ 989 - IMX_PIN_REG(MX53_PAD_NANDF_CS0, 0x5B0, 0x238, 1, 0x000, 0), /* MX53_PAD_NANDF_CS0__GPIO6_11 */ 990 - IMX_PIN_REG(MX53_PAD_NANDF_CS0, 0x5B0, 0x238, 7, 0x000, 0), /* MX53_PAD_NANDF_CS0__USBPHY1_VSTATUS_4 */ 991 - IMX_PIN_REG(MX53_PAD_NANDF_CS1, 0x5B4, 0x23C, 0, 0x000, 0), /* MX53_PAD_NANDF_CS1__EMI_NANDF_CS_1 */ 992 - IMX_PIN_REG(MX53_PAD_NANDF_CS1, 0x5B4, 0x23C, 1, 0x000, 0), /* MX53_PAD_NANDF_CS1__GPIO6_14 */ 993 - IMX_PIN_REG(MX53_PAD_NANDF_CS1, 0x5B4, 0x23C, 6, 0x858, 0), /* MX53_PAD_NANDF_CS1__MLB_MLBCLK */ 994 - IMX_PIN_REG(MX53_PAD_NANDF_CS1, 0x5B4, 0x23C, 7, 0x000, 0), /* MX53_PAD_NANDF_CS1__USBPHY1_VSTATUS_5 */ 995 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 0, 0x000, 0), /* MX53_PAD_NANDF_CS2__EMI_NANDF_CS_2 */ 996 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 1, 0x000, 0), /* MX53_PAD_NANDF_CS2__GPIO6_15 */ 997 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 2, 0x000, 0), /* MX53_PAD_NANDF_CS2__IPU_SISG_0 */ 998 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 3, 0x7E4, 0), /* MX53_PAD_NANDF_CS2__ESAI1_TX0 */ 999 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 4, 0x000, 0), /* MX53_PAD_NANDF_CS2__EMI_WEIM_CRE */ 1000 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 5, 0x000, 0), /* MX53_PAD_NANDF_CS2__CCM_CSI0_MCLK */ 1001 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 6, 0x860, 0), /* MX53_PAD_NANDF_CS2__MLB_MLBSIG */ 1002 - IMX_PIN_REG(MX53_PAD_NANDF_CS2, 0x5B8, 0x240, 7, 0x000, 0), /* MX53_PAD_NANDF_CS2__USBPHY1_VSTATUS_6 */ 1003 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 0, 0x000, 0), /* MX53_PAD_NANDF_CS3__EMI_NANDF_CS_3 */ 1004 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 1, 0x000, 0), /* MX53_PAD_NANDF_CS3__GPIO6_16 */ 1005 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 2, 0x000, 0), /* MX53_PAD_NANDF_CS3__IPU_SISG_1 */ 1006 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 3, 0x7E8, 0), /* MX53_PAD_NANDF_CS3__ESAI1_TX1 */ 1007 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 4, 0x000, 0), /* MX53_PAD_NANDF_CS3__EMI_WEIM_A_26 */ 1008 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 6, 0x85C, 0), /* MX53_PAD_NANDF_CS3__MLB_MLBDAT */ 1009 - IMX_PIN_REG(MX53_PAD_NANDF_CS3, 0x5BC, 0x244, 7, 0x000, 0), /* MX53_PAD_NANDF_CS3__USBPHY1_VSTATUS_7 */ 1010 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 0, 0x804, 1), /* MX53_PAD_FEC_MDIO__FEC_MDIO */ 1011 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 1, 0x000, 0), /* MX53_PAD_FEC_MDIO__GPIO1_22 */ 1012 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 2, 0x7DC, 0), /* MX53_PAD_FEC_MDIO__ESAI1_SCKR */ 1013 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 3, 0x800, 1), /* MX53_PAD_FEC_MDIO__FEC_COL */ 1014 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 4, 0x000, 0), /* MX53_PAD_FEC_MDIO__RTC_CE_RTC_PS2 */ 1015 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 5, 0x000, 0), /* MX53_PAD_FEC_MDIO__SDMA_DEBUG_BUS_DEVICE_3 */ 1016 - IMX_PIN_REG(MX53_PAD_FEC_MDIO, 0x5C4, 0x248, 6, 0x000, 0), /* MX53_PAD_FEC_MDIO__EMI_EMI_DEBUG_49 */ 1017 - IMX_PIN_REG(MX53_PAD_FEC_REF_CLK, 0x5C8, 0x24C, 0, 0x000, 0), /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */ 1018 - IMX_PIN_REG(MX53_PAD_FEC_REF_CLK, 0x5C8, 0x24C, 1, 0x000, 0), /* MX53_PAD_FEC_REF_CLK__GPIO1_23 */ 1019 - IMX_PIN_REG(MX53_PAD_FEC_REF_CLK, 0x5C8, 0x24C, 2, 0x7CC, 0), /* MX53_PAD_FEC_REF_CLK__ESAI1_FSR */ 1020 - IMX_PIN_REG(MX53_PAD_FEC_REF_CLK, 0x5C8, 0x24C, 5, 0x000, 0), /* MX53_PAD_FEC_REF_CLK__SDMA_DEBUG_BUS_DEVICE_4 */ 1021 - IMX_PIN_REG(MX53_PAD_FEC_REF_CLK, 0x5C8, 0x24C, 6, 0x000, 0), /* MX53_PAD_FEC_REF_CLK__EMI_EMI_DEBUG_50 */ 1022 - IMX_PIN_REG(MX53_PAD_FEC_RX_ER, 0x5CC, 0x250, 0, 0x000, 0), /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */ 1023 - IMX_PIN_REG(MX53_PAD_FEC_RX_ER, 0x5CC, 0x250, 1, 0x000, 0), /* MX53_PAD_FEC_RX_ER__GPIO1_24 */ 1024 - IMX_PIN_REG(MX53_PAD_FEC_RX_ER, 0x5CC, 0x250, 2, 0x7D4, 0), /* MX53_PAD_FEC_RX_ER__ESAI1_HCKR */ 1025 - IMX_PIN_REG(MX53_PAD_FEC_RX_ER, 0x5CC, 0x250, 3, 0x808, 1), /* MX53_PAD_FEC_RX_ER__FEC_RX_CLK */ 1026 - IMX_PIN_REG(MX53_PAD_FEC_RX_ER, 0x5CC, 0x250, 4, 0x000, 0), /* MX53_PAD_FEC_RX_ER__RTC_CE_RTC_PS3 */ 1027 - IMX_PIN_REG(MX53_PAD_FEC_CRS_DV, 0x5D0, 0x254, 0, 0x000, 0), /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */ 1028 - IMX_PIN_REG(MX53_PAD_FEC_CRS_DV, 0x5D0, 0x254, 1, 0x000, 0), /* MX53_PAD_FEC_CRS_DV__GPIO1_25 */ 1029 - IMX_PIN_REG(MX53_PAD_FEC_CRS_DV, 0x5D0, 0x254, 2, 0x7E0, 0), /* MX53_PAD_FEC_CRS_DV__ESAI1_SCKT */ 1030 - IMX_PIN_REG(MX53_PAD_FEC_RXD1, 0x5D4, 0x258, 0, 0x000, 0), /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */ 1031 - IMX_PIN_REG(MX53_PAD_FEC_RXD1, 0x5D4, 0x258, 1, 0x000, 0), /* MX53_PAD_FEC_RXD1__GPIO1_26 */ 1032 - IMX_PIN_REG(MX53_PAD_FEC_RXD1, 0x5D4, 0x258, 2, 0x7D0, 0), /* MX53_PAD_FEC_RXD1__ESAI1_FST */ 1033 - IMX_PIN_REG(MX53_PAD_FEC_RXD1, 0x5D4, 0x258, 3, 0x860, 1), /* MX53_PAD_FEC_RXD1__MLB_MLBSIG */ 1034 - IMX_PIN_REG(MX53_PAD_FEC_RXD1, 0x5D4, 0x258, 4, 0x000, 0), /* MX53_PAD_FEC_RXD1__RTC_CE_RTC_PS1 */ 1035 - IMX_PIN_REG(MX53_PAD_FEC_RXD0, 0x5D8, 0x25C, 0, 0x000, 0), /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */ 1036 - IMX_PIN_REG(MX53_PAD_FEC_RXD0, 0x5D8, 0x25C, 1, 0x000, 0), /* MX53_PAD_FEC_RXD0__GPIO1_27 */ 1037 - IMX_PIN_REG(MX53_PAD_FEC_RXD0, 0x5D8, 0x25C, 2, 0x7D8, 0), /* MX53_PAD_FEC_RXD0__ESAI1_HCKT */ 1038 - IMX_PIN_REG(MX53_PAD_FEC_RXD0, 0x5D8, 0x25C, 3, 0x000, 0), /* MX53_PAD_FEC_RXD0__OSC32k_32K_OUT */ 1039 - IMX_PIN_REG(MX53_PAD_FEC_TX_EN, 0x5DC, 0x260, 0, 0x000, 0), /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */ 1040 - IMX_PIN_REG(MX53_PAD_FEC_TX_EN, 0x5DC, 0x260, 1, 0x000, 0), /* MX53_PAD_FEC_TX_EN__GPIO1_28 */ 1041 - IMX_PIN_REG(MX53_PAD_FEC_TX_EN, 0x5DC, 0x260, 2, 0x7F0, 0), /* MX53_PAD_FEC_TX_EN__ESAI1_TX3_RX2 */ 1042 - IMX_PIN_REG(MX53_PAD_FEC_TXD1, 0x5E0, 0x264, 0, 0x000, 0), /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */ 1043 - IMX_PIN_REG(MX53_PAD_FEC_TXD1, 0x5E0, 0x264, 1, 0x000, 0), /* MX53_PAD_FEC_TXD1__GPIO1_29 */ 1044 - IMX_PIN_REG(MX53_PAD_FEC_TXD1, 0x5E0, 0x264, 2, 0x7EC, 0), /* MX53_PAD_FEC_TXD1__ESAI1_TX2_RX3 */ 1045 - IMX_PIN_REG(MX53_PAD_FEC_TXD1, 0x5E0, 0x264, 3, 0x858, 1), /* MX53_PAD_FEC_TXD1__MLB_MLBCLK */ 1046 - IMX_PIN_REG(MX53_PAD_FEC_TXD1, 0x5E0, 0x264, 4, 0x000, 0), /* MX53_PAD_FEC_TXD1__RTC_CE_RTC_PRSC_CLK */ 1047 - IMX_PIN_REG(MX53_PAD_FEC_TXD0, 0x5E4, 0x268, 0, 0x000, 0), /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */ 1048 - IMX_PIN_REG(MX53_PAD_FEC_TXD0, 0x5E4, 0x268, 1, 0x000, 0), /* MX53_PAD_FEC_TXD0__GPIO1_30 */ 1049 - IMX_PIN_REG(MX53_PAD_FEC_TXD0, 0x5E4, 0x268, 2, 0x7F4, 0), /* MX53_PAD_FEC_TXD0__ESAI1_TX4_RX1 */ 1050 - IMX_PIN_REG(MX53_PAD_FEC_TXD0, 0x5E4, 0x268, 7, 0x000, 0), /* MX53_PAD_FEC_TXD0__USBPHY2_DATAOUT_0 */ 1051 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 0, 0x000, 0), /* MX53_PAD_FEC_MDC__FEC_MDC */ 1052 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 1, 0x000, 0), /* MX53_PAD_FEC_MDC__GPIO1_31 */ 1053 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 2, 0x7F8, 0), /* MX53_PAD_FEC_MDC__ESAI1_TX5_RX0 */ 1054 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 3, 0x85C, 1), /* MX53_PAD_FEC_MDC__MLB_MLBDAT */ 1055 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 4, 0x000, 0), /* MX53_PAD_FEC_MDC__RTC_CE_RTC_ALARM1_TRIG */ 1056 - IMX_PIN_REG(MX53_PAD_FEC_MDC, 0x5E8, 0x26C, 7, 0x000, 0), /* MX53_PAD_FEC_MDC__USBPHY2_DATAOUT_1 */ 1057 - IMX_PIN_REG(MX53_PAD_PATA_DIOW, 0x5F0, 0x270, 0, 0x000, 0), /* MX53_PAD_PATA_DIOW__PATA_DIOW */ 1058 - IMX_PIN_REG(MX53_PAD_PATA_DIOW, 0x5F0, 0x270, 1, 0x000, 0), /* MX53_PAD_PATA_DIOW__GPIO6_17 */ 1059 - IMX_PIN_REG(MX53_PAD_PATA_DIOW, 0x5F0, 0x270, 3, 0x000, 0), /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */ 1060 - IMX_PIN_REG(MX53_PAD_PATA_DIOW, 0x5F0, 0x270, 7, 0x000, 0), /* MX53_PAD_PATA_DIOW__USBPHY2_DATAOUT_2 */ 1061 - IMX_PIN_REG(MX53_PAD_PATA_DMACK, 0x5F4, 0x274, 0, 0x000, 0), /* MX53_PAD_PATA_DMACK__PATA_DMACK */ 1062 - IMX_PIN_REG(MX53_PAD_PATA_DMACK, 0x5F4, 0x274, 1, 0x000, 0), /* MX53_PAD_PATA_DMACK__GPIO6_18 */ 1063 - IMX_PIN_REG(MX53_PAD_PATA_DMACK, 0x5F4, 0x274, 3, 0x878, 3), /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */ 1064 - IMX_PIN_REG(MX53_PAD_PATA_DMACK, 0x5F4, 0x274, 7, 0x000, 0), /* MX53_PAD_PATA_DMACK__USBPHY2_DATAOUT_3 */ 1065 - IMX_PIN_REG(MX53_PAD_PATA_DMARQ, 0x5F8, 0x278, 0, 0x000, 0), /* MX53_PAD_PATA_DMARQ__PATA_DMARQ */ 1066 - IMX_PIN_REG(MX53_PAD_PATA_DMARQ, 0x5F8, 0x278, 1, 0x000, 0), /* MX53_PAD_PATA_DMARQ__GPIO7_0 */ 1067 - IMX_PIN_REG(MX53_PAD_PATA_DMARQ, 0x5F8, 0x278, 3, 0x000, 0), /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */ 1068 - IMX_PIN_REG(MX53_PAD_PATA_DMARQ, 0x5F8, 0x278, 5, 0x000, 0), /* MX53_PAD_PATA_DMARQ__CCM_CCM_OUT_0 */ 1069 - IMX_PIN_REG(MX53_PAD_PATA_DMARQ, 0x5F8, 0x278, 7, 0x000, 0), /* MX53_PAD_PATA_DMARQ__USBPHY2_DATAOUT_4 */ 1070 - IMX_PIN_REG(MX53_PAD_PATA_BUFFER_EN, 0x5FC, 0x27C, 0, 0x000, 0), /* MX53_PAD_PATA_BUFFER_EN__PATA_BUFFER_EN */ 1071 - IMX_PIN_REG(MX53_PAD_PATA_BUFFER_EN, 0x5FC, 0x27C, 1, 0x000, 0), /* MX53_PAD_PATA_BUFFER_EN__GPIO7_1 */ 1072 - IMX_PIN_REG(MX53_PAD_PATA_BUFFER_EN, 0x5FC, 0x27C, 3, 0x880, 3), /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */ 1073 - IMX_PIN_REG(MX53_PAD_PATA_BUFFER_EN, 0x5FC, 0x27C, 5, 0x000, 0), /* MX53_PAD_PATA_BUFFER_EN__CCM_CCM_OUT_1 */ 1074 - IMX_PIN_REG(MX53_PAD_PATA_BUFFER_EN, 0x5FC, 0x27C, 7, 0x000, 0), /* MX53_PAD_PATA_BUFFER_EN__USBPHY2_DATAOUT_5 */ 1075 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 0, 0x000, 0), /* MX53_PAD_PATA_INTRQ__PATA_INTRQ */ 1076 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 1, 0x000, 0), /* MX53_PAD_PATA_INTRQ__GPIO7_2 */ 1077 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 3, 0x000, 0), /* MX53_PAD_PATA_INTRQ__UART2_CTS */ 1078 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 4, 0x000, 0), /* MX53_PAD_PATA_INTRQ__CAN1_TXCAN */ 1079 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 5, 0x000, 0), /* MX53_PAD_PATA_INTRQ__CCM_CCM_OUT_2 */ 1080 - IMX_PIN_REG(MX53_PAD_PATA_INTRQ, 0x600, 0x280, 7, 0x000, 0), /* MX53_PAD_PATA_INTRQ__USBPHY2_DATAOUT_6 */ 1081 - IMX_PIN_REG(MX53_PAD_PATA_DIOR, 0x604, 0x284, 0, 0x000, 0), /* MX53_PAD_PATA_DIOR__PATA_DIOR */ 1082 - IMX_PIN_REG(MX53_PAD_PATA_DIOR, 0x604, 0x284, 1, 0x000, 0), /* MX53_PAD_PATA_DIOR__GPIO7_3 */ 1083 - IMX_PIN_REG(MX53_PAD_PATA_DIOR, 0x604, 0x284, 3, 0x87C, 3), /* MX53_PAD_PATA_DIOR__UART2_RTS */ 1084 - IMX_PIN_REG(MX53_PAD_PATA_DIOR, 0x604, 0x284, 4, 0x760, 1), /* MX53_PAD_PATA_DIOR__CAN1_RXCAN */ 1085 - IMX_PIN_REG(MX53_PAD_PATA_DIOR, 0x604, 0x284, 7, 0x000, 0), /* MX53_PAD_PATA_DIOR__USBPHY2_DATAOUT_7 */ 1086 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 0, 0x000, 0), /* MX53_PAD_PATA_RESET_B__PATA_PATA_RESET_B */ 1087 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 1, 0x000, 0), /* MX53_PAD_PATA_RESET_B__GPIO7_4 */ 1088 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 2, 0x000, 0), /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */ 1089 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 3, 0x000, 0), /* MX53_PAD_PATA_RESET_B__UART1_CTS */ 1090 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 4, 0x000, 0), /* MX53_PAD_PATA_RESET_B__CAN2_TXCAN */ 1091 - IMX_PIN_REG(MX53_PAD_PATA_RESET_B, 0x608, 0x288, 7, 0x000, 0), /* MX53_PAD_PATA_RESET_B__USBPHY1_DATAOUT_0 */ 1092 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 0, 0x000, 0), /* MX53_PAD_PATA_IORDY__PATA_IORDY */ 1093 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 1, 0x000, 0), /* MX53_PAD_PATA_IORDY__GPIO7_5 */ 1094 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 2, 0x000, 0), /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */ 1095 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 3, 0x874, 3), /* MX53_PAD_PATA_IORDY__UART1_RTS */ 1096 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 4, 0x764, 1), /* MX53_PAD_PATA_IORDY__CAN2_RXCAN */ 1097 - IMX_PIN_REG(MX53_PAD_PATA_IORDY, 0x60C, 0x28C, 7, 0x000, 0), /* MX53_PAD_PATA_IORDY__USBPHY1_DATAOUT_1 */ 1098 - IMX_PIN_REG(MX53_PAD_PATA_DA_0, 0x610, 0x290, 0, 0x000, 0), /* MX53_PAD_PATA_DA_0__PATA_DA_0 */ 1099 - IMX_PIN_REG(MX53_PAD_PATA_DA_0, 0x610, 0x290, 1, 0x000, 0), /* MX53_PAD_PATA_DA_0__GPIO7_6 */ 1100 - IMX_PIN_REG(MX53_PAD_PATA_DA_0, 0x610, 0x290, 2, 0x000, 0), /* MX53_PAD_PATA_DA_0__ESDHC3_RST */ 1101 - IMX_PIN_REG(MX53_PAD_PATA_DA_0, 0x610, 0x290, 4, 0x864, 0), /* MX53_PAD_PATA_DA_0__OWIRE_LINE */ 1102 - IMX_PIN_REG(MX53_PAD_PATA_DA_0, 0x610, 0x290, 7, 0x000, 0), /* MX53_PAD_PATA_DA_0__USBPHY1_DATAOUT_2 */ 1103 - IMX_PIN_REG(MX53_PAD_PATA_DA_1, 0x614, 0x294, 0, 0x000, 0), /* MX53_PAD_PATA_DA_1__PATA_DA_1 */ 1104 - IMX_PIN_REG(MX53_PAD_PATA_DA_1, 0x614, 0x294, 1, 0x000, 0), /* MX53_PAD_PATA_DA_1__GPIO7_7 */ 1105 - IMX_PIN_REG(MX53_PAD_PATA_DA_1, 0x614, 0x294, 2, 0x000, 0), /* MX53_PAD_PATA_DA_1__ESDHC4_CMD */ 1106 - IMX_PIN_REG(MX53_PAD_PATA_DA_1, 0x614, 0x294, 4, 0x000, 0), /* MX53_PAD_PATA_DA_1__UART3_CTS */ 1107 - IMX_PIN_REG(MX53_PAD_PATA_DA_1, 0x614, 0x294, 7, 0x000, 0), /* MX53_PAD_PATA_DA_1__USBPHY1_DATAOUT_3 */ 1108 - IMX_PIN_REG(MX53_PAD_PATA_DA_2, 0x618, 0x298, 0, 0x000, 0), /* MX53_PAD_PATA_DA_2__PATA_DA_2 */ 1109 - IMX_PIN_REG(MX53_PAD_PATA_DA_2, 0x618, 0x298, 1, 0x000, 0), /* MX53_PAD_PATA_DA_2__GPIO7_8 */ 1110 - IMX_PIN_REG(MX53_PAD_PATA_DA_2, 0x618, 0x298, 2, 0x000, 0), /* MX53_PAD_PATA_DA_2__ESDHC4_CLK */ 1111 - IMX_PIN_REG(MX53_PAD_PATA_DA_2, 0x618, 0x298, 4, 0x884, 5), /* MX53_PAD_PATA_DA_2__UART3_RTS */ 1112 - IMX_PIN_REG(MX53_PAD_PATA_DA_2, 0x618, 0x298, 7, 0x000, 0), /* MX53_PAD_PATA_DA_2__USBPHY1_DATAOUT_4 */ 1113 - IMX_PIN_REG(MX53_PAD_PATA_CS_0, 0x61C, 0x29C, 0, 0x000, 0), /* MX53_PAD_PATA_CS_0__PATA_CS_0 */ 1114 - IMX_PIN_REG(MX53_PAD_PATA_CS_0, 0x61C, 0x29C, 1, 0x000, 0), /* MX53_PAD_PATA_CS_0__GPIO7_9 */ 1115 - IMX_PIN_REG(MX53_PAD_PATA_CS_0, 0x61C, 0x29C, 4, 0x000, 0), /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */ 1116 - IMX_PIN_REG(MX53_PAD_PATA_CS_0, 0x61C, 0x29C, 7, 0x000, 0), /* MX53_PAD_PATA_CS_0__USBPHY1_DATAOUT_5 */ 1117 - IMX_PIN_REG(MX53_PAD_PATA_CS_1, 0x620, 0x2A0, 0, 0x000, 0), /* MX53_PAD_PATA_CS_1__PATA_CS_1 */ 1118 - IMX_PIN_REG(MX53_PAD_PATA_CS_1, 0x620, 0x2A0, 1, 0x000, 0), /* MX53_PAD_PATA_CS_1__GPIO7_10 */ 1119 - IMX_PIN_REG(MX53_PAD_PATA_CS_1, 0x620, 0x2A0, 4, 0x888, 3), /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */ 1120 - IMX_PIN_REG(MX53_PAD_PATA_CS_1, 0x620, 0x2A0, 7, 0x000, 0), /* MX53_PAD_PATA_CS_1__USBPHY1_DATAOUT_6 */ 1121 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 0, 0x000, 0), /* MX53_PAD_PATA_DATA0__PATA_DATA_0 */ 1122 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 1, 0x000, 0), /* MX53_PAD_PATA_DATA0__GPIO2_0 */ 1123 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 3, 0x000, 0), /* MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 */ 1124 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 4, 0x000, 0), /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */ 1125 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 5, 0x000, 0), /* MX53_PAD_PATA_DATA0__GPU3d_GPU_DEBUG_OUT_0 */ 1126 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 6, 0x000, 0), /* MX53_PAD_PATA_DATA0__IPU_DIAG_BUS_0 */ 1127 - IMX_PIN_REG(MX53_PAD_PATA_DATA0, 0x628, 0x2A4, 7, 0x000, 0), /* MX53_PAD_PATA_DATA0__USBPHY1_DATAOUT_7 */ 1128 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 0, 0x000, 0), /* MX53_PAD_PATA_DATA1__PATA_DATA_1 */ 1129 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 1, 0x000, 0), /* MX53_PAD_PATA_DATA1__GPIO2_1 */ 1130 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 3, 0x000, 0), /* MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 */ 1131 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 4, 0x000, 0), /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */ 1132 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 5, 0x000, 0), /* MX53_PAD_PATA_DATA1__GPU3d_GPU_DEBUG_OUT_1 */ 1133 - IMX_PIN_REG(MX53_PAD_PATA_DATA1, 0x62C, 0x2A8, 6, 0x000, 0), /* MX53_PAD_PATA_DATA1__IPU_DIAG_BUS_1 */ 1134 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 0, 0x000, 0), /* MX53_PAD_PATA_DATA2__PATA_DATA_2 */ 1135 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 1, 0x000, 0), /* MX53_PAD_PATA_DATA2__GPIO2_2 */ 1136 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 3, 0x000, 0), /* MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 */ 1137 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 4, 0x000, 0), /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */ 1138 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 5, 0x000, 0), /* MX53_PAD_PATA_DATA2__GPU3d_GPU_DEBUG_OUT_2 */ 1139 - IMX_PIN_REG(MX53_PAD_PATA_DATA2, 0x630, 0x2AC, 6, 0x000, 0), /* MX53_PAD_PATA_DATA2__IPU_DIAG_BUS_2 */ 1140 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 0, 0x000, 0), /* MX53_PAD_PATA_DATA3__PATA_DATA_3 */ 1141 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 1, 0x000, 0), /* MX53_PAD_PATA_DATA3__GPIO2_3 */ 1142 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 3, 0x000, 0), /* MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 */ 1143 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 4, 0x000, 0), /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */ 1144 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 5, 0x000, 0), /* MX53_PAD_PATA_DATA3__GPU3d_GPU_DEBUG_OUT_3 */ 1145 - IMX_PIN_REG(MX53_PAD_PATA_DATA3, 0x634, 0x2B0, 6, 0x000, 0), /* MX53_PAD_PATA_DATA3__IPU_DIAG_BUS_3 */ 1146 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 0, 0x000, 0), /* MX53_PAD_PATA_DATA4__PATA_DATA_4 */ 1147 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 1, 0x000, 0), /* MX53_PAD_PATA_DATA4__GPIO2_4 */ 1148 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 3, 0x000, 0), /* MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 */ 1149 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 4, 0x000, 0), /* MX53_PAD_PATA_DATA4__ESDHC4_DAT4 */ 1150 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 5, 0x000, 0), /* MX53_PAD_PATA_DATA4__GPU3d_GPU_DEBUG_OUT_4 */ 1151 - IMX_PIN_REG(MX53_PAD_PATA_DATA4, 0x638, 0x2B4, 6, 0x000, 0), /* MX53_PAD_PATA_DATA4__IPU_DIAG_BUS_4 */ 1152 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 0, 0x000, 0), /* MX53_PAD_PATA_DATA5__PATA_DATA_5 */ 1153 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 1, 0x000, 0), /* MX53_PAD_PATA_DATA5__GPIO2_5 */ 1154 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 3, 0x000, 0), /* MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 */ 1155 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 4, 0x000, 0), /* MX53_PAD_PATA_DATA5__ESDHC4_DAT5 */ 1156 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 5, 0x000, 0), /* MX53_PAD_PATA_DATA5__GPU3d_GPU_DEBUG_OUT_5 */ 1157 - IMX_PIN_REG(MX53_PAD_PATA_DATA5, 0x63C, 0x2B8, 6, 0x000, 0), /* MX53_PAD_PATA_DATA5__IPU_DIAG_BUS_5 */ 1158 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 0, 0x000, 0), /* MX53_PAD_PATA_DATA6__PATA_DATA_6 */ 1159 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 1, 0x000, 0), /* MX53_PAD_PATA_DATA6__GPIO2_6 */ 1160 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 3, 0x000, 0), /* MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 */ 1161 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 4, 0x000, 0), /* MX53_PAD_PATA_DATA6__ESDHC4_DAT6 */ 1162 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 5, 0x000, 0), /* MX53_PAD_PATA_DATA6__GPU3d_GPU_DEBUG_OUT_6 */ 1163 - IMX_PIN_REG(MX53_PAD_PATA_DATA6, 0x640, 0x2BC, 6, 0x000, 0), /* MX53_PAD_PATA_DATA6__IPU_DIAG_BUS_6 */ 1164 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 0, 0x000, 0), /* MX53_PAD_PATA_DATA7__PATA_DATA_7 */ 1165 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 1, 0x000, 0), /* MX53_PAD_PATA_DATA7__GPIO2_7 */ 1166 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 3, 0x000, 0), /* MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 */ 1167 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 4, 0x000, 0), /* MX53_PAD_PATA_DATA7__ESDHC4_DAT7 */ 1168 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 5, 0x000, 0), /* MX53_PAD_PATA_DATA7__GPU3d_GPU_DEBUG_OUT_7 */ 1169 - IMX_PIN_REG(MX53_PAD_PATA_DATA7, 0x644, 0x2C0, 6, 0x000, 0), /* MX53_PAD_PATA_DATA7__IPU_DIAG_BUS_7 */ 1170 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 0, 0x000, 0), /* MX53_PAD_PATA_DATA8__PATA_DATA_8 */ 1171 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 1, 0x000, 0), /* MX53_PAD_PATA_DATA8__GPIO2_8 */ 1172 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 2, 0x000, 0), /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */ 1173 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 3, 0x000, 0), /* MX53_PAD_PATA_DATA8__EMI_NANDF_D_8 */ 1174 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 4, 0x000, 0), /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */ 1175 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 5, 0x000, 0), /* MX53_PAD_PATA_DATA8__GPU3d_GPU_DEBUG_OUT_8 */ 1176 - IMX_PIN_REG(MX53_PAD_PATA_DATA8, 0x648, 0x2C4, 6, 0x000, 0), /* MX53_PAD_PATA_DATA8__IPU_DIAG_BUS_8 */ 1177 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 0, 0x000, 0), /* MX53_PAD_PATA_DATA9__PATA_DATA_9 */ 1178 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 1, 0x000, 0), /* MX53_PAD_PATA_DATA9__GPIO2_9 */ 1179 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 2, 0x000, 0), /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */ 1180 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 3, 0x000, 0), /* MX53_PAD_PATA_DATA9__EMI_NANDF_D_9 */ 1181 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 4, 0x000, 0), /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */ 1182 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 5, 0x000, 0), /* MX53_PAD_PATA_DATA9__GPU3d_GPU_DEBUG_OUT_9 */ 1183 - IMX_PIN_REG(MX53_PAD_PATA_DATA9, 0x64C, 0x2C8, 6, 0x000, 0), /* MX53_PAD_PATA_DATA9__IPU_DIAG_BUS_9 */ 1184 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 0, 0x000, 0), /* MX53_PAD_PATA_DATA10__PATA_DATA_10 */ 1185 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 1, 0x000, 0), /* MX53_PAD_PATA_DATA10__GPIO2_10 */ 1186 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 2, 0x000, 0), /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */ 1187 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 3, 0x000, 0), /* MX53_PAD_PATA_DATA10__EMI_NANDF_D_10 */ 1188 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 4, 0x000, 0), /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */ 1189 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 5, 0x000, 0), /* MX53_PAD_PATA_DATA10__GPU3d_GPU_DEBUG_OUT_10 */ 1190 - IMX_PIN_REG(MX53_PAD_PATA_DATA10, 0x650, 0x2CC, 6, 0x000, 0), /* MX53_PAD_PATA_DATA10__IPU_DIAG_BUS_10 */ 1191 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 0, 0x000, 0), /* MX53_PAD_PATA_DATA11__PATA_DATA_11 */ 1192 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 1, 0x000, 0), /* MX53_PAD_PATA_DATA11__GPIO2_11 */ 1193 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 2, 0x000, 0), /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */ 1194 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 3, 0x000, 0), /* MX53_PAD_PATA_DATA11__EMI_NANDF_D_11 */ 1195 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 4, 0x000, 0), /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */ 1196 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 5, 0x000, 0), /* MX53_PAD_PATA_DATA11__GPU3d_GPU_DEBUG_OUT_11 */ 1197 - IMX_PIN_REG(MX53_PAD_PATA_DATA11, 0x654, 0x2D0, 6, 0x000, 0), /* MX53_PAD_PATA_DATA11__IPU_DIAG_BUS_11 */ 1198 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 0, 0x000, 0), /* MX53_PAD_PATA_DATA12__PATA_DATA_12 */ 1199 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 1, 0x000, 0), /* MX53_PAD_PATA_DATA12__GPIO2_12 */ 1200 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 2, 0x000, 0), /* MX53_PAD_PATA_DATA12__ESDHC2_DAT4 */ 1201 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 3, 0x000, 0), /* MX53_PAD_PATA_DATA12__EMI_NANDF_D_12 */ 1202 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 4, 0x000, 0), /* MX53_PAD_PATA_DATA12__ESDHC4_DAT0 */ 1203 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 5, 0x000, 0), /* MX53_PAD_PATA_DATA12__GPU3d_GPU_DEBUG_OUT_12 */ 1204 - IMX_PIN_REG(MX53_PAD_PATA_DATA12, 0x658, 0x2D4, 6, 0x000, 0), /* MX53_PAD_PATA_DATA12__IPU_DIAG_BUS_12 */ 1205 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 0, 0x000, 0), /* MX53_PAD_PATA_DATA13__PATA_DATA_13 */ 1206 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 1, 0x000, 0), /* MX53_PAD_PATA_DATA13__GPIO2_13 */ 1207 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 2, 0x000, 0), /* MX53_PAD_PATA_DATA13__ESDHC2_DAT5 */ 1208 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 3, 0x000, 0), /* MX53_PAD_PATA_DATA13__EMI_NANDF_D_13 */ 1209 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 4, 0x000, 0), /* MX53_PAD_PATA_DATA13__ESDHC4_DAT1 */ 1210 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 5, 0x000, 0), /* MX53_PAD_PATA_DATA13__GPU3d_GPU_DEBUG_OUT_13 */ 1211 - IMX_PIN_REG(MX53_PAD_PATA_DATA13, 0x65C, 0x2D8, 6, 0x000, 0), /* MX53_PAD_PATA_DATA13__IPU_DIAG_BUS_13 */ 1212 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 0, 0x000, 0), /* MX53_PAD_PATA_DATA14__PATA_DATA_14 */ 1213 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 1, 0x000, 0), /* MX53_PAD_PATA_DATA14__GPIO2_14 */ 1214 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 2, 0x000, 0), /* MX53_PAD_PATA_DATA14__ESDHC2_DAT6 */ 1215 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 3, 0x000, 0), /* MX53_PAD_PATA_DATA14__EMI_NANDF_D_14 */ 1216 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 4, 0x000, 0), /* MX53_PAD_PATA_DATA14__ESDHC4_DAT2 */ 1217 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 5, 0x000, 0), /* MX53_PAD_PATA_DATA14__GPU3d_GPU_DEBUG_OUT_14 */ 1218 - IMX_PIN_REG(MX53_PAD_PATA_DATA14, 0x660, 0x2DC, 6, 0x000, 0), /* MX53_PAD_PATA_DATA14__IPU_DIAG_BUS_14 */ 1219 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 0, 0x000, 0), /* MX53_PAD_PATA_DATA15__PATA_DATA_15 */ 1220 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 1, 0x000, 0), /* MX53_PAD_PATA_DATA15__GPIO2_15 */ 1221 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 2, 0x000, 0), /* MX53_PAD_PATA_DATA15__ESDHC2_DAT7 */ 1222 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 3, 0x000, 0), /* MX53_PAD_PATA_DATA15__EMI_NANDF_D_15 */ 1223 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 4, 0x000, 0), /* MX53_PAD_PATA_DATA15__ESDHC4_DAT3 */ 1224 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 5, 0x000, 0), /* MX53_PAD_PATA_DATA15__GPU3d_GPU_DEBUG_OUT_15 */ 1225 - IMX_PIN_REG(MX53_PAD_PATA_DATA15, 0x664, 0x2E0, 6, 0x000, 0), /* MX53_PAD_PATA_DATA15__IPU_DIAG_BUS_15 */ 1226 - IMX_PIN_REG(MX53_PAD_SD1_DATA0, 0x66C, 0x2E4, 0, 0x000, 0), /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */ 1227 - IMX_PIN_REG(MX53_PAD_SD1_DATA0, 0x66C, 0x2E4, 1, 0x000, 0), /* MX53_PAD_SD1_DATA0__GPIO1_16 */ 1228 - IMX_PIN_REG(MX53_PAD_SD1_DATA0, 0x66C, 0x2E4, 3, 0x000, 0), /* MX53_PAD_SD1_DATA0__GPT_CAPIN1 */ 1229 - IMX_PIN_REG(MX53_PAD_SD1_DATA0, 0x66C, 0x2E4, 5, 0x784, 2), /* MX53_PAD_SD1_DATA0__CSPI_MISO */ 1230 - IMX_PIN_REG(MX53_PAD_SD1_DATA0, 0x66C, 0x2E4, 7, 0x778, 0), /* MX53_PAD_SD1_DATA0__CCM_PLL3_BYP */ 1231 - IMX_PIN_REG(MX53_PAD_SD1_DATA1, 0x670, 0x2E8, 0, 0x000, 0), /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */ 1232 - IMX_PIN_REG(MX53_PAD_SD1_DATA1, 0x670, 0x2E8, 1, 0x000, 0), /* MX53_PAD_SD1_DATA1__GPIO1_17 */ 1233 - IMX_PIN_REG(MX53_PAD_SD1_DATA1, 0x670, 0x2E8, 3, 0x000, 0), /* MX53_PAD_SD1_DATA1__GPT_CAPIN2 */ 1234 - IMX_PIN_REG(MX53_PAD_SD1_DATA1, 0x670, 0x2E8, 5, 0x78C, 3), /* MX53_PAD_SD1_DATA1__CSPI_SS0 */ 1235 - IMX_PIN_REG(MX53_PAD_SD1_DATA1, 0x670, 0x2E8, 7, 0x77C, 1), /* MX53_PAD_SD1_DATA1__CCM_PLL4_BYP */ 1236 - IMX_PIN_REG(MX53_PAD_SD1_CMD, 0x674, 0x2EC, 0, 0x000, 0), /* MX53_PAD_SD1_CMD__ESDHC1_CMD */ 1237 - IMX_PIN_REG(MX53_PAD_SD1_CMD, 0x674, 0x2EC, 1, 0x000, 0), /* MX53_PAD_SD1_CMD__GPIO1_18 */ 1238 - IMX_PIN_REG(MX53_PAD_SD1_CMD, 0x674, 0x2EC, 3, 0x000, 0), /* MX53_PAD_SD1_CMD__GPT_CMPOUT1 */ 1239 - IMX_PIN_REG(MX53_PAD_SD1_CMD, 0x674, 0x2EC, 5, 0x788, 2), /* MX53_PAD_SD1_CMD__CSPI_MOSI */ 1240 - IMX_PIN_REG(MX53_PAD_SD1_CMD, 0x674, 0x2EC, 7, 0x770, 0), /* MX53_PAD_SD1_CMD__CCM_PLL1_BYP */ 1241 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 0, 0x000, 0), /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */ 1242 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 1, 0x000, 0), /* MX53_PAD_SD1_DATA2__GPIO1_19 */ 1243 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 2, 0x000, 0), /* MX53_PAD_SD1_DATA2__GPT_CMPOUT2 */ 1244 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 3, 0x000, 0), /* MX53_PAD_SD1_DATA2__PWM2_PWMO */ 1245 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 4, 0x000, 0), /* MX53_PAD_SD1_DATA2__WDOG1_WDOG_B */ 1246 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 5, 0x790, 2), /* MX53_PAD_SD1_DATA2__CSPI_SS1 */ 1247 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 6, 0x000, 0), /* MX53_PAD_SD1_DATA2__WDOG1_WDOG_RST_B_DEB */ 1248 - IMX_PIN_REG(MX53_PAD_SD1_DATA2, 0x678, 0x2F0, 7, 0x774, 0), /* MX53_PAD_SD1_DATA2__CCM_PLL2_BYP */ 1249 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 0, 0x000, 0), /* MX53_PAD_SD1_CLK__ESDHC1_CLK */ 1250 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 1, 0x000, 0), /* MX53_PAD_SD1_CLK__GPIO1_20 */ 1251 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 2, 0x000, 0), /* MX53_PAD_SD1_CLK__OSC32k_32K_OUT */ 1252 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 3, 0x000, 0), /* MX53_PAD_SD1_CLK__GPT_CLKIN */ 1253 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 5, 0x780, 2), /* MX53_PAD_SD1_CLK__CSPI_SCLK */ 1254 - IMX_PIN_REG(MX53_PAD_SD1_CLK, 0x67C, 0x2F4, 7, 0x000, 0), /* MX53_PAD_SD1_CLK__SATA_PHY_DTB_0 */ 1255 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 0, 0x000, 0), /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */ 1256 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 1, 0x000, 0), /* MX53_PAD_SD1_DATA3__GPIO1_21 */ 1257 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 2, 0x000, 0), /* MX53_PAD_SD1_DATA3__GPT_CMPOUT3 */ 1258 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 3, 0x000, 0), /* MX53_PAD_SD1_DATA3__PWM1_PWMO */ 1259 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 4, 0x000, 0), /* MX53_PAD_SD1_DATA3__WDOG2_WDOG_B */ 1260 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 5, 0x794, 2), /* MX53_PAD_SD1_DATA3__CSPI_SS2 */ 1261 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 6, 0x000, 0), /* MX53_PAD_SD1_DATA3__WDOG2_WDOG_RST_B_DEB */ 1262 - IMX_PIN_REG(MX53_PAD_SD1_DATA3, 0x680, 0x2F8, 7, 0x000, 0), /* MX53_PAD_SD1_DATA3__SATA_PHY_DTB_1 */ 1263 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 0, 0x000, 0), /* MX53_PAD_SD2_CLK__ESDHC2_CLK */ 1264 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 1, 0x000, 0), /* MX53_PAD_SD2_CLK__GPIO1_10 */ 1265 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 2, 0x840, 2), /* MX53_PAD_SD2_CLK__KPP_COL_5 */ 1266 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 3, 0x73C, 1), /* MX53_PAD_SD2_CLK__AUDMUX_AUD4_RXFS */ 1267 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 5, 0x780, 3), /* MX53_PAD_SD2_CLK__CSPI_SCLK */ 1268 - IMX_PIN_REG(MX53_PAD_SD2_CLK, 0x688, 0x2FC, 7, 0x000, 0), /* MX53_PAD_SD2_CLK__SCC_RANDOM_V */ 1269 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 0, 0x000, 0), /* MX53_PAD_SD2_CMD__ESDHC2_CMD */ 1270 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 1, 0x000, 0), /* MX53_PAD_SD2_CMD__GPIO1_11 */ 1271 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 2, 0x84C, 1), /* MX53_PAD_SD2_CMD__KPP_ROW_5 */ 1272 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 3, 0x738, 1), /* MX53_PAD_SD2_CMD__AUDMUX_AUD4_RXC */ 1273 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 5, 0x788, 3), /* MX53_PAD_SD2_CMD__CSPI_MOSI */ 1274 - IMX_PIN_REG(MX53_PAD_SD2_CMD, 0x68C, 0x300, 7, 0x000, 0), /* MX53_PAD_SD2_CMD__SCC_RANDOM */ 1275 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 0, 0x000, 0), /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */ 1276 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 1, 0x000, 0), /* MX53_PAD_SD2_DATA3__GPIO1_12 */ 1277 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 2, 0x844, 1), /* MX53_PAD_SD2_DATA3__KPP_COL_6 */ 1278 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 3, 0x740, 1), /* MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC */ 1279 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 5, 0x794, 3), /* MX53_PAD_SD2_DATA3__CSPI_SS2 */ 1280 - IMX_PIN_REG(MX53_PAD_SD2_DATA3, 0x690, 0x304, 7, 0x000, 0), /* MX53_PAD_SD2_DATA3__SJC_DONE */ 1281 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 0, 0x000, 0), /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */ 1282 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 1, 0x000, 0), /* MX53_PAD_SD2_DATA2__GPIO1_13 */ 1283 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 2, 0x850, 1), /* MX53_PAD_SD2_DATA2__KPP_ROW_6 */ 1284 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 3, 0x734, 1), /* MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD */ 1285 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 5, 0x790, 3), /* MX53_PAD_SD2_DATA2__CSPI_SS1 */ 1286 - IMX_PIN_REG(MX53_PAD_SD2_DATA2, 0x694, 0x308, 7, 0x000, 0), /* MX53_PAD_SD2_DATA2__SJC_FAIL */ 1287 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 0, 0x000, 0), /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */ 1288 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 1, 0x000, 0), /* MX53_PAD_SD2_DATA1__GPIO1_14 */ 1289 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 2, 0x848, 1), /* MX53_PAD_SD2_DATA1__KPP_COL_7 */ 1290 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 3, 0x744, 0), /* MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS */ 1291 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 5, 0x78C, 4), /* MX53_PAD_SD2_DATA1__CSPI_SS0 */ 1292 - IMX_PIN_REG(MX53_PAD_SD2_DATA1, 0x698, 0x30C, 7, 0x000, 0), /* MX53_PAD_SD2_DATA1__RTIC_SEC_VIO */ 1293 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 0, 0x000, 0), /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */ 1294 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 1, 0x000, 0), /* MX53_PAD_SD2_DATA0__GPIO1_15 */ 1295 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 2, 0x854, 1), /* MX53_PAD_SD2_DATA0__KPP_ROW_7 */ 1296 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 3, 0x730, 1), /* MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD */ 1297 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 5, 0x784, 3), /* MX53_PAD_SD2_DATA0__CSPI_MISO */ 1298 - IMX_PIN_REG(MX53_PAD_SD2_DATA0, 0x69C, 0x310, 7, 0x000, 0), /* MX53_PAD_SD2_DATA0__RTIC_DONE_INT */ 1299 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 0, 0x000, 0), /* MX53_PAD_GPIO_0__CCM_CLKO */ 1300 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 1, 0x000, 0), /* MX53_PAD_GPIO_0__GPIO1_0 */ 1301 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 2, 0x840, 3), /* MX53_PAD_GPIO_0__KPP_COL_5 */ 1302 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 3, 0x000, 0), /* MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK */ 1303 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 4, 0x000, 0), /* MX53_PAD_GPIO_0__EPIT1_EPITO */ 1304 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 5, 0x000, 0), /* MX53_PAD_GPIO_0__SRTC_ALARM_DEB */ 1305 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 6, 0x000, 0), /* MX53_PAD_GPIO_0__USBOH3_USBH1_PWR */ 1306 - IMX_PIN_REG(MX53_PAD_GPIO_0, 0x6A4, 0x314, 7, 0x000, 0), /* MX53_PAD_GPIO_0__CSU_TD */ 1307 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 0, 0x7DC, 1), /* MX53_PAD_GPIO_1__ESAI1_SCKR */ 1308 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 1, 0x000, 0), /* MX53_PAD_GPIO_1__GPIO1_1 */ 1309 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 2, 0x84C, 2), /* MX53_PAD_GPIO_1__KPP_ROW_5 */ 1310 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 3, 0x000, 0), /* MX53_PAD_GPIO_1__CCM_SSI_EXT2_CLK */ 1311 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 4, 0x000, 0), /* MX53_PAD_GPIO_1__PWM2_PWMO */ 1312 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 5, 0x000, 0), /* MX53_PAD_GPIO_1__WDOG2_WDOG_B */ 1313 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 6, 0x000, 0), /* MX53_PAD_GPIO_1__ESDHC1_CD */ 1314 - IMX_PIN_REG(MX53_PAD_GPIO_1, 0x6A8, 0x318, 7, 0x000, 0), /* MX53_PAD_GPIO_1__SRC_TESTER_ACK */ 1315 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 0, 0x7CC, 1), /* MX53_PAD_GPIO_9__ESAI1_FSR */ 1316 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 1, 0x000, 0), /* MX53_PAD_GPIO_9__GPIO1_9 */ 1317 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 2, 0x844, 2), /* MX53_PAD_GPIO_9__KPP_COL_6 */ 1318 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 3, 0x000, 0), /* MX53_PAD_GPIO_9__CCM_REF_EN_B */ 1319 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 4, 0x000, 0), /* MX53_PAD_GPIO_9__PWM1_PWMO */ 1320 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 5, 0x000, 0), /* MX53_PAD_GPIO_9__WDOG1_WDOG_B */ 1321 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 6, 0x7FC, 1), /* MX53_PAD_GPIO_9__ESDHC1_WP */ 1322 - IMX_PIN_REG(MX53_PAD_GPIO_9, 0x6AC, 0x31C, 7, 0x000, 0), /* MX53_PAD_GPIO_9__SCC_FAIL_STATE */ 1323 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 0, 0x7D4, 1), /* MX53_PAD_GPIO_3__ESAI1_HCKR */ 1324 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 1, 0x000, 0), /* MX53_PAD_GPIO_3__GPIO1_3 */ 1325 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 2, 0x824, 1), /* MX53_PAD_GPIO_3__I2C3_SCL */ 1326 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 3, 0x000, 0), /* MX53_PAD_GPIO_3__DPLLIP1_TOG_EN */ 1327 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 4, 0x000, 0), /* MX53_PAD_GPIO_3__CCM_CLKO2 */ 1328 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 5, 0x000, 0), /* MX53_PAD_GPIO_3__OBSERVE_MUX_OBSRV_INT_OUT0 */ 1329 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 6, 0x8A0, 1), /* MX53_PAD_GPIO_3__USBOH3_USBH1_OC */ 1330 - IMX_PIN_REG(MX53_PAD_GPIO_3, 0x6B0, 0x320, 7, 0x858, 2), /* MX53_PAD_GPIO_3__MLB_MLBCLK */ 1331 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 0, 0x7E0, 1), /* MX53_PAD_GPIO_6__ESAI1_SCKT */ 1332 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 1, 0x000, 0), /* MX53_PAD_GPIO_6__GPIO1_6 */ 1333 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 2, 0x828, 1), /* MX53_PAD_GPIO_6__I2C3_SDA */ 1334 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 3, 0x000, 0), /* MX53_PAD_GPIO_6__CCM_CCM_OUT_0 */ 1335 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 4, 0x000, 0), /* MX53_PAD_GPIO_6__CSU_CSU_INT_DEB */ 1336 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 5, 0x000, 0), /* MX53_PAD_GPIO_6__OBSERVE_MUX_OBSRV_INT_OUT1 */ 1337 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 6, 0x000, 0), /* MX53_PAD_GPIO_6__ESDHC2_LCTL */ 1338 - IMX_PIN_REG(MX53_PAD_GPIO_6, 0x6B4, 0x324, 7, 0x860, 2), /* MX53_PAD_GPIO_6__MLB_MLBSIG */ 1339 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 0, 0x7D0, 1), /* MX53_PAD_GPIO_2__ESAI1_FST */ 1340 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 1, 0x000, 0), /* MX53_PAD_GPIO_2__GPIO1_2 */ 1341 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 2, 0x850, 2), /* MX53_PAD_GPIO_2__KPP_ROW_6 */ 1342 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 3, 0x000, 0), /* MX53_PAD_GPIO_2__CCM_CCM_OUT_1 */ 1343 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 4, 0x000, 0), /* MX53_PAD_GPIO_2__CSU_CSU_ALARM_AUT_0 */ 1344 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 5, 0x000, 0), /* MX53_PAD_GPIO_2__OBSERVE_MUX_OBSRV_INT_OUT2 */ 1345 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 6, 0x000, 0), /* MX53_PAD_GPIO_2__ESDHC2_WP */ 1346 - IMX_PIN_REG(MX53_PAD_GPIO_2, 0x6B8, 0x328, 7, 0x85C, 2), /* MX53_PAD_GPIO_2__MLB_MLBDAT */ 1347 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 0, 0x7D8, 1), /* MX53_PAD_GPIO_4__ESAI1_HCKT */ 1348 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 1, 0x000, 0), /* MX53_PAD_GPIO_4__GPIO1_4 */ 1349 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 2, 0x848, 2), /* MX53_PAD_GPIO_4__KPP_COL_7 */ 1350 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 3, 0x000, 0), /* MX53_PAD_GPIO_4__CCM_CCM_OUT_2 */ 1351 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 4, 0x000, 0), /* MX53_PAD_GPIO_4__CSU_CSU_ALARM_AUT_1 */ 1352 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 5, 0x000, 0), /* MX53_PAD_GPIO_4__OBSERVE_MUX_OBSRV_INT_OUT3 */ 1353 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 6, 0x000, 0), /* MX53_PAD_GPIO_4__ESDHC2_CD */ 1354 - IMX_PIN_REG(MX53_PAD_GPIO_4, 0x6BC, 0x32C, 7, 0x000, 0), /* MX53_PAD_GPIO_4__SCC_SEC_STATE */ 1355 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 0, 0x7EC, 1), /* MX53_PAD_GPIO_5__ESAI1_TX2_RX3 */ 1356 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 1, 0x000, 0), /* MX53_PAD_GPIO_5__GPIO1_5 */ 1357 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 2, 0x854, 2), /* MX53_PAD_GPIO_5__KPP_ROW_7 */ 1358 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 3, 0x000, 0), /* MX53_PAD_GPIO_5__CCM_CLKO */ 1359 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 4, 0x000, 0), /* MX53_PAD_GPIO_5__CSU_CSU_ALARM_AUT_2 */ 1360 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 5, 0x000, 0), /* MX53_PAD_GPIO_5__OBSERVE_MUX_OBSRV_INT_OUT4 */ 1361 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 6, 0x824, 2), /* MX53_PAD_GPIO_5__I2C3_SCL */ 1362 - IMX_PIN_REG(MX53_PAD_GPIO_5, 0x6C0, 0x330, 7, 0x770, 1), /* MX53_PAD_GPIO_5__CCM_PLL1_BYP */ 1363 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 0, 0x7F4, 1), /* MX53_PAD_GPIO_7__ESAI1_TX4_RX1 */ 1364 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 1, 0x000, 0), /* MX53_PAD_GPIO_7__GPIO1_7 */ 1365 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 2, 0x000, 0), /* MX53_PAD_GPIO_7__EPIT1_EPITO */ 1366 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 3, 0x000, 0), /* MX53_PAD_GPIO_7__CAN1_TXCAN */ 1367 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 4, 0x000, 0), /* MX53_PAD_GPIO_7__UART2_TXD_MUX */ 1368 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 5, 0x80C, 1), /* MX53_PAD_GPIO_7__FIRI_RXD */ 1369 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 6, 0x000, 0), /* MX53_PAD_GPIO_7__SPDIF_PLOCK */ 1370 - IMX_PIN_REG(MX53_PAD_GPIO_7, 0x6C4, 0x334, 7, 0x774, 1), /* MX53_PAD_GPIO_7__CCM_PLL2_BYP */ 1371 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 0, 0x7F8, 1), /* MX53_PAD_GPIO_8__ESAI1_TX5_RX0 */ 1372 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 1, 0x000, 0), /* MX53_PAD_GPIO_8__GPIO1_8 */ 1373 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 2, 0x000, 0), /* MX53_PAD_GPIO_8__EPIT2_EPITO */ 1374 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 3, 0x760, 2), /* MX53_PAD_GPIO_8__CAN1_RXCAN */ 1375 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 4, 0x880, 5), /* MX53_PAD_GPIO_8__UART2_RXD_MUX */ 1376 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 5, 0x000, 0), /* MX53_PAD_GPIO_8__FIRI_TXD */ 1377 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 6, 0x000, 0), /* MX53_PAD_GPIO_8__SPDIF_SRCLK */ 1378 - IMX_PIN_REG(MX53_PAD_GPIO_8, 0x6C8, 0x338, 7, 0x778, 1), /* MX53_PAD_GPIO_8__CCM_PLL3_BYP */ 1379 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 0, 0x7F0, 1), /* MX53_PAD_GPIO_16__ESAI1_TX3_RX2 */ 1380 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 1, 0x000, 0), /* MX53_PAD_GPIO_16__GPIO7_11 */ 1381 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 2, 0x000, 0), /* MX53_PAD_GPIO_16__TZIC_PWRFAIL_INT */ 1382 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 4, 0x000, 0), /* MX53_PAD_GPIO_16__RTC_CE_RTC_EXT_TRIG1 */ 1383 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 5, 0x870, 1), /* MX53_PAD_GPIO_16__SPDIF_IN1 */ 1384 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 6, 0x828, 2), /* MX53_PAD_GPIO_16__I2C3_SDA */ 1385 - IMX_PIN_REG(MX53_PAD_GPIO_16, 0x6CC, 0x33C, 7, 0x000, 0), /* MX53_PAD_GPIO_16__SJC_DE_B */ 1386 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 0, 0x7E4, 1), /* MX53_PAD_GPIO_17__ESAI1_TX0 */ 1387 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 1, 0x000, 0), /* MX53_PAD_GPIO_17__GPIO7_12 */ 1388 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 2, 0x868, 1), /* MX53_PAD_GPIO_17__SDMA_EXT_EVENT_0 */ 1389 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 3, 0x810, 1), /* MX53_PAD_GPIO_17__GPC_PMIC_RDY */ 1390 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 4, 0x000, 0), /* MX53_PAD_GPIO_17__RTC_CE_RTC_FSV_TRIG */ 1391 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 5, 0x000, 0), /* MX53_PAD_GPIO_17__SPDIF_OUT1 */ 1392 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 6, 0x000, 0), /* MX53_PAD_GPIO_17__IPU_SNOOP2 */ 1393 - IMX_PIN_REG(MX53_PAD_GPIO_17, 0x6D0, 0x340, 7, 0x000, 0), /* MX53_PAD_GPIO_17__SJC_JTAG_ACT */ 1394 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 0, 0x7E8, 1), /* MX53_PAD_GPIO_18__ESAI1_TX1 */ 1395 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 1, 0x000, 0), /* MX53_PAD_GPIO_18__GPIO7_13 */ 1396 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 2, 0x86C, 1), /* MX53_PAD_GPIO_18__SDMA_EXT_EVENT_1 */ 1397 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 3, 0x864, 1), /* MX53_PAD_GPIO_18__OWIRE_LINE */ 1398 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 4, 0x000, 0), /* MX53_PAD_GPIO_18__RTC_CE_RTC_ALARM2_TRIG */ 1399 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 5, 0x768, 1), /* MX53_PAD_GPIO_18__CCM_ASRC_EXT_CLK */ 1400 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 6, 0x000, 0), /* MX53_PAD_GPIO_18__ESDHC1_LCTL */ 1401 - IMX_PIN_REG(MX53_PAD_GPIO_18, 0x6D4, 0x344, 7, 0x000, 0), /* MX53_PAD_GPIO_18__SRC_SYSTEM_RST */ 26 + MX53_PAD_RESERVE0 = 0, 27 + MX53_PAD_RESERVE1 = 1, 28 + MX53_PAD_RESERVE2 = 2, 29 + MX53_PAD_RESERVE3 = 3, 30 + MX53_PAD_RESERVE4 = 4, 31 + MX53_PAD_RESERVE5 = 5, 32 + MX53_PAD_RESERVE6 = 6, 33 + MX53_PAD_RESERVE7 = 7, 34 + MX53_PAD_GPIO_19 = 8, 35 + MX53_PAD_KEY_COL0 = 9, 36 + MX53_PAD_KEY_ROW0 = 10, 37 + MX53_PAD_KEY_COL1 = 11, 38 + MX53_PAD_KEY_ROW1 = 12, 39 + MX53_PAD_KEY_COL2 = 13, 40 + MX53_PAD_KEY_ROW2 = 14, 41 + MX53_PAD_KEY_COL3 = 15, 42 + MX53_PAD_KEY_ROW3 = 16, 43 + MX53_PAD_KEY_COL4 = 17, 44 + MX53_PAD_KEY_ROW4 = 18, 45 + MX53_PAD_DI0_DISP_CLK = 19, 46 + MX53_PAD_DI0_PIN15 = 20, 47 + MX53_PAD_DI0_PIN2 = 21, 48 + MX53_PAD_DI0_PIN3 = 22, 49 + MX53_PAD_DI0_PIN4 = 23, 50 + MX53_PAD_DISP0_DAT0 = 24, 51 + MX53_PAD_DISP0_DAT1 = 25, 52 + MX53_PAD_DISP0_DAT2 = 26, 53 + MX53_PAD_DISP0_DAT3 = 27, 54 + MX53_PAD_DISP0_DAT4 = 28, 55 + MX53_PAD_DISP0_DAT5 = 29, 56 + MX53_PAD_DISP0_DAT6 = 30, 57 + MX53_PAD_DISP0_DAT7 = 31, 58 + MX53_PAD_DISP0_DAT8 = 32, 59 + MX53_PAD_DISP0_DAT9 = 33, 60 + MX53_PAD_DISP0_DAT10 = 34, 61 + MX53_PAD_DISP0_DAT11 = 35, 62 + MX53_PAD_DISP0_DAT12 = 36, 63 + MX53_PAD_DISP0_DAT13 = 37, 64 + MX53_PAD_DISP0_DAT14 = 38, 65 + MX53_PAD_DISP0_DAT15 = 39, 66 + MX53_PAD_DISP0_DAT16 = 40, 67 + MX53_PAD_DISP0_DAT17 = 41, 68 + MX53_PAD_DISP0_DAT18 = 42, 69 + MX53_PAD_DISP0_DAT19 = 43, 70 + MX53_PAD_DISP0_DAT20 = 44, 71 + MX53_PAD_DISP0_DAT21 = 45, 72 + MX53_PAD_DISP0_DAT22 = 46, 73 + MX53_PAD_DISP0_DAT23 = 47, 74 + MX53_PAD_CSI0_PIXCLK = 48, 75 + MX53_PAD_CSI0_MCLK = 49, 76 + MX53_PAD_CSI0_DATA_EN = 50, 77 + MX53_PAD_CSI0_VSYNC = 51, 78 + MX53_PAD_CSI0_DAT4 = 52, 79 + MX53_PAD_CSI0_DAT5 = 53, 80 + MX53_PAD_CSI0_DAT6 = 54, 81 + MX53_PAD_CSI0_DAT7 = 55, 82 + MX53_PAD_CSI0_DAT8 = 56, 83 + MX53_PAD_CSI0_DAT9 = 57, 84 + MX53_PAD_CSI0_DAT10 = 58, 85 + MX53_PAD_CSI0_DAT11 = 59, 86 + MX53_PAD_CSI0_DAT12 = 60, 87 + MX53_PAD_CSI0_DAT13 = 61, 88 + MX53_PAD_CSI0_DAT14 = 62, 89 + MX53_PAD_CSI0_DAT15 = 63, 90 + MX53_PAD_CSI0_DAT16 = 64, 91 + MX53_PAD_CSI0_DAT17 = 65, 92 + MX53_PAD_CSI0_DAT18 = 66, 93 + MX53_PAD_CSI0_DAT19 = 67, 94 + MX53_PAD_EIM_A25 = 68, 95 + MX53_PAD_EIM_EB2 = 69, 96 + MX53_PAD_EIM_D16 = 70, 97 + MX53_PAD_EIM_D17 = 71, 98 + MX53_PAD_EIM_D18 = 72, 99 + MX53_PAD_EIM_D19 = 73, 100 + MX53_PAD_EIM_D20 = 74, 101 + MX53_PAD_EIM_D21 = 75, 102 + MX53_PAD_EIM_D22 = 76, 103 + MX53_PAD_EIM_D23 = 77, 104 + MX53_PAD_EIM_EB3 = 78, 105 + MX53_PAD_EIM_D24 = 79, 106 + MX53_PAD_EIM_D25 = 80, 107 + MX53_PAD_EIM_D26 = 81, 108 + MX53_PAD_EIM_D27 = 82, 109 + MX53_PAD_EIM_D28 = 83, 110 + MX53_PAD_EIM_D29 = 84, 111 + MX53_PAD_EIM_D30 = 85, 112 + MX53_PAD_EIM_D31 = 86, 113 + MX53_PAD_EIM_A24 = 87, 114 + MX53_PAD_EIM_A23 = 88, 115 + MX53_PAD_EIM_A22 = 89, 116 + MX53_PAD_EIM_A21 = 90, 117 + MX53_PAD_EIM_A20 = 91, 118 + MX53_PAD_EIM_A19 = 92, 119 + MX53_PAD_EIM_A18 = 93, 120 + MX53_PAD_EIM_A17 = 94, 121 + MX53_PAD_EIM_A16 = 95, 122 + MX53_PAD_EIM_CS0 = 96, 123 + MX53_PAD_EIM_CS1 = 97, 124 + MX53_PAD_EIM_OE = 98, 125 + MX53_PAD_EIM_RW = 99, 126 + MX53_PAD_EIM_LBA = 100, 127 + MX53_PAD_EIM_EB0 = 101, 128 + MX53_PAD_EIM_EB1 = 102, 129 + MX53_PAD_EIM_DA0 = 103, 130 + MX53_PAD_EIM_DA1 = 104, 131 + MX53_PAD_EIM_DA2 = 105, 132 + MX53_PAD_EIM_DA3 = 106, 133 + MX53_PAD_EIM_DA4 = 107, 134 + MX53_PAD_EIM_DA5 = 108, 135 + MX53_PAD_EIM_DA6 = 109, 136 + MX53_PAD_EIM_DA7 = 110, 137 + MX53_PAD_EIM_DA8 = 111, 138 + MX53_PAD_EIM_DA9 = 112, 139 + MX53_PAD_EIM_DA10 = 113, 140 + MX53_PAD_EIM_DA11 = 114, 141 + MX53_PAD_EIM_DA12 = 115, 142 + MX53_PAD_EIM_DA13 = 116, 143 + MX53_PAD_EIM_DA14 = 117, 144 + MX53_PAD_EIM_DA15 = 118, 145 + MX53_PAD_NANDF_WE_B = 119, 146 + MX53_PAD_NANDF_RE_B = 120, 147 + MX53_PAD_EIM_WAIT = 121, 148 + MX53_PAD_RESERVE8 = 122, 149 + MX53_PAD_LVDS1_TX3_P = 123, 150 + MX53_PAD_LVDS1_TX2_P = 124, 151 + MX53_PAD_LVDS1_CLK_P = 125, 152 + MX53_PAD_LVDS1_TX1_P = 126, 153 + MX53_PAD_LVDS1_TX0_P = 127, 154 + MX53_PAD_LVDS0_TX3_P = 128, 155 + MX53_PAD_LVDS0_CLK_P = 129, 156 + MX53_PAD_LVDS0_TX2_P = 130, 157 + MX53_PAD_LVDS0_TX1_P = 131, 158 + MX53_PAD_LVDS0_TX0_P = 132, 159 + MX53_PAD_GPIO_10 = 133, 160 + MX53_PAD_GPIO_11 = 134, 161 + MX53_PAD_GPIO_12 = 135, 162 + MX53_PAD_GPIO_13 = 136, 163 + MX53_PAD_GPIO_14 = 137, 164 + MX53_PAD_NANDF_CLE = 138, 165 + MX53_PAD_NANDF_ALE = 139, 166 + MX53_PAD_NANDF_WP_B = 140, 167 + MX53_PAD_NANDF_RB0 = 141, 168 + MX53_PAD_NANDF_CS0 = 142, 169 + MX53_PAD_NANDF_CS1 = 143, 170 + MX53_PAD_NANDF_CS2 = 144, 171 + MX53_PAD_NANDF_CS3 = 145, 172 + MX53_PAD_FEC_MDIO = 146, 173 + MX53_PAD_FEC_REF_CLK = 147, 174 + MX53_PAD_FEC_RX_ER = 148, 175 + MX53_PAD_FEC_CRS_DV = 149, 176 + MX53_PAD_FEC_RXD1 = 150, 177 + MX53_PAD_FEC_RXD0 = 151, 178 + MX53_PAD_FEC_TX_EN = 152, 179 + MX53_PAD_FEC_TXD1 = 153, 180 + MX53_PAD_FEC_TXD0 = 154, 181 + MX53_PAD_FEC_MDC = 155, 182 + MX53_PAD_PATA_DIOW = 156, 183 + MX53_PAD_PATA_DMACK = 157, 184 + MX53_PAD_PATA_DMARQ = 158, 185 + MX53_PAD_PATA_BUFFER_EN = 159, 186 + MX53_PAD_PATA_INTRQ = 160, 187 + MX53_PAD_PATA_DIOR = 161, 188 + MX53_PAD_PATA_RESET_B = 162, 189 + MX53_PAD_PATA_IORDY = 163, 190 + MX53_PAD_PATA_DA_0 = 164, 191 + MX53_PAD_PATA_DA_1 = 165, 192 + MX53_PAD_PATA_DA_2 = 166, 193 + MX53_PAD_PATA_CS_0 = 167, 194 + MX53_PAD_PATA_CS_1 = 168, 195 + MX53_PAD_PATA_DATA0 = 169, 196 + MX53_PAD_PATA_DATA1 = 170, 197 + MX53_PAD_PATA_DATA2 = 171, 198 + MX53_PAD_PATA_DATA3 = 172, 199 + MX53_PAD_PATA_DATA4 = 173, 200 + MX53_PAD_PATA_DATA5 = 174, 201 + MX53_PAD_PATA_DATA6 = 175, 202 + MX53_PAD_PATA_DATA7 = 176, 203 + MX53_PAD_PATA_DATA8 = 177, 204 + MX53_PAD_PATA_DATA9 = 178, 205 + MX53_PAD_PATA_DATA10 = 179, 206 + MX53_PAD_PATA_DATA11 = 180, 207 + MX53_PAD_PATA_DATA12 = 181, 208 + MX53_PAD_PATA_DATA13 = 182, 209 + MX53_PAD_PATA_DATA14 = 183, 210 + MX53_PAD_PATA_DATA15 = 184, 211 + MX53_PAD_SD1_DATA0 = 185, 212 + MX53_PAD_SD1_DATA1 = 186, 213 + MX53_PAD_SD1_CMD = 187, 214 + MX53_PAD_SD1_DATA2 = 188, 215 + MX53_PAD_SD1_CLK = 189, 216 + MX53_PAD_SD1_DATA3 = 190, 217 + MX53_PAD_SD2_CLK = 191, 218 + MX53_PAD_SD2_CMD = 192, 219 + MX53_PAD_SD2_DATA3 = 193, 220 + MX53_PAD_SD2_DATA2 = 194, 221 + MX53_PAD_SD2_DATA1 = 195, 222 + MX53_PAD_SD2_DATA0 = 196, 223 + MX53_PAD_GPIO_0 = 197, 224 + MX53_PAD_GPIO_1 = 198, 225 + MX53_PAD_GPIO_9 = 199, 226 + MX53_PAD_GPIO_3 = 200, 227 + MX53_PAD_GPIO_6 = 201, 228 + MX53_PAD_GPIO_2 = 202, 229 + MX53_PAD_GPIO_4 = 203, 230 + MX53_PAD_GPIO_5 = 204, 231 + MX53_PAD_GPIO_7 = 205, 232 + MX53_PAD_GPIO_8 = 206, 233 + MX53_PAD_GPIO_16 = 207, 234 + MX53_PAD_GPIO_17 = 208, 235 + MX53_PAD_GPIO_18 = 209, 1402 236 }; 1403 237 1404 238 /* Pad names for the pinmux subsystem */ 1405 239 static const struct pinctrl_pin_desc imx53_pinctrl_pads[] = { 240 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE0), 241 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE1), 242 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE2), 243 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE3), 244 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE4), 245 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE5), 246 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE6), 247 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE7), 1406 248 IMX_PINCTRL_PIN(MX53_PAD_GPIO_19), 1407 249 IMX_PINCTRL_PIN(MX53_PAD_KEY_COL0), 1408 250 IMX_PINCTRL_PIN(MX53_PAD_KEY_ROW0), ··· 359 1517 IMX_PINCTRL_PIN(MX53_PAD_NANDF_WE_B), 360 1518 IMX_PINCTRL_PIN(MX53_PAD_NANDF_RE_B), 361 1519 IMX_PINCTRL_PIN(MX53_PAD_EIM_WAIT), 1520 + IMX_PINCTRL_PIN(MX53_PAD_RESERVE8), 362 1521 IMX_PINCTRL_PIN(MX53_PAD_LVDS1_TX3_P), 363 1522 IMX_PINCTRL_PIN(MX53_PAD_LVDS1_TX2_P), 364 1523 IMX_PINCTRL_PIN(MX53_PAD_LVDS1_CLK_P), ··· 452 1609 static struct imx_pinctrl_soc_info imx53_pinctrl_info = { 453 1610 .pins = imx53_pinctrl_pads, 454 1611 .npins = ARRAY_SIZE(imx53_pinctrl_pads), 455 - .pin_regs = imx53_pin_regs, 456 - .npin_regs = ARRAY_SIZE(imx53_pin_regs), 457 1612 }; 458 1613 459 1614 static struct of_device_id imx53_pinctrl_of_match[] = {
+235 -2066
drivers/pinctrl/pinctrl-imx6q.c
··· 23 23 #include "pinctrl-imx.h" 24 24 25 25 enum imx6q_pads { 26 - MX6Q_PAD_SD2_DAT1 = 0, 27 - MX6Q_PAD_SD2_DAT2 = 1, 28 - MX6Q_PAD_SD2_DAT0 = 2, 29 - MX6Q_PAD_RGMII_TXC = 3, 30 - MX6Q_PAD_RGMII_TD0 = 4, 31 - MX6Q_PAD_RGMII_TD1 = 5, 32 - MX6Q_PAD_RGMII_TD2 = 6, 33 - MX6Q_PAD_RGMII_TD3 = 7, 34 - MX6Q_PAD_RGMII_RX_CTL = 8, 35 - MX6Q_PAD_RGMII_RD0 = 9, 36 - MX6Q_PAD_RGMII_TX_CTL = 10, 37 - MX6Q_PAD_RGMII_RD1 = 11, 38 - MX6Q_PAD_RGMII_RD2 = 12, 39 - MX6Q_PAD_RGMII_RD3 = 13, 40 - MX6Q_PAD_RGMII_RXC = 14, 41 - MX6Q_PAD_EIM_A25 = 15, 42 - MX6Q_PAD_EIM_EB2 = 16, 43 - MX6Q_PAD_EIM_D16 = 17, 44 - MX6Q_PAD_EIM_D17 = 18, 45 - MX6Q_PAD_EIM_D18 = 19, 46 - MX6Q_PAD_EIM_D19 = 20, 47 - MX6Q_PAD_EIM_D20 = 21, 48 - MX6Q_PAD_EIM_D21 = 22, 49 - MX6Q_PAD_EIM_D22 = 23, 50 - MX6Q_PAD_EIM_D23 = 24, 51 - MX6Q_PAD_EIM_EB3 = 25, 52 - MX6Q_PAD_EIM_D24 = 26, 53 - MX6Q_PAD_EIM_D25 = 27, 54 - MX6Q_PAD_EIM_D26 = 28, 55 - MX6Q_PAD_EIM_D27 = 29, 56 - MX6Q_PAD_EIM_D28 = 30, 57 - MX6Q_PAD_EIM_D29 = 31, 58 - MX6Q_PAD_EIM_D30 = 32, 59 - MX6Q_PAD_EIM_D31 = 33, 60 - MX6Q_PAD_EIM_A24 = 34, 61 - MX6Q_PAD_EIM_A23 = 35, 62 - MX6Q_PAD_EIM_A22 = 36, 63 - MX6Q_PAD_EIM_A21 = 37, 64 - MX6Q_PAD_EIM_A20 = 38, 65 - MX6Q_PAD_EIM_A19 = 39, 66 - MX6Q_PAD_EIM_A18 = 40, 67 - MX6Q_PAD_EIM_A17 = 41, 68 - MX6Q_PAD_EIM_A16 = 42, 69 - MX6Q_PAD_EIM_CS0 = 43, 70 - MX6Q_PAD_EIM_CS1 = 44, 71 - MX6Q_PAD_EIM_OE = 45, 72 - MX6Q_PAD_EIM_RW = 46, 73 - MX6Q_PAD_EIM_LBA = 47, 74 - MX6Q_PAD_EIM_EB0 = 48, 75 - MX6Q_PAD_EIM_EB1 = 49, 76 - MX6Q_PAD_EIM_DA0 = 50, 77 - MX6Q_PAD_EIM_DA1 = 51, 78 - MX6Q_PAD_EIM_DA2 = 52, 79 - MX6Q_PAD_EIM_DA3 = 53, 80 - MX6Q_PAD_EIM_DA4 = 54, 81 - MX6Q_PAD_EIM_DA5 = 55, 82 - MX6Q_PAD_EIM_DA6 = 56, 83 - MX6Q_PAD_EIM_DA7 = 57, 84 - MX6Q_PAD_EIM_DA8 = 58, 85 - MX6Q_PAD_EIM_DA9 = 59, 86 - MX6Q_PAD_EIM_DA10 = 60, 87 - MX6Q_PAD_EIM_DA11 = 61, 88 - MX6Q_PAD_EIM_DA12 = 62, 89 - MX6Q_PAD_EIM_DA13 = 63, 90 - MX6Q_PAD_EIM_DA14 = 64, 91 - MX6Q_PAD_EIM_DA15 = 65, 92 - MX6Q_PAD_EIM_WAIT = 66, 93 - MX6Q_PAD_EIM_BCLK = 67, 94 - MX6Q_PAD_DI0_DISP_CLK = 68, 95 - MX6Q_PAD_DI0_PIN15 = 69, 96 - MX6Q_PAD_DI0_PIN2 = 70, 97 - MX6Q_PAD_DI0_PIN3 = 71, 98 - MX6Q_PAD_DI0_PIN4 = 72, 99 - MX6Q_PAD_DISP0_DAT0 = 73, 100 - MX6Q_PAD_DISP0_DAT1 = 74, 101 - MX6Q_PAD_DISP0_DAT2 = 75, 102 - MX6Q_PAD_DISP0_DAT3 = 76, 103 - MX6Q_PAD_DISP0_DAT4 = 77, 104 - MX6Q_PAD_DISP0_DAT5 = 78, 105 - MX6Q_PAD_DISP0_DAT6 = 79, 106 - MX6Q_PAD_DISP0_DAT7 = 80, 107 - MX6Q_PAD_DISP0_DAT8 = 81, 108 - MX6Q_PAD_DISP0_DAT9 = 82, 109 - MX6Q_PAD_DISP0_DAT10 = 83, 110 - MX6Q_PAD_DISP0_DAT11 = 84, 111 - MX6Q_PAD_DISP0_DAT12 = 85, 112 - MX6Q_PAD_DISP0_DAT13 = 86, 113 - MX6Q_PAD_DISP0_DAT14 = 87, 114 - MX6Q_PAD_DISP0_DAT15 = 88, 115 - MX6Q_PAD_DISP0_DAT16 = 89, 116 - MX6Q_PAD_DISP0_DAT17 = 90, 117 - MX6Q_PAD_DISP0_DAT18 = 91, 118 - MX6Q_PAD_DISP0_DAT19 = 92, 119 - MX6Q_PAD_DISP0_DAT20 = 93, 120 - MX6Q_PAD_DISP0_DAT21 = 94, 121 - MX6Q_PAD_DISP0_DAT22 = 95, 122 - MX6Q_PAD_DISP0_DAT23 = 96, 123 - MX6Q_PAD_ENET_MDIO = 97, 124 - MX6Q_PAD_ENET_REF_CLK = 98, 125 - MX6Q_PAD_ENET_RX_ER = 99, 126 - MX6Q_PAD_ENET_CRS_DV = 100, 127 - MX6Q_PAD_ENET_RXD1 = 101, 128 - MX6Q_PAD_ENET_RXD0 = 102, 129 - MX6Q_PAD_ENET_TX_EN = 103, 130 - MX6Q_PAD_ENET_TXD1 = 104, 131 - MX6Q_PAD_ENET_TXD0 = 105, 132 - MX6Q_PAD_ENET_MDC = 106, 133 - MX6Q_PAD_DRAM_D40 = 107, 134 - MX6Q_PAD_DRAM_D41 = 108, 135 - MX6Q_PAD_DRAM_D42 = 109, 136 - MX6Q_PAD_DRAM_D43 = 110, 137 - MX6Q_PAD_DRAM_D44 = 111, 138 - MX6Q_PAD_DRAM_D45 = 112, 139 - MX6Q_PAD_DRAM_D46 = 113, 140 - MX6Q_PAD_DRAM_D47 = 114, 141 - MX6Q_PAD_DRAM_SDQS5 = 115, 142 - MX6Q_PAD_DRAM_DQM5 = 116, 143 - MX6Q_PAD_DRAM_D32 = 117, 144 - MX6Q_PAD_DRAM_D33 = 118, 145 - MX6Q_PAD_DRAM_D34 = 119, 146 - MX6Q_PAD_DRAM_D35 = 120, 147 - MX6Q_PAD_DRAM_D36 = 121, 148 - MX6Q_PAD_DRAM_D37 = 122, 149 - MX6Q_PAD_DRAM_D38 = 123, 150 - MX6Q_PAD_DRAM_D39 = 124, 151 - MX6Q_PAD_DRAM_DQM4 = 125, 152 - MX6Q_PAD_DRAM_SDQS4 = 126, 153 - MX6Q_PAD_DRAM_D24 = 127, 154 - MX6Q_PAD_DRAM_D25 = 128, 155 - MX6Q_PAD_DRAM_D26 = 129, 156 - MX6Q_PAD_DRAM_D27 = 130, 157 - MX6Q_PAD_DRAM_D28 = 131, 158 - MX6Q_PAD_DRAM_D29 = 132, 159 - MX6Q_PAD_DRAM_SDQS3 = 133, 160 - MX6Q_PAD_DRAM_D30 = 134, 161 - MX6Q_PAD_DRAM_D31 = 135, 162 - MX6Q_PAD_DRAM_DQM3 = 136, 163 - MX6Q_PAD_DRAM_D16 = 137, 164 - MX6Q_PAD_DRAM_D17 = 138, 165 - MX6Q_PAD_DRAM_D18 = 139, 166 - MX6Q_PAD_DRAM_D19 = 140, 167 - MX6Q_PAD_DRAM_D20 = 141, 168 - MX6Q_PAD_DRAM_D21 = 142, 169 - MX6Q_PAD_DRAM_D22 = 143, 170 - MX6Q_PAD_DRAM_SDQS2 = 144, 171 - MX6Q_PAD_DRAM_D23 = 145, 172 - MX6Q_PAD_DRAM_DQM2 = 146, 173 - MX6Q_PAD_DRAM_A0 = 147, 174 - MX6Q_PAD_DRAM_A1 = 148, 175 - MX6Q_PAD_DRAM_A2 = 149, 176 - MX6Q_PAD_DRAM_A3 = 150, 177 - MX6Q_PAD_DRAM_A4 = 151, 178 - MX6Q_PAD_DRAM_A5 = 152, 179 - MX6Q_PAD_DRAM_A6 = 153, 180 - MX6Q_PAD_DRAM_A7 = 154, 181 - MX6Q_PAD_DRAM_A8 = 155, 182 - MX6Q_PAD_DRAM_A9 = 156, 183 - MX6Q_PAD_DRAM_A10 = 157, 184 - MX6Q_PAD_DRAM_A11 = 158, 185 - MX6Q_PAD_DRAM_A12 = 159, 186 - MX6Q_PAD_DRAM_A13 = 160, 187 - MX6Q_PAD_DRAM_A14 = 161, 188 - MX6Q_PAD_DRAM_A15 = 162, 189 - MX6Q_PAD_DRAM_CAS = 163, 190 - MX6Q_PAD_DRAM_CS0 = 164, 191 - MX6Q_PAD_DRAM_CS1 = 165, 192 - MX6Q_PAD_DRAM_RAS = 166, 193 - MX6Q_PAD_DRAM_RESET = 167, 194 - MX6Q_PAD_DRAM_SDBA0 = 168, 195 - MX6Q_PAD_DRAM_SDBA1 = 169, 196 - MX6Q_PAD_DRAM_SDCLK_0 = 170, 197 - MX6Q_PAD_DRAM_SDBA2 = 171, 198 - MX6Q_PAD_DRAM_SDCKE0 = 172, 199 - MX6Q_PAD_DRAM_SDCLK_1 = 173, 200 - MX6Q_PAD_DRAM_SDCKE1 = 174, 201 - MX6Q_PAD_DRAM_SDODT0 = 175, 202 - MX6Q_PAD_DRAM_SDODT1 = 176, 203 - MX6Q_PAD_DRAM_SDWE = 177, 204 - MX6Q_PAD_DRAM_D0 = 178, 205 - MX6Q_PAD_DRAM_D1 = 179, 206 - MX6Q_PAD_DRAM_D2 = 180, 207 - MX6Q_PAD_DRAM_D3 = 181, 208 - MX6Q_PAD_DRAM_D4 = 182, 209 - MX6Q_PAD_DRAM_D5 = 183, 210 - MX6Q_PAD_DRAM_SDQS0 = 184, 211 - MX6Q_PAD_DRAM_D6 = 185, 212 - MX6Q_PAD_DRAM_D7 = 186, 213 - MX6Q_PAD_DRAM_DQM0 = 187, 214 - MX6Q_PAD_DRAM_D8 = 188, 215 - MX6Q_PAD_DRAM_D9 = 189, 216 - MX6Q_PAD_DRAM_D10 = 190, 217 - MX6Q_PAD_DRAM_D11 = 191, 218 - MX6Q_PAD_DRAM_D12 = 192, 219 - MX6Q_PAD_DRAM_D13 = 193, 220 - MX6Q_PAD_DRAM_D14 = 194, 221 - MX6Q_PAD_DRAM_SDQS1 = 195, 222 - MX6Q_PAD_DRAM_D15 = 196, 223 - MX6Q_PAD_DRAM_DQM1 = 197, 224 - MX6Q_PAD_DRAM_D48 = 198, 225 - MX6Q_PAD_DRAM_D49 = 199, 226 - MX6Q_PAD_DRAM_D50 = 200, 227 - MX6Q_PAD_DRAM_D51 = 201, 228 - MX6Q_PAD_DRAM_D52 = 202, 229 - MX6Q_PAD_DRAM_D53 = 203, 230 - MX6Q_PAD_DRAM_D54 = 204, 231 - MX6Q_PAD_DRAM_D55 = 205, 232 - MX6Q_PAD_DRAM_SDQS6 = 206, 233 - MX6Q_PAD_DRAM_DQM6 = 207, 234 - MX6Q_PAD_DRAM_D56 = 208, 235 - MX6Q_PAD_DRAM_SDQS7 = 209, 236 - MX6Q_PAD_DRAM_D57 = 210, 237 - MX6Q_PAD_DRAM_D58 = 211, 238 - MX6Q_PAD_DRAM_D59 = 212, 239 - MX6Q_PAD_DRAM_D60 = 213, 240 - MX6Q_PAD_DRAM_DQM7 = 214, 241 - MX6Q_PAD_DRAM_D61 = 215, 242 - MX6Q_PAD_DRAM_D62 = 216, 243 - MX6Q_PAD_DRAM_D63 = 217, 244 - MX6Q_PAD_KEY_COL0 = 218, 245 - MX6Q_PAD_KEY_ROW0 = 219, 246 - MX6Q_PAD_KEY_COL1 = 220, 247 - MX6Q_PAD_KEY_ROW1 = 221, 248 - MX6Q_PAD_KEY_COL2 = 222, 249 - MX6Q_PAD_KEY_ROW2 = 223, 250 - MX6Q_PAD_KEY_COL3 = 224, 251 - MX6Q_PAD_KEY_ROW3 = 225, 252 - MX6Q_PAD_KEY_COL4 = 226, 253 - MX6Q_PAD_KEY_ROW4 = 227, 254 - MX6Q_PAD_GPIO_0 = 228, 255 - MX6Q_PAD_GPIO_1 = 229, 256 - MX6Q_PAD_GPIO_9 = 230, 257 - MX6Q_PAD_GPIO_3 = 231, 258 - MX6Q_PAD_GPIO_6 = 232, 259 - MX6Q_PAD_GPIO_2 = 233, 260 - MX6Q_PAD_GPIO_4 = 234, 261 - MX6Q_PAD_GPIO_5 = 235, 262 - MX6Q_PAD_GPIO_7 = 236, 263 - MX6Q_PAD_GPIO_8 = 237, 264 - MX6Q_PAD_GPIO_16 = 238, 265 - MX6Q_PAD_GPIO_17 = 239, 266 - MX6Q_PAD_GPIO_18 = 240, 267 - MX6Q_PAD_GPIO_19 = 241, 268 - MX6Q_PAD_CSI0_PIXCLK = 242, 269 - MX6Q_PAD_CSI0_MCLK = 243, 270 - MX6Q_PAD_CSI0_DATA_EN = 244, 271 - MX6Q_PAD_CSI0_VSYNC = 245, 272 - MX6Q_PAD_CSI0_DAT4 = 246, 273 - MX6Q_PAD_CSI0_DAT5 = 247, 274 - MX6Q_PAD_CSI0_DAT6 = 248, 275 - MX6Q_PAD_CSI0_DAT7 = 249, 276 - MX6Q_PAD_CSI0_DAT8 = 250, 277 - MX6Q_PAD_CSI0_DAT9 = 251, 278 - MX6Q_PAD_CSI0_DAT10 = 252, 279 - MX6Q_PAD_CSI0_DAT11 = 253, 280 - MX6Q_PAD_CSI0_DAT12 = 254, 281 - MX6Q_PAD_CSI0_DAT13 = 255, 282 - MX6Q_PAD_CSI0_DAT14 = 256, 283 - MX6Q_PAD_CSI0_DAT15 = 257, 284 - MX6Q_PAD_CSI0_DAT16 = 258, 285 - MX6Q_PAD_CSI0_DAT17 = 259, 286 - MX6Q_PAD_CSI0_DAT18 = 260, 287 - MX6Q_PAD_CSI0_DAT19 = 261, 288 - MX6Q_PAD_JTAG_TMS = 262, 289 - MX6Q_PAD_JTAG_MOD = 263, 290 - MX6Q_PAD_JTAG_TRSTB = 264, 291 - MX6Q_PAD_JTAG_TDI = 265, 292 - MX6Q_PAD_JTAG_TCK = 266, 293 - MX6Q_PAD_JTAG_TDO = 267, 294 - MX6Q_PAD_LVDS1_TX3_P = 268, 295 - MX6Q_PAD_LVDS1_TX2_P = 269, 296 - MX6Q_PAD_LVDS1_CLK_P = 270, 297 - MX6Q_PAD_LVDS1_TX1_P = 271, 298 - MX6Q_PAD_LVDS1_TX0_P = 272, 299 - MX6Q_PAD_LVDS0_TX3_P = 273, 300 - MX6Q_PAD_LVDS0_CLK_P = 274, 301 - MX6Q_PAD_LVDS0_TX2_P = 275, 302 - MX6Q_PAD_LVDS0_TX1_P = 276, 303 - MX6Q_PAD_LVDS0_TX0_P = 277, 304 - MX6Q_PAD_TAMPER = 278, 305 - MX6Q_PAD_PMIC_ON_REQ = 279, 306 - MX6Q_PAD_PMIC_STBY_REQ = 280, 307 - MX6Q_PAD_POR_B = 281, 308 - MX6Q_PAD_BOOT_MODE1 = 282, 309 - MX6Q_PAD_RESET_IN_B = 283, 310 - MX6Q_PAD_BOOT_MODE0 = 284, 311 - MX6Q_PAD_TEST_MODE = 285, 312 - MX6Q_PAD_SD3_DAT7 = 286, 313 - MX6Q_PAD_SD3_DAT6 = 287, 314 - MX6Q_PAD_SD3_DAT5 = 288, 315 - MX6Q_PAD_SD3_DAT4 = 289, 316 - MX6Q_PAD_SD3_CMD = 290, 317 - MX6Q_PAD_SD3_CLK = 291, 318 - MX6Q_PAD_SD3_DAT0 = 292, 319 - MX6Q_PAD_SD3_DAT1 = 293, 320 - MX6Q_PAD_SD3_DAT2 = 294, 321 - MX6Q_PAD_SD3_DAT3 = 295, 322 - MX6Q_PAD_SD3_RST = 296, 323 - MX6Q_PAD_NANDF_CLE = 297, 324 - MX6Q_PAD_NANDF_ALE = 298, 325 - MX6Q_PAD_NANDF_WP_B = 299, 326 - MX6Q_PAD_NANDF_RB0 = 300, 327 - MX6Q_PAD_NANDF_CS0 = 301, 328 - MX6Q_PAD_NANDF_CS1 = 302, 329 - MX6Q_PAD_NANDF_CS2 = 303, 330 - MX6Q_PAD_NANDF_CS3 = 304, 331 - MX6Q_PAD_SD4_CMD = 305, 332 - MX6Q_PAD_SD4_CLK = 306, 333 - MX6Q_PAD_NANDF_D0 = 307, 334 - MX6Q_PAD_NANDF_D1 = 308, 335 - MX6Q_PAD_NANDF_D2 = 309, 336 - MX6Q_PAD_NANDF_D3 = 310, 337 - MX6Q_PAD_NANDF_D4 = 311, 338 - MX6Q_PAD_NANDF_D5 = 312, 339 - MX6Q_PAD_NANDF_D6 = 313, 340 - MX6Q_PAD_NANDF_D7 = 314, 341 - MX6Q_PAD_SD4_DAT0 = 315, 342 - MX6Q_PAD_SD4_DAT1 = 316, 343 - MX6Q_PAD_SD4_DAT2 = 317, 344 - MX6Q_PAD_SD4_DAT3 = 318, 345 - MX6Q_PAD_SD4_DAT4 = 319, 346 - MX6Q_PAD_SD4_DAT5 = 320, 347 - MX6Q_PAD_SD4_DAT6 = 321, 348 - MX6Q_PAD_SD4_DAT7 = 322, 349 - MX6Q_PAD_SD1_DAT1 = 323, 350 - MX6Q_PAD_SD1_DAT0 = 324, 351 - MX6Q_PAD_SD1_DAT3 = 325, 352 - MX6Q_PAD_SD1_CMD = 326, 353 - MX6Q_PAD_SD1_DAT2 = 327, 354 - MX6Q_PAD_SD1_CLK = 328, 355 - MX6Q_PAD_SD2_CLK = 329, 356 - MX6Q_PAD_SD2_CMD = 330, 357 - MX6Q_PAD_SD2_DAT3 = 331, 358 - }; 359 - 360 - /* imx6q register maps */ 361 - static struct imx_pin_reg imx6q_pin_regs[] = { 362 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 0, 0x0000, 0), /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */ 363 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 1, 0x0834, 0), /* MX6Q_PAD_SD2_DAT1__ECSPI5_SS0 */ 364 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 2, 0x0000, 0), /* MX6Q_PAD_SD2_DAT1__WEIM_WEIM_CS_2 */ 365 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 3, 0x07C8, 0), /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */ 366 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 4, 0x08F0, 0), /* MX6Q_PAD_SD2_DAT1__KPP_COL_7 */ 367 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 5, 0x0000, 0), /* MX6Q_PAD_SD2_DAT1__GPIO_1_14 */ 368 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 6, 0x0000, 0), /* MX6Q_PAD_SD2_DAT1__CCM_WAIT */ 369 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT1, 0x0360, 0x004C, 7, 0x0000, 0), /* MX6Q_PAD_SD2_DAT1__ANATOP_TESTO_0 */ 370 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 0, 0x0000, 0), /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */ 371 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 1, 0x0838, 0), /* MX6Q_PAD_SD2_DAT2__ECSPI5_SS1 */ 372 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 2, 0x0000, 0), /* MX6Q_PAD_SD2_DAT2__WEIM_WEIM_CS_3 */ 373 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 3, 0x07B8, 0), /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */ 374 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 4, 0x08F8, 0), /* MX6Q_PAD_SD2_DAT2__KPP_ROW_6 */ 375 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 5, 0x0000, 0), /* MX6Q_PAD_SD2_DAT2__GPIO_1_13 */ 376 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 6, 0x0000, 0), /* MX6Q_PAD_SD2_DAT2__CCM_STOP */ 377 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT2, 0x0364, 0x0050, 7, 0x0000, 0), /* MX6Q_PAD_SD2_DAT2__ANATOP_TESTO_1 */ 378 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 0, 0x0000, 0), /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */ 379 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 1, 0x082C, 0), /* MX6Q_PAD_SD2_DAT0__ECSPI5_MISO */ 380 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 3, 0x07B4, 0), /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */ 381 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 4, 0x08FC, 0), /* MX6Q_PAD_SD2_DAT0__KPP_ROW_7 */ 382 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 5, 0x0000, 0), /* MX6Q_PAD_SD2_DAT0__GPIO_1_15 */ 383 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 6, 0x0000, 0), /* MX6Q_PAD_SD2_DAT0__DCIC2_DCIC_OUT */ 384 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT0, 0x0368, 0x0054, 7, 0x0000, 0), /* MX6Q_PAD_SD2_DAT0__TESTO_2 */ 385 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TXC__USBOH3_H2_DATA */ 386 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */ 387 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 2, 0x0918, 0), /* MX6Q_PAD_RGMII_TXC__SPDIF_SPDIF_EXTCLK */ 388 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TXC__GPIO_6_19 */ 389 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TXC__MIPI_CORE_DPHY_IN_0 */ 390 - IMX_PIN_REG(MX6Q_PAD_RGMII_TXC, 0x036C, 0x0058, 7, 0x0000, 0), /* MX6Q_PAD_RGMII_TXC__ANATOP_24M_OUT */ 391 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD0, 0x0370, 0x005C, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TD0__MIPI_HSI_CRL_TX_RDY */ 392 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD0, 0x0370, 0x005C, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */ 393 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD0, 0x0370, 0x005C, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TD0__GPIO_6_20 */ 394 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD0, 0x0370, 0x005C, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TD0__MIPI_CORE_DPHY_IN_1 */ 395 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD1, 0x0374, 0x0060, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TD1__MIPI_HSI_CRL_RX_FLG */ 396 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD1, 0x0374, 0x0060, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */ 397 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD1, 0x0374, 0x0060, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TD1__GPIO_6_21 */ 398 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD1, 0x0374, 0x0060, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TD1__MIPI_CORE_DPHY_IN_2 */ 399 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD1, 0x0374, 0x0060, 7, 0x0000, 0), /* MX6Q_PAD_RGMII_TD1__CCM_PLL3_BYP */ 400 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD2, 0x0378, 0x0064, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TD2__MIPI_HSI_CRL_RX_DTA */ 401 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD2, 0x0378, 0x0064, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */ 402 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD2, 0x0378, 0x0064, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TD2__GPIO_6_22 */ 403 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD2, 0x0378, 0x0064, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TD2__MIPI_CORE_DPHY_IN_3 */ 404 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD2, 0x0378, 0x0064, 7, 0x0000, 0), /* MX6Q_PAD_RGMII_TD2__CCM_PLL2_BYP */ 405 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD3, 0x037C, 0x0068, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TD3__MIPI_HSI_CRL_RX_WAK */ 406 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD3, 0x037C, 0x0068, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */ 407 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD3, 0x037C, 0x0068, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TD3__GPIO_6_23 */ 408 - IMX_PIN_REG(MX6Q_PAD_RGMII_TD3, 0x037C, 0x0068, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TD3__MIPI_CORE_DPHY_IN_4 */ 409 - IMX_PIN_REG(MX6Q_PAD_RGMII_RX_CTL, 0x0380, 0x006C, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RX_CTL__USBOH3_H3_DATA */ 410 - IMX_PIN_REG(MX6Q_PAD_RGMII_RX_CTL, 0x0380, 0x006C, 1, 0x0858, 0), /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */ 411 - IMX_PIN_REG(MX6Q_PAD_RGMII_RX_CTL, 0x0380, 0x006C, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RX_CTL__GPIO_6_24 */ 412 - IMX_PIN_REG(MX6Q_PAD_RGMII_RX_CTL, 0x0380, 0x006C, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RX_CTL__MIPI_DPHY_IN_5 */ 413 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD0, 0x0384, 0x0070, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RD0__MIPI_HSI_CRL_RX_RDY */ 414 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD0, 0x0384, 0x0070, 1, 0x0848, 0), /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */ 415 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD0, 0x0384, 0x0070, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RD0__GPIO_6_25 */ 416 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD0, 0x0384, 0x0070, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RD0__MIPI_CORE_DPHY_IN_6 */ 417 - IMX_PIN_REG(MX6Q_PAD_RGMII_TX_CTL, 0x0388, 0x0074, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_TX_CTL__USBOH3_H2_STROBE */ 418 - IMX_PIN_REG(MX6Q_PAD_RGMII_TX_CTL, 0x0388, 0x0074, 1, 0x0000, 0), /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */ 419 - IMX_PIN_REG(MX6Q_PAD_RGMII_TX_CTL, 0x0388, 0x0074, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_TX_CTL__GPIO_6_26 */ 420 - IMX_PIN_REG(MX6Q_PAD_RGMII_TX_CTL, 0x0388, 0x0074, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_TX_CTL__CORE_DPHY_IN_7 */ 421 - IMX_PIN_REG(MX6Q_PAD_RGMII_TX_CTL, 0x0388, 0x0074, 7, 0x083C, 0), /* MX6Q_PAD_RGMII_TX_CTL__ANATOP_REF_OUT */ 422 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD1, 0x038C, 0x0078, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RD1__MIPI_HSI_CTRL_TX_FL */ 423 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD1, 0x038C, 0x0078, 1, 0x084C, 0), /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */ 424 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD1, 0x038C, 0x0078, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RD1__GPIO_6_27 */ 425 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD1, 0x038C, 0x0078, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RD1__CORE_DPHY_TEST_IN_8 */ 426 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD1, 0x038C, 0x0078, 7, 0x0000, 0), /* MX6Q_PAD_RGMII_RD1__SJC_FAIL */ 427 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD2, 0x0390, 0x007C, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RD2__MIPI_HSI_CRL_TX_DTA */ 428 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD2, 0x0390, 0x007C, 1, 0x0850, 0), /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */ 429 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD2, 0x0390, 0x007C, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RD2__GPIO_6_28 */ 430 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD2, 0x0390, 0x007C, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RD2__MIPI_CORE_DPHY_IN_9 */ 431 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD3, 0x0394, 0x0080, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RD3__MIPI_HSI_CRL_TX_WAK */ 432 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD3, 0x0394, 0x0080, 1, 0x0854, 0), /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */ 433 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD3, 0x0394, 0x0080, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RD3__GPIO_6_29 */ 434 - IMX_PIN_REG(MX6Q_PAD_RGMII_RD3, 0x0394, 0x0080, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RD3__MIPI_CORE_DPHY_IN10 */ 435 - IMX_PIN_REG(MX6Q_PAD_RGMII_RXC, 0x0398, 0x0084, 0, 0x0000, 0), /* MX6Q_PAD_RGMII_RXC__USBOH3_H3_STROBE */ 436 - IMX_PIN_REG(MX6Q_PAD_RGMII_RXC, 0x0398, 0x0084, 1, 0x0844, 0), /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */ 437 - IMX_PIN_REG(MX6Q_PAD_RGMII_RXC, 0x0398, 0x0084, 5, 0x0000, 0), /* MX6Q_PAD_RGMII_RXC__GPIO_6_30 */ 438 - IMX_PIN_REG(MX6Q_PAD_RGMII_RXC, 0x0398, 0x0084, 6, 0x0000, 0), /* MX6Q_PAD_RGMII_RXC__MIPI_CORE_DPHY_IN11 */ 439 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A25__WEIM_WEIM_A_25 */ 440 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A25__ECSPI4_SS1 */ 441 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 2, 0x0000, 0), /* MX6Q_PAD_EIM_A25__ECSPI2_RDY */ 442 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A25__IPU1_DI1_PIN12 */ 443 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A25__IPU1_DI0_D1_CS */ 444 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A25__GPIO_5_2 */ 445 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 6, 0x088C, 0), /* MX6Q_PAD_EIM_A25__HDMI_TX_CEC_LINE */ 446 - IMX_PIN_REG(MX6Q_PAD_EIM_A25, 0x039C, 0x0088, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A25__PL301_PER1_HBURST_0 */ 447 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_EB2__WEIM_WEIM_EB_2 */ 448 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 1, 0x0800, 0), /* MX6Q_PAD_EIM_EB2__ECSPI1_SS0 */ 449 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 2, 0x07EC, 0), /* MX6Q_PAD_EIM_EB2__CCM_DI1_EXT_CLK */ 450 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 3, 0x08D4, 0), /* MX6Q_PAD_EIM_EB2__IPU2_CSI1_D_19 */ 451 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 4, 0x0890, 0), /* MX6Q_PAD_EIM_EB2__HDMI_TX_DDC_SCL */ 452 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_EB2__GPIO_2_30 */ 453 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 6, 0x08A0, 0), /* MX6Q_PAD_EIM_EB2__I2C2_SCL */ 454 - IMX_PIN_REG(MX6Q_PAD_EIM_EB2, 0x03A0, 0x008C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_EB2__SRC_BT_CFG_30 */ 455 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D16__WEIM_WEIM_D_16 */ 456 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 1, 0x07F4, 0), /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */ 457 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D16__IPU1_DI0_PIN5 */ 458 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 3, 0x08D0, 0), /* MX6Q_PAD_EIM_D16__IPU2_CSI1_D_18 */ 459 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 4, 0x0894, 0), /* MX6Q_PAD_EIM_D16__HDMI_TX_DDC_SDA */ 460 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D16__GPIO_3_16 */ 461 - IMX_PIN_REG(MX6Q_PAD_EIM_D16, 0x03A4, 0x0090, 6, 0x08A4, 0), /* MX6Q_PAD_EIM_D16__I2C2_SDA */ 462 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D17__WEIM_WEIM_D_17 */ 463 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 1, 0x07F8, 0), /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */ 464 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D17__IPU1_DI0_PIN6 */ 465 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 3, 0x08E0, 0), /* MX6Q_PAD_EIM_D17__IPU2_CSI1_PIXCLK */ 466 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D17__DCIC1_DCIC_OUT */ 467 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D17__GPIO_3_17 */ 468 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 6, 0x08A8, 0), /* MX6Q_PAD_EIM_D17__I2C3_SCL */ 469 - IMX_PIN_REG(MX6Q_PAD_EIM_D17, 0x03A8, 0x0094, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D17__PL301_PER1_HBURST_1 */ 470 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D18__WEIM_WEIM_D_18 */ 471 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 1, 0x07FC, 0), /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */ 472 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D18__IPU1_DI0_PIN7 */ 473 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 3, 0x08CC, 0), /* MX6Q_PAD_EIM_D18__IPU2_CSI1_D_17 */ 474 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D18__IPU1_DI1_D0_CS */ 475 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D18__GPIO_3_18 */ 476 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 6, 0x08AC, 0), /* MX6Q_PAD_EIM_D18__I2C3_SDA */ 477 - IMX_PIN_REG(MX6Q_PAD_EIM_D18, 0x03AC, 0x0098, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D18__PL301_PER1_HBURST_2 */ 478 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D19__WEIM_WEIM_D_19 */ 479 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 1, 0x0804, 0), /* MX6Q_PAD_EIM_D19__ECSPI1_SS1 */ 480 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D19__IPU1_DI0_PIN8 */ 481 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 3, 0x08C8, 0), /* MX6Q_PAD_EIM_D19__IPU2_CSI1_D_16 */ 482 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 4, 0x091C, 0), /* MX6Q_PAD_EIM_D19__UART1_CTS */ 483 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D19__GPIO_3_19 */ 484 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D19__EPIT1_EPITO */ 485 - IMX_PIN_REG(MX6Q_PAD_EIM_D19, 0x03B0, 0x009C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D19__PL301_PER1_HRESP */ 486 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D20__WEIM_WEIM_D_20 */ 487 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 1, 0x0824, 0), /* MX6Q_PAD_EIM_D20__ECSPI4_SS0 */ 488 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D20__IPU1_DI0_PIN16 */ 489 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 3, 0x08C4, 0), /* MX6Q_PAD_EIM_D20__IPU2_CSI1_D_15 */ 490 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 4, 0x091C, 1), /* MX6Q_PAD_EIM_D20__UART1_RTS */ 491 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D20__GPIO_3_20 */ 492 - IMX_PIN_REG(MX6Q_PAD_EIM_D20, 0x03B4, 0x00A0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D20__EPIT2_EPITO */ 493 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D21__WEIM_WEIM_D_21 */ 494 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D21__ECSPI4_SCLK */ 495 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D21__IPU1_DI0_PIN17 */ 496 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 3, 0x08B4, 0), /* MX6Q_PAD_EIM_D21__IPU2_CSI1_D_11 */ 497 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 4, 0x0944, 0), /* MX6Q_PAD_EIM_D21__USBOH3_USBOTG_OC */ 498 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D21__GPIO_3_21 */ 499 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 6, 0x0898, 0), /* MX6Q_PAD_EIM_D21__I2C1_SCL */ 500 - IMX_PIN_REG(MX6Q_PAD_EIM_D21, 0x03B8, 0x00A4, 7, 0x0914, 0), /* MX6Q_PAD_EIM_D21__SPDIF_IN1 */ 501 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D22__WEIM_WEIM_D_22 */ 502 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D22__ECSPI4_MISO */ 503 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D22__IPU1_DI0_PIN1 */ 504 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 3, 0x08B0, 0), /* MX6Q_PAD_EIM_D22__IPU2_CSI1_D_10 */ 505 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D22__USBOH3_USBOTG_PWR */ 506 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D22__GPIO_3_22 */ 507 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D22__SPDIF_OUT1 */ 508 - IMX_PIN_REG(MX6Q_PAD_EIM_D22, 0x03BC, 0x00A8, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D22__PL301_PER1_HWRITE */ 509 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D23__WEIM_WEIM_D_23 */ 510 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D23__IPU1_DI0_D0_CS */ 511 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 2, 0x092C, 0), /* MX6Q_PAD_EIM_D23__UART3_CTS */ 512 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 3, 0x0000, 0), /* MX6Q_PAD_EIM_D23__UART1_DCD */ 513 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 4, 0x08D8, 0), /* MX6Q_PAD_EIM_D23__IPU2_CSI1_DATA_EN */ 514 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D23__GPIO_3_23 */ 515 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D23__IPU1_DI1_PIN2 */ 516 - IMX_PIN_REG(MX6Q_PAD_EIM_D23, 0x03C0, 0x00AC, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D23__IPU1_DI1_PIN14 */ 517 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__WEIM_WEIM_EB_3 */ 518 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 1, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__ECSPI4_RDY */ 519 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 2, 0x092C, 1), /* MX6Q_PAD_EIM_EB3__UART3_RTS */ 520 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 3, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__UART1_RI */ 521 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 4, 0x08DC, 0), /* MX6Q_PAD_EIM_EB3__IPU2_CSI1_HSYNC */ 522 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__GPIO_2_31 */ 523 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__IPU1_DI1_PIN3 */ 524 - IMX_PIN_REG(MX6Q_PAD_EIM_EB3, 0x03C4, 0x00B0, 7, 0x0000, 0), /* MX6Q_PAD_EIM_EB3__SRC_BT_CFG_31 */ 525 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D24__WEIM_WEIM_D_24 */ 526 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D24__ECSPI4_SS2 */ 527 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D24__UART3_TXD */ 528 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 3, 0x0808, 0), /* MX6Q_PAD_EIM_D24__ECSPI1_SS2 */ 529 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D24__ECSPI2_SS2 */ 530 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D24__GPIO_3_24 */ 531 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 6, 0x07D8, 0), /* MX6Q_PAD_EIM_D24__AUDMUX_AUD5_RXFS */ 532 - IMX_PIN_REG(MX6Q_PAD_EIM_D24, 0x03C8, 0x00B4, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D24__UART1_DTR */ 533 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D25__WEIM_WEIM_D_25 */ 534 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D25__ECSPI4_SS3 */ 535 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 2, 0x0930, 1), /* MX6Q_PAD_EIM_D25__UART3_RXD */ 536 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 3, 0x080C, 0), /* MX6Q_PAD_EIM_D25__ECSPI1_SS3 */ 537 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D25__ECSPI2_SS3 */ 538 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D25__GPIO_3_25 */ 539 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 6, 0x07D4, 0), /* MX6Q_PAD_EIM_D25__AUDMUX_AUD5_RXC */ 540 - IMX_PIN_REG(MX6Q_PAD_EIM_D25, 0x03CC, 0x00B8, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D25__UART1_DSR */ 541 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D26__WEIM_WEIM_D_26 */ 542 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D26__IPU1_DI1_PIN11 */ 543 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D26__IPU1_CSI0_D_1 */ 544 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 3, 0x08C0, 0), /* MX6Q_PAD_EIM_D26__IPU2_CSI1_D_14 */ 545 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 4, 0x0000, 0), /* MX6Q_PAD_EIM_D26__UART2_TXD */ 546 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D26__GPIO_3_26 */ 547 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D26__IPU1_SISG_2 */ 548 - IMX_PIN_REG(MX6Q_PAD_EIM_D26, 0x03D0, 0x00BC, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D26__IPU1_DISP1_DAT_22 */ 549 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D27__WEIM_WEIM_D_27 */ 550 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D27__IPU1_DI1_PIN13 */ 551 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D27__IPU1_CSI0_D_0 */ 552 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 3, 0x08BC, 0), /* MX6Q_PAD_EIM_D27__IPU2_CSI1_D_13 */ 553 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 4, 0x0928, 1), /* MX6Q_PAD_EIM_D27__UART2_RXD */ 554 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D27__GPIO_3_27 */ 555 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D27__IPU1_SISG_3 */ 556 - IMX_PIN_REG(MX6Q_PAD_EIM_D27, 0x03D4, 0x00C0, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D27__IPU1_DISP1_DAT_23 */ 557 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D28__WEIM_WEIM_D_28 */ 558 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 1, 0x089C, 0), /* MX6Q_PAD_EIM_D28__I2C1_SDA */ 559 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D28__ECSPI4_MOSI */ 560 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 3, 0x08B8, 0), /* MX6Q_PAD_EIM_D28__IPU2_CSI1_D_12 */ 561 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 4, 0x0924, 0), /* MX6Q_PAD_EIM_D28__UART2_CTS */ 562 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D28__GPIO_3_28 */ 563 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D28__IPU1_EXT_TRIG */ 564 - IMX_PIN_REG(MX6Q_PAD_EIM_D28, 0x03D8, 0x00C4, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D28__IPU1_DI0_PIN13 */ 565 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D29__WEIM_WEIM_D_29 */ 566 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D29__IPU1_DI1_PIN15 */ 567 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 2, 0x0824, 1), /* MX6Q_PAD_EIM_D29__ECSPI4_SS0 */ 568 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 4, 0x0924, 1), /* MX6Q_PAD_EIM_D29__UART2_RTS */ 569 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D29__GPIO_3_29 */ 570 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 6, 0x08E4, 0), /* MX6Q_PAD_EIM_D29__IPU2_CSI1_VSYNC */ 571 - IMX_PIN_REG(MX6Q_PAD_EIM_D29, 0x03DC, 0x00C8, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D29__IPU1_DI0_PIN14 */ 572 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D30__WEIM_WEIM_D_30 */ 573 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D30__IPU1_DISP1_DAT_21 */ 574 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D30__IPU1_DI0_PIN11 */ 575 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 3, 0x0000, 0), /* MX6Q_PAD_EIM_D30__IPU1_CSI0_D_3 */ 576 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 4, 0x092C, 2), /* MX6Q_PAD_EIM_D30__UART3_CTS */ 577 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D30__GPIO_3_30 */ 578 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 6, 0x0948, 0), /* MX6Q_PAD_EIM_D30__USBOH3_USBH1_OC */ 579 - IMX_PIN_REG(MX6Q_PAD_EIM_D30, 0x03E0, 0x00CC, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D30__PL301_PER1_HPROT_0 */ 580 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_D31__WEIM_WEIM_D_31 */ 581 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 1, 0x0000, 0), /* MX6Q_PAD_EIM_D31__IPU1_DISP1_DAT_20 */ 582 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 2, 0x0000, 0), /* MX6Q_PAD_EIM_D31__IPU1_DI0_PIN12 */ 583 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 3, 0x0000, 0), /* MX6Q_PAD_EIM_D31__IPU1_CSI0_D_2 */ 584 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 4, 0x092C, 3), /* MX6Q_PAD_EIM_D31__UART3_RTS */ 585 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_D31__GPIO_3_31 */ 586 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_D31__USBOH3_USBH1_PWR */ 587 - IMX_PIN_REG(MX6Q_PAD_EIM_D31, 0x03E4, 0x00D0, 7, 0x0000, 0), /* MX6Q_PAD_EIM_D31__PL301_PER1_HPROT_1 */ 588 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A24__WEIM_WEIM_A_24 */ 589 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A24__IPU1_DISP1_DAT_19 */ 590 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 2, 0x08D4, 1), /* MX6Q_PAD_EIM_A24__IPU2_CSI1_D_19 */ 591 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A24__IPU2_SISG_2 */ 592 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A24__IPU1_SISG_2 */ 593 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A24__GPIO_5_4 */ 594 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A24__PL301_PER1_HPROT_2 */ 595 - IMX_PIN_REG(MX6Q_PAD_EIM_A24, 0x03E8, 0x00D4, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A24__SRC_BT_CFG_24 */ 596 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A23__WEIM_WEIM_A_23 */ 597 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A23__IPU1_DISP1_DAT_18 */ 598 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 2, 0x08D0, 1), /* MX6Q_PAD_EIM_A23__IPU2_CSI1_D_18 */ 599 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A23__IPU2_SISG_3 */ 600 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A23__IPU1_SISG_3 */ 601 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A23__GPIO_6_6 */ 602 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A23__PL301_PER1_HPROT_3 */ 603 - IMX_PIN_REG(MX6Q_PAD_EIM_A23, 0x03EC, 0x00D8, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A23__SRC_BT_CFG_23 */ 604 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A22__WEIM_WEIM_A_22 */ 605 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A22__IPU1_DISP1_DAT_17 */ 606 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 2, 0x08CC, 1), /* MX6Q_PAD_EIM_A22__IPU2_CSI1_D_17 */ 607 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A22__GPIO_2_16 */ 608 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A22__TPSMP_HDATA_0 */ 609 - IMX_PIN_REG(MX6Q_PAD_EIM_A22, 0x03F0, 0x00DC, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A22__SRC_BT_CFG_22 */ 610 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A21__WEIM_WEIM_A_21 */ 611 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A21__IPU1_DISP1_DAT_16 */ 612 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 2, 0x08C8, 1), /* MX6Q_PAD_EIM_A21__IPU2_CSI1_D_16 */ 613 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A21__RESERVED_RESERVED */ 614 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A21__MIPI_CORE_DPHY_OUT_18 */ 615 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A21__GPIO_2_17 */ 616 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A21__TPSMP_HDATA_1 */ 617 - IMX_PIN_REG(MX6Q_PAD_EIM_A21, 0x03F4, 0x00E0, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A21__SRC_BT_CFG_21 */ 618 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A20__WEIM_WEIM_A_20 */ 619 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A20__IPU1_DISP1_DAT_15 */ 620 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 2, 0x08C4, 1), /* MX6Q_PAD_EIM_A20__IPU2_CSI1_D_15 */ 621 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A20__RESERVED_RESERVED */ 622 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A20__MIPI_CORE_DPHY_OUT_19 */ 623 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A20__GPIO_2_18 */ 624 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A20__TPSMP_HDATA_2 */ 625 - IMX_PIN_REG(MX6Q_PAD_EIM_A20, 0x03F8, 0x00E4, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A20__SRC_BT_CFG_20 */ 626 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A19__WEIM_WEIM_A_19 */ 627 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A19__IPU1_DISP1_DAT_14 */ 628 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 2, 0x08C0, 1), /* MX6Q_PAD_EIM_A19__IPU2_CSI1_D_14 */ 629 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A19__RESERVED_RESERVED */ 630 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A19__MIPI_CORE_DPHY_OUT_20 */ 631 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A19__GPIO_2_19 */ 632 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A19__TPSMP_HDATA_3 */ 633 - IMX_PIN_REG(MX6Q_PAD_EIM_A19, 0x03FC, 0x00E8, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A19__SRC_BT_CFG_19 */ 634 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A18__WEIM_WEIM_A_18 */ 635 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A18__IPU1_DISP1_DAT_13 */ 636 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 2, 0x08BC, 1), /* MX6Q_PAD_EIM_A18__IPU2_CSI1_D_13 */ 637 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A18__RESERVED_RESERVED */ 638 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A18__MIPI_CORE_DPHY_OUT_21 */ 639 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A18__GPIO_2_20 */ 640 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A18__TPSMP_HDATA_4 */ 641 - IMX_PIN_REG(MX6Q_PAD_EIM_A18, 0x0400, 0x00EC, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A18__SRC_BT_CFG_18 */ 642 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A17__WEIM_WEIM_A_17 */ 643 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A17__IPU1_DISP1_DAT_12 */ 644 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 2, 0x08B8, 1), /* MX6Q_PAD_EIM_A17__IPU2_CSI1_D_12 */ 645 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 3, 0x0000, 0), /* MX6Q_PAD_EIM_A17__RESERVED_RESERVED */ 646 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A17__MIPI_CORE_DPHY_OUT_22 */ 647 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A17__GPIO_2_21 */ 648 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A17__TPSMP_HDATA_5 */ 649 - IMX_PIN_REG(MX6Q_PAD_EIM_A17, 0x0404, 0x00F0, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A17__SRC_BT_CFG_17 */ 650 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 0, 0x0000, 0), /* MX6Q_PAD_EIM_A16__WEIM_WEIM_A_16 */ 651 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 1, 0x0000, 0), /* MX6Q_PAD_EIM_A16__IPU1_DI1_DISP_CLK */ 652 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 2, 0x08E0, 1), /* MX6Q_PAD_EIM_A16__IPU2_CSI1_PIXCLK */ 653 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 4, 0x0000, 0), /* MX6Q_PAD_EIM_A16__MIPI_CORE_DPHY_OUT_23 */ 654 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 5, 0x0000, 0), /* MX6Q_PAD_EIM_A16__GPIO_2_22 */ 655 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 6, 0x0000, 0), /* MX6Q_PAD_EIM_A16__TPSMP_HDATA_6 */ 656 - IMX_PIN_REG(MX6Q_PAD_EIM_A16, 0x0408, 0x00F4, 7, 0x0000, 0), /* MX6Q_PAD_EIM_A16__SRC_BT_CFG_16 */ 657 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 0, 0x0000, 0), /* MX6Q_PAD_EIM_CS0__WEIM_WEIM_CS_0 */ 658 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 1, 0x0000, 0), /* MX6Q_PAD_EIM_CS0__IPU1_DI1_PIN5 */ 659 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 2, 0x0810, 0), /* MX6Q_PAD_EIM_CS0__ECSPI2_SCLK */ 660 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 4, 0x0000, 0), /* MX6Q_PAD_EIM_CS0__MIPI_CORE_DPHY_OUT_24 */ 661 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 5, 0x0000, 0), /* MX6Q_PAD_EIM_CS0__GPIO_2_23 */ 662 - IMX_PIN_REG(MX6Q_PAD_EIM_CS0, 0x040C, 0x00F8, 6, 0x0000, 0), /* MX6Q_PAD_EIM_CS0__TPSMP_HDATA_7 */ 663 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 0, 0x0000, 0), /* MX6Q_PAD_EIM_CS1__WEIM_WEIM_CS_1 */ 664 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 1, 0x0000, 0), /* MX6Q_PAD_EIM_CS1__IPU1_DI1_PIN6 */ 665 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 2, 0x0818, 0), /* MX6Q_PAD_EIM_CS1__ECSPI2_MOSI */ 666 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 4, 0x0000, 0), /* MX6Q_PAD_EIM_CS1__MIPI_CORE_DPHY_OUT_25 */ 667 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 5, 0x0000, 0), /* MX6Q_PAD_EIM_CS1__GPIO_2_24 */ 668 - IMX_PIN_REG(MX6Q_PAD_EIM_CS1, 0x0410, 0x00FC, 6, 0x0000, 0), /* MX6Q_PAD_EIM_CS1__TPSMP_HDATA_8 */ 669 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 0, 0x0000, 0), /* MX6Q_PAD_EIM_OE__WEIM_WEIM_OE */ 670 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 1, 0x0000, 0), /* MX6Q_PAD_EIM_OE__IPU1_DI1_PIN7 */ 671 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 2, 0x0814, 0), /* MX6Q_PAD_EIM_OE__ECSPI2_MISO */ 672 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 4, 0x0000, 0), /* MX6Q_PAD_EIM_OE__MIPI_CORE_DPHY_OUT_26 */ 673 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 5, 0x0000, 0), /* MX6Q_PAD_EIM_OE__GPIO_2_25 */ 674 - IMX_PIN_REG(MX6Q_PAD_EIM_OE, 0x0414, 0x0100, 6, 0x0000, 0), /* MX6Q_PAD_EIM_OE__TPSMP_HDATA_9 */ 675 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 0, 0x0000, 0), /* MX6Q_PAD_EIM_RW__WEIM_WEIM_RW */ 676 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 1, 0x0000, 0), /* MX6Q_PAD_EIM_RW__IPU1_DI1_PIN8 */ 677 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 2, 0x081C, 0), /* MX6Q_PAD_EIM_RW__ECSPI2_SS0 */ 678 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 4, 0x0000, 0), /* MX6Q_PAD_EIM_RW__MIPI_CORE_DPHY_OUT_27 */ 679 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 5, 0x0000, 0), /* MX6Q_PAD_EIM_RW__GPIO_2_26 */ 680 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 6, 0x0000, 0), /* MX6Q_PAD_EIM_RW__TPSMP_HDATA_10 */ 681 - IMX_PIN_REG(MX6Q_PAD_EIM_RW, 0x0418, 0x0104, 7, 0x0000, 0), /* MX6Q_PAD_EIM_RW__SRC_BT_CFG_29 */ 682 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 0, 0x0000, 0), /* MX6Q_PAD_EIM_LBA__WEIM_WEIM_LBA */ 683 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 1, 0x0000, 0), /* MX6Q_PAD_EIM_LBA__IPU1_DI1_PIN17 */ 684 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 2, 0x0820, 0), /* MX6Q_PAD_EIM_LBA__ECSPI2_SS1 */ 685 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 5, 0x0000, 0), /* MX6Q_PAD_EIM_LBA__GPIO_2_27 */ 686 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 6, 0x0000, 0), /* MX6Q_PAD_EIM_LBA__TPSMP_HDATA_11 */ 687 - IMX_PIN_REG(MX6Q_PAD_EIM_LBA, 0x041C, 0x0108, 7, 0x0000, 0), /* MX6Q_PAD_EIM_LBA__SRC_BT_CFG_26 */ 688 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__WEIM_WEIM_EB_0 */ 689 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 1, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__IPU1_DISP1_DAT_11 */ 690 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 2, 0x08B4, 1), /* MX6Q_PAD_EIM_EB0__IPU2_CSI1_D_11 */ 691 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 3, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__MIPI_CORE_DPHY_OUT_0 */ 692 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 4, 0x07F0, 0), /* MX6Q_PAD_EIM_EB0__CCM_PMIC_RDY */ 693 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__GPIO_2_28 */ 694 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__TPSMP_HDATA_12 */ 695 - IMX_PIN_REG(MX6Q_PAD_EIM_EB0, 0x0420, 0x010C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_EB0__SRC_BT_CFG_27 */ 696 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 0, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__WEIM_WEIM_EB_1 */ 697 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 1, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__IPU1_DISP1_DAT_10 */ 698 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 2, 0x08B0, 1), /* MX6Q_PAD_EIM_EB1__IPU2_CSI1_D_10 */ 699 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 3, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__MIPI_CORE_DPHY__OUT_1 */ 700 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 5, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__GPIO_2_29 */ 701 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 6, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__TPSMP_HDATA_13 */ 702 - IMX_PIN_REG(MX6Q_PAD_EIM_EB1, 0x0424, 0x0110, 7, 0x0000, 0), /* MX6Q_PAD_EIM_EB1__SRC_BT_CFG_28 */ 703 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__WEIM_WEIM_DA_A_0 */ 704 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__IPU1_DISP1_DAT_9 */ 705 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__IPU2_CSI1_D_9 */ 706 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__MIPI_CORE_DPHY__OUT_2 */ 707 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__GPIO_3_0 */ 708 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__TPSMP_HDATA_14 */ 709 - IMX_PIN_REG(MX6Q_PAD_EIM_DA0, 0x0428, 0x0114, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA0__SRC_BT_CFG_0 */ 710 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__WEIM_WEIM_DA_A_1 */ 711 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__IPU1_DISP1_DAT_8 */ 712 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__IPU2_CSI1_D_8 */ 713 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__MIPI_CORE_DPHY_OUT_3 */ 714 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__USBPHY1_TX_LS_MODE */ 715 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__GPIO_3_1 */ 716 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__TPSMP_HDATA_15 */ 717 - IMX_PIN_REG(MX6Q_PAD_EIM_DA1, 0x042C, 0x0118, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA1__SRC_BT_CFG_1 */ 718 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__WEIM_WEIM_DA_A_2 */ 719 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__IPU1_DISP1_DAT_7 */ 720 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__IPU2_CSI1_D_7 */ 721 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__MIPI_CORE_DPHY_OUT_4 */ 722 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__USBPHY1_TX_HS_MODE */ 723 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__GPIO_3_2 */ 724 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__TPSMP_HDATA_16 */ 725 - IMX_PIN_REG(MX6Q_PAD_EIM_DA2, 0x0430, 0x011C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA2__SRC_BT_CFG_2 */ 726 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__WEIM_WEIM_DA_A_3 */ 727 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__IPU1_DISP1_DAT_6 */ 728 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__IPU2_CSI1_D_6 */ 729 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__MIPI_CORE_DPHY_OUT_5 */ 730 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__USBPHY1_TX_HIZ */ 731 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__GPIO_3_3 */ 732 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__TPSMP_HDATA_17 */ 733 - IMX_PIN_REG(MX6Q_PAD_EIM_DA3, 0x0434, 0x0120, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA3__SRC_BT_CFG_3 */ 734 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__WEIM_WEIM_DA_A_4 */ 735 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__IPU1_DISP1_DAT_5 */ 736 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__IPU2_CSI1_D_5 */ 737 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__MIPI_CORE_DPHY_OUT_6 */ 738 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__ANATOP_USBPHY1_TX_EN */ 739 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__GPIO_3_4 */ 740 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__TPSMP_HDATA_18 */ 741 - IMX_PIN_REG(MX6Q_PAD_EIM_DA4, 0x0438, 0x0124, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA4__SRC_BT_CFG_4 */ 742 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__WEIM_WEIM_DA_A_5 */ 743 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__IPU1_DISP1_DAT_4 */ 744 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__IPU2_CSI1_D_4 */ 745 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__MIPI_CORE_DPHY_OUT_7 */ 746 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__ANATOP_USBPHY1_TX_DP */ 747 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__GPIO_3_5 */ 748 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__TPSMP_HDATA_19 */ 749 - IMX_PIN_REG(MX6Q_PAD_EIM_DA5, 0x043C, 0x0128, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA5__SRC_BT_CFG_5 */ 750 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__WEIM_WEIM_DA_A_6 */ 751 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__IPU1_DISP1_DAT_3 */ 752 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__IPU2_CSI1_D_3 */ 753 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__MIPI_CORE_DPHY_OUT_8 */ 754 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__ANATOP_USBPHY1_TX_DN */ 755 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__GPIO_3_6 */ 756 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__TPSMP_HDATA_20 */ 757 - IMX_PIN_REG(MX6Q_PAD_EIM_DA6, 0x0440, 0x012C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA6__SRC_BT_CFG_6 */ 758 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__WEIM_WEIM_DA_A_7 */ 759 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__IPU1_DISP1_DAT_2 */ 760 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__IPU2_CSI1_D_2 */ 761 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__MIPI_CORE_DPHY_OUT_9 */ 762 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__GPIO_3_7 */ 763 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__TPSMP_HDATA_21 */ 764 - IMX_PIN_REG(MX6Q_PAD_EIM_DA7, 0x0444, 0x0130, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA7__SRC_BT_CFG_7 */ 765 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__WEIM_WEIM_DA_A_8 */ 766 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__IPU1_DISP1_DAT_1 */ 767 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__IPU2_CSI1_D_1 */ 768 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__MIPI_CORE_DPHY_OUT_10 */ 769 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__GPIO_3_8 */ 770 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__TPSMP_HDATA_22 */ 771 - IMX_PIN_REG(MX6Q_PAD_EIM_DA8, 0x0448, 0x0134, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA8__SRC_BT_CFG_8 */ 772 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__WEIM_WEIM_DA_A_9 */ 773 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__IPU1_DISP1_DAT_0 */ 774 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__IPU2_CSI1_D_0 */ 775 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__MIPI_CORE_DPHY_OUT_11 */ 776 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__GPIO_3_9 */ 777 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__TPSMP_HDATA_23 */ 778 - IMX_PIN_REG(MX6Q_PAD_EIM_DA9, 0x044C, 0x0138, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA9__SRC_BT_CFG_9 */ 779 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__WEIM_WEIM_DA_A_10 */ 780 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__IPU1_DI1_PIN15 */ 781 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 2, 0x08D8, 1), /* MX6Q_PAD_EIM_DA10__IPU2_CSI1_DATA_EN */ 782 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__MIPI_CORE_DPHY_OUT12 */ 783 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__GPIO_3_10 */ 784 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__TPSMP_HDATA_24 */ 785 - IMX_PIN_REG(MX6Q_PAD_EIM_DA10, 0x0450, 0x013C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA10__SRC_BT_CFG_10 */ 786 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__WEIM_WEIM_DA_A_11 */ 787 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__IPU1_DI1_PIN2 */ 788 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 2, 0x08DC, 1), /* MX6Q_PAD_EIM_DA11__IPU2_CSI1_HSYNC */ 789 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__MIPI_CORE_DPHY_OUT13 */ 790 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__SDMA_DBG_EVT_CHN_6 */ 791 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__GPIO_3_11 */ 792 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__TPSMP_HDATA_25 */ 793 - IMX_PIN_REG(MX6Q_PAD_EIM_DA11, 0x0454, 0x0140, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA11__SRC_BT_CFG_11 */ 794 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__WEIM_WEIM_DA_A_12 */ 795 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__IPU1_DI1_PIN3 */ 796 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 2, 0x08E4, 1), /* MX6Q_PAD_EIM_DA12__IPU2_CSI1_VSYNC */ 797 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__MIPI_CORE_DPHY_OUT14 */ 798 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__SDMA_DEBUG_EVT_CHN_3 */ 799 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__GPIO_3_12 */ 800 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__TPSMP_HDATA_26 */ 801 - IMX_PIN_REG(MX6Q_PAD_EIM_DA12, 0x0458, 0x0144, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA12__SRC_BT_CFG_12 */ 802 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__WEIM_WEIM_DA_A_13 */ 803 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__IPU1_DI1_D0_CS */ 804 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 2, 0x07EC, 1), /* MX6Q_PAD_EIM_DA13__CCM_DI1_EXT_CLK */ 805 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__MIPI_CORE_DPHY_OUT15 */ 806 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__SDMA_DEBUG_EVT_CHN_4 */ 807 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__GPIO_3_13 */ 808 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__TPSMP_HDATA_27 */ 809 - IMX_PIN_REG(MX6Q_PAD_EIM_DA13, 0x045C, 0x0148, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA13__SRC_BT_CFG_13 */ 810 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__WEIM_WEIM_DA_A_14 */ 811 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__IPU1_DI1_D1_CS */ 812 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__CCM_DI0_EXT_CLK */ 813 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__MIPI_CORE_DPHY_OUT16 */ 814 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 4, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__SDMA_DEBUG_EVT_CHN_5 */ 815 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__GPIO_3_14 */ 816 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__TPSMP_HDATA_28 */ 817 - IMX_PIN_REG(MX6Q_PAD_EIM_DA14, 0x0460, 0x014C, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA14__SRC_BT_CFG_14 */ 818 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 0, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__WEIM_WEIM_DA_A_15 */ 819 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 1, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN1 */ 820 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 2, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__IPU1_DI1_PIN4 */ 821 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 3, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__MIPI_CORE_DPHY_OUT17 */ 822 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 5, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__GPIO_3_15 */ 823 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 6, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__TPSMP_HDATA_29 */ 824 - IMX_PIN_REG(MX6Q_PAD_EIM_DA15, 0x0464, 0x0150, 7, 0x0000, 0), /* MX6Q_PAD_EIM_DA15__SRC_BT_CFG_15 */ 825 - IMX_PIN_REG(MX6Q_PAD_EIM_WAIT, 0x0468, 0x0154, 0, 0x0000, 0), /* MX6Q_PAD_EIM_WAIT__WEIM_WEIM_WAIT */ 826 - IMX_PIN_REG(MX6Q_PAD_EIM_WAIT, 0x0468, 0x0154, 1, 0x0000, 0), /* MX6Q_PAD_EIM_WAIT__WEIM_WEIM_DTACK_B */ 827 - IMX_PIN_REG(MX6Q_PAD_EIM_WAIT, 0x0468, 0x0154, 5, 0x0000, 0), /* MX6Q_PAD_EIM_WAIT__GPIO_5_0 */ 828 - IMX_PIN_REG(MX6Q_PAD_EIM_WAIT, 0x0468, 0x0154, 6, 0x0000, 0), /* MX6Q_PAD_EIM_WAIT__TPSMP_HDATA_30 */ 829 - IMX_PIN_REG(MX6Q_PAD_EIM_WAIT, 0x0468, 0x0154, 7, 0x0000, 0), /* MX6Q_PAD_EIM_WAIT__SRC_BT_CFG_25 */ 830 - IMX_PIN_REG(MX6Q_PAD_EIM_BCLK, 0x046C, 0x0158, 0, 0x0000, 0), /* MX6Q_PAD_EIM_BCLK__WEIM_WEIM_BCLK */ 831 - IMX_PIN_REG(MX6Q_PAD_EIM_BCLK, 0x046C, 0x0158, 1, 0x0000, 0), /* MX6Q_PAD_EIM_BCLK__IPU1_DI1_PIN16 */ 832 - IMX_PIN_REG(MX6Q_PAD_EIM_BCLK, 0x046C, 0x0158, 5, 0x0000, 0), /* MX6Q_PAD_EIM_BCLK__GPIO_6_31 */ 833 - IMX_PIN_REG(MX6Q_PAD_EIM_BCLK, 0x046C, 0x0158, 6, 0x0000, 0), /* MX6Q_PAD_EIM_BCLK__TPSMP_HDATA_31 */ 834 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 0, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__IPU1_DI0_DSP_CLK */ 835 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 1, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__IPU2_DI0_DSP_CLK */ 836 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 3, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__MIPI_CR_DPY_OT28 */ 837 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 4, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__SDMA_DBG_CR_STA0 */ 838 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 5, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__GPIO_4_16 */ 839 - IMX_PIN_REG(MX6Q_PAD_DI0_DISP_CLK, 0x0470, 0x015C, 6, 0x0000, 0), /* MX6Q_PAD_DI0_DISP_CLK__MMDC_DEBUG_0 */ 840 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 0, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__IPU1_DI0_PIN15 */ 841 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 1, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__IPU2_DI0_PIN15 */ 842 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 2, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__AUDMUX_AUD6_TXC */ 843 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 3, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__MIPI_CR_DPHY_OUT_29 */ 844 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 4, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__SDMA_DBG_CORE_STA_1 */ 845 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 5, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__GPIO_4_17 */ 846 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN15, 0x0474, 0x0160, 6, 0x0000, 0), /* MX6Q_PAD_DI0_PIN15__MMDC_MMDC_DEBUG_1 */ 847 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 0, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__IPU1_DI0_PIN2 */ 848 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 1, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__IPU2_DI0_PIN2 */ 849 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 2, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__AUDMUX_AUD6_TXD */ 850 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 3, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__MIPI_CR_DPHY_OUT_30 */ 851 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 4, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__SDMA_DBG_CORE_STA_2 */ 852 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 5, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__GPIO_4_18 */ 853 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 6, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__MMDC_DEBUG_2 */ 854 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN2, 0x0478, 0x0164, 7, 0x0000, 0), /* MX6Q_PAD_DI0_PIN2__PL301_PER1_HADDR_9 */ 855 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 0, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__IPU1_DI0_PIN3 */ 856 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 1, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__IPU2_DI0_PIN3 */ 857 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 2, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__AUDMUX_AUD6_TXFS */ 858 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 3, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__MIPI_CORE_DPHY_OUT31 */ 859 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 4, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__SDMA_DBG_CORE_STA_3 */ 860 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 5, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__GPIO_4_19 */ 861 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 6, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__MMDC_MMDC_DEBUG_3 */ 862 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN3, 0x047C, 0x0168, 7, 0x0000, 0), /* MX6Q_PAD_DI0_PIN3__PL301_PER1_HADDR_10 */ 863 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 0, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__IPU1_DI0_PIN4 */ 864 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 1, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__IPU2_DI0_PIN4 */ 865 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 2, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__AUDMUX_AUD6_RXD */ 866 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 3, 0x094C, 0), /* MX6Q_PAD_DI0_PIN4__USDHC1_WP */ 867 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 4, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__SDMA_DEBUG_YIELD */ 868 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 5, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__GPIO_4_20 */ 869 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 6, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__MMDC_MMDC_DEBUG_4 */ 870 - IMX_PIN_REG(MX6Q_PAD_DI0_PIN4, 0x0480, 0x016C, 7, 0x0000, 0), /* MX6Q_PAD_DI0_PIN4__PL301_PER1_HADDR_11 */ 871 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__IPU1_DISP0_DAT_0 */ 872 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__IPU2_DISP0_DAT_0 */ 873 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK */ 874 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__USDHC1_USDHC_DBG_0 */ 875 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__SDMA_DBG_CORE_RUN */ 876 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__GPIO_4_21 */ 877 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT0, 0x0484, 0x0170, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT0__MMDC_MMDC_DEBUG_5 */ 878 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__IPU1_DISP0_DAT_1 */ 879 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__IPU2_DISP0_DAT_1 */ 880 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI */ 881 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__USDHC1_USDHC_DBG_1 */ 882 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__SDMA_DBG_EVT_CHNSL */ 883 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__GPIO_4_22 */ 884 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__MMDC_DEBUG_6 */ 885 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT1, 0x0488, 0x0174, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT1__PL301_PER1_HADR_12 */ 886 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__IPU1_DISP0_DAT_2 */ 887 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__IPU2_DISP0_DAT_2 */ 888 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO */ 889 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__USDHC1_USDHC_DBG_2 */ 890 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__SDMA_DEBUG_MODE */ 891 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__GPIO_4_23 */ 892 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__MMDC_DEBUG_7 */ 893 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT2, 0x048C, 0x0178, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT2__PL301_PER1_HADR_13 */ 894 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__IPU1_DISP0_DAT_3 */ 895 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__IPU2_DISP0_DAT_3 */ 896 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__ECSPI3_SS0 */ 897 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__USDHC1_USDHC_DBG_3 */ 898 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__SDMA_DBG_BUS_ERROR */ 899 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__GPIO_4_24 */ 900 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__MMDC_MMDC_DBG_8 */ 901 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT3, 0x0490, 0x017C, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT3__PL301_PER1_HADR_14 */ 902 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__IPU1_DISP0_DAT_4 */ 903 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__IPU2_DISP0_DAT_4 */ 904 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__ECSPI3_SS1 */ 905 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__USDHC1_USDHC_DBG_4 */ 906 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__SDMA_DEBUG_BUS_RWB */ 907 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__GPIO_4_25 */ 908 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__MMDC_MMDC_DEBUG_9 */ 909 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT4, 0x0494, 0x0180, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT4__PL301_PER1_HADR_15 */ 910 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__IPU1_DISP0_DAT_5 */ 911 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__IPU2_DISP0_DAT_5 */ 912 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__ECSPI3_SS2 */ 913 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__AUDMUX_AUD6_RXFS */ 914 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__SDMA_DBG_MCH_DMBUS */ 915 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__GPIO_4_26 */ 916 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__MMDC_DEBUG_10 */ 917 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT5, 0x0498, 0x0184, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT5__PL301_PER1_HADR_16 */ 918 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__IPU1_DISP0_DAT_6 */ 919 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__IPU2_DISP0_DAT_6 */ 920 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__ECSPI3_SS3 */ 921 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__AUDMUX_AUD6_RXC */ 922 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__SDMA_DBG_RTBUF_WRT */ 923 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__GPIO_4_27 */ 924 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__MMDC_DEBUG_11 */ 925 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT6, 0x049C, 0x0188, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT6__PL301_PER1_HADR_17 */ 926 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__IPU1_DISP0_DAT_7 */ 927 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__IPU2_DISP0_DAT_7 */ 928 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__ECSPI3_RDY */ 929 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__USDHC1_USDHC_DBG_5 */ 930 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__SDMA_DBG_EVT_CHN_0 */ 931 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__GPIO_4_28 */ 932 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__MMDC_DEBUG_12 */ 933 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT7, 0x04A0, 0x018C, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT7__PL301_PER1_HADR_18 */ 934 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__IPU1_DISP0_DAT_8 */ 935 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__IPU2_DISP0_DAT_8 */ 936 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__PWM1_PWMO */ 937 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__WDOG1_WDOG_B */ 938 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__SDMA_DBG_EVT_CHN_1 */ 939 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__GPIO_4_29 */ 940 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__MMDC_DEBUG_13 */ 941 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT8, 0x04A4, 0x0190, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT8__PL301_PER1_HADR_19 */ 942 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__IPU1_DISP0_DAT_9 */ 943 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__IPU2_DISP0_DAT_9 */ 944 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 2, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__PWM2_PWMO */ 945 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__WDOG2_WDOG_B */ 946 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__SDMA_DBG_EVT_CHN_2 */ 947 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__GPIO_4_30 */ 948 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__MMDC_DEBUG_14 */ 949 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT9, 0x04A8, 0x0194, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT9__PL301_PER1_HADR_20 */ 950 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__IPU1_DISP0_DAT_10 */ 951 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__IPU2_DISP0_DAT_10 */ 952 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__USDHC1_DBG_6 */ 953 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__SDMA_DBG_EVT_CHN3 */ 954 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__GPIO_4_31 */ 955 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__MMDC_DEBUG_15 */ 956 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT10, 0x04AC, 0x0198, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT10__PL301_PER1_HADR21 */ 957 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__IPU1_DISP0_DAT_11 */ 958 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__IPU2_DISP0_DAT_11 */ 959 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__USDHC1_USDHC_DBG7 */ 960 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__SDMA_DBG_EVT_CHN4 */ 961 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__GPIO_5_5 */ 962 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__MMDC_DEBUG_16 */ 963 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT11, 0x04B0, 0x019C, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT11__PL301_PER1_HADR22 */ 964 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__IPU1_DISP0_DAT_12 */ 965 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__IPU2_DISP0_DAT_12 */ 966 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 3, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__RESERVED_RESERVED */ 967 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__SDMA_DBG_EVT_CHN5 */ 968 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__GPIO_5_6 */ 969 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__MMDC_DEBUG_17 */ 970 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT12, 0x04B4, 0x01A0, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT12__PL301_PER1_HADR23 */ 971 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__IPU1_DISP0_DAT_13 */ 972 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__IPU2_DISP0_DAT_13 */ 973 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 3, 0x07D8, 1), /* MX6Q_PAD_DISP0_DAT13__AUDMUX_AUD5_RXFS */ 974 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__SDMA_DBG_EVT_CHN0 */ 975 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__GPIO_5_7 */ 976 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__MMDC_DEBUG_18 */ 977 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT13, 0x04B8, 0x01A4, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT13__PL301_PER1_HADR24 */ 978 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT14__IPU1_DISP0_DAT_14 */ 979 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT14__IPU2_DISP0_DAT_14 */ 980 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 3, 0x07D4, 1), /* MX6Q_PAD_DISP0_DAT14__AUDMUX_AUD5_RXC */ 981 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT14__SDMA_DBG_EVT_CHN1 */ 982 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT14__GPIO_5_8 */ 983 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT14, 0x04BC, 0x01A8, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT14__MMDC_DEBUG_19 */ 984 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__IPU1_DISP0_DAT_15 */ 985 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__IPU2_DISP0_DAT_15 */ 986 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 2, 0x0804, 1), /* MX6Q_PAD_DISP0_DAT15__ECSPI1_SS1 */ 987 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 3, 0x0820, 1), /* MX6Q_PAD_DISP0_DAT15__ECSPI2_SS1 */ 988 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__SDMA_DBG_EVT_CHN2 */ 989 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__GPIO_5_9 */ 990 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__MMDC_DEBUG_20 */ 991 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT15, 0x04C0, 0x01AC, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT15__PL301_PER1_HADR25 */ 992 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT16__IPU1_DISP0_DAT_16 */ 993 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT16__IPU2_DISP0_DAT_16 */ 994 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 2, 0x0818, 1), /* MX6Q_PAD_DISP0_DAT16__ECSPI2_MOSI */ 995 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 3, 0x07DC, 0), /* MX6Q_PAD_DISP0_DAT16__AUDMUX_AUD5_TXC */ 996 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 4, 0x090C, 0), /* MX6Q_PAD_DISP0_DAT16__SDMA_EXT_EVENT_0 */ 997 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT16__GPIO_5_10 */ 998 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT16__MMDC_DEBUG_21 */ 999 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT16, 0x04C4, 0x01B0, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT16__PL301_PER1_HADR26 */ 1000 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT17__IPU1_DISP0_DAT_17 */ 1001 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT17__IPU2_DISP0_DAT_17 */ 1002 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 2, 0x0814, 1), /* MX6Q_PAD_DISP0_DAT17__ECSPI2_MISO */ 1003 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 3, 0x07D0, 0), /* MX6Q_PAD_DISP0_DAT17__AUDMUX_AUD5_TXD */ 1004 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 4, 0x0910, 0), /* MX6Q_PAD_DISP0_DAT17__SDMA_EXT_EVENT_1 */ 1005 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT17__GPIO_5_11 */ 1006 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT17__MMDC_DEBUG_22 */ 1007 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT17, 0x04C8, 0x01B4, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT17__PL301_PER1_HADR27 */ 1008 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT18__IPU1_DISP0_DAT_18 */ 1009 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT18__IPU2_DISP0_DAT_18 */ 1010 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 2, 0x081C, 1), /* MX6Q_PAD_DISP0_DAT18__ECSPI2_SS0 */ 1011 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 3, 0x07E0, 0), /* MX6Q_PAD_DISP0_DAT18__AUDMUX_AUD5_TXFS */ 1012 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 4, 0x07C0, 0), /* MX6Q_PAD_DISP0_DAT18__AUDMUX_AUD4_RXFS */ 1013 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT18__GPIO_5_12 */ 1014 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT18__MMDC_DEBUG_23 */ 1015 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT18, 0x04CC, 0x01B8, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT18__WEIM_WEIM_CS_2 */ 1016 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT19__IPU1_DISP0_DAT_19 */ 1017 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT19__IPU2_DISP0_DAT_19 */ 1018 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 2, 0x0810, 1), /* MX6Q_PAD_DISP0_DAT19__ECSPI2_SCLK */ 1019 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 3, 0x07CC, 0), /* MX6Q_PAD_DISP0_DAT19__AUDMUX_AUD5_RXD */ 1020 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 4, 0x07BC, 0), /* MX6Q_PAD_DISP0_DAT19__AUDMUX_AUD4_RXC */ 1021 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT19__GPIO_5_13 */ 1022 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT19__MMDC_DEBUG_24 */ 1023 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT19, 0x04D0, 0x01BC, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT19__WEIM_WEIM_CS_3 */ 1024 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__IPU1_DISP0_DAT_20 */ 1025 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__IPU2_DISP0_DAT_20 */ 1026 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 2, 0x07F4, 1), /* MX6Q_PAD_DISP0_DAT20__ECSPI1_SCLK */ 1027 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 3, 0x07C4, 0), /* MX6Q_PAD_DISP0_DAT20__AUDMUX_AUD4_TXC */ 1028 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__SDMA_DBG_EVT_CHN7 */ 1029 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__GPIO_5_14 */ 1030 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__MMDC_DEBUG_25 */ 1031 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT20, 0x04D4, 0x01C0, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT20__PL301_PER1_HADR28 */ 1032 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__IPU1_DISP0_DAT_21 */ 1033 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__IPU2_DISP0_DAT_21 */ 1034 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 2, 0x07FC, 1), /* MX6Q_PAD_DISP0_DAT21__ECSPI1_MOSI */ 1035 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 3, 0x07B8, 1), /* MX6Q_PAD_DISP0_DAT21__AUDMUX_AUD4_TXD */ 1036 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__SDMA_DBG_BUS_DEV0 */ 1037 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__GPIO_5_15 */ 1038 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__MMDC_DEBUG_26 */ 1039 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT21, 0x04D8, 0x01C4, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT21__PL301_PER1_HADR29 */ 1040 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__IPU1_DISP0_DAT_22 */ 1041 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__IPU2_DISP0_DAT_22 */ 1042 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 2, 0x07F8, 1), /* MX6Q_PAD_DISP0_DAT22__ECSPI1_MISO */ 1043 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 3, 0x07C8, 1), /* MX6Q_PAD_DISP0_DAT22__AUDMUX_AUD4_TXFS */ 1044 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__SDMA_DBG_BUS_DEV1 */ 1045 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__GPIO_5_16 */ 1046 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__MMDC_DEBUG_27 */ 1047 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT22, 0x04DC, 0x01C8, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT22__PL301_PER1_HADR30 */ 1048 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 0, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__IPU1_DISP0_DAT_23 */ 1049 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 1, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__IPU2_DISP0_DAT_23 */ 1050 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 2, 0x0800, 1), /* MX6Q_PAD_DISP0_DAT23__ECSPI1_SS0 */ 1051 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 3, 0x07B4, 1), /* MX6Q_PAD_DISP0_DAT23__AUDMUX_AUD4_RXD */ 1052 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 4, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__SDMA_DBG_BUS_DEV2 */ 1053 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 5, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__GPIO_5_17 */ 1054 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 6, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__MMDC_DEBUG_28 */ 1055 - IMX_PIN_REG(MX6Q_PAD_DISP0_DAT23, 0x04E0, 0x01CC, 7, 0x0000, 0), /* MX6Q_PAD_DISP0_DAT23__PL301_PER1_HADR31 */ 1056 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 0, 0x0000, 0), /* MX6Q_PAD_ENET_MDIO__RESERVED_RESERVED */ 1057 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 1, 0x0840, 0), /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */ 1058 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 2, 0x086C, 0), /* MX6Q_PAD_ENET_MDIO__ESAI1_SCKR */ 1059 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 3, 0x0000, 0), /* MX6Q_PAD_ENET_MDIO__SDMA_DEBUG_BUS_DEV3 */ 1060 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 4, 0x0000, 0), /* MX6Q_PAD_ENET_MDIO__ENET_1588_EVT1_OUT */ 1061 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 5, 0x0000, 0), /* MX6Q_PAD_ENET_MDIO__GPIO_1_22 */ 1062 - IMX_PIN_REG(MX6Q_PAD_ENET_MDIO, 0x04E4, 0x01D0, 6, 0x0000, 0), /* MX6Q_PAD_ENET_MDIO__SPDIF_PLOCK */ 1063 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 0, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__RESERVED_RSRVED */ 1064 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 1, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */ 1065 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 2, 0x085C, 0), /* MX6Q_PAD_ENET_REF_CLK__ESAI1_FSR */ 1066 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 3, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__SDMA_DBGBUS_DEV4 */ 1067 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 5, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__GPIO_1_23 */ 1068 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 6, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__SPDIF_SRCLK */ 1069 - IMX_PIN_REG(MX6Q_PAD_ENET_REF_CLK, 0x04E8, 0x01D4, 7, 0x0000, 0), /* MX6Q_PAD_ENET_REF_CLK__USBPHY1_RX_SQH */ 1070 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 1, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__ENET_RX_ER */ 1071 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 2, 0x0864, 0), /* MX6Q_PAD_ENET_RX_ER__ESAI1_HCKR */ 1072 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 3, 0x0914, 1), /* MX6Q_PAD_ENET_RX_ER__SPDIF_IN1 */ 1073 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 4, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__ENET_1588_EVT2_OUT */ 1074 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 5, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__GPIO_1_24 */ 1075 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 6, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__PHY_TDI */ 1076 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 7, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__USBPHY1_RX_HS_RXD */ 1077 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 0, 0x0000, 0), /* MX6Q_PAD_ENET_CRS_DV__RESERVED_RSRVED */ 1078 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 1, 0x0858, 1), /* MX6Q_PAD_ENET_CRS_DV__ENET_RX_EN */ 1079 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 2, 0x0870, 0), /* MX6Q_PAD_ENET_CRS_DV__ESAI1_SCKT */ 1080 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 3, 0x0918, 1), /* MX6Q_PAD_ENET_CRS_DV__SPDIF_EXTCLK */ 1081 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 5, 0x0000, 0), /* MX6Q_PAD_ENET_CRS_DV__GPIO_1_25 */ 1082 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 6, 0x0000, 0), /* MX6Q_PAD_ENET_CRS_DV__PHY_TDO */ 1083 - IMX_PIN_REG(MX6Q_PAD_ENET_CRS_DV, 0x04F0, 0x01DC, 7, 0x0000, 0), /* MX6Q_PAD_ENET_CRS_DV__USBPHY1_RX_FS_RXD */ 1084 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 0, 0x0908, 0), /* MX6Q_PAD_ENET_RXD1__MLB_MLBSIG */ 1085 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 1, 0x084C, 1), /* MX6Q_PAD_ENET_RXD1__ENET_RDATA_1 */ 1086 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 2, 0x0860, 0), /* MX6Q_PAD_ENET_RXD1__ESAI1_FST */ 1087 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 4, 0x0000, 0), /* MX6Q_PAD_ENET_RXD1__ENET_1588_EVT3_OUT */ 1088 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 5, 0x0000, 0), /* MX6Q_PAD_ENET_RXD1__GPIO_1_26 */ 1089 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 6, 0x0000, 0), /* MX6Q_PAD_ENET_RXD1__PHY_TCK */ 1090 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD1, 0x04F4, 0x01E0, 7, 0x0000, 0), /* MX6Q_PAD_ENET_RXD1__USBPHY1_RX_DISCON */ 1091 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 0, 0x0000, 0), /* MX6Q_PAD_ENET_RXD0__OSC32K_32K_OUT */ 1092 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 1, 0x0848, 1), /* MX6Q_PAD_ENET_RXD0__ENET_RDATA_0 */ 1093 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 2, 0x0868, 0), /* MX6Q_PAD_ENET_RXD0__ESAI1_HCKT */ 1094 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 3, 0x0000, 0), /* MX6Q_PAD_ENET_RXD0__SPDIF_OUT1 */ 1095 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 5, 0x0000, 0), /* MX6Q_PAD_ENET_RXD0__GPIO_1_27 */ 1096 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 6, 0x0000, 0), /* MX6Q_PAD_ENET_RXD0__PHY_TMS */ 1097 - IMX_PIN_REG(MX6Q_PAD_ENET_RXD0, 0x04F8, 0x01E4, 7, 0x0000, 0), /* MX6Q_PAD_ENET_RXD0__USBPHY1_PLL_CK20DIV */ 1098 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 0, 0x0000, 0), /* MX6Q_PAD_ENET_TX_EN__RESERVED_RSRVED */ 1099 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 1, 0x0000, 0), /* MX6Q_PAD_ENET_TX_EN__ENET_TX_EN */ 1100 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 2, 0x0880, 0), /* MX6Q_PAD_ENET_TX_EN__ESAI1_TX3_RX2 */ 1101 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 5, 0x0000, 0), /* MX6Q_PAD_ENET_TX_EN__GPIO_1_28 */ 1102 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 6, 0x0000, 0), /* MX6Q_PAD_ENET_TX_EN__SATA_PHY_TDI */ 1103 - IMX_PIN_REG(MX6Q_PAD_ENET_TX_EN, 0x04FC, 0x01E8, 7, 0x0000, 0), /* MX6Q_PAD_ENET_TX_EN__USBPHY2_RX_SQH */ 1104 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 0, 0x0900, 0), /* MX6Q_PAD_ENET_TXD1__MLB_MLBCLK */ 1105 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 1, 0x0000, 0), /* MX6Q_PAD_ENET_TXD1__ENET_TDATA_1 */ 1106 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 2, 0x087C, 0), /* MX6Q_PAD_ENET_TXD1__ESAI1_TX2_RX3 */ 1107 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 4, 0x0000, 0), /* MX6Q_PAD_ENET_TXD1__ENET_1588_EVENT0_IN */ 1108 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 5, 0x0000, 0), /* MX6Q_PAD_ENET_TXD1__GPIO_1_29 */ 1109 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 6, 0x0000, 0), /* MX6Q_PAD_ENET_TXD1__SATA_PHY_TDO */ 1110 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD1, 0x0500, 0x01EC, 7, 0x0000, 0), /* MX6Q_PAD_ENET_TXD1__USBPHY2_RX_HS_RXD */ 1111 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 0, 0x0000, 0), /* MX6Q_PAD_ENET_TXD0__RESERVED_RSRVED */ 1112 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 1, 0x0000, 0), /* MX6Q_PAD_ENET_TXD0__ENET_TDATA_0 */ 1113 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 2, 0x0884, 0), /* MX6Q_PAD_ENET_TXD0__ESAI1_TX4_RX1 */ 1114 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 5, 0x0000, 0), /* MX6Q_PAD_ENET_TXD0__GPIO_1_30 */ 1115 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 6, 0x0000, 0), /* MX6Q_PAD_ENET_TXD0__SATA_PHY_TCK */ 1116 - IMX_PIN_REG(MX6Q_PAD_ENET_TXD0, 0x0504, 0x01F0, 7, 0x0000, 0), /* MX6Q_PAD_ENET_TXD0__USBPHY2_RX_FS_RXD */ 1117 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 0, 0x0904, 0), /* MX6Q_PAD_ENET_MDC__MLB_MLBDAT */ 1118 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 1, 0x0000, 0), /* MX6Q_PAD_ENET_MDC__ENET_MDC */ 1119 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 2, 0x0888, 0), /* MX6Q_PAD_ENET_MDC__ESAI1_TX5_RX0 */ 1120 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 4, 0x0000, 0), /* MX6Q_PAD_ENET_MDC__ENET_1588_EVENT1_IN */ 1121 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 5, 0x0000, 0), /* MX6Q_PAD_ENET_MDC__GPIO_1_31 */ 1122 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 6, 0x0000, 0), /* MX6Q_PAD_ENET_MDC__SATA_PHY_TMS */ 1123 - IMX_PIN_REG(MX6Q_PAD_ENET_MDC, 0x0508, 0x01F4, 7, 0x0000, 0), /* MX6Q_PAD_ENET_MDC__USBPHY2_RX_DISCON */ 1124 - IMX_PIN_REG(MX6Q_PAD_DRAM_D40, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D40__MMDC_DRAM_D_40 */ 1125 - IMX_PIN_REG(MX6Q_PAD_DRAM_D41, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D41__MMDC_DRAM_D_41 */ 1126 - IMX_PIN_REG(MX6Q_PAD_DRAM_D42, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D42__MMDC_DRAM_D_42 */ 1127 - IMX_PIN_REG(MX6Q_PAD_DRAM_D43, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D43__MMDC_DRAM_D_43 */ 1128 - IMX_PIN_REG(MX6Q_PAD_DRAM_D44, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D44__MMDC_DRAM_D_44 */ 1129 - IMX_PIN_REG(MX6Q_PAD_DRAM_D45, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D45__MMDC_DRAM_D_45 */ 1130 - IMX_PIN_REG(MX6Q_PAD_DRAM_D46, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D46__MMDC_DRAM_D_46 */ 1131 - IMX_PIN_REG(MX6Q_PAD_DRAM_D47, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D47__MMDC_DRAM_D_47 */ 1132 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS5, 0x050C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS5__MMDC_DRAM_SDQS_5 */ 1133 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM5, 0x0510, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM5__MMDC_DRAM_DQM_5 */ 1134 - IMX_PIN_REG(MX6Q_PAD_DRAM_D32, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D32__MMDC_DRAM_D_32 */ 1135 - IMX_PIN_REG(MX6Q_PAD_DRAM_D33, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D33__MMDC_DRAM_D_33 */ 1136 - IMX_PIN_REG(MX6Q_PAD_DRAM_D34, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D34__MMDC_DRAM_D_34 */ 1137 - IMX_PIN_REG(MX6Q_PAD_DRAM_D35, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D35__MMDC_DRAM_D_35 */ 1138 - IMX_PIN_REG(MX6Q_PAD_DRAM_D36, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D36__MMDC_DRAM_D_36 */ 1139 - IMX_PIN_REG(MX6Q_PAD_DRAM_D37, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D37__MMDC_DRAM_D_37 */ 1140 - IMX_PIN_REG(MX6Q_PAD_DRAM_D38, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D38__MMDC_DRAM_D_38 */ 1141 - IMX_PIN_REG(MX6Q_PAD_DRAM_D39, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D39__MMDC_DRAM_D_39 */ 1142 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM4, 0x0514, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM4__MMDC_DRAM_DQM_4 */ 1143 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS4, 0x0518, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS4__MMDC_DRAM_SDQS_4 */ 1144 - IMX_PIN_REG(MX6Q_PAD_DRAM_D24, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D24__MMDC_DRAM_D_24 */ 1145 - IMX_PIN_REG(MX6Q_PAD_DRAM_D25, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D25__MMDC_DRAM_D_25 */ 1146 - IMX_PIN_REG(MX6Q_PAD_DRAM_D26, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D26__MMDC_DRAM_D_26 */ 1147 - IMX_PIN_REG(MX6Q_PAD_DRAM_D27, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D27__MMDC_DRAM_D_27 */ 1148 - IMX_PIN_REG(MX6Q_PAD_DRAM_D28, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D28__MMDC_DRAM_D_28 */ 1149 - IMX_PIN_REG(MX6Q_PAD_DRAM_D29, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D29__MMDC_DRAM_D_29 */ 1150 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS3, 0x051C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS3__MMDC_DRAM_SDQS_3 */ 1151 - IMX_PIN_REG(MX6Q_PAD_DRAM_D30, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D30__MMDC_DRAM_D_30 */ 1152 - IMX_PIN_REG(MX6Q_PAD_DRAM_D31, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D31__MMDC_DRAM_D_31 */ 1153 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM3, 0x0520, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM3__MMDC_DRAM_DQM_3 */ 1154 - IMX_PIN_REG(MX6Q_PAD_DRAM_D16, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D16__MMDC_DRAM_D_16 */ 1155 - IMX_PIN_REG(MX6Q_PAD_DRAM_D17, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D17__MMDC_DRAM_D_17 */ 1156 - IMX_PIN_REG(MX6Q_PAD_DRAM_D18, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D18__MMDC_DRAM_D_18 */ 1157 - IMX_PIN_REG(MX6Q_PAD_DRAM_D19, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D19__MMDC_DRAM_D_19 */ 1158 - IMX_PIN_REG(MX6Q_PAD_DRAM_D20, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D20__MMDC_DRAM_D_20 */ 1159 - IMX_PIN_REG(MX6Q_PAD_DRAM_D21, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D21__MMDC_DRAM_D_21 */ 1160 - IMX_PIN_REG(MX6Q_PAD_DRAM_D22, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D22__MMDC_DRAM_D_22 */ 1161 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS2, 0x0524, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS2__MMDC_DRAM_SDQS_2 */ 1162 - IMX_PIN_REG(MX6Q_PAD_DRAM_D23, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D23__MMDC_DRAM_D_23 */ 1163 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM2, 0x0528, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM2__MMDC_DRAM_DQM_2 */ 1164 - IMX_PIN_REG(MX6Q_PAD_DRAM_A0, 0x052C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A0__MMDC_DRAM_A_0 */ 1165 - IMX_PIN_REG(MX6Q_PAD_DRAM_A1, 0x0530, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A1__MMDC_DRAM_A_1 */ 1166 - IMX_PIN_REG(MX6Q_PAD_DRAM_A2, 0x0534, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A2__MMDC_DRAM_A_2 */ 1167 - IMX_PIN_REG(MX6Q_PAD_DRAM_A3, 0x0538, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A3__MMDC_DRAM_A_3 */ 1168 - IMX_PIN_REG(MX6Q_PAD_DRAM_A4, 0x053C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A4__MMDC_DRAM_A_4 */ 1169 - IMX_PIN_REG(MX6Q_PAD_DRAM_A5, 0x0540, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A5__MMDC_DRAM_A_5 */ 1170 - IMX_PIN_REG(MX6Q_PAD_DRAM_A6, 0x0544, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A6__MMDC_DRAM_A_6 */ 1171 - IMX_PIN_REG(MX6Q_PAD_DRAM_A7, 0x0548, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A7__MMDC_DRAM_A_7 */ 1172 - IMX_PIN_REG(MX6Q_PAD_DRAM_A8, 0x054C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A8__MMDC_DRAM_A_8 */ 1173 - IMX_PIN_REG(MX6Q_PAD_DRAM_A9, 0x0550, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A9__MMDC_DRAM_A_9 */ 1174 - IMX_PIN_REG(MX6Q_PAD_DRAM_A10, 0x0554, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A10__MMDC_DRAM_A_10 */ 1175 - IMX_PIN_REG(MX6Q_PAD_DRAM_A11, 0x0558, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A11__MMDC_DRAM_A_11 */ 1176 - IMX_PIN_REG(MX6Q_PAD_DRAM_A12, 0x055C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A12__MMDC_DRAM_A_12 */ 1177 - IMX_PIN_REG(MX6Q_PAD_DRAM_A13, 0x0560, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A13__MMDC_DRAM_A_13 */ 1178 - IMX_PIN_REG(MX6Q_PAD_DRAM_A14, 0x0564, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A14__MMDC_DRAM_A_14 */ 1179 - IMX_PIN_REG(MX6Q_PAD_DRAM_A15, 0x0568, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_A15__MMDC_DRAM_A_15 */ 1180 - IMX_PIN_REG(MX6Q_PAD_DRAM_CAS, 0x056C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_CAS__MMDC_DRAM_CAS */ 1181 - IMX_PIN_REG(MX6Q_PAD_DRAM_CS0, 0x0570, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_CS0__MMDC_DRAM_CS_0 */ 1182 - IMX_PIN_REG(MX6Q_PAD_DRAM_CS1, 0x0574, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_CS1__MMDC_DRAM_CS_1 */ 1183 - IMX_PIN_REG(MX6Q_PAD_DRAM_RAS, 0x0578, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_RAS__MMDC_DRAM_RAS */ 1184 - IMX_PIN_REG(MX6Q_PAD_DRAM_RESET, 0x057C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_RESET__MMDC_DRAM_RESET */ 1185 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDBA0, 0x0580, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDBA0__MMDC_DRAM_SDBA_0 */ 1186 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDBA1, 0x0584, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDBA1__MMDC_DRAM_SDBA_1 */ 1187 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDCLK_0, 0x0588, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDCLK_0__MMDC_DRAM_SDCLK0 */ 1188 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDBA2, 0x058C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDBA2__MMDC_DRAM_SDBA_2 */ 1189 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDCKE0, 0x0590, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDCKE0__MMDC_DRAM_SDCKE_0 */ 1190 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDCLK_1, 0x0594, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDCLK_1__MMDC_DRAM_SDCLK1 */ 1191 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDCKE1, 0x0598, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDCKE1__MMDC_DRAM_SDCKE_1 */ 1192 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDODT0, 0x059C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDODT0__MMDC_DRAM_ODT_0 */ 1193 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDODT1, 0x05A0, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDODT1__MMDC_DRAM_ODT_1 */ 1194 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDWE, 0x05A4, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDWE__MMDC_DRAM_SDWE */ 1195 - IMX_PIN_REG(MX6Q_PAD_DRAM_D0, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D0__MMDC_DRAM_D_0 */ 1196 - IMX_PIN_REG(MX6Q_PAD_DRAM_D1, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D1__MMDC_DRAM_D_1 */ 1197 - IMX_PIN_REG(MX6Q_PAD_DRAM_D2, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D2__MMDC_DRAM_D_2 */ 1198 - IMX_PIN_REG(MX6Q_PAD_DRAM_D3, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D3__MMDC_DRAM_D_3 */ 1199 - IMX_PIN_REG(MX6Q_PAD_DRAM_D4, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D4__MMDC_DRAM_D_4 */ 1200 - IMX_PIN_REG(MX6Q_PAD_DRAM_D5, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D5__MMDC_DRAM_D_5 */ 1201 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS0, 0x05A8, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS0__MMDC_DRAM_SDQS_0 */ 1202 - IMX_PIN_REG(MX6Q_PAD_DRAM_D6, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D6__MMDC_DRAM_D_6 */ 1203 - IMX_PIN_REG(MX6Q_PAD_DRAM_D7, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D7__MMDC_DRAM_D_7 */ 1204 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM0, 0x05AC, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM0__MMDC_DRAM_DQM_0 */ 1205 - IMX_PIN_REG(MX6Q_PAD_DRAM_D8, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D8__MMDC_DRAM_D_8 */ 1206 - IMX_PIN_REG(MX6Q_PAD_DRAM_D9, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D9__MMDC_DRAM_D_9 */ 1207 - IMX_PIN_REG(MX6Q_PAD_DRAM_D10, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D10__MMDC_DRAM_D_10 */ 1208 - IMX_PIN_REG(MX6Q_PAD_DRAM_D11, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D11__MMDC_DRAM_D_11 */ 1209 - IMX_PIN_REG(MX6Q_PAD_DRAM_D12, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D12__MMDC_DRAM_D_12 */ 1210 - IMX_PIN_REG(MX6Q_PAD_DRAM_D13, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D13__MMDC_DRAM_D_13 */ 1211 - IMX_PIN_REG(MX6Q_PAD_DRAM_D14, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D14__MMDC_DRAM_D_14 */ 1212 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS1, 0x05B0, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS1__MMDC_DRAM_SDQS_1 */ 1213 - IMX_PIN_REG(MX6Q_PAD_DRAM_D15, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D15__MMDC_DRAM_D_15 */ 1214 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM1, 0x05B4, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM1__MMDC_DRAM_DQM_1 */ 1215 - IMX_PIN_REG(MX6Q_PAD_DRAM_D48, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D48__MMDC_DRAM_D_48 */ 1216 - IMX_PIN_REG(MX6Q_PAD_DRAM_D49, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D49__MMDC_DRAM_D_49 */ 1217 - IMX_PIN_REG(MX6Q_PAD_DRAM_D50, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D50__MMDC_DRAM_D_50 */ 1218 - IMX_PIN_REG(MX6Q_PAD_DRAM_D51, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D51__MMDC_DRAM_D_51 */ 1219 - IMX_PIN_REG(MX6Q_PAD_DRAM_D52, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D52__MMDC_DRAM_D_52 */ 1220 - IMX_PIN_REG(MX6Q_PAD_DRAM_D53, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D53__MMDC_DRAM_D_53 */ 1221 - IMX_PIN_REG(MX6Q_PAD_DRAM_D54, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D54__MMDC_DRAM_D_54 */ 1222 - IMX_PIN_REG(MX6Q_PAD_DRAM_D55, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D55__MMDC_DRAM_D_55 */ 1223 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS6, 0x05B8, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS6__MMDC_DRAM_SDQS_6 */ 1224 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM6, 0x05BC, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM6__MMDC_DRAM_DQM_6 */ 1225 - IMX_PIN_REG(MX6Q_PAD_DRAM_D56, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D56__MMDC_DRAM_D_56 */ 1226 - IMX_PIN_REG(MX6Q_PAD_DRAM_SDQS7, 0x05C0, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_SDQS7__MMDC_DRAM_SDQS_7 */ 1227 - IMX_PIN_REG(MX6Q_PAD_DRAM_D57, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D57__MMDC_DRAM_D_57 */ 1228 - IMX_PIN_REG(MX6Q_PAD_DRAM_D58, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D58__MMDC_DRAM_D_58 */ 1229 - IMX_PIN_REG(MX6Q_PAD_DRAM_D59, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D59__MMDC_DRAM_D_59 */ 1230 - IMX_PIN_REG(MX6Q_PAD_DRAM_D60, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D60__MMDC_DRAM_D_60 */ 1231 - IMX_PIN_REG(MX6Q_PAD_DRAM_DQM7, 0x05C4, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_DQM7__MMDC_DRAM_DQM_7 */ 1232 - IMX_PIN_REG(MX6Q_PAD_DRAM_D61, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D61__MMDC_DRAM_D_61 */ 1233 - IMX_PIN_REG(MX6Q_PAD_DRAM_D62, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D62__MMDC_DRAM_D_62 */ 1234 - IMX_PIN_REG(MX6Q_PAD_DRAM_D63, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_DRAM_D63__MMDC_DRAM_D_63 */ 1235 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 0, 0x07F4, 2), /* MX6Q_PAD_KEY_COL0__ECSPI1_SCLK */ 1236 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 1, 0x0854, 1), /* MX6Q_PAD_KEY_COL0__ENET_RDATA_3 */ 1237 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 2, 0x07DC, 1), /* MX6Q_PAD_KEY_COL0__AUDMUX_AUD5_TXC */ 1238 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 3, 0x0000, 0), /* MX6Q_PAD_KEY_COL0__KPP_COL_0 */ 1239 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 4, 0x0000, 0), /* MX6Q_PAD_KEY_COL0__UART4_TXD */ 1240 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 5, 0x0000, 0), /* MX6Q_PAD_KEY_COL0__GPIO_4_6 */ 1241 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 6, 0x0000, 0), /* MX6Q_PAD_KEY_COL0__DCIC1_DCIC_OUT */ 1242 - IMX_PIN_REG(MX6Q_PAD_KEY_COL0, 0x05C8, 0x01F8, 7, 0x0000, 0), /* MX6Q_PAD_KEY_COL0__SRC_ANY_PU_RST */ 1243 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 0, 0x07FC, 2), /* MX6Q_PAD_KEY_ROW0__ECSPI1_MOSI */ 1244 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 1, 0x0000, 0), /* MX6Q_PAD_KEY_ROW0__ENET_TDATA_3 */ 1245 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 2, 0x07D0, 1), /* MX6Q_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */ 1246 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 3, 0x0000, 0), /* MX6Q_PAD_KEY_ROW0__KPP_ROW_0 */ 1247 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 4, 0x0938, 1), /* MX6Q_PAD_KEY_ROW0__UART4_RXD */ 1248 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 5, 0x0000, 0), /* MX6Q_PAD_KEY_ROW0__GPIO_4_7 */ 1249 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 6, 0x0000, 0), /* MX6Q_PAD_KEY_ROW0__DCIC2_DCIC_OUT */ 1250 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW0, 0x05CC, 0x01FC, 7, 0x0000, 0), /* MX6Q_PAD_KEY_ROW0__PL301_PER1_HADR_0 */ 1251 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 0, 0x07F8, 2), /* MX6Q_PAD_KEY_COL1__ECSPI1_MISO */ 1252 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 1, 0x0840, 1), /* MX6Q_PAD_KEY_COL1__ENET_MDIO */ 1253 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 2, 0x07E0, 1), /* MX6Q_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */ 1254 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 3, 0x0000, 0), /* MX6Q_PAD_KEY_COL1__KPP_COL_1 */ 1255 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 4, 0x0000, 0), /* MX6Q_PAD_KEY_COL1__UART5_TXD */ 1256 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 5, 0x0000, 0), /* MX6Q_PAD_KEY_COL1__GPIO_4_8 */ 1257 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 6, 0x0000, 0), /* MX6Q_PAD_KEY_COL1__USDHC1_VSELECT */ 1258 - IMX_PIN_REG(MX6Q_PAD_KEY_COL1, 0x05D0, 0x0200, 7, 0x0000, 0), /* MX6Q_PAD_KEY_COL1__PL301MX_PER1_HADR_1 */ 1259 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 0, 0x0800, 2), /* MX6Q_PAD_KEY_ROW1__ECSPI1_SS0 */ 1260 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 1, 0x0000, 0), /* MX6Q_PAD_KEY_ROW1__ENET_COL */ 1261 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 2, 0x07CC, 1), /* MX6Q_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */ 1262 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 3, 0x0000, 0), /* MX6Q_PAD_KEY_ROW1__KPP_ROW_1 */ 1263 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 4, 0x0940, 1), /* MX6Q_PAD_KEY_ROW1__UART5_RXD */ 1264 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 5, 0x0000, 0), /* MX6Q_PAD_KEY_ROW1__GPIO_4_9 */ 1265 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 6, 0x0000, 0), /* MX6Q_PAD_KEY_ROW1__USDHC2_VSELECT */ 1266 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW1, 0x05D4, 0x0204, 7, 0x0000, 0), /* MX6Q_PAD_KEY_ROW1__PL301_PER1_HADDR_2 */ 1267 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 0, 0x0804, 2), /* MX6Q_PAD_KEY_COL2__ECSPI1_SS1 */ 1268 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 1, 0x0850, 1), /* MX6Q_PAD_KEY_COL2__ENET_RDATA_2 */ 1269 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 2, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__CAN1_TXCAN */ 1270 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 3, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__KPP_COL_2 */ 1271 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 4, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__ENET_MDC */ 1272 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 5, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__GPIO_4_10 */ 1273 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 6, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__USBOH3_H1_PWRCTL_WKP */ 1274 - IMX_PIN_REG(MX6Q_PAD_KEY_COL2, 0x05D8, 0x0208, 7, 0x0000, 0), /* MX6Q_PAD_KEY_COL2__PL301_PER1_HADDR_3 */ 1275 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 0, 0x0808, 1), /* MX6Q_PAD_KEY_ROW2__ECSPI1_SS2 */ 1276 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 1, 0x0000, 0), /* MX6Q_PAD_KEY_ROW2__ENET_TDATA_2 */ 1277 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 2, 0x07E4, 0), /* MX6Q_PAD_KEY_ROW2__CAN1_RXCAN */ 1278 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 3, 0x0000, 0), /* MX6Q_PAD_KEY_ROW2__KPP_ROW_2 */ 1279 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 4, 0x0000, 0), /* MX6Q_PAD_KEY_ROW2__USDHC2_VSELECT */ 1280 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 5, 0x0000, 0), /* MX6Q_PAD_KEY_ROW2__GPIO_4_11 */ 1281 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 6, 0x088C, 1), /* MX6Q_PAD_KEY_ROW2__HDMI_TX_CEC_LINE */ 1282 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW2, 0x05DC, 0x020C, 7, 0x0000, 0), /* MX6Q_PAD_KEY_ROW2__PL301_PER1_HADR_4 */ 1283 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 0, 0x080C, 1), /* MX6Q_PAD_KEY_COL3__ECSPI1_SS3 */ 1284 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 1, 0x0000, 0), /* MX6Q_PAD_KEY_COL3__ENET_CRS */ 1285 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 2, 0x0890, 1), /* MX6Q_PAD_KEY_COL3__HDMI_TX_DDC_SCL */ 1286 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 3, 0x0000, 0), /* MX6Q_PAD_KEY_COL3__KPP_COL_3 */ 1287 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 4, 0x08A0, 1), /* MX6Q_PAD_KEY_COL3__I2C2_SCL */ 1288 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 5, 0x0000, 0), /* MX6Q_PAD_KEY_COL3__GPIO_4_12 */ 1289 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 6, 0x0914, 2), /* MX6Q_PAD_KEY_COL3__SPDIF_IN1 */ 1290 - IMX_PIN_REG(MX6Q_PAD_KEY_COL3, 0x05E0, 0x0210, 7, 0x0000, 0), /* MX6Q_PAD_KEY_COL3__PL301_PER1_HADR_5 */ 1291 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 0, 0x0000, 0), /* MX6Q_PAD_KEY_ROW3__OSC32K_32K_OUT */ 1292 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 1, 0x07B0, 0), /* MX6Q_PAD_KEY_ROW3__ASRC_ASRC_EXT_CLK */ 1293 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 2, 0x0894, 1), /* MX6Q_PAD_KEY_ROW3__HDMI_TX_DDC_SDA */ 1294 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 3, 0x0000, 0), /* MX6Q_PAD_KEY_ROW3__KPP_ROW_3 */ 1295 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 4, 0x08A4, 1), /* MX6Q_PAD_KEY_ROW3__I2C2_SDA */ 1296 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 5, 0x0000, 0), /* MX6Q_PAD_KEY_ROW3__GPIO_4_13 */ 1297 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 6, 0x0000, 0), /* MX6Q_PAD_KEY_ROW3__USDHC1_VSELECT */ 1298 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW3, 0x05E4, 0x0214, 7, 0x0000, 0), /* MX6Q_PAD_KEY_ROW3__PL301_PER1_HADR_6 */ 1299 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 0, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__CAN2_TXCAN */ 1300 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 1, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__IPU1_SISG_4 */ 1301 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 2, 0x0944, 1), /* MX6Q_PAD_KEY_COL4__USBOH3_USBOTG_OC */ 1302 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 3, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__KPP_COL_4 */ 1303 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 4, 0x093C, 0), /* MX6Q_PAD_KEY_COL4__UART5_RTS */ 1304 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 5, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__GPIO_4_14 */ 1305 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 6, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__MMDC_DEBUG_49 */ 1306 - IMX_PIN_REG(MX6Q_PAD_KEY_COL4, 0x05E8, 0x0218, 7, 0x0000, 0), /* MX6Q_PAD_KEY_COL4__PL301_PER1_HADDR_7 */ 1307 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 0, 0x07E8, 0), /* MX6Q_PAD_KEY_ROW4__CAN2_RXCAN */ 1308 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 1, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__IPU1_SISG_5 */ 1309 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 2, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__USBOH3_USBOTG_PWR */ 1310 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 3, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__KPP_ROW_4 */ 1311 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 4, 0x093C, 1), /* MX6Q_PAD_KEY_ROW4__UART5_CTS */ 1312 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 5, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__GPIO_4_15 */ 1313 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 6, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__MMDC_DEBUG_50 */ 1314 - IMX_PIN_REG(MX6Q_PAD_KEY_ROW4, 0x05EC, 0x021C, 7, 0x0000, 0), /* MX6Q_PAD_KEY_ROW4__PL301_PER1_HADR_8 */ 1315 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 0, 0x0000, 0), /* MX6Q_PAD_GPIO_0__CCM_CLKO */ 1316 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 2, 0x08E8, 0), /* MX6Q_PAD_GPIO_0__KPP_COL_5 */ 1317 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 3, 0x07B0, 1), /* MX6Q_PAD_GPIO_0__ASRC_ASRC_EXT_CLK */ 1318 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_0__EPIT1_EPITO */ 1319 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_0__GPIO_1_0 */ 1320 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_0__USBOH3_USBH1_PWR */ 1321 - IMX_PIN_REG(MX6Q_PAD_GPIO_0, 0x05F0, 0x0220, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_0__SNVS_HP_WRAP_SNVS_VIO5 */ 1322 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 0, 0x086C, 1), /* MX6Q_PAD_GPIO_1__ESAI1_SCKR */ 1323 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_1__WDOG2_WDOG_B */ 1324 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 2, 0x08F4, 0), /* MX6Q_PAD_GPIO_1__KPP_ROW_5 */ 1325 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_1__PWM2_PWMO */ 1326 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_1__GPIO_1_1 */ 1327 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_1__USDHC1_CD */ 1328 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_1__SRC_TESTER_ACK */ 1329 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 0, 0x085C, 1), /* MX6Q_PAD_GPIO_9__ESAI1_FSR */ 1330 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_9__WDOG1_WDOG_B */ 1331 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 2, 0x08EC, 0), /* MX6Q_PAD_GPIO_9__KPP_COL_6 */ 1332 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_9__CCM_REF_EN_B */ 1333 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_9__PWM1_PWMO */ 1334 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_9__GPIO_1_9 */ 1335 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 6, 0x094C, 1), /* MX6Q_PAD_GPIO_9__USDHC1_WP */ 1336 - IMX_PIN_REG(MX6Q_PAD_GPIO_9, 0x05F8, 0x0228, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_9__SRC_EARLY_RST */ 1337 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 0, 0x0864, 1), /* MX6Q_PAD_GPIO_3__ESAI1_HCKR */ 1338 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_3__OBSERVE_MUX_INT_OUT0 */ 1339 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 2, 0x08A8, 1), /* MX6Q_PAD_GPIO_3__I2C3_SCL */ 1340 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_3__ANATOP_24M_OUT */ 1341 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_3__CCM_CLKO2 */ 1342 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_3__GPIO_1_3 */ 1343 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 6, 0x0948, 1), /* MX6Q_PAD_GPIO_3__USBOH3_USBH1_OC */ 1344 - IMX_PIN_REG(MX6Q_PAD_GPIO_3, 0x05FC, 0x022C, 7, 0x0900, 1), /* MX6Q_PAD_GPIO_3__MLB_MLBCLK */ 1345 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 0, 0x0870, 1), /* MX6Q_PAD_GPIO_6__ESAI1_SCKT */ 1346 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_6__OBSERVE_MUX_INT_OUT1 */ 1347 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 2, 0x08AC, 1), /* MX6Q_PAD_GPIO_6__I2C3_SDA */ 1348 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_6__CCM_CCM_OUT_0 */ 1349 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_6__CSU_CSU_INT_DEB */ 1350 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_6__GPIO_1_6 */ 1351 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_6__USDHC2_LCTL */ 1352 - IMX_PIN_REG(MX6Q_PAD_GPIO_6, 0x0600, 0x0230, 7, 0x0908, 1), /* MX6Q_PAD_GPIO_6__MLB_MLBSIG */ 1353 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 0, 0x0860, 1), /* MX6Q_PAD_GPIO_2__ESAI1_FST */ 1354 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_2__OBSERVE_MUX_INT_OUT2 */ 1355 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 2, 0x08F8, 1), /* MX6Q_PAD_GPIO_2__KPP_ROW_6 */ 1356 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_2__CCM_CCM_OUT_1 */ 1357 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_2__CSU_CSU_ALARM_AUT_0 */ 1358 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_2__GPIO_1_2 */ 1359 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_2__USDHC2_WP */ 1360 - IMX_PIN_REG(MX6Q_PAD_GPIO_2, 0x0604, 0x0234, 7, 0x0904, 1), /* MX6Q_PAD_GPIO_2__MLB_MLBDAT */ 1361 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 0, 0x0868, 1), /* MX6Q_PAD_GPIO_4__ESAI1_HCKT */ 1362 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_4__OBSERVE_MUX_INT_OUT3 */ 1363 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 2, 0x08F0, 1), /* MX6Q_PAD_GPIO_4__KPP_COL_7 */ 1364 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_4__CCM_CCM_OUT_2 */ 1365 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_4__CSU_CSU_ALARM_AUT_1 */ 1366 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_4__GPIO_1_4 */ 1367 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_4__USDHC2_CD */ 1368 - IMX_PIN_REG(MX6Q_PAD_GPIO_4, 0x0608, 0x0238, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_4__OCOTP_CRL_WRAR_FUSE_LA */ 1369 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 0, 0x087C, 1), /* MX6Q_PAD_GPIO_5__ESAI1_TX2_RX3 */ 1370 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_5__OBSERVE_MUX_INT_OUT4 */ 1371 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 2, 0x08FC, 1), /* MX6Q_PAD_GPIO_5__KPP_ROW_7 */ 1372 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_5__CCM_CLKO */ 1373 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_5__CSU_CSU_ALARM_AUT_2 */ 1374 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_5__GPIO_1_5 */ 1375 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 6, 0x08A8, 2), /* MX6Q_PAD_GPIO_5__I2C3_SCL */ 1376 - IMX_PIN_REG(MX6Q_PAD_GPIO_5, 0x060C, 0x023C, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_5__CHEETAH_EVENTI */ 1377 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 0, 0x0884, 1), /* MX6Q_PAD_GPIO_7__ESAI1_TX4_RX1 */ 1378 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_7__ECSPI5_RDY */ 1379 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 2, 0x0000, 0), /* MX6Q_PAD_GPIO_7__EPIT1_EPITO */ 1380 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_7__CAN1_TXCAN */ 1381 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_7__UART2_TXD */ 1382 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_7__GPIO_1_7 */ 1383 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_7__SPDIF_PLOCK */ 1384 - IMX_PIN_REG(MX6Q_PAD_GPIO_7, 0x0610, 0x0240, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_7__USBOH3_OTGUSB_HST_MODE */ 1385 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 0, 0x0888, 1), /* MX6Q_PAD_GPIO_8__ESAI1_TX5_RX0 */ 1386 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_8__ANATOP_ANATOP_32K_OUT */ 1387 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 2, 0x0000, 0), /* MX6Q_PAD_GPIO_8__EPIT2_EPITO */ 1388 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 3, 0x07E4, 1), /* MX6Q_PAD_GPIO_8__CAN1_RXCAN */ 1389 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 4, 0x0928, 3), /* MX6Q_PAD_GPIO_8__UART2_RXD */ 1390 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_8__GPIO_1_8 */ 1391 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_8__SPDIF_SRCLK */ 1392 - IMX_PIN_REG(MX6Q_PAD_GPIO_8, 0x0614, 0x0244, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_8__USBOH3_OTG_PWRCTL_WAK */ 1393 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 0, 0x0880, 1), /* MX6Q_PAD_GPIO_16__ESAI1_TX3_RX2 */ 1394 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_16__ENET_1588_EVENT2_IN */ 1395 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 2, 0x083C, 1), /* MX6Q_PAD_GPIO_16__ENET_ETHERNET_REF_OUT */ 1396 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_16__USDHC1_LCTL */ 1397 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 4, 0x0914, 3), /* MX6Q_PAD_GPIO_16__SPDIF_IN1 */ 1398 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_16__GPIO_7_11 */ 1399 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 6, 0x08AC, 2), /* MX6Q_PAD_GPIO_16__I2C3_SDA */ 1400 - IMX_PIN_REG(MX6Q_PAD_GPIO_16, 0x0618, 0x0248, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_16__SJC_DE_B */ 1401 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 0, 0x0874, 0), /* MX6Q_PAD_GPIO_17__ESAI1_TX0 */ 1402 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_17__ENET_1588_EVENT3_IN */ 1403 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 2, 0x07F0, 1), /* MX6Q_PAD_GPIO_17__CCM_PMIC_RDY */ 1404 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 3, 0x090C, 1), /* MX6Q_PAD_GPIO_17__SDMA_SDMA_EXT_EVENT_0 */ 1405 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_17__SPDIF_OUT1 */ 1406 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_17__GPIO_7_12 */ 1407 - IMX_PIN_REG(MX6Q_PAD_GPIO_17, 0x061C, 0x024C, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_17__SJC_JTAG_ACT */ 1408 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 0, 0x0878, 0), /* MX6Q_PAD_GPIO_18__ESAI1_TX1 */ 1409 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 1, 0x0844, 1), /* MX6Q_PAD_GPIO_18__ENET_RX_CLK */ 1410 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 2, 0x0000, 0), /* MX6Q_PAD_GPIO_18__USDHC3_VSELECT */ 1411 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 3, 0x0910, 1), /* MX6Q_PAD_GPIO_18__SDMA_SDMA_EXT_EVENT_1 */ 1412 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 4, 0x07B0, 2), /* MX6Q_PAD_GPIO_18__ASRC_ASRC_EXT_CLK */ 1413 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_18__GPIO_7_13 */ 1414 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_18__SNVS_HP_WRA_SNVS_VIO5 */ 1415 - IMX_PIN_REG(MX6Q_PAD_GPIO_18, 0x0620, 0x0250, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_18__SRC_SYSTEM_RST */ 1416 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 0, 0x08E8, 1), /* MX6Q_PAD_GPIO_19__KPP_COL_5 */ 1417 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 1, 0x0000, 0), /* MX6Q_PAD_GPIO_19__ENET_1588_EVENT0_OUT */ 1418 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 2, 0x0000, 0), /* MX6Q_PAD_GPIO_19__SPDIF_OUT1 */ 1419 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_19__CCM_CLKO */ 1420 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 4, 0x0000, 0), /* MX6Q_PAD_GPIO_19__ECSPI1_RDY */ 1421 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 5, 0x0000, 0), /* MX6Q_PAD_GPIO_19__GPIO_4_5 */ 1422 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 6, 0x0000, 0), /* MX6Q_PAD_GPIO_19__ENET_TX_ER */ 1423 - IMX_PIN_REG(MX6Q_PAD_GPIO_19, 0x0624, 0x0254, 7, 0x0000, 0), /* MX6Q_PAD_GPIO_19__SRC_INT_BOOT */ 1424 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK */ 1425 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK__PCIE_CTRL_MUX_12 */ 1426 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK__SDMA_DEBUG_PC_0 */ 1427 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK__GPIO_5_18 */ 1428 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK___MMDC_DEBUG_29 */ 1429 - IMX_PIN_REG(MX6Q_PAD_CSI0_PIXCLK, 0x0628, 0x0258, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_PIXCLK__CHEETAH_EVENTO */ 1430 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC */ 1431 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__PCIE_CTRL_MUX_13 */ 1432 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 3, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__CCM_CLKO */ 1433 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__SDMA_DEBUG_PC_1 */ 1434 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__GPIO_5_19 */ 1435 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__MMDC_MMDC_DEBUG_30 */ 1436 - IMX_PIN_REG(MX6Q_PAD_CSI0_MCLK, 0x062C, 0x025C, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_MCLK__CHEETAH_TRCTL */ 1437 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__IPU1_CSI0_DA_EN */ 1438 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__WEIM_WEIM_D_0 */ 1439 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__PCIE_CTRL_MUX_14 */ 1440 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__SDMA_DEBUG_PC_2 */ 1441 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__GPIO_5_20 */ 1442 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__MMDC_DEBUG_31 */ 1443 - IMX_PIN_REG(MX6Q_PAD_CSI0_DATA_EN, 0x0630, 0x0260, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DATA_EN__CHEETAH_TRCLK */ 1444 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC */ 1445 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__WEIM_WEIM_D_1 */ 1446 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__PCIE_CTRL_MUX_15 */ 1447 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__SDMA_DEBUG_PC_3 */ 1448 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__GPIO_5_21 */ 1449 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__MMDC_DEBUG_32 */ 1450 - IMX_PIN_REG(MX6Q_PAD_CSI0_VSYNC, 0x0634, 0x0264, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_VSYNC__CHEETAH_TRACE_0 */ 1451 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__IPU1_CSI0_D_4 */ 1452 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__WEIM_WEIM_D_2 */ 1453 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 2, 0x07F4, 3), /* MX6Q_PAD_CSI0_DAT4__ECSPI1_SCLK */ 1454 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 3, 0x08E8, 2), /* MX6Q_PAD_CSI0_DAT4__KPP_COL_5 */ 1455 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC */ 1456 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__GPIO_5_22 */ 1457 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__MMDC_DEBUG_43 */ 1458 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT4, 0x0638, 0x0268, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT4__CHEETAH_TRACE_1 */ 1459 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__IPU1_CSI0_D_5 */ 1460 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__WEIM_WEIM_D_3 */ 1461 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 2, 0x07FC, 3), /* MX6Q_PAD_CSI0_DAT5__ECSPI1_MOSI */ 1462 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 3, 0x08F4, 1), /* MX6Q_PAD_CSI0_DAT5__KPP_ROW_5 */ 1463 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD */ 1464 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__GPIO_5_23 */ 1465 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__MMDC_MMDC_DEBUG_44 */ 1466 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT5, 0x063C, 0x026C, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT5__CHEETAH_TRACE_2 */ 1467 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__IPU1_CSI0_D_6 */ 1468 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__WEIM_WEIM_D_4 */ 1469 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 2, 0x07F8, 3), /* MX6Q_PAD_CSI0_DAT6__ECSPI1_MISO */ 1470 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 3, 0x08EC, 1), /* MX6Q_PAD_CSI0_DAT6__KPP_COL_6 */ 1471 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS */ 1472 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__GPIO_5_24 */ 1473 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__MMDC_MMDC_DEBUG_45 */ 1474 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT6, 0x0640, 0x0270, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT6__CHEETAH_TRACE_3 */ 1475 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__IPU1_CSI0_D_7 */ 1476 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__WEIM_WEIM_D_5 */ 1477 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 2, 0x0800, 3), /* MX6Q_PAD_CSI0_DAT7__ECSPI1_SS0 */ 1478 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 3, 0x08F8, 2), /* MX6Q_PAD_CSI0_DAT7__KPP_ROW_6 */ 1479 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD */ 1480 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__GPIO_5_25 */ 1481 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__MMDC_MMDC_DEBUG_46 */ 1482 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT7, 0x0644, 0x0274, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT7__CHEETAH_TRACE_4 */ 1483 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT8__IPU1_CSI0_D_8 */ 1484 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT8__WEIM_WEIM_D_6 */ 1485 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 2, 0x0810, 2), /* MX6Q_PAD_CSI0_DAT8__ECSPI2_SCLK */ 1486 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 3, 0x08F0, 2), /* MX6Q_PAD_CSI0_DAT8__KPP_COL_7 */ 1487 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 4, 0x089C, 1), /* MX6Q_PAD_CSI0_DAT8__I2C1_SDA */ 1488 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT8__GPIO_5_26 */ 1489 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT8__MMDC_MMDC_DEBUG_47 */ 1490 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT8, 0x0648, 0x0278, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT8__CHEETAH_TRACE_5 */ 1491 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT9__IPU1_CSI0_D_9 */ 1492 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT9__WEIM_WEIM_D_7 */ 1493 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 2, 0x0818, 2), /* MX6Q_PAD_CSI0_DAT9__ECSPI2_MOSI */ 1494 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 3, 0x08FC, 2), /* MX6Q_PAD_CSI0_DAT9__KPP_ROW_7 */ 1495 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 4, 0x0898, 1), /* MX6Q_PAD_CSI0_DAT9__I2C1_SCL */ 1496 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT9__GPIO_5_27 */ 1497 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT9__MMDC_MMDC_DEBUG_48 */ 1498 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT9, 0x064C, 0x027C, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT9__CHEETAH_TRACE_6 */ 1499 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__IPU1_CSI0_D_10 */ 1500 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__AUDMUX_AUD3_RXC */ 1501 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 2, 0x0814, 2), /* MX6Q_PAD_CSI0_DAT10__ECSPI2_MISO */ 1502 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 3, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */ 1503 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__SDMA_DEBUG_PC_4 */ 1504 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__GPIO_5_28 */ 1505 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__MMDC_MMDC_DEBUG_33 */ 1506 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT10, 0x0650, 0x0280, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT10__CHEETAH_TRACE_7 */ 1507 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__IPU1_CSI0_D_11 */ 1508 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__AUDMUX_AUD3_RXFS */ 1509 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 2, 0x081C, 2), /* MX6Q_PAD_CSI0_DAT11__ECSPI2_SS0 */ 1510 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 3, 0x0920, 1), /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */ 1511 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__SDMA_DEBUG_PC_5 */ 1512 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__GPIO_5_29 */ 1513 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__MMDC_MMDC_DEBUG_34 */ 1514 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT11, 0x0654, 0x0284, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT11__CHEETAH_TRACE_8 */ 1515 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__IPU1_CSI0_D_12 */ 1516 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__WEIM_WEIM_D_8 */ 1517 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__PCIE_CTRL_MUX_16 */ 1518 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 3, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__UART4_TXD */ 1519 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__SDMA_DEBUG_PC_6 */ 1520 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__GPIO_5_30 */ 1521 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__MMDC_MMDC_DEBUG_35 */ 1522 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT12, 0x0658, 0x0288, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT12__CHEETAH_TRACE_9 */ 1523 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__IPU1_CSI0_D_13 */ 1524 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__WEIM_WEIM_D_9 */ 1525 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__PCIE_CTRL_MUX_17 */ 1526 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 3, 0x0938, 3), /* MX6Q_PAD_CSI0_DAT13__UART4_RXD */ 1527 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__SDMA_DEBUG_PC_7 */ 1528 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__GPIO_5_31 */ 1529 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__MMDC_MMDC_DEBUG_36 */ 1530 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT13, 0x065C, 0x028C, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT13__CHEETAH_TRACE_10 */ 1531 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__IPU1_CSI0_D_14 */ 1532 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__WEIM_WEIM_D_10 */ 1533 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__PCIE_CTRL_MUX_18 */ 1534 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 3, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__UART5_TXD */ 1535 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__SDMA_DEBUG_PC_8 */ 1536 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__GPIO_6_0 */ 1537 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__MMDC_MMDC_DEBUG_37 */ 1538 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT14, 0x0660, 0x0290, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT14__CHEETAH_TRACE_11 */ 1539 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__IPU1_CSI0_D_15 */ 1540 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__WEIM_WEIM_D_11 */ 1541 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__PCIE_CTRL_MUX_19 */ 1542 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 3, 0x0940, 3), /* MX6Q_PAD_CSI0_DAT15__UART5_RXD */ 1543 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__SDMA_DEBUG_PC_9 */ 1544 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__GPIO_6_1 */ 1545 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__MMDC_MMDC_DEBUG_38 */ 1546 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT15, 0x0664, 0x0294, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT15__CHEETAH_TRACE_12 */ 1547 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__IPU1_CSI0_D_16 */ 1548 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__WEIM_WEIM_D_12 */ 1549 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__PCIE_CTRL_MUX_20 */ 1550 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 3, 0x0934, 0), /* MX6Q_PAD_CSI0_DAT16__UART4_RTS */ 1551 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__SDMA_DEBUG_PC_10 */ 1552 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__GPIO_6_2 */ 1553 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__MMDC_MMDC_DEBUG_39 */ 1554 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT16, 0x0668, 0x0298, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT16__CHEETAH_TRACE_13 */ 1555 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__IPU1_CSI0_D_17 */ 1556 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__WEIM_WEIM_D_13 */ 1557 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__PCIE_CTRL_MUX_21 */ 1558 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 3, 0x0934, 1), /* MX6Q_PAD_CSI0_DAT17__UART4_CTS */ 1559 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__SDMA_DEBUG_PC_11 */ 1560 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__GPIO_6_3 */ 1561 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__MMDC_MMDC_DEBUG_40 */ 1562 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT17, 0x066C, 0x029C, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT17__CHEETAH_TRACE_14 */ 1563 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__IPU1_CSI0_D_18 */ 1564 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__WEIM_WEIM_D_14 */ 1565 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__PCIE_CTRL_MUX_22 */ 1566 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 3, 0x093C, 2), /* MX6Q_PAD_CSI0_DAT18__UART5_RTS */ 1567 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__SDMA_DEBUG_PC_12 */ 1568 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__GPIO_6_4 */ 1569 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__MMDC_MMDC_DEBUG_41 */ 1570 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT18, 0x0670, 0x02A0, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT18__CHEETAH_TRACE_15 */ 1571 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 0, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__IPU1_CSI0_D_19 */ 1572 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 1, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__WEIM_WEIM_D_15 */ 1573 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 2, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__PCIE_CTRL_MUX_23 */ 1574 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 3, 0x093C, 3), /* MX6Q_PAD_CSI0_DAT19__UART5_CTS */ 1575 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 4, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__SDMA_DEBUG_PC_13 */ 1576 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 5, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__GPIO_6_5 */ 1577 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 6, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__MMDC_MMDC_DEBUG_42 */ 1578 - IMX_PIN_REG(MX6Q_PAD_CSI0_DAT19, 0x0674, 0x02A4, 7, 0x0000, 0), /* MX6Q_PAD_CSI0_DAT19__ANATOP_TESTO_9 */ 1579 - IMX_PIN_REG(MX6Q_PAD_JTAG_TMS, 0x0678, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_TMS__SJC_TMS */ 1580 - IMX_PIN_REG(MX6Q_PAD_JTAG_MOD, 0x067C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_MOD__SJC_MOD */ 1581 - IMX_PIN_REG(MX6Q_PAD_JTAG_TRSTB, 0x0680, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_TRSTB__SJC_TRSTB */ 1582 - IMX_PIN_REG(MX6Q_PAD_JTAG_TDI, 0x0684, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_TDI__SJC_TDI */ 1583 - IMX_PIN_REG(MX6Q_PAD_JTAG_TCK, 0x0688, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_TCK__SJC_TCK */ 1584 - IMX_PIN_REG(MX6Q_PAD_JTAG_TDO, 0x068C, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_JTAG_TDO__SJC_TDO */ 1585 - IMX_PIN_REG(MX6Q_PAD_LVDS1_TX3_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 */ 1586 - IMX_PIN_REG(MX6Q_PAD_LVDS1_TX2_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 */ 1587 - IMX_PIN_REG(MX6Q_PAD_LVDS1_CLK_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK */ 1588 - IMX_PIN_REG(MX6Q_PAD_LVDS1_TX1_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 */ 1589 - IMX_PIN_REG(MX6Q_PAD_LVDS1_TX0_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 */ 1590 - IMX_PIN_REG(MX6Q_PAD_LVDS0_TX3_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 */ 1591 - IMX_PIN_REG(MX6Q_PAD_LVDS0_CLK_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK */ 1592 - IMX_PIN_REG(MX6Q_PAD_LVDS0_TX2_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 */ 1593 - IMX_PIN_REG(MX6Q_PAD_LVDS0_TX1_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 */ 1594 - IMX_PIN_REG(MX6Q_PAD_LVDS0_TX0_P, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 */ 1595 - IMX_PIN_REG(MX6Q_PAD_TAMPER, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_TAMPER__SNVS_LP_WRAP_SNVS_TD1 */ 1596 - IMX_PIN_REG(MX6Q_PAD_PMIC_ON_REQ, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_PMIC_ON_REQ__SNVS_LPWRAP_WKALM */ 1597 - IMX_PIN_REG(MX6Q_PAD_PMIC_STBY_REQ, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_PMIC_STBY_REQ__CCM_PMIC_STBYRQ */ 1598 - IMX_PIN_REG(MX6Q_PAD_POR_B, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_POR_B__SRC_POR_B */ 1599 - IMX_PIN_REG(MX6Q_PAD_BOOT_MODE1, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_BOOT_MODE1__SRC_BOOT_MODE_1 */ 1600 - IMX_PIN_REG(MX6Q_PAD_RESET_IN_B, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_RESET_IN_B__SRC_RESET_B */ 1601 - IMX_PIN_REG(MX6Q_PAD_BOOT_MODE0, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_BOOT_MODE0__SRC_BOOT_MODE_0 */ 1602 - IMX_PIN_REG(MX6Q_PAD_TEST_MODE, NO_PAD, NO_MUX, 0, 0x0000, 0), /* MX6Q_PAD_TEST_MODE__TCU_TEST_MODE */ 1603 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */ 1604 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 1, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__UART1_TXD */ 1605 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__PCIE_CTRL_MUX_24 */ 1606 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__USBOH3_UH3_DFD_OUT_0 */ 1607 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__USBOH3_UH2_DFD_OUT_0 */ 1608 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__GPIO_6_17 */ 1609 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__MIPI_CORE_DPHY_IN_12 */ 1610 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT7, 0x0690, 0x02A8, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT7__USBPHY2_CLK20DIV */ 1611 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */ 1612 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 1, 0x0920, 3), /* MX6Q_PAD_SD3_DAT6__UART1_RXD */ 1613 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__PCIE_CTRL_MUX_25 */ 1614 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__USBOH3_UH3_DFD_OUT_1 */ 1615 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__USBOH3_UH2_DFD_OUT_1 */ 1616 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__GPIO_6_18 */ 1617 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__MIPI_CORE_DPHY_IN_13 */ 1618 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT6, 0x0694, 0x02AC, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT6__ANATOP_TESTO_10 */ 1619 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */ 1620 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 1, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__UART2_TXD */ 1621 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__PCIE_CTRL_MUX_26 */ 1622 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__USBOH3_UH3_DFD_OUT_2 */ 1623 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__USBOH3_UH2_DFD_OUT_2 */ 1624 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__GPIO_7_0 */ 1625 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__MIPI_CORE_DPHY_IN_14 */ 1626 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT5, 0x0698, 0x02B0, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT5__ANATOP_TESTO_11 */ 1627 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */ 1628 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 1, 0x0928, 5), /* MX6Q_PAD_SD3_DAT4__UART2_RXD */ 1629 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__PCIE_CTRL_MUX_27 */ 1630 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__USBOH3_UH3_DFD_OUT_3 */ 1631 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__USBOH3_UH2_DFD_OUT_3 */ 1632 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__GPIO_7_1 */ 1633 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__MIPI_CORE_DPHY_IN_15 */ 1634 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT4, 0x069C, 0x02B4, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT4__ANATOP_TESTO_12 */ 1635 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 0, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */ 1636 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 1, 0x0924, 2), /* MX6Q_PAD_SD3_CMD__UART2_CTS */ 1637 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 2, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__CAN1_TXCAN */ 1638 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 3, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__USBOH3_UH3_DFD_OUT_4 */ 1639 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 4, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__USBOH3_UH2_DFD_OUT_4 */ 1640 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 5, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__GPIO_7_2 */ 1641 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 6, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__MIPI_CORE_DPHY_IN_16 */ 1642 - IMX_PIN_REG(MX6Q_PAD_SD3_CMD, 0x06A0, 0x02B8, 7, 0x0000, 0), /* MX6Q_PAD_SD3_CMD__ANATOP_TESTO_13 */ 1643 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 0, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */ 1644 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 1, 0x0924, 3), /* MX6Q_PAD_SD3_CLK__UART2_RTS */ 1645 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 2, 0x07E4, 2), /* MX6Q_PAD_SD3_CLK__CAN1_RXCAN */ 1646 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 3, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__USBOH3_UH3_DFD_OUT_5 */ 1647 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 4, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__USBOH3_UH2_DFD_OUT_5 */ 1648 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 5, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__GPIO_7_3 */ 1649 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 6, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__MIPI_CORE_DPHY_IN_17 */ 1650 - IMX_PIN_REG(MX6Q_PAD_SD3_CLK, 0x06A4, 0x02BC, 7, 0x0000, 0), /* MX6Q_PAD_SD3_CLK__ANATOP_TESTO_14 */ 1651 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */ 1652 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 1, 0x091C, 2), /* MX6Q_PAD_SD3_DAT0__UART1_CTS */ 1653 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__CAN2_TXCAN */ 1654 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__USBOH3_UH3_DFD_OUT_6 */ 1655 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__USBOH3_UH2_DFD_OUT_6 */ 1656 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__GPIO_7_4 */ 1657 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__MIPI_CORE_DPHY_IN_18 */ 1658 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT0, 0x06A8, 0x02C0, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT0__ANATOP_TESTO_15 */ 1659 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */ 1660 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 1, 0x091C, 3), /* MX6Q_PAD_SD3_DAT1__UART1_RTS */ 1661 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 2, 0x07E8, 1), /* MX6Q_PAD_SD3_DAT1__CAN2_RXCAN */ 1662 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__USBOH3_UH3_DFD_OUT_7 */ 1663 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__USBOH3_UH2_DFD_OUT_7 */ 1664 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__GPIO_7_5 */ 1665 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__MIPI_CORE_DPHY_IN_19 */ 1666 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT1, 0x06AC, 0x02C4, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT1__ANATOP_TESTI_0 */ 1667 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */ 1668 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__PCIE_CTRL_MUX_28 */ 1669 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__USBOH3_UH3_DFD_OUT_8 */ 1670 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__USBOH3_UH2_DFD_OUT_8 */ 1671 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__GPIO_7_6 */ 1672 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__MIPI_CORE_DPHY_IN_20 */ 1673 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT2, 0x06B0, 0x02C8, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT2__ANATOP_TESTI_1 */ 1674 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 0, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */ 1675 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 1, 0x092C, 4), /* MX6Q_PAD_SD3_DAT3__UART3_CTS */ 1676 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 2, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__PCIE_CTRL_MUX_29 */ 1677 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 3, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__USBOH3_UH3_DFD_OUT_9 */ 1678 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 4, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__USBOH3_UH2_DFD_OUT_9 */ 1679 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 5, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__GPIO_7_7 */ 1680 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 6, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__MIPI_CORE_DPHY_IN_21 */ 1681 - IMX_PIN_REG(MX6Q_PAD_SD3_DAT3, 0x06B4, 0x02CC, 7, 0x0000, 0), /* MX6Q_PAD_SD3_DAT3__ANATOP_TESTI_2 */ 1682 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 0, 0x0000, 0), /* MX6Q_PAD_SD3_RST__USDHC3_RST */ 1683 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 1, 0x092C, 5), /* MX6Q_PAD_SD3_RST__UART3_RTS */ 1684 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 2, 0x0000, 0), /* MX6Q_PAD_SD3_RST__PCIE_CTRL_MUX_30 */ 1685 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 3, 0x0000, 0), /* MX6Q_PAD_SD3_RST__USBOH3_UH3_DFD_OUT_10 */ 1686 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 4, 0x0000, 0), /* MX6Q_PAD_SD3_RST__USBOH3_UH2_DFD_OUT_10 */ 1687 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 5, 0x0000, 0), /* MX6Q_PAD_SD3_RST__GPIO_7_8 */ 1688 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 6, 0x0000, 0), /* MX6Q_PAD_SD3_RST__MIPI_CORE_DPHY_IN_22 */ 1689 - IMX_PIN_REG(MX6Q_PAD_SD3_RST, 0x06B8, 0x02D0, 7, 0x0000, 0), /* MX6Q_PAD_SD3_RST__ANATOP_ANATOP_TESTI_3 */ 1690 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */ 1691 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__IPU2_SISG_4 */ 1692 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__PCIE_CTRL_MUX_31 */ 1693 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__USBOH3_UH3_DFD_OT11 */ 1694 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__USBOH3_UH2_DFD_OT11 */ 1695 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__GPIO_6_7 */ 1696 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__MIPI_CORE_DPHY_IN23 */ 1697 - IMX_PIN_REG(MX6Q_PAD_NANDF_CLE, 0x06BC, 0x02D4, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_CLE__TPSMP_HTRANS_0 */ 1698 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */ 1699 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__USDHC4_RST */ 1700 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__PCIE_CTRL_MUX_0 */ 1701 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__USBOH3_UH3_DFD_OT12 */ 1702 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__USBOH3_UH2_DFD_OT12 */ 1703 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__GPIO_6_8 */ 1704 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__MIPI_CR_DPHY_IN_24 */ 1705 - IMX_PIN_REG(MX6Q_PAD_NANDF_ALE, 0x06C0, 0x02D8, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_ALE__TPSMP_HTRANS_1 */ 1706 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */ 1707 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__IPU2_SISG_5 */ 1708 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__PCIE_CTRL__MUX_1 */ 1709 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__USBOH3_UH3_DFDOT13 */ 1710 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__USBOH3_UH2_DFDOT13 */ 1711 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__GPIO_6_9 */ 1712 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__MIPI_CR_DPHY_OUT32 */ 1713 - IMX_PIN_REG(MX6Q_PAD_NANDF_WP_B, 0x06C4, 0x02DC, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_WP_B__PL301_PER1_HSIZE_0 */ 1714 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */ 1715 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__IPU2_DI0_PIN1 */ 1716 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__PCIE_CTRL_MUX_2 */ 1717 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__USBOH3_UH3_DFD_OT14 */ 1718 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__USBOH3_UH2_DFD_OT14 */ 1719 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__GPIO_6_10 */ 1720 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__MIPI_CR_DPHY_OUT_33 */ 1721 - IMX_PIN_REG(MX6Q_PAD_NANDF_RB0, 0x06C8, 0x02E0, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_RB0__PL301_PER1_HSIZE_1 */ 1722 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS0, 0x06CC, 0x02E4, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */ 1723 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS0, 0x06CC, 0x02E4, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_CS0__USBOH3_UH3_DFD_OT15 */ 1724 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS0, 0x06CC, 0x02E4, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_CS0__USBOH3_UH2_DFD_OT15 */ 1725 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS0, 0x06CC, 0x02E4, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_CS0__GPIO_6_11 */ 1726 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS0, 0x06CC, 0x02E4, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_CS0__PL301_PER1_HSIZE_2 */ 1727 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */ 1728 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__USDHC4_VSELECT */ 1729 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__USDHC3_VSELECT */ 1730 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__PCIE_CTRL_MUX_3 */ 1731 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__GPIO_6_14 */ 1732 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS1, 0x06D0, 0x02E8, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_CS1__PL301_PER1_HRDYOUT */ 1733 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */ 1734 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__IPU1_SISG_0 */ 1735 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 2, 0x0874, 1), /* MX6Q_PAD_NANDF_CS2__ESAI1_TX0 */ 1736 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__WEIM_WEIM_CRE */ 1737 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__CCM_CLKO2 */ 1738 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__GPIO_6_15 */ 1739 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS2, 0x06D4, 0x02EC, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_CS2__IPU2_SISG_0 */ 1740 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */ 1741 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__IPU1_SISG_1 */ 1742 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 2, 0x0878, 1), /* MX6Q_PAD_NANDF_CS3__ESAI1_TX1 */ 1743 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__WEIM_WEIM_A_26 */ 1744 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__PCIE_CTRL_MUX_4 */ 1745 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__GPIO_6_16 */ 1746 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__IPU2_SISG_1 */ 1747 - IMX_PIN_REG(MX6Q_PAD_NANDF_CS3, 0x06D8, 0x02F0, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_CS3__TPSMP_CLK */ 1748 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 0, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */ 1749 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 1, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */ 1750 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 2, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__UART3_TXD */ 1751 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 4, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__PCIE_CTRL_MUX_5 */ 1752 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 5, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__GPIO_7_9 */ 1753 - IMX_PIN_REG(MX6Q_PAD_SD4_CMD, 0x06DC, 0x02F4, 7, 0x0000, 0), /* MX6Q_PAD_SD4_CMD__TPSMP_HDATA_DIR */ 1754 - IMX_PIN_REG(MX6Q_PAD_SD4_CLK, 0x06E0, 0x02F8, 0, 0x0000, 0), /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */ 1755 - IMX_PIN_REG(MX6Q_PAD_SD4_CLK, 0x06E0, 0x02F8, 1, 0x0000, 0), /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */ 1756 - IMX_PIN_REG(MX6Q_PAD_SD4_CLK, 0x06E0, 0x02F8, 2, 0x0930, 3), /* MX6Q_PAD_SD4_CLK__UART3_RXD */ 1757 - IMX_PIN_REG(MX6Q_PAD_SD4_CLK, 0x06E0, 0x02F8, 4, 0x0000, 0), /* MX6Q_PAD_SD4_CLK__PCIE_CTRL_MUX_6 */ 1758 - IMX_PIN_REG(MX6Q_PAD_SD4_CLK, 0x06E0, 0x02F8, 5, 0x0000, 0), /* MX6Q_PAD_SD4_CLK__GPIO_7_10 */ 1759 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */ 1760 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__USDHC1_DAT4 */ 1761 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__GPU3D_GPU_DBG_OUT_0 */ 1762 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__USBOH3_UH2_DFD_OUT16 */ 1763 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__USBOH3_UH3_DFD_OUT16 */ 1764 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__GPIO_2_0 */ 1765 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__IPU1_IPU_DIAG_BUS_0 */ 1766 - IMX_PIN_REG(MX6Q_PAD_NANDF_D0, 0x06E4, 0x02FC, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D0__IPU2_IPU_DIAG_BUS_0 */ 1767 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */ 1768 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__USDHC1_DAT5 */ 1769 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__GPU3D_GPU_DEBUG_OUT1 */ 1770 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__USBOH3_UH2_DFD_OUT17 */ 1771 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__USBOH3_UH3_DFD_OUT17 */ 1772 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__GPIO_2_1 */ 1773 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__IPU1_IPU_DIAG_BUS_1 */ 1774 - IMX_PIN_REG(MX6Q_PAD_NANDF_D1, 0x06E8, 0x0300, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D1__IPU2_IPU_DIAG_BUS_1 */ 1775 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */ 1776 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__USDHC1_DAT6 */ 1777 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__GPU3D_GPU_DBG_OUT_2 */ 1778 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__USBOH3_UH2_DFD_OUT18 */ 1779 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__USBOH3_UH3_DFD_OUT18 */ 1780 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__GPIO_2_2 */ 1781 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__IPU1_IPU_DIAG_BUS_2 */ 1782 - IMX_PIN_REG(MX6Q_PAD_NANDF_D2, 0x06EC, 0x0304, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D2__IPU2_IPU_DIAG_BUS_2 */ 1783 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */ 1784 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__USDHC1_DAT7 */ 1785 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__GPU3D_GPU_DBG_OUT_3 */ 1786 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__USBOH3_UH2_DFD_OUT19 */ 1787 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__USBOH3_UH3_DFD_OUT19 */ 1788 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__GPIO_2_3 */ 1789 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__IPU1_IPU_DIAG_BUS_3 */ 1790 - IMX_PIN_REG(MX6Q_PAD_NANDF_D3, 0x06F0, 0x0308, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D3__IPU2_IPU_DIAG_BUS_3 */ 1791 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */ 1792 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */ 1793 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__GPU3D_GPU_DBG_OUT_4 */ 1794 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__USBOH3_UH2_DFD_OUT20 */ 1795 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__USBOH3_UH3_DFD_OUT20 */ 1796 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__GPIO_2_4 */ 1797 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__IPU1_IPU_DIAG_BUS_4 */ 1798 - IMX_PIN_REG(MX6Q_PAD_NANDF_D4, 0x06F4, 0x030C, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D4__IPU2_IPU_DIAG_BUS_4 */ 1799 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */ 1800 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */ 1801 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__GPU3D_GPU_DBG_OUT_5 */ 1802 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__USBOH3_UH2_DFD_OUT21 */ 1803 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__USBOH3_UH3_DFD_OUT21 */ 1804 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__GPIO_2_5 */ 1805 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__IPU1_IPU_DIAG_BUS_5 */ 1806 - IMX_PIN_REG(MX6Q_PAD_NANDF_D5, 0x06F8, 0x0310, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D5__IPU2_IPU_DIAG_BUS_5 */ 1807 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */ 1808 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */ 1809 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__GPU3D_GPU_DBG_OUT_6 */ 1810 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__USBOH3_UH2_DFD_OUT22 */ 1811 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__USBOH3_UH3_DFD_OUT22 */ 1812 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__GPIO_2_6 */ 1813 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__IPU1_IPU_DIAG_BUS_6 */ 1814 - IMX_PIN_REG(MX6Q_PAD_NANDF_D6, 0x06FC, 0x0314, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D6__IPU2_IPU_DIAG_BUS_6 */ 1815 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 0, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */ 1816 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 1, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */ 1817 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 2, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__GPU3D_GPU_DBG_OUT_7 */ 1818 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 3, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__USBOH3_UH2_DFD_OUT23 */ 1819 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 4, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__USBOH3_UH3_DFD_OUT23 */ 1820 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 5, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__GPIO_2_7 */ 1821 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 6, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__IPU1_IPU_DIAG_BUS_7 */ 1822 - IMX_PIN_REG(MX6Q_PAD_NANDF_D7, 0x0700, 0x0318, 7, 0x0000, 0), /* MX6Q_PAD_NANDF_D7__IPU2_IPU_DIAG_BUS_7 */ 1823 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__RAWNAND_D8 */ 1824 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */ 1825 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 2, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */ 1826 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__USBOH3_UH2_DFD_OUT24 */ 1827 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__USBOH3_UH3_DFD_OUT24 */ 1828 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__GPIO_2_8 */ 1829 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__IPU1_IPU_DIAG_BUS_8 */ 1830 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT0, 0x0704, 0x031C, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT0__IPU2_IPU_DIAG_BUS_8 */ 1831 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__RAWNAND_D9 */ 1832 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */ 1833 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 2, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__PWM3_PWMO */ 1834 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__USBOH3_UH2_DFD_OUT25 */ 1835 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__USBOH3_UH3_DFD_OUT25 */ 1836 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__GPIO_2_9 */ 1837 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__IPU1_IPU_DIAG_BUS_9 */ 1838 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT1, 0x0708, 0x0320, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT1__IPU2_IPU_DIAG_BUS_9 */ 1839 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__RAWNAND_D10 */ 1840 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */ 1841 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 2, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__PWM4_PWMO */ 1842 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__USBOH3_UH2_DFD_OUT26 */ 1843 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__USBOH3_UH3_DFD_OUT26 */ 1844 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__GPIO_2_10 */ 1845 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__IPU1_IPU_DIAG_BUS_10 */ 1846 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT2, 0x070C, 0x0324, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT2__IPU2_IPU_DIAG_BUS_10 */ 1847 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__RAWNAND_D11 */ 1848 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */ 1849 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__USBOH3_UH2_DFD_OUT27 */ 1850 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__USBOH3_UH3_DFD_OUT27 */ 1851 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__GPIO_2_11 */ 1852 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__IPU1_IPU_DIAG_BUS_11 */ 1853 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT3, 0x0710, 0x0328, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT3__IPU2_IPU_DIAG_BUS_11 */ 1854 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__RAWNAND_D12 */ 1855 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */ 1856 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 2, 0x0928, 6), /* MX6Q_PAD_SD4_DAT4__UART2_RXD */ 1857 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__USBOH3_UH2_DFD_OUT28 */ 1858 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__USBOH3_UH3_DFD_OUT28 */ 1859 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__GPIO_2_12 */ 1860 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__IPU1_IPU_DIAG_BUS_12 */ 1861 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT4, 0x0714, 0x032C, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT4__IPU2_IPU_DIAG_BUS_12 */ 1862 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__RAWNAND_D13 */ 1863 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */ 1864 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 2, 0x0924, 4), /* MX6Q_PAD_SD4_DAT5__UART2_RTS */ 1865 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__USBOH3_UH2_DFD_OUT29 */ 1866 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__USBOH3_UH3_DFD_OUT29 */ 1867 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__GPIO_2_13 */ 1868 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__IPU1_IPU_DIAG_BUS_13 */ 1869 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT5, 0x0718, 0x0330, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT5__IPU2_IPU_DIAG_BUS_13 */ 1870 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__RAWNAND_D14 */ 1871 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */ 1872 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 2, 0x0924, 5), /* MX6Q_PAD_SD4_DAT6__UART2_CTS */ 1873 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__USBOH3_UH2_DFD_OUT30 */ 1874 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__USBOH3_UH3_DFD_OUT30 */ 1875 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__GPIO_2_14 */ 1876 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__IPU1_IPU_DIAG_BUS_14 */ 1877 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT6, 0x071C, 0x0334, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT6__IPU2_IPU_DIAG_BUS_14 */ 1878 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 0, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__RAWNAND_D15 */ 1879 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 1, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */ 1880 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 2, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__UART2_TXD */ 1881 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 3, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__USBOH3_UH2_DFD_OUT31 */ 1882 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 4, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__USBOH3_UH3_DFD_OUT31 */ 1883 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 5, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__GPIO_2_15 */ 1884 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 6, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__IPU1_IPU_DIAG_BUS_15 */ 1885 - IMX_PIN_REG(MX6Q_PAD_SD4_DAT7, 0x0720, 0x0338, 7, 0x0000, 0), /* MX6Q_PAD_SD4_DAT7__IPU2_IPU_DIAG_BUS_15 */ 1886 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 0, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__USDHC1_DAT1 */ 1887 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 1, 0x0834, 1), /* MX6Q_PAD_SD1_DAT1__ECSPI5_SS0 */ 1888 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 2, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__PWM3_PWMO */ 1889 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 3, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__GPT_CAPIN2 */ 1890 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 4, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__PCIE_CTRL_MUX_7 */ 1891 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 5, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__GPIO_1_17 */ 1892 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 6, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__HDMI_TX_OPHYDTB_0 */ 1893 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT1, 0x0724, 0x033C, 7, 0x0000, 0), /* MX6Q_PAD_SD1_DAT1__ANATOP_TESTO_8 */ 1894 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 0, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__USDHC1_DAT0 */ 1895 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 1, 0x082C, 1), /* MX6Q_PAD_SD1_DAT0__ECSPI5_MISO */ 1896 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 2, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__CAAM_WRAP_RNG_OSCOBS */ 1897 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 3, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__GPT_CAPIN1 */ 1898 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 4, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__PCIE_CTRL_MUX_8 */ 1899 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 5, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__GPIO_1_16 */ 1900 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 6, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__HDMI_TX_OPHYDTB_1 */ 1901 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT0, 0x0728, 0x0340, 7, 0x0000, 0), /* MX6Q_PAD_SD1_DAT0__ANATOP_TESTO_7 */ 1902 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 0, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__USDHC1_DAT3 */ 1903 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 1, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__ECSPI5_SS2 */ 1904 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 2, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__GPT_CMPOUT3 */ 1905 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 3, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__PWM1_PWMO */ 1906 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 4, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__WDOG2_WDOG_B */ 1907 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 5, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__GPIO_1_21 */ 1908 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 6, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__WDOG2_WDOG_RST_B_DEB */ 1909 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT3, 0x072C, 0x0344, 7, 0x0000, 0), /* MX6Q_PAD_SD1_DAT3__ANATOP_TESTO_6 */ 1910 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 0, 0x0000, 0), /* MX6Q_PAD_SD1_CMD__USDHC1_CMD */ 1911 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 1, 0x0830, 0), /* MX6Q_PAD_SD1_CMD__ECSPI5_MOSI */ 1912 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 2, 0x0000, 0), /* MX6Q_PAD_SD1_CMD__PWM4_PWMO */ 1913 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 3, 0x0000, 0), /* MX6Q_PAD_SD1_CMD__GPT_CMPOUT1 */ 1914 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 5, 0x0000, 0), /* MX6Q_PAD_SD1_CMD__GPIO_1_18 */ 1915 - IMX_PIN_REG(MX6Q_PAD_SD1_CMD, 0x0730, 0x0348, 7, 0x0000, 0), /* MX6Q_PAD_SD1_CMD__ANATOP_TESTO_5 */ 1916 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 0, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__USDHC1_DAT2 */ 1917 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 1, 0x0838, 1), /* MX6Q_PAD_SD1_DAT2__ECSPI5_SS1 */ 1918 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 2, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__GPT_CMPOUT2 */ 1919 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 3, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__PWM2_PWMO */ 1920 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 4, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__WDOG1_WDOG_B */ 1921 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 5, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__GPIO_1_19 */ 1922 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 6, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__WDOG1_WDOG_RST_B_DEB */ 1923 - IMX_PIN_REG(MX6Q_PAD_SD1_DAT2, 0x0734, 0x034C, 7, 0x0000, 0), /* MX6Q_PAD_SD1_DAT2__ANATOP_TESTO_4 */ 1924 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 0, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__USDHC1_CLK */ 1925 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 1, 0x0828, 0), /* MX6Q_PAD_SD1_CLK__ECSPI5_SCLK */ 1926 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 2, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__OSC32K_32K_OUT */ 1927 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 3, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__GPT_CLKIN */ 1928 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 5, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__GPIO_1_20 */ 1929 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 6, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__PHY_DTB_0 */ 1930 - IMX_PIN_REG(MX6Q_PAD_SD1_CLK, 0x0738, 0x0350, 7, 0x0000, 0), /* MX6Q_PAD_SD1_CLK__SATA_PHY_DTB_0 */ 1931 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 0, 0x0000, 0), /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */ 1932 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 1, 0x0828, 1), /* MX6Q_PAD_SD2_CLK__ECSPI5_SCLK */ 1933 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 2, 0x08E8, 3), /* MX6Q_PAD_SD2_CLK__KPP_COL_5 */ 1934 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 3, 0x07C0, 1), /* MX6Q_PAD_SD2_CLK__AUDMUX_AUD4_RXFS */ 1935 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 4, 0x0000, 0), /* MX6Q_PAD_SD2_CLK__PCIE_CTRL_MUX_9 */ 1936 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 5, 0x0000, 0), /* MX6Q_PAD_SD2_CLK__GPIO_1_10 */ 1937 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 6, 0x0000, 0), /* MX6Q_PAD_SD2_CLK__PHY_DTB_1 */ 1938 - IMX_PIN_REG(MX6Q_PAD_SD2_CLK, 0x073C, 0x0354, 7, 0x0000, 0), /* MX6Q_PAD_SD2_CLK__SATA_PHY_DTB_1 */ 1939 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 0, 0x0000, 0), /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */ 1940 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 1, 0x0830, 1), /* MX6Q_PAD_SD2_CMD__ECSPI5_MOSI */ 1941 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 2, 0x08F4, 2), /* MX6Q_PAD_SD2_CMD__KPP_ROW_5 */ 1942 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 3, 0x07BC, 1), /* MX6Q_PAD_SD2_CMD__AUDMUX_AUD4_RXC */ 1943 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 4, 0x0000, 0), /* MX6Q_PAD_SD2_CMD__PCIE_CTRL_MUX_10 */ 1944 - IMX_PIN_REG(MX6Q_PAD_SD2_CMD, 0x0740, 0x0358, 5, 0x0000, 0), /* MX6Q_PAD_SD2_CMD__GPIO_1_11 */ 1945 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 0, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */ 1946 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 1, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__ECSPI5_SS3 */ 1947 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 2, 0x08EC, 2), /* MX6Q_PAD_SD2_DAT3__KPP_COL_6 */ 1948 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 3, 0x07C4, 1), /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */ 1949 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 4, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__PCIE_CTRL_MUX_11 */ 1950 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 5, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__GPIO_1_12 */ 1951 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 6, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__SJC_DONE */ 1952 - IMX_PIN_REG(MX6Q_PAD_SD2_DAT3, 0x0744, 0x035C, 7, 0x0000, 0), /* MX6Q_PAD_SD2_DAT3__ANATOP_TESTO_3 */ 1953 - IMX_PIN_REG(MX6Q_PAD_ENET_RX_ER, 0x04EC, 0x01D8, 0, 0x0000, 0), /* MX6Q_PAD_ENET_RX_ER__ANATOP_USBOTG_ID */ 1954 - IMX_PIN_REG(MX6Q_PAD_GPIO_1, 0x05F4, 0x0224, 3, 0x0000, 0), /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */ 26 + MX6Q_PAD_RESERVE0 = 0, 27 + MX6Q_PAD_RESERVE1 = 1, 28 + MX6Q_PAD_RESERVE2 = 2, 29 + MX6Q_PAD_RESERVE3 = 3, 30 + MX6Q_PAD_RESERVE4 = 4, 31 + MX6Q_PAD_RESERVE5 = 5, 32 + MX6Q_PAD_RESERVE6 = 6, 33 + MX6Q_PAD_RESERVE7 = 7, 34 + MX6Q_PAD_RESERVE8 = 8, 35 + MX6Q_PAD_RESERVE9 = 9, 36 + MX6Q_PAD_RESERVE10 = 10, 37 + MX6Q_PAD_RESERVE11 = 11, 38 + MX6Q_PAD_RESERVE12 = 12, 39 + MX6Q_PAD_RESERVE13 = 13, 40 + MX6Q_PAD_RESERVE14 = 14, 41 + MX6Q_PAD_RESERVE15 = 15, 42 + MX6Q_PAD_RESERVE16 = 16, 43 + MX6Q_PAD_RESERVE17 = 17, 44 + MX6Q_PAD_RESERVE18 = 18, 45 + MX6Q_PAD_SD2_DAT1 = 19, 46 + MX6Q_PAD_SD2_DAT2 = 20, 47 + MX6Q_PAD_SD2_DAT0 = 21, 48 + MX6Q_PAD_RGMII_TXC = 22, 49 + MX6Q_PAD_RGMII_TD0 = 23, 50 + MX6Q_PAD_RGMII_TD1 = 24, 51 + MX6Q_PAD_RGMII_TD2 = 25, 52 + MX6Q_PAD_RGMII_TD3 = 26, 53 + MX6Q_PAD_RGMII_RX_CTL = 27, 54 + MX6Q_PAD_RGMII_RD0 = 28, 55 + MX6Q_PAD_RGMII_TX_CTL = 29, 56 + MX6Q_PAD_RGMII_RD1 = 30, 57 + MX6Q_PAD_RGMII_RD2 = 31, 58 + MX6Q_PAD_RGMII_RD3 = 32, 59 + MX6Q_PAD_RGMII_RXC = 33, 60 + MX6Q_PAD_EIM_A25 = 34, 61 + MX6Q_PAD_EIM_EB2 = 35, 62 + MX6Q_PAD_EIM_D16 = 36, 63 + MX6Q_PAD_EIM_D17 = 37, 64 + MX6Q_PAD_EIM_D18 = 38, 65 + MX6Q_PAD_EIM_D19 = 39, 66 + MX6Q_PAD_EIM_D20 = 40, 67 + MX6Q_PAD_EIM_D21 = 41, 68 + MX6Q_PAD_EIM_D22 = 42, 69 + MX6Q_PAD_EIM_D23 = 43, 70 + MX6Q_PAD_EIM_EB3 = 44, 71 + MX6Q_PAD_EIM_D24 = 45, 72 + MX6Q_PAD_EIM_D25 = 46, 73 + MX6Q_PAD_EIM_D26 = 47, 74 + MX6Q_PAD_EIM_D27 = 48, 75 + MX6Q_PAD_EIM_D28 = 49, 76 + MX6Q_PAD_EIM_D29 = 50, 77 + MX6Q_PAD_EIM_D30 = 51, 78 + MX6Q_PAD_EIM_D31 = 52, 79 + MX6Q_PAD_EIM_A24 = 53, 80 + MX6Q_PAD_EIM_A23 = 54, 81 + MX6Q_PAD_EIM_A22 = 55, 82 + MX6Q_PAD_EIM_A21 = 56, 83 + MX6Q_PAD_EIM_A20 = 57, 84 + MX6Q_PAD_EIM_A19 = 58, 85 + MX6Q_PAD_EIM_A18 = 59, 86 + MX6Q_PAD_EIM_A17 = 60, 87 + MX6Q_PAD_EIM_A16 = 61, 88 + MX6Q_PAD_EIM_CS0 = 62, 89 + MX6Q_PAD_EIM_CS1 = 63, 90 + MX6Q_PAD_EIM_OE = 64, 91 + MX6Q_PAD_EIM_RW = 65, 92 + MX6Q_PAD_EIM_LBA = 66, 93 + MX6Q_PAD_EIM_EB0 = 67, 94 + MX6Q_PAD_EIM_EB1 = 68, 95 + MX6Q_PAD_EIM_DA0 = 69, 96 + MX6Q_PAD_EIM_DA1 = 70, 97 + MX6Q_PAD_EIM_DA2 = 71, 98 + MX6Q_PAD_EIM_DA3 = 72, 99 + MX6Q_PAD_EIM_DA4 = 73, 100 + MX6Q_PAD_EIM_DA5 = 74, 101 + MX6Q_PAD_EIM_DA6 = 75, 102 + MX6Q_PAD_EIM_DA7 = 76, 103 + MX6Q_PAD_EIM_DA8 = 77, 104 + MX6Q_PAD_EIM_DA9 = 78, 105 + MX6Q_PAD_EIM_DA10 = 79, 106 + MX6Q_PAD_EIM_DA11 = 80, 107 + MX6Q_PAD_EIM_DA12 = 81, 108 + MX6Q_PAD_EIM_DA13 = 82, 109 + MX6Q_PAD_EIM_DA14 = 83, 110 + MX6Q_PAD_EIM_DA15 = 84, 111 + MX6Q_PAD_EIM_WAIT = 85, 112 + MX6Q_PAD_EIM_BCLK = 86, 113 + MX6Q_PAD_DI0_DISP_CLK = 87, 114 + MX6Q_PAD_DI0_PIN15 = 88, 115 + MX6Q_PAD_DI0_PIN2 = 89, 116 + MX6Q_PAD_DI0_PIN3 = 90, 117 + MX6Q_PAD_DI0_PIN4 = 91, 118 + MX6Q_PAD_DISP0_DAT0 = 92, 119 + MX6Q_PAD_DISP0_DAT1 = 93, 120 + MX6Q_PAD_DISP0_DAT2 = 94, 121 + MX6Q_PAD_DISP0_DAT3 = 95, 122 + MX6Q_PAD_DISP0_DAT4 = 96, 123 + MX6Q_PAD_DISP0_DAT5 = 97, 124 + MX6Q_PAD_DISP0_DAT6 = 98, 125 + MX6Q_PAD_DISP0_DAT7 = 99, 126 + MX6Q_PAD_DISP0_DAT8 = 100, 127 + MX6Q_PAD_DISP0_DAT9 = 101, 128 + MX6Q_PAD_DISP0_DAT10 = 102, 129 + MX6Q_PAD_DISP0_DAT11 = 103, 130 + MX6Q_PAD_DISP0_DAT12 = 104, 131 + MX6Q_PAD_DISP0_DAT13 = 105, 132 + MX6Q_PAD_DISP0_DAT14 = 106, 133 + MX6Q_PAD_DISP0_DAT15 = 107, 134 + MX6Q_PAD_DISP0_DAT16 = 108, 135 + MX6Q_PAD_DISP0_DAT17 = 109, 136 + MX6Q_PAD_DISP0_DAT18 = 110, 137 + MX6Q_PAD_DISP0_DAT19 = 111, 138 + MX6Q_PAD_DISP0_DAT20 = 112, 139 + MX6Q_PAD_DISP0_DAT21 = 113, 140 + MX6Q_PAD_DISP0_DAT22 = 114, 141 + MX6Q_PAD_DISP0_DAT23 = 115, 142 + MX6Q_PAD_ENET_MDIO = 116, 143 + MX6Q_PAD_ENET_REF_CLK = 117, 144 + MX6Q_PAD_ENET_RX_ER = 118, 145 + MX6Q_PAD_ENET_CRS_DV = 119, 146 + MX6Q_PAD_ENET_RXD1 = 120, 147 + MX6Q_PAD_ENET_RXD0 = 121, 148 + MX6Q_PAD_ENET_TX_EN = 122, 149 + MX6Q_PAD_ENET_TXD1 = 123, 150 + MX6Q_PAD_ENET_TXD0 = 124, 151 + MX6Q_PAD_ENET_MDC = 125, 152 + MX6Q_PAD_KEY_COL0 = 126, 153 + MX6Q_PAD_KEY_ROW0 = 127, 154 + MX6Q_PAD_KEY_COL1 = 128, 155 + MX6Q_PAD_KEY_ROW1 = 129, 156 + MX6Q_PAD_KEY_COL2 = 130, 157 + MX6Q_PAD_KEY_ROW2 = 131, 158 + MX6Q_PAD_KEY_COL3 = 132, 159 + MX6Q_PAD_KEY_ROW3 = 133, 160 + MX6Q_PAD_KEY_COL4 = 134, 161 + MX6Q_PAD_KEY_ROW4 = 135, 162 + MX6Q_PAD_GPIO_0 = 136, 163 + MX6Q_PAD_GPIO_1 = 137, 164 + MX6Q_PAD_GPIO_9 = 138, 165 + MX6Q_PAD_GPIO_3 = 139, 166 + MX6Q_PAD_GPIO_6 = 140, 167 + MX6Q_PAD_GPIO_2 = 141, 168 + MX6Q_PAD_GPIO_4 = 142, 169 + MX6Q_PAD_GPIO_5 = 143, 170 + MX6Q_PAD_GPIO_7 = 144, 171 + MX6Q_PAD_GPIO_8 = 145, 172 + MX6Q_PAD_GPIO_16 = 146, 173 + MX6Q_PAD_GPIO_17 = 147, 174 + MX6Q_PAD_GPIO_18 = 148, 175 + MX6Q_PAD_GPIO_19 = 149, 176 + MX6Q_PAD_CSI0_PIXCLK = 150, 177 + MX6Q_PAD_CSI0_MCLK = 151, 178 + MX6Q_PAD_CSI0_DATA_EN = 152, 179 + MX6Q_PAD_CSI0_VSYNC = 153, 180 + MX6Q_PAD_CSI0_DAT4 = 154, 181 + MX6Q_PAD_CSI0_DAT5 = 155, 182 + MX6Q_PAD_CSI0_DAT6 = 156, 183 + MX6Q_PAD_CSI0_DAT7 = 157, 184 + MX6Q_PAD_CSI0_DAT8 = 158, 185 + MX6Q_PAD_CSI0_DAT9 = 159, 186 + MX6Q_PAD_CSI0_DAT10 = 160, 187 + MX6Q_PAD_CSI0_DAT11 = 161, 188 + MX6Q_PAD_CSI0_DAT12 = 162, 189 + MX6Q_PAD_CSI0_DAT13 = 163, 190 + MX6Q_PAD_CSI0_DAT14 = 164, 191 + MX6Q_PAD_CSI0_DAT15 = 165, 192 + MX6Q_PAD_CSI0_DAT16 = 166, 193 + MX6Q_PAD_CSI0_DAT17 = 167, 194 + MX6Q_PAD_CSI0_DAT18 = 168, 195 + MX6Q_PAD_CSI0_DAT19 = 169, 196 + MX6Q_PAD_SD3_DAT7 = 170, 197 + MX6Q_PAD_SD3_DAT6 = 171, 198 + MX6Q_PAD_SD3_DAT5 = 172, 199 + MX6Q_PAD_SD3_DAT4 = 173, 200 + MX6Q_PAD_SD3_CMD = 174, 201 + MX6Q_PAD_SD3_CLK = 175, 202 + MX6Q_PAD_SD3_DAT0 = 176, 203 + MX6Q_PAD_SD3_DAT1 = 177, 204 + MX6Q_PAD_SD3_DAT2 = 178, 205 + MX6Q_PAD_SD3_DAT3 = 179, 206 + MX6Q_PAD_SD3_RST = 180, 207 + MX6Q_PAD_NANDF_CLE = 181, 208 + MX6Q_PAD_NANDF_ALE = 182, 209 + MX6Q_PAD_NANDF_WP_B = 183, 210 + MX6Q_PAD_NANDF_RB0 = 184, 211 + MX6Q_PAD_NANDF_CS0 = 185, 212 + MX6Q_PAD_NANDF_CS1 = 186, 213 + MX6Q_PAD_NANDF_CS2 = 187, 214 + MX6Q_PAD_NANDF_CS3 = 188, 215 + MX6Q_PAD_SD4_CMD = 189, 216 + MX6Q_PAD_SD4_CLK = 190, 217 + MX6Q_PAD_NANDF_D0 = 191, 218 + MX6Q_PAD_NANDF_D1 = 192, 219 + MX6Q_PAD_NANDF_D2 = 193, 220 + MX6Q_PAD_NANDF_D3 = 194, 221 + MX6Q_PAD_NANDF_D4 = 195, 222 + MX6Q_PAD_NANDF_D5 = 196, 223 + MX6Q_PAD_NANDF_D6 = 197, 224 + MX6Q_PAD_NANDF_D7 = 198, 225 + MX6Q_PAD_SD4_DAT0 = 199, 226 + MX6Q_PAD_SD4_DAT1 = 200, 227 + MX6Q_PAD_SD4_DAT2 = 201, 228 + MX6Q_PAD_SD4_DAT3 = 202, 229 + MX6Q_PAD_SD4_DAT4 = 203, 230 + MX6Q_PAD_SD4_DAT5 = 204, 231 + MX6Q_PAD_SD4_DAT6 = 205, 232 + MX6Q_PAD_SD4_DAT7 = 206, 233 + MX6Q_PAD_SD1_DAT1 = 207, 234 + MX6Q_PAD_SD1_DAT0 = 208, 235 + MX6Q_PAD_SD1_DAT3 = 209, 236 + MX6Q_PAD_SD1_CMD = 210, 237 + MX6Q_PAD_SD1_DAT2 = 211, 238 + MX6Q_PAD_SD1_CLK = 212, 239 + MX6Q_PAD_SD2_CLK = 213, 240 + MX6Q_PAD_SD2_CMD = 214, 241 + MX6Q_PAD_SD2_DAT3 = 215, 1955 242 }; 1956 243 1957 244 /* Pad names for the pinmux subsystem */ 1958 245 static const struct pinctrl_pin_desc imx6q_pinctrl_pads[] = { 246 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE0), 247 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE1), 248 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE2), 249 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE3), 250 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE4), 251 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE5), 252 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE6), 253 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE7), 254 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE8), 255 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE9), 256 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE10), 257 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE11), 258 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE12), 259 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE13), 260 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE14), 261 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE15), 262 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE16), 263 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE17), 264 + IMX_PINCTRL_PIN(MX6Q_PAD_RESERVE18), 1959 265 IMX_PINCTRL_PIN(MX6Q_PAD_SD2_DAT1), 1960 266 IMX_PINCTRL_PIN(MX6Q_PAD_SD2_DAT2), 1961 267 IMX_PINCTRL_PIN(MX6Q_PAD_SD2_DAT0), ··· 369 2063 IMX_PINCTRL_PIN(MX6Q_PAD_ENET_TXD1), 370 2064 IMX_PINCTRL_PIN(MX6Q_PAD_ENET_TXD0), 371 2065 IMX_PINCTRL_PIN(MX6Q_PAD_ENET_MDC), 372 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D40), 373 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D41), 374 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D42), 375 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D43), 376 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D44), 377 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D45), 378 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D46), 379 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D47), 380 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS5), 381 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM5), 382 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D32), 383 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D33), 384 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D34), 385 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D35), 386 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D36), 387 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D37), 388 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D38), 389 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D39), 390 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM4), 391 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS4), 392 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D24), 393 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D25), 394 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D26), 395 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D27), 396 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D28), 397 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D29), 398 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS3), 399 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D30), 400 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D31), 401 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM3), 402 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D16), 403 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D17), 404 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D18), 405 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D19), 406 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D20), 407 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D21), 408 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D22), 409 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS2), 410 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D23), 411 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM2), 412 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A0), 413 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A1), 414 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A2), 415 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A3), 416 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A4), 417 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A5), 418 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A6), 419 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A7), 420 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A8), 421 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A9), 422 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A10), 423 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A11), 424 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A12), 425 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A13), 426 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A14), 427 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_A15), 428 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_CAS), 429 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_CS0), 430 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_CS1), 431 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_RAS), 432 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_RESET), 433 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDBA0), 434 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDBA1), 435 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDCLK_0), 436 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDBA2), 437 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDCKE0), 438 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDCLK_1), 439 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDCKE1), 440 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDODT0), 441 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDODT1), 442 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDWE), 443 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D0), 444 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D1), 445 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D2), 446 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D3), 447 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D4), 448 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D5), 449 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS0), 450 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D6), 451 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D7), 452 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM0), 453 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D8), 454 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D9), 455 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D10), 456 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D11), 457 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D12), 458 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D13), 459 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D14), 460 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS1), 461 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D15), 462 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM1), 463 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D48), 464 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D49), 465 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D50), 466 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D51), 467 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D52), 468 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D53), 469 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D54), 470 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D55), 471 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS6), 472 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM6), 473 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D56), 474 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_SDQS7), 475 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D57), 476 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D58), 477 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D59), 478 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D60), 479 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_DQM7), 480 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D61), 481 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D62), 482 - IMX_PINCTRL_PIN(MX6Q_PAD_DRAM_D63), 483 2066 IMX_PINCTRL_PIN(MX6Q_PAD_KEY_COL0), 484 2067 IMX_PINCTRL_PIN(MX6Q_PAD_KEY_ROW0), 485 2068 IMX_PINCTRL_PIN(MX6Q_PAD_KEY_COL1), ··· 413 2218 IMX_PINCTRL_PIN(MX6Q_PAD_CSI0_DAT17), 414 2219 IMX_PINCTRL_PIN(MX6Q_PAD_CSI0_DAT18), 415 2220 IMX_PINCTRL_PIN(MX6Q_PAD_CSI0_DAT19), 416 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_TMS), 417 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_MOD), 418 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_TRSTB), 419 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_TDI), 420 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_TCK), 421 - IMX_PINCTRL_PIN(MX6Q_PAD_JTAG_TDO), 422 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS1_TX3_P), 423 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS1_TX2_P), 424 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS1_CLK_P), 425 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS1_TX1_P), 426 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS1_TX0_P), 427 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS0_TX3_P), 428 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS0_CLK_P), 429 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS0_TX2_P), 430 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS0_TX1_P), 431 - IMX_PINCTRL_PIN(MX6Q_PAD_LVDS0_TX0_P), 432 - IMX_PINCTRL_PIN(MX6Q_PAD_TAMPER), 433 - IMX_PINCTRL_PIN(MX6Q_PAD_PMIC_ON_REQ), 434 - IMX_PINCTRL_PIN(MX6Q_PAD_PMIC_STBY_REQ), 435 - IMX_PINCTRL_PIN(MX6Q_PAD_POR_B), 436 - IMX_PINCTRL_PIN(MX6Q_PAD_BOOT_MODE1), 437 - IMX_PINCTRL_PIN(MX6Q_PAD_RESET_IN_B), 438 - IMX_PINCTRL_PIN(MX6Q_PAD_BOOT_MODE0), 439 - IMX_PINCTRL_PIN(MX6Q_PAD_TEST_MODE), 440 2221 IMX_PINCTRL_PIN(MX6Q_PAD_SD3_DAT7), 441 2222 IMX_PINCTRL_PIN(MX6Q_PAD_SD3_DAT6), 442 2223 IMX_PINCTRL_PIN(MX6Q_PAD_SD3_DAT5), ··· 464 2293 static struct imx_pinctrl_soc_info imx6q_pinctrl_info = { 465 2294 .pins = imx6q_pinctrl_pads, 466 2295 .npins = ARRAY_SIZE(imx6q_pinctrl_pads), 467 - .pin_regs = imx6q_pin_regs, 468 - .npin_regs = ARRAY_SIZE(imx6q_pin_regs), 469 2296 }; 470 2297 471 2298 static struct of_device_id imx6q_pinctrl_of_match[] = {