Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

MIPS: OCTEON: Update octeon-model.h code for new SoCs.

Add coverage for OCTEON III models.

Signed-off-by: David Daney <david.daney@cavium.com>
Signed-off-by: Aleksey Makarov <aleksey.makarov@auriga.com>
Cc: linux-mips@linux-mips.org
Cc: linux-kernel@vger.kernel.org
Patchwork: https://patchwork.linux-mips.org/patch/8942/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>

authored by

David Daney and committed by
Ralf Baechle
debe6a62 e3d0ead5

+90 -27
+2 -2
arch/mips/cavium-octeon/dma-octeon.c
··· 276 276 continue; 277 277 278 278 /* These addresses map low for PCI. */ 279 - if (e->addr > 0x410000000ull && !OCTEON_IS_MODEL(OCTEON_CN6XXX)) 279 + if (e->addr > 0x410000000ull && !OCTEON_IS_OCTEON2()) 280 280 continue; 281 281 282 282 addr_size += e->size; ··· 308 308 #endif 309 309 #ifdef CONFIG_USB_OCTEON_OHCI 310 310 /* OCTEON II ohci is only 32-bit. */ 311 - if (OCTEON_IS_MODEL(OCTEON_CN6XXX) && max_addr >= 0x100000000ul) 311 + if (OCTEON_IS_OCTEON2() && max_addr >= 0x100000000ul) 312 312 swiotlbsize = 64 * (1<<20); 313 313 #endif 314 314 swiotlb_nslabs = swiotlbsize >> IO_TLB_SHIFT;
+1 -1
arch/mips/cavium-octeon/executive/cvmx-helper-board.c
··· 767 767 break; 768 768 } 769 769 /* Most boards except NIC10e use a 12MHz crystal */ 770 - if (OCTEON_IS_MODEL(OCTEON_FAM_2)) 770 + if (OCTEON_IS_OCTEON2()) 771 771 return USB_CLOCK_TYPE_CRYSTAL_12; 772 772 return USB_CLOCK_TYPE_REF_48; 773 773 }
+1 -1
arch/mips/cavium-octeon/octeon-irq.c
··· 1210 1210 if (OCTEON_IS_MODEL(OCTEON_CN58XX_PASS2_X) || 1211 1211 OCTEON_IS_MODEL(OCTEON_CN56XX_PASS2_X) || 1212 1212 OCTEON_IS_MODEL(OCTEON_CN52XX_PASS2_X) || 1213 - OCTEON_IS_MODEL(OCTEON_CN6XXX)) { 1213 + OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) { 1214 1214 chip = &octeon_irq_chip_ciu_v2; 1215 1215 chip_mbox = &octeon_irq_chip_ciu_mbox_v2; 1216 1216 chip_wd = &octeon_irq_chip_ciu_wd_v2;
+1 -1
arch/mips/cavium-octeon/setup.c
··· 655 655 sysinfo->dfa_ref_clock_hz = octeon_bootinfo->dfa_ref_clock_hz; 656 656 sysinfo->bootloader_config_flags = octeon_bootinfo->config_flags; 657 657 658 - if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) { 658 + if (OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) { 659 659 /* I/O clock runs at a different rate than the CPU. */ 660 660 union cvmx_mio_rst_boot rst_boot; 661 661 rst_boot.u64 = cvmx_read_csr(CVMX_MIO_RST_BOOT);
+85 -22
arch/mips/include/asm/octeon/octeon-model.h
··· 45 45 */ 46 46 47 47 #define OCTEON_FAMILY_MASK 0x00ffff00 48 + #define OCTEON_PRID_MASK 0x00ffffff 48 49 49 50 /* Flag bits in top byte */ 50 51 /* Ignores revision in model checks */ ··· 64 63 #define OM_MATCH_6XXX_FAMILY_MODELS 0x40000000 65 64 /* Match all cnf7XXX Octeon models. */ 66 65 #define OM_MATCH_F7XXX_FAMILY_MODELS 0x80000000 66 + /* Match all cn7XXX Octeon models. */ 67 + #define OM_MATCH_7XXX_FAMILY_MODELS 0x10000000 68 + #define OM_MATCH_FAMILY_MODELS (OM_MATCH_5XXX_FAMILY_MODELS | \ 69 + OM_MATCH_6XXX_FAMILY_MODELS | \ 70 + OM_MATCH_F7XXX_FAMILY_MODELS | \ 71 + OM_MATCH_7XXX_FAMILY_MODELS) 72 + /* 73 + * CN7XXX models with new revision encoding 74 + */ 75 + 76 + #define OCTEON_CN73XX_PASS1_0 0x000d9700 77 + #define OCTEON_CN73XX (OCTEON_CN73XX_PASS1_0 | OM_IGNORE_REVISION) 78 + #define OCTEON_CN73XX_PASS1_X (OCTEON_CN73XX_PASS1_0 | \ 79 + OM_IGNORE_MINOR_REVISION) 80 + 81 + #define OCTEON_CN70XX_PASS1_0 0x000d9600 82 + #define OCTEON_CN70XX_PASS1_1 0x000d9601 83 + #define OCTEON_CN70XX_PASS1_2 0x000d9602 84 + 85 + #define OCTEON_CN70XX_PASS2_0 0x000d9608 86 + 87 + #define OCTEON_CN70XX (OCTEON_CN70XX_PASS1_0 | OM_IGNORE_REVISION) 88 + #define OCTEON_CN70XX_PASS1_X (OCTEON_CN70XX_PASS1_0 | \ 89 + OM_IGNORE_MINOR_REVISION) 90 + #define OCTEON_CN70XX_PASS2_X (OCTEON_CN70XX_PASS2_0 | \ 91 + OM_IGNORE_MINOR_REVISION) 92 + 93 + #define OCTEON_CN71XX OCTEON_CN70XX 94 + 95 + #define OCTEON_CN78XX_PASS1_0 0x000d9500 96 + #define OCTEON_CN78XX_PASS1_1 0x000d9501 97 + #define OCTEON_CN78XX_PASS2_0 0x000d9508 98 + 99 + #define OCTEON_CN78XX (OCTEON_CN78XX_PASS1_0 | OM_IGNORE_REVISION) 100 + #define OCTEON_CN78XX_PASS1_X (OCTEON_CN78XX_PASS1_0 | \ 101 + OM_IGNORE_MINOR_REVISION) 102 + #define OCTEON_CN78XX_PASS2_X (OCTEON_CN78XX_PASS2_0 | \ 103 + OM_IGNORE_MINOR_REVISION) 104 + 105 + #define OCTEON_CN76XX (0x000d9540 | OM_CHECK_SUBMODEL) 67 106 68 107 /* 69 108 * CNF7XXX models with new revision encoding 70 109 */ 71 110 #define OCTEON_CNF71XX_PASS1_0 0x000d9400 111 + #define OCTEON_CNF71XX_PASS1_1 0x000d9401 72 112 73 113 #define OCTEON_CNF71XX (OCTEON_CNF71XX_PASS1_0 | OM_IGNORE_REVISION) 74 114 #define OCTEON_CNF71XX_PASS1_X (OCTEON_CNF71XX_PASS1_0 | OM_IGNORE_MINOR_REVISION) ··· 121 79 #define OCTEON_CN68XX_PASS1_1 0x000d9101 122 80 #define OCTEON_CN68XX_PASS1_2 0x000d9102 123 81 #define OCTEON_CN68XX_PASS2_0 0x000d9108 82 + #define OCTEON_CN68XX_PASS2_1 0x000d9109 83 + #define OCTEON_CN68XX_PASS2_2 0x000d910a 124 84 125 85 #define OCTEON_CN68XX (OCTEON_CN68XX_PASS2_0 | OM_IGNORE_REVISION) 126 86 #define OCTEON_CN68XX_PASS1_X (OCTEON_CN68XX_PASS1_0 | OM_IGNORE_MINOR_REVISION) ··· 148 104 #define OCTEON_CN63XX_PASS1_X (OCTEON_CN63XX_PASS1_0 | OM_IGNORE_MINOR_REVISION) 149 105 #define OCTEON_CN63XX_PASS2_X (OCTEON_CN63XX_PASS2_0 | OM_IGNORE_MINOR_REVISION) 150 106 107 + /* CN62XX is same as CN63XX with 1 MB cache */ 108 + #define OCTEON_CN62XX OCTEON_CN63XX 109 + 151 110 #define OCTEON_CN61XX_PASS1_0 0x000d9300 111 + #define OCTEON_CN61XX_PASS1_1 0x000d9301 152 112 153 113 #define OCTEON_CN61XX (OCTEON_CN61XX_PASS1_0 | OM_IGNORE_REVISION) 154 114 #define OCTEON_CN61XX_PASS1_X (OCTEON_CN61XX_PASS1_0 | OM_IGNORE_MINOR_REVISION) 115 + 116 + /* CN60XX is same as CN61XX with 512 KB cache */ 117 + #define OCTEON_CN60XX OCTEON_CN61XX 155 118 156 119 /* 157 120 * CN5XXX models with new revision encoding ··· 171 120 #define OCTEON_CN58XX_PASS2_2 0x000d030a 172 121 #define OCTEON_CN58XX_PASS2_3 0x000d030b 173 122 174 - #define OCTEON_CN58XX (OCTEON_CN58XX_PASS1_0 | OM_IGNORE_REVISION) 123 + #define OCTEON_CN58XX (OCTEON_CN58XX_PASS2_0 | OM_IGNORE_REVISION) 175 124 #define OCTEON_CN58XX_PASS1_X (OCTEON_CN58XX_PASS1_0 | OM_IGNORE_MINOR_REVISION) 176 125 #define OCTEON_CN58XX_PASS2_X (OCTEON_CN58XX_PASS2_0 | OM_IGNORE_MINOR_REVISION) 177 126 #define OCTEON_CN58XX_PASS1 OCTEON_CN58XX_PASS1_X ··· 268 217 #define OCTEON_CN3XXX (OCTEON_CN58XX_PASS1_0 | OM_MATCH_PREVIOUS_MODELS | OM_IGNORE_REVISION) 269 218 #define OCTEON_CN5XXX (OCTEON_CN58XX_PASS1_0 | OM_MATCH_5XXX_FAMILY_MODELS) 270 219 #define OCTEON_CN6XXX (OCTEON_CN63XX_PASS1_0 | OM_MATCH_6XXX_FAMILY_MODELS) 271 - 272 - /* These are used to cover entire families of OCTEON processors */ 273 - #define OCTEON_FAM_1 (OCTEON_CN3XXX) 274 - #define OCTEON_FAM_PLUS (OCTEON_CN5XXX) 275 - #define OCTEON_FAM_1_PLUS (OCTEON_FAM_PLUS | OM_MATCH_PREVIOUS_MODELS) 276 - #define OCTEON_FAM_2 (OCTEON_CN6XXX) 220 + #define OCTEON_CNF7XXX (OCTEON_CNF71XX_PASS1_0 | \ 221 + OM_MATCH_F7XXX_FAMILY_MODELS) 222 + #define OCTEON_CN7XXX (OCTEON_CN78XX_PASS1_0 | \ 223 + OM_MATCH_7XXX_FAMILY_MODELS) 277 224 278 225 /* The revision byte (low byte) has two different encodings. 279 226 * CN3XXX: ··· 281 232 * <4>: alternate package 282 233 * <3:0>: revision 283 234 * 284 - * CN5XXX: 235 + * CN5XXX and older models: 285 236 * 286 237 * bits 287 238 * <7>: reserved (0) ··· 300 251 /* CN5XXX and later use different layout of bits in the revision ID field */ 301 252 #define OCTEON_58XX_FAMILY_MASK OCTEON_38XX_FAMILY_MASK 302 253 #define OCTEON_58XX_FAMILY_REV_MASK 0x00ffff3f 303 - #define OCTEON_58XX_MODEL_MASK 0x00ffffc0 254 + #define OCTEON_58XX_MODEL_MASK 0x00ffff40 304 255 #define OCTEON_58XX_MODEL_REV_MASK (OCTEON_58XX_FAMILY_REV_MASK | OCTEON_58XX_MODEL_MASK) 305 - #define OCTEON_58XX_MODEL_MINOR_REV_MASK (OCTEON_58XX_MODEL_REV_MASK & 0x00fffff8) 256 + #define OCTEON_58XX_MODEL_MINOR_REV_MASK (OCTEON_58XX_MODEL_REV_MASK & 0x00ffff38) 306 257 #define OCTEON_5XXX_MODEL_MASK 0x00ff0fc0 307 258 308 - /* forward declarations */ 309 259 static inline uint32_t cvmx_get_proc_id(void) __attribute__ ((pure)); 310 260 static inline uint64_t cvmx_read_csr(uint64_t csr_addr); 311 261 312 262 #define __OCTEON_MATCH_MASK__(x, y, z) (((x) & (z)) == ((y) & (z))) 313 263 264 + /* 265 + * __OCTEON_IS_MODEL_COMPILE__(arg_model, chip_model) 266 + * returns true if chip_model is identical or belong to the OCTEON 267 + * model group specified in arg_model. 268 + */ 314 269 /* NOTE: This for internal use only! */ 315 270 #define __OCTEON_IS_MODEL_COMPILE__(arg_model, chip_model) \ 316 271 ((((arg_model & OCTEON_38XX_FAMILY_MASK) < OCTEON_CN58XX_PASS1_0) && ( \ ··· 339 286 ((((arg_model) & (OM_FLAG_MASK)) == OM_IGNORE_REVISION) \ 340 287 && __OCTEON_MATCH_MASK__((chip_model), (arg_model), OCTEON_58XX_FAMILY_MASK)) || \ 341 288 ((((arg_model) & (OM_FLAG_MASK)) == OM_CHECK_SUBMODEL) \ 342 - && __OCTEON_MATCH_MASK__((chip_model), (arg_model), OCTEON_58XX_MODEL_REV_MASK)) || \ 289 + && __OCTEON_MATCH_MASK__((chip_model), (arg_model), OCTEON_58XX_MODEL_MASK)) || \ 343 290 ((((arg_model) & (OM_MATCH_5XXX_FAMILY_MODELS)) == OM_MATCH_5XXX_FAMILY_MODELS) \ 344 - && ((chip_model) >= OCTEON_CN58XX_PASS1_0) && ((chip_model) < OCTEON_CN63XX_PASS1_0)) || \ 291 + && ((chip_model & OCTEON_PRID_MASK) >= OCTEON_CN58XX_PASS1_0) \ 292 + && ((chip_model & OCTEON_PRID_MASK) < OCTEON_CN63XX_PASS1_0)) || \ 345 293 ((((arg_model) & (OM_MATCH_6XXX_FAMILY_MODELS)) == OM_MATCH_6XXX_FAMILY_MODELS) \ 346 - && ((chip_model) >= OCTEON_CN63XX_PASS1_0)) || \ 294 + && ((chip_model & OCTEON_PRID_MASK) >= OCTEON_CN63XX_PASS1_0) \ 295 + && ((chip_model & OCTEON_PRID_MASK) < OCTEON_CNF71XX_PASS1_0)) || \ 296 + ((((arg_model) & (OM_MATCH_F7XXX_FAMILY_MODELS)) == OM_MATCH_F7XXX_FAMILY_MODELS) \ 297 + && ((chip_model & OCTEON_PRID_MASK) >= OCTEON_CNF71XX_PASS1_0) \ 298 + && ((chip_model & OCTEON_PRID_MASK) < OCTEON_CN78XX_PASS1_0)) || \ 299 + ((((arg_model) & (OM_MATCH_7XXX_FAMILY_MODELS)) == OM_MATCH_7XXX_FAMILY_MODELS) \ 300 + && ((chip_model & OCTEON_PRID_MASK) >= OCTEON_CN78XX_PASS1_0)) || \ 347 301 ((((arg_model) & (OM_MATCH_PREVIOUS_MODELS)) == OM_MATCH_PREVIOUS_MODELS) \ 348 302 && (((chip_model) & OCTEON_58XX_MODEL_MASK) < ((arg_model) & OCTEON_58XX_MODEL_MASK))) \ 349 303 ))) ··· 360 300 { 361 301 uint32_t cpuid = cvmx_get_proc_id(); 362 302 363 - /* 364 - * Check for special case of mismarked 3005 samples. We only 365 - * need to check if the sub model isn't being ignored 366 - */ 367 - if ((model & OM_CHECK_SUBMODEL) == OM_CHECK_SUBMODEL) { 368 - if (cpuid == OCTEON_CN3010_PASS1 && (cvmx_read_csr(0x80011800800007B8ull) & (1ull << 34))) 369 - cpuid |= 0x10; 370 - } 371 303 return __OCTEON_IS_MODEL_COMPILE__(model, cpuid); 372 304 } 373 305 ··· 378 326 #define OCTEON_IS_COMMON_BINARY() 1 379 327 #undef OCTEON_MODEL 380 328 329 + #define OCTEON_IS_OCTEON1() OCTEON_IS_MODEL(OCTEON_CN3XXX) 330 + #define OCTEON_IS_OCTEONPLUS() OCTEON_IS_MODEL(OCTEON_CN5XXX) 331 + #define OCTEON_IS_OCTEON2() \ 332 + (OCTEON_IS_MODEL(OCTEON_CN6XXX) || OCTEON_IS_MODEL(OCTEON_CNF71XX)) 333 + 334 + #define OCTEON_IS_OCTEON3() OCTEON_IS_MODEL(OCTEON_CN7XXX) 335 + 336 + #define OCTEON_IS_OCTEON1PLUS() (OCTEON_IS_OCTEON1() || OCTEON_IS_OCTEONPLUS()) 337 + 381 338 const char *__init octeon_model_get_string(uint32_t chip_id); 382 339 383 340 /* 384 341 * Return the octeon family, i.e., ProcessorID of the PrID register. 342 + * 343 + * @return the octeon family on success, ((unint32_t)-1) on error. 385 344 */ 386 345 static inline uint32_t cvmx_get_octeon_family(void) 387 346 {