Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

Merge tag 'at91-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/nferre/linux-at91 into next/dt

Merge "First batch of DT changes for 4.4:" from Nicolas Ferre:

- some DT fixes: dma declaration, led labels
- disable some nodes: PMIC on sama5d3 Xplained, unused i2c1 on at91sam9n12ek
- add some others that were missing: touchscreen, cryto nodes, LCD panels or
image capture properties on various boards
- as the new pinmux for sama5d2 was accepted, we can now add the definitions
and the actual muxing for sama5d2 Xplained board

* tag 'at91-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/nferre/linux-at91:
ARM: at91/dt: sama5d2 Xplained: add device pin muxing
ARM: at91/dt: add sama5d2 pinmux
ARM: at91/dt: ov2640: add hsync/vsync-active property
ARM: at91/dt: sama5d4 xplained: enable the led D8
ARM: at91/dt: sama5d4ek: Add support of QT1070 and Maxtouch
ARM: at91/dt: sama5d4: enable crypto nodes
ARM: at91/dt: sama5d4: add pioD pin mux mask and enable pioD
ARM: at91/dt: sama5d3: update iio config for touchscreen
ARM: at91/dt: sama5d3 xplained: disable pmic
ARM: at91/dt: at91sam9x5: enable iio touchscreen for 9x5ek
ARM: at91/dt: at91sam9n12ek: disable i2c1
ARM: at91/dt: at91sam9n12ek: fix the led labels name
ARM: at91/dt: corrections to i2c1 declaration to sama5d4

+996 -19
+61
arch/arm/boot/dts/at91-sama5d2_xplained.dts
··· 44 44 */ 45 45 /dts-v1/; 46 46 #include "sama5d2.dtsi" 47 + #include "sama5d2-pinfunc.h" 47 48 48 49 / { 49 50 model = "Atmel SAMA5D2 Xplained"; ··· 93 92 94 93 apb { 95 94 spi0: spi@f8000000 { 95 + pinctrl-names = "default"; 96 + pinctrl-0 = <&pinctrl_spi0_default>; 96 97 status = "okay"; 97 98 98 99 m25p80@0 { ··· 105 102 }; 106 103 107 104 macb0: ethernet@f8008000 { 105 + pinctrl-names = "default"; 106 + pinctrl-0 = <&pinctrl_macb0_default>; 108 107 phy-mode = "rmii"; 109 108 status = "okay"; 110 109 }; 111 110 112 111 uart1: serial@f8020000 { 112 + pinctrl-names = "default"; 113 + pinctrl-0 = <&pinctrl_uart1_default>; 113 114 status = "okay"; 114 115 }; 115 116 116 117 i2c0: i2c@f8028000 { 117 118 dmas = <0>, <0>; 119 + pinctrl-names = "default"; 120 + pinctrl-0 = <&pinctrl_i2c0_default>; 118 121 status = "okay"; 119 122 }; 120 123 121 124 uart3: serial@fc008000 { 125 + pinctrl-names = "default"; 126 + pinctrl-0 = <&pinctrl_uart3_default>; 122 127 status = "okay"; 123 128 }; 124 129 125 130 i2c1: i2c@fc028000 { 126 131 dmas = <0>, <0>; 132 + pinctrl-names = "default"; 133 + pinctrl-0 = <&pinctrl_i2c1_default>; 127 134 status = "okay"; 128 135 129 136 at24@54 { 130 137 compatible = "atmel,24c02"; 131 138 reg = <0x54>; 132 139 pagesize = <16>; 140 + }; 141 + }; 142 + 143 + pinctrl@fc038000 { 144 + pinctrl_i2c0_default: i2c0_default { 145 + pinmux = <PIN_PD21__TWD0>, 146 + <PIN_PD22__TWCK0>; 147 + bias-disable; 148 + }; 149 + 150 + pinctrl_i2c1_default: i2c1_default { 151 + pinmux = <PIN_PD4__TWD1>, 152 + <PIN_PD5__TWCK1>; 153 + bias-disable; 154 + }; 155 + 156 + pinctrl_macb0_default: macb0_default { 157 + pinmux = <PIN_PB14__GTXCK>, 158 + <PIN_PB15__GTXEN>, 159 + <PIN_PB16__GRXDV>, 160 + <PIN_PB17__GRXER>, 161 + <PIN_PB18__GRX0>, 162 + <PIN_PB19__GRX1>, 163 + <PIN_PB20__GTX0>, 164 + <PIN_PB21__GTX1>, 165 + <PIN_PB22__GMDC>, 166 + <PIN_PB23__GMDIO>; 167 + bias-disable; 168 + }; 169 + 170 + pinctrl_spi0_default: spi0_default { 171 + pinmux = <PIN_PA14__SPI0_SPCK>, 172 + <PIN_PA15__SPI0_MOSI>, 173 + <PIN_PA16__SPI0_MISO>, 174 + <PIN_PA17__SPI0_NPCS0>; 175 + bias-disable; 176 + }; 177 + 178 + pinctrl_uart1_default: uart1_default { 179 + pinmux = <PIN_PD2__URXD1>, 180 + <PIN_PD3__UTXD1>; 181 + bias-disable; 182 + }; 183 + 184 + pinctrl_uart3_default: uart3_default { 185 + pinmux = <PIN_PB11__URXD3>, 186 + <PIN_PB12__UTXD3>; 187 + bias-disable; 133 188 }; 134 189 }; 135 190 };
+1 -1
arch/arm/boot/dts/at91-sama5d3_xplained.dts
··· 76 76 pmic: act8865@5b { 77 77 compatible = "active-semi,act8865"; 78 78 reg = <0x5b>; 79 - status = "okay"; 79 + status = "disabled"; 80 80 81 81 regulators { 82 82 vcc_1v8_reg: DCDC_REG1 {
+1 -1
arch/arm/boot/dts/at91-sama5d4_xplained.dts
··· 246 246 d8 { 247 247 label = "d8"; 248 248 gpios = <&pioD 30 GPIO_ACTIVE_HIGH>; 249 - status = "disabled"; 249 + default-state = "on"; 250 250 }; 251 251 252 252 d10 {
+27
arch/arm/boot/dts/at91-sama5d4ek.dts
··· 148 148 clocks = <&pck2>; 149 149 clock-names = "mclk"; 150 150 }; 151 + 152 + qt1070:keyboard@1b { 153 + compatible = "qt1070"; 154 + reg = <0x1b>; 155 + interrupt-parent = <&pioE>; 156 + interrupts = <25 0x0>; 157 + pinctrl-names = "default"; 158 + pinctrl-0 = <&pinctrl_qt1070_irq>; 159 + wakeup-source; 160 + }; 161 + 162 + atmel_mxt_ts@4c { 163 + compatible = "atmel,atmel_mxt_ts"; 164 + reg = <0x4c>; 165 + interrupt-parent = <&pioE>; 166 + interrupts = <24 0x0>; 167 + pinctrl-names = "default"; 168 + pinctrl-0 = <&pinctrl_mxt_ts>; 169 + }; 151 170 }; 152 171 153 172 macb0: ethernet@f8020000 { ··· 222 203 pinctrl_key_gpio: key_gpio_0 { 223 204 atmel,pins = 224 205 <AT91_PIOE 13 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>; /* PE13 gpio */ 206 + }; 207 + pinctrl_qt1070_irq: qt1070_irq { 208 + atmel,pins = 209 + <AT91_PIOE 25 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>; 210 + }; 211 + pinctrl_mxt_ts: mxt_irq { 212 + atmel,pins = 213 + <AT91_PIOE 24 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>; 225 214 }; 226 215 }; 227 216 };
+2
arch/arm/boot/dts/at91sam9m10g45ek.dts
··· 198 198 isi_0: endpoint { 199 199 remote-endpoint = <&ov2640_0>; 200 200 bus-width = <8>; 201 + vsync-active = <1>; 202 + hsync-active = <1>; 201 203 }; 202 204 }; 203 205 };
+2 -6
arch/arm/boot/dts/at91sam9n12ek.dts
··· 71 71 }; 72 72 }; 73 73 74 - i2c1: i2c@f8014000 { 75 - status = "okay"; 76 - }; 77 - 78 74 mmc0: mmc@f0008000 { 79 75 pinctrl-0 = < 80 76 &pinctrl_board_mmc0 ··· 200 204 }; 201 205 202 206 d9 { 203 - label = "d6"; 207 + label = "d9"; 204 208 gpios = <&pioB 5 GPIO_ACTIVE_LOW>; 205 209 linux,default-trigger = "nand-disk"; 206 210 }; 207 211 208 212 d10 { 209 - label = "d7"; 213 + label = "d10"; 210 214 gpios = <&pioB 6 GPIO_ACTIVE_HIGH>; 211 215 linux,default-trigger = "heartbeat"; 212 216 };
+2 -1
arch/arm/boot/dts/at91sam9x5.dtsi
··· 68 68 adc_op_clk: adc_op_clk{ 69 69 compatible = "fixed-clock"; 70 70 #clock-cells = <0>; 71 - clock-frequency = <5000000>; 71 + clock-frequency = <1000000>; 72 72 }; 73 73 }; 74 74 ··· 1043 1043 atmel,adc-channels-used = <0xffff>; 1044 1044 atmel,adc-vref = <3300>; 1045 1045 atmel,adc-startup-time = <40>; 1046 + atmel,adc-sample-hold-time = <11>; 1046 1047 atmel,adc-res = <8 10>; 1047 1048 atmel,adc-res-names = "lowres", "highres"; 1048 1049 atmel,adc-use-res = "highres";
+8
arch/arm/boot/dts/at91sam9x5ek.dtsi
··· 66 66 isi_0: endpoint@0 { 67 67 remote-endpoint = <&ov2640_0>; 68 68 bus-width = <8>; 69 + vsync-active = <1>; 70 + hsync-active = <1>; 69 71 }; 70 72 }; 71 73 }; ··· 100 98 }; 101 99 }; 102 100 }; 101 + }; 102 + 103 + adc0: adc@f804c000 { 104 + atmel,adc-ts-wires = <4>; 105 + atmel,adc-ts-pressure-threshold = <10000>; 106 + status = "okay"; 103 107 }; 104 108 105 109 pinctrl@fffff400 {
+880
arch/arm/boot/dts/sama5d2-pinfunc.h
··· 1 + #define PINMUX_PIN(no, func, ioset) \ 2 + (((no) & 0xffff) | (((func) & 0xf) << 16) | (((ioset) & 0xff) << 20)) 3 + 4 + #define PIN_PA0 0 5 + #define PIN_PA0__GPIO PINMUX_PIN(PIN_PA0, 0, 0) 6 + #define PIN_PA0__SDMMC0_CK PINMUX_PIN(PIN_PA0, 1, 1) 7 + #define PIN_PA0__QSPI0_SCK PINMUX_PIN(PIN_PA0, 2, 1) 8 + #define PIN_PA0__D0 PINMUX_PIN(PIN_PA0, 6, 2) 9 + #define PIN_PA1 1 10 + #define PIN_PA1__GPIO PINMUX_PIN(PIN_PA1, 0, 0) 11 + #define PIN_PA1__SDMMC0_CMD PINMUX_PIN(PIN_PA1, 1, 1) 12 + #define PIN_PA1__QSPI0_CS PINMUX_PIN(PIN_PA1, 2, 1) 13 + #define PIN_PA1__D1 PINMUX_PIN(PIN_PA1, 6, 2) 14 + #define PIN_PA2 2 15 + #define PIN_PA2__GPIO PINMUX_PIN(PIN_PA2, 0, 0) 16 + #define PIN_PA2__SDMMC0_DAT0 PINMUX_PIN(PIN_PA2, 1, 1) 17 + #define PIN_PA2__QSPI0_IO0 PINMUX_PIN(PIN_PA2, 2, 1) 18 + #define PIN_PA2__D2 PINMUX_PIN(PIN_PA2, 6, 2) 19 + #define PIN_PA3 3 20 + #define PIN_PA3__GPIO PINMUX_PIN(PIN_PA3, 0, 0) 21 + #define PIN_PA3__SDMMC0_DAT1 PINMUX_PIN(PIN_PA3, 1, 1) 22 + #define PIN_PA3__QSPI0_IO1 PINMUX_PIN(PIN_PA3, 2, 1) 23 + #define PIN_PA3__D3 PINMUX_PIN(PIN_PA3, 6, 2) 24 + #define PIN_PA4 4 25 + #define PIN_PA4__GPIO PINMUX_PIN(PIN_PA4, 0, 0) 26 + #define PIN_PA4__SDMMC0_DAT2 PINMUX_PIN(PIN_PA4, 1, 1) 27 + #define PIN_PA4__QSPI0_IO2 PINMUX_PIN(PIN_PA4, 2, 1) 28 + #define PIN_PA4__D4 PINMUX_PIN(PIN_PA4, 6, 2) 29 + #define PIN_PA5 5 30 + #define PIN_PA5__GPIO PINMUX_PIN(PIN_PA5, 0, 0) 31 + #define PIN_PA5__SDMMC0_DAT3 PINMUX_PIN(PIN_PA5, 1, 1) 32 + #define PIN_PA5__QSPI0_IO3 PINMUX_PIN(PIN_PA5, 2, 1) 33 + #define PIN_PA5__D5 PINMUX_PIN(PIN_PA5, 6, 2) 34 + #define PIN_PA6 6 35 + #define PIN_PA6__GPIO PINMUX_PIN(PIN_PA6, 0, 0) 36 + #define PIN_PA6__SDMMC0_DAT4 PINMUX_PIN(PIN_PA6, 1, 1) 37 + #define PIN_PA6__QSPI1_SCK PINMUX_PIN(PIN_PA6, 2, 1) 38 + #define PIN_PA6__TIOA5 PINMUX_PIN(PIN_PA6, 4, 1) 39 + #define PIN_PA6__FLEXCOM2_IO0 PINMUX_PIN(PIN_PA6, 5, 1) 40 + #define PIN_PA6__D6 PINMUX_PIN(PIN_PA6, 6, 2) 41 + #define PIN_PA7 7 42 + #define PIN_PA7__GPIO PINMUX_PIN(PIN_PA7, 0, 0) 43 + #define PIN_PA7__SDMMC0_DAT5 PINMUX_PIN(PIN_PA7, 1, 1) 44 + #define PIN_PA7__QSPI1_IO0 PINMUX_PIN(PIN_PA7, 2, 1) 45 + #define PIN_PA7__TIOB5 PINMUX_PIN(PIN_PA7, 4, 1) 46 + #define PIN_PA7__FLEXCOM2_IO1 PINMUX_PIN(PIN_PA7, 5, 1) 47 + #define PIN_PA7__D7 PINMUX_PIN(PIN_PA7, 6, 2) 48 + #define PIN_PA8 8 49 + #define PIN_PA8__GPIO PINMUX_PIN(PIN_PA8, 0, 0) 50 + #define PIN_PA8__SDMMC0_DAT6 PINMUX_PIN(PIN_PA8, 1, 1) 51 + #define PIN_PA8__QSPI1_IO1 PINMUX_PIN(PIN_PA8, 2, 1) 52 + #define PIN_PA8__TCLK5 PINMUX_PIN(PIN_PA8, 4, 1) 53 + #define PIN_PA8__FLEXCOM2_IO2 PINMUX_PIN(PIN_PA8, 5, 1) 54 + #define PIN_PA8__NWE_NANDWE PINMUX_PIN(PIN_PA8, 6, 2) 55 + #define PIN_PA9 9 56 + #define PIN_PA9__GPIO PINMUX_PIN(PIN_PA9, 0, 0) 57 + #define PIN_PA9__SDMMC0_DAT7 PINMUX_PIN(PIN_PA9, 1, 1) 58 + #define PIN_PA9__QSPI1_IO2 PINMUX_PIN(PIN_PA9, 2, 1) 59 + #define PIN_PA9__TIOA4 PINMUX_PIN(PIN_PA9, 4, 1) 60 + #define PIN_PA9__FLEXCOM2_IO3 PINMUX_PIN(PIN_PA9, 5, 1) 61 + #define PIN_PA9__NCS3 PINMUX_PIN(PIN_PA9, 6, 2) 62 + #define PIN_PA10 10 63 + #define PIN_PA10__GPIO PINMUX_PIN(PIN_PA10, 0, 0) 64 + #define PIN_PA10__SDMMC0_RSTN PINMUX_PIN(PIN_PA10, 1, 1) 65 + #define PIN_PA10__QSPI1_IO3 PINMUX_PIN(PIN_PA10, 2, 1) 66 + #define PIN_PA10__TIOB4 PINMUX_PIN(PIN_PA10, 4, 1) 67 + #define PIN_PA10__FLEXCOM2_IO4 PINMUX_PIN(PIN_PA10, 5, 1) 68 + #define PIN_PA10__A21_NANDALE PINMUX_PIN(PIN_PA10, 6, 2) 69 + #define PIN_PA11 11 70 + #define PIN_PA11__GPIO PINMUX_PIN(PIN_PA11, 0, 0) 71 + #define PIN_PA11__SDMMC0_VDDSEL PINMUX_PIN(PIN_PA11, 1, 1) 72 + #define PIN_PA11__QSPI1_CS PINMUX_PIN(PIN_PA11, 2, 1) 73 + #define PIN_PA11__TCLK4 PINMUX_PIN(PIN_PA11, 4, 1) 74 + #define PIN_PA11__A22_NANDCLE PINMUX_PIN(PIN_PA11, 6, 2) 75 + #define PIN_PA12 12 76 + #define PIN_PA12__GPIO PINMUX_PIN(PIN_PA12, 0, 0) 77 + #define PIN_PA12__SDMMC0_WP PINMUX_PIN(PIN_PA12, 1, 1) 78 + #define PIN_PA12__IRQ PINMUX_PIN(PIN_PA12, 2, 1) 79 + #define PIN_PA12__NRD_NANDOE PINMUX_PIN(PIN_PA12, 6, 2) 80 + #define PIN_PA13 13 81 + #define PIN_PA13__GPIO PINMUX_PIN(PIN_PA13, 0, 0) 82 + #define PIN_PA13__SDMMC0_CD PINMUX_PIN(PIN_PA13, 1, 1) 83 + #define PIN_PA13__FLEXCOM3_IO1 PINMUX_PIN(PIN_PA13, 5, 1) 84 + #define PIN_PA13__D8 PINMUX_PIN(PIN_PA13, 6, 2) 85 + #define PIN_PA14 14 86 + #define PIN_PA14__GPIO PINMUX_PIN(PIN_PA14, 0, 0) 87 + #define PIN_PA14__SPI0_SPCK PINMUX_PIN(PIN_PA14, 1, 1) 88 + #define PIN_PA14__TK1 PINMUX_PIN(PIN_PA14, 2, 1) 89 + #define PIN_PA14__QSPI0_SCK PINMUX_PIN(PIN_PA14, 3, 2) 90 + #define PIN_PA14__I2SC1_MCK PINMUX_PIN(PIN_PA14, 4, 2) 91 + #define PIN_PA14__FLEXCOM3_IO2 PINMUX_PIN(PIN_PA14, 5, 1) 92 + #define PIN_PA14__D9 PINMUX_PIN(PIN_PA14, 6, 2) 93 + #define PIN_PA15 14 94 + #define PIN_PA15__GPIO PINMUX_PIN(PIN_PA15, 0, 0) 95 + #define PIN_PA15__SPI0_MOSI PINMUX_PIN(PIN_PA15, 1, 1) 96 + #define PIN_PA15__TF1 PINMUX_PIN(PIN_PA15, 2, 1) 97 + #define PIN_PA15__QSPI0_CS PINMUX_PIN(PIN_PA15, 3, 2) 98 + #define PIN_PA15__I2SC1_CK PINMUX_PIN(PIN_PA15, 4, 2) 99 + #define PIN_PA15__FLEXCOM3_IO0 PINMUX_PIN(PIN_PA15, 5, 1) 100 + #define PIN_PA15__D10 PINMUX_PIN(PIN_PA15, 6, 2) 101 + #define PIN_PA16 16 102 + #define PIN_PA16__GPIO PINMUX_PIN(PIN_PA16, 0, 0) 103 + #define PIN_PA16__SPI0_MISO PINMUX_PIN(PIN_PA16, 1, 1) 104 + #define PIN_PA16__TD1 PINMUX_PIN(PIN_PA16, 2, 1) 105 + #define PIN_PA16__QSPI0_IO0 PINMUX_PIN(PIN_PA16, 3, 2) 106 + #define PIN_PA16__I2SC1_WS PINMUX_PIN(PIN_PA16, 4, 2) 107 + #define PIN_PA16__FLEXCOM3_IO3 PINMUX_PIN(PIN_PA16, 5, 1) 108 + #define PIN_PA16__D11 PINMUX_PIN(PIN_PA16, 6, 2) 109 + #define PIN_PA17 17 110 + #define PIN_PA17__GPIO PINMUX_PIN(PIN_PA17, 0, 0) 111 + #define PIN_PA17__SPI0_NPCS0 PINMUX_PIN(PIN_PA17, 1, 1) 112 + #define PIN_PA17__RD1 PINMUX_PIN(PIN_PA17, 2, 1) 113 + #define PIN_PA17__QSPI0_IO1 PINMUX_PIN(PIN_PA17, 3, 2) 114 + #define PIN_PA17__I2SC1_DI0 PINMUX_PIN(PIN_PA17, 4, 2) 115 + #define PIN_PA17__FLEXCOM3_IO4 PINMUX_PIN(PIN_PA17, 5, 1) 116 + #define PIN_PA17__D12 PINMUX_PIN(PIN_PA17, 6, 2) 117 + #define PIN_PA18 18 118 + #define PIN_PA18__GPIO PINMUX_PIN(PIN_PA18, 0, 0) 119 + #define PIN_PA18__SPI0_NPCS1 PINMUX_PIN(PIN_PA18, 1, 1) 120 + #define PIN_PA18__RK1 PINMUX_PIN(PIN_PA18, 2, 1) 121 + #define PIN_PA18__QSPI0_IO2 PINMUX_PIN(PIN_PA18, 3, 2) 122 + #define PIN_PA18__I2SC1_DO0 PINMUX_PIN(PIN_PA18, 4, 2) 123 + #define PIN_PA18__SDMMC1_DAT0 PINMUX_PIN(PIN_PA18, 5, 1) 124 + #define PIN_PA18__D13 PINMUX_PIN(PIN_PA18, 6, 2) 125 + #define PIN_PA19 19 126 + #define PIN_PA19__GPIO PINMUX_PIN(PIN_PA19, 0, 0) 127 + #define PIN_PA19__SPI0_NPCS2 PINMUX_PIN(PIN_PA19, 1, 1) 128 + #define PIN_PA19__RF1 PINMUX_PIN(PIN_PA19, 2, 1) 129 + #define PIN_PA19__QSPI0_IO3 PINMUX_PIN(PIN_PA19, 3, 2) 130 + #define PIN_PA19__TIOA0 PINMUX_PIN(PIN_PA19, 4, 1) 131 + #define PIN_PA19__SDMMC1_DAT1 PINMUX_PIN(PIN_PA19, 5, 1) 132 + #define PIN_PA19__D14 PINMUX_PIN(PIN_PA19, 6, 2) 133 + #define PIN_PA20 20 134 + #define PIN_PA20__GPIO PINMUX_PIN(PIN_PA20, 0, 0) 135 + #define PIN_PA20__SPI0_NPCS3 PINMUX_PIN(PIN_PA20, 1, 1) 136 + #define PIN_PA20__TIOB0 PINMUX_PIN(PIN_PA20, 4, 1) 137 + #define PIN_PA20__SDMMC1_DAT2 PINMUX_PIN(PIN_PA20, 5, 1) 138 + #define PIN_PA20__D15 PINMUX_PIN(PIN_PA20, 6, 2) 139 + #define PIN_PA21 21 140 + #define PIN_PA21__GPIO PINMUX_PIN(PIN_PA21, 0, 0) 141 + #define PIN_PA21__IRQ PINMUX_PIN(PIN_PA21, 1, 2) 142 + #define PIN_PA21__PCK2 PINMUX_PIN(PIN_PA21, 2, 3) 143 + #define PIN_PA21__TCLK0 PINMUX_PIN(PIN_PA21, 4, 1) 144 + #define PIN_PA21__SDMMC1_DAT3 PINMUX_PIN(PIN_PA21, 5, 1) 145 + #define PIN_PA21__NANDRDY PINMUX_PIN(PIN_PA21, 6, 2) 146 + #define PIN_PA22 22 147 + #define PIN_PA22__GPIO PINMUX_PIN(PIN_PA22, 0, 0) 148 + #define PIN_PA22__FLEXCOM1_IO2 PINMUX_PIN(PIN_PA22, 1, 1) 149 + #define PIN_PA22__D0 PINMUX_PIN(PIN_PA22, 2, 1) 150 + #define PIN_PA22__TCK PINMUX_PIN(PIN_PA22, 3, 4) 151 + #define PIN_PA22__SPI1_SPCK PINMUX_PIN(PIN_PA22, 4, 2) 152 + #define PIN_PA22__SDMMC1_CK PINMUX_PIN(PIN_PA22, 5, 1) 153 + #define PIN_PA22__QSPI0_SCK PINMUX_PIN(PIN_PA22, 6, 3) 154 + #define PIN_PA23 23 155 + #define PIN_PA23__GPIO PINMUX_PIN(PIN_PA23, 0, 0) 156 + #define PIN_PA23__FLEXCOM1_IO1 PINMUX_PIN(PIN_PA23, 1, 1) 157 + #define PIN_PA23__D1 PINMUX_PIN(PIN_PA23, 2, 1) 158 + #define PIN_PA23__TDI PINMUX_PIN(PIN_PA23, 3, 4) 159 + #define PIN_PA23__SPI1_MOSI PINMUX_PIN(PIN_PA23, 4, 2) 160 + #define PIN_PA23__QSPI0_CS PINMUX_PIN(PIN_PA23, 6, 3) 161 + #define PIN_PA24 24 162 + #define PIN_PA24__GPIO PINMUX_PIN(PIN_PA24, 0, 0) 163 + #define PIN_PA24__FLEXCOM1_IO0 PINMUX_PIN(PIN_PA24, 1, 1) 164 + #define PIN_PA24__D2 PINMUX_PIN(PIN_PA24, 2, 1) 165 + #define PIN_PA24__TDO PINMUX_PIN(PIN_PA24, 3, 4) 166 + #define PIN_PA24__SPI1_MISO PINMUX_PIN(PIN_PA24, 4, 2) 167 + #define PIN_PA24__QSPI0_IO0 PINMUX_PIN(PIN_PA24, 6, 3) 168 + #define PIN_PA25 25 169 + #define PIN_PA25__GPIO PINMUX_PIN(PIN_PA25, 0, 0) 170 + #define PIN_PA25__FLEXCOM1_IO3 PINMUX_PIN(PIN_PA25, 1, 1) 171 + #define PIN_PA25__D3 PINMUX_PIN(PIN_PA25, 2, 1) 172 + #define PIN_PA25__TMS PINMUX_PIN(PIN_PA25, 3, 4) 173 + #define PIN_PA25__SPI1_NPCS0 PINMUX_PIN(PIN_PA25, 4, 2) 174 + #define PIN_PA25__QSPI0_IO1 PINMUX_PIN(PIN_PA25, 6, 3) 175 + #define PIN_PA26 26 176 + #define PIN_PA26__GPIO PINMUX_PIN(PIN_PA26, 0, 0) 177 + #define PIN_PA26__FLEXCOM1_IO4 PINMUX_PIN(PIN_PA26, 1, 1) 178 + #define PIN_PA26__D4 PINMUX_PIN(PIN_PA26, 2, 1) 179 + #define PIN_PA26__NTRST PINMUX_PIN(PIN_PA26, 3, 4) 180 + #define PIN_PA26__SPI1_NPCS1 PINMUX_PIN(PIN_PA26, 4, 2) 181 + #define PIN_PA26__QSPI0_IO2 PINMUX_PIN(PIN_PA26, 6, 3) 182 + #define PIN_PA27 27 183 + #define PIN_PA27__GPIO PINMUX_PIN(PIN_PA27, 0, 0) 184 + #define PIN_PA27__TIOA1 PINMUX_PIN(PIN_PA27, 1, 2) 185 + #define PIN_PA27__D5 PINMUX_PIN(PIN_PA27, 2, 1) 186 + #define PIN_PA27__SPI0_NPCS2 PINMUX_PIN(PIN_PA27, 3, 2) 187 + #define PIN_PA27__SPI1_NPCS2 PINMUX_PIN(PIN_PA27, 4, 2) 188 + #define PIN_PA27__SDMMC1_RSTN PINMUX_PIN(PIN_PA27, 5, 1) 189 + #define PIN_PA27__QSPI0_IO3 PINMUX_PIN(PIN_PA27, 6, 3) 190 + #define PIN_PA28 28 191 + #define PIN_PA28__GPIO PINMUX_PIN(PIN_PA28, 0, 0) 192 + #define PIN_PA28__TIOB1 PINMUX_PIN(PIN_PA28, 1, 2) 193 + #define PIN_PA28__D6 PINMUX_PIN(PIN_PA28, 2, 1) 194 + #define PIN_PA28__SPI0_NPCS3 PINMUX_PIN(PIN_PA28, 3, 2) 195 + #define PIN_PA28__SPI1_NPCS3 PINMUX_PIN(PIN_PA28, 4, 2) 196 + #define PIN_PA28__SDMMC1_CMD PINMUX_PIN(PIN_PA28, 5, 1) 197 + #define PIN_PA28__CLASSD_L0 PINMUX_PIN(PIN_PA28, 6, 1) 198 + #define PIN_PA29 29 199 + #define PIN_PA29__GPIO PINMUX_PIN(PIN_PA29, 0, 0) 200 + #define PIN_PA29__TCLK1 PINMUX_PIN(PIN_PA29, 1, 2) 201 + #define PIN_PA29__D7 PINMUX_PIN(PIN_PA29, 2, 1) 202 + #define PIN_PA29__SPI0_NPCS1 PINMUX_PIN(PIN_PA29, 3, 2) 203 + #define PIN_PA29__SDMMC1_WP PINMUX_PIN(PIN_PA29, 5, 1) 204 + #define PIN_PA29__CLASSD_L1 PINMUX_PIN(PIN_PA29, 6, 1) 205 + #define PIN_PA30 30 206 + #define PIN_PA30__GPIO PINMUX_PIN(PIN_PA30, 0, 0) 207 + #define PIN_PA30__NWE_NANDWE PINMUX_PIN(PIN_PA30, 2, 1) 208 + #define PIN_PA30__SPI0_NPCS0 PINMUX_PIN(PIN_PA30, 3, 2) 209 + #define PIN_PA30__PWMH0 PINMUX_PIN(PIN_PA30, 4, 1) 210 + #define PIN_PA30__SDMMC1_CD PINMUX_PIN(PIN_PA30, 5, 1) 211 + #define PIN_PA30__CLASSD_L2 PINMUX_PIN(PIN_PA30, 6, 1) 212 + #define PIN_PA31 31 213 + #define PIN_PA31__GPIO PINMUX_PIN(PIN_PA31, 0, 0) 214 + #define PIN_PA31__NCS3 PINMUX_PIN(PIN_PA31, 2, 1) 215 + #define PIN_PA31__SPI0_MISO PINMUX_PIN(PIN_PA31, 3, 2) 216 + #define PIN_PA31__PWML0 PINMUX_PIN(PIN_PA31, 4, 1) 217 + #define PIN_PA31__CLASSD_L3 PINMUX_PIN(PIN_PA31, 6, 1) 218 + #define PIN_PB0 32 219 + #define PIN_PB0__GPIO PINMUX_PIN(PIN_PB0, 0, 0) 220 + #define PIN_PB0__A21_NANDALE PINMUX_PIN(PIN_PB0, 2, 1) 221 + #define PIN_PB0__SPI0_MOSI PINMUX_PIN(PIN_PB0, 3, 2) 222 + #define PIN_PB0__PWMH1 PINMUX_PIN(PIN_PB0, 4, 1) 223 + #define PIN_PB1 33 224 + #define PIN_PB1__GPIO PINMUX_PIN(PIN_PB1, 0, 0) 225 + #define PIN_PB1__A22_NANDCLE PINMUX_PIN(PIN_PB1, 2, 1) 226 + #define PIN_PB1__SPI0_SPCK PINMUX_PIN(PIN_PB1, 3, 2) 227 + #define PIN_PB1__PWML1 PINMUX_PIN(PIN_PB1, 4, 1) 228 + #define PIN_PB1__CLASSD_R0 PINMUX_PIN(PIN_PB1, 6, 1) 229 + #define PIN_PB2 34 230 + #define PIN_PB2__GPIO PINMUX_PIN(PIN_PB2, 0, 0) 231 + #define PIN_PB2__NRD_NANDOE PINMUX_PIN(PIN_PB2, 2, 1) 232 + #define PIN_PB2__PWMFI0 PINMUX_PIN(PIN_PB2, 4, 1) 233 + #define PIN_PB2__CLASSD_R1 PINMUX_PIN(PIN_PB2, 6, 1) 234 + #define PIN_PB3 35 235 + #define PIN_PB3__GPIO PINMUX_PIN(PIN_PB3, 0, 0) 236 + #define PIN_PB3__URXD4 PINMUX_PIN(PIN_PB3, 1, 1) 237 + #define PIN_PB3__D8 PINMUX_PIN(PIN_PB3, 2, 1) 238 + #define PIN_PB3__IRQ PINMUX_PIN(PIN_PB3, 3, 3) 239 + #define PIN_PB3__PWMEXTRG0 PINMUX_PIN(PIN_PB3, 4, 1) 240 + #define PIN_PB3__CLASSD_R2 PINMUX_PIN(PIN_PB3, 6, 1) 241 + #define PIN_PB4 36 242 + #define PIN_PB4__GPIO PINMUX_PIN(PIN_PB4, 0, 0) 243 + #define PIN_PB4__UTXD4 PINMUX_PIN(PIN_PB4, 1, 1) 244 + #define PIN_PB4__D9 PINMUX_PIN(PIN_PB4, 2, 1) 245 + #define PIN_PB4__FIQ PINMUX_PIN(PIN_PB4, 3, 4) 246 + #define PIN_PB4__CLASSD_R3 PINMUX_PIN(PIN_PB4, 6, 1) 247 + #define PIN_PB5 37 248 + #define PIN_PB5__GPIO PINMUX_PIN(PIN_PB5, 0, 0) 249 + #define PIN_PB5__TCLK2 PINMUX_PIN(PIN_PB5, 1, 1) 250 + #define PIN_PB5__D10 PINMUX_PIN(PIN_PB5, 2, 1) 251 + #define PIN_PB5__PWMH2 PINMUX_PIN(PIN_PB5, 3, 1) 252 + #define PIN_PB5__QSPI1_SCK PINMUX_PIN(PIN_PB5, 4, 2) 253 + #define PIN_PB5__GTSUCOMP PINMUX_PIN(PIN_PB5, 6, 3) 254 + #define PIN_PB6 38 255 + #define PIN_PB6__GPIO PINMUX_PIN(PIN_PB6, 0, 0) 256 + #define PIN_PB6__TIOA2 PINMUX_PIN(PIN_PB6, 1, 1) 257 + #define PIN_PB6__D11 PINMUX_PIN(PIN_PB6, 2, 1) 258 + #define PIN_PB6__PWML2 PINMUX_PIN(PIN_PB6, 3, 1) 259 + #define PIN_PB6__QSPI1_CS PINMUX_PIN(PIN_PB6, 4, 2) 260 + #define PIN_PB6__GTXER PINMUX_PIN(PIN_PB6, 6, 3) 261 + #define PIN_PB7 39 262 + #define PIN_PB7__GPIO PINMUX_PIN(PIN_PB7, 0, 0) 263 + #define PIN_PB7__TIOB2 PINMUX_PIN(PIN_PB7, 1, 1) 264 + #define PIN_PB7__D12 PINMUX_PIN(PIN_PB7, 2, 1) 265 + #define PIN_PB7__PWMH3 PINMUX_PIN(PIN_PB7, 3, 1) 266 + #define PIN_PB7__QSPI1_IO0 PINMUX_PIN(PIN_PB7, 4, 2) 267 + #define PIN_PB7__GRXCK PINMUX_PIN(PIN_PB7, 6, 3) 268 + #define PIN_PB8 40 269 + #define PIN_PB8__GPIO PINMUX_PIN(PIN_PB8, 0, 0) 270 + #define PIN_PB8__TCLK3 PINMUX_PIN(PIN_PB8, 1, 1) 271 + #define PIN_PB8__D13 PINMUX_PIN(PIN_PB8, 2, 1) 272 + #define PIN_PB8__PWML3 PINMUX_PIN(PIN_PB8, 3, 1) 273 + #define PIN_PB8__QSPI1_IO1 PINMUX_PIN(PIN_PB8, 4, 2) 274 + #define PIN_PB8__GCRS PINMUX_PIN(PIN_PB8, 6, 3) 275 + #define PIN_PB9 41 276 + #define PIN_PB9__GPIO PINMUX_PIN(PIN_PB9, 0, 0) 277 + #define PIN_PB9__TIOA3 PINMUX_PIN(PIN_PB9, 1, 1) 278 + #define PIN_PB9__D14 PINMUX_PIN(PIN_PB9, 2, 1) 279 + #define PIN_PB9__PWMFI1 PINMUX_PIN(PIN_PB9, 3, 1) 280 + #define PIN_PB9__QSPI1_IO2 PINMUX_PIN(PIN_PB9, 4, 2) 281 + #define PIN_PB9__GCOL PINMUX_PIN(PIN_PB9, 6, 3) 282 + #define PIN_PB10 42 283 + #define PIN_PB10__GPIO PINMUX_PIN(PIN_PB10, 0, 0) 284 + #define PIN_PB10__TIOB3 PINMUX_PIN(PIN_PB10, 1, 1) 285 + #define PIN_PB10__D15 PINMUX_PIN(PIN_PB10, 2, 1) 286 + #define PIN_PB10__PWMEXTRG1 PINMUX_PIN(PIN_PB10, 3, 1) 287 + #define PIN_PB10__QSPI1_IO3 PINMUX_PIN(PIN_PB10, 4, 2) 288 + #define PIN_PB10__GRX2 PINMUX_PIN(PIN_PB10, 6, 3) 289 + #define PIN_PB11 43 290 + #define PIN_PB11__GPIO PINMUX_PIN(PIN_PB11, 0, 0) 291 + #define PIN_PB11__LCDDAT0 PINMUX_PIN(PIN_PB11, 1, 1) 292 + #define PIN_PB11__A0_NBS0 PINMUX_PIN(PIN_PB11, 2, 1) 293 + #define PIN_PB11__URXD3 PINMUX_PIN(PIN_PB11, 3, 3) 294 + #define PIN_PB11__PDMIC_DAT PINMUX_PIN(PIN_PB11, 4, 2) 295 + #define PIN_PB11__GRX3 PINMUX_PIN(PIN_PB11, 6, 3) 296 + #define PIN_PB12 44 297 + #define PIN_PB12__GPIO PINMUX_PIN(PIN_PB12, 0, 0) 298 + #define PIN_PB12__LCDDAT1 PINMUX_PIN(PIN_PB12, 1, 1) 299 + #define PIN_PB12__A1 PINMUX_PIN(PIN_PB12, 2, 1) 300 + #define PIN_PB12__UTXD3 PINMUX_PIN(PIN_PB12, 3, 3) 301 + #define PIN_PB12__PDMIC_CLK PINMUX_PIN(PIN_PB12, 4, 2) 302 + #define PIN_PB12__GTX2 PINMUX_PIN(PIN_PB12, 6, 3) 303 + #define PIN_PB13 45 304 + #define PIN_PB13__GPIO PINMUX_PIN(PIN_PB13, 0, 0) 305 + #define PIN_PB13__LCDDAT2 PINMUX_PIN(PIN_PB13, 1, 1) 306 + #define PIN_PB13__A2 PINMUX_PIN(PIN_PB13, 2, 1) 307 + #define PIN_PB13__PCK1 PINMUX_PIN(PIN_PB13, 3, 3) 308 + #define PIN_PB13__GTX3 PINMUX_PIN(PIN_PB13, 6, 3) 309 + #define PIN_PB14 46 310 + #define PIN_PB14__GPIO PINMUX_PIN(PIN_PB14, 0, 0) 311 + #define PIN_PB14__LCDDAT3 PINMUX_PIN(PIN_PB14, 1, 1) 312 + #define PIN_PB14__A3 PINMUX_PIN(PIN_PB14, 2, 1) 313 + #define PIN_PB14__TK1 PINMUX_PIN(PIN_PB14, 3, 2) 314 + #define PIN_PB14__I2SC1_MCK PINMUX_PIN(PIN_PB14, 4, 1) 315 + #define PIN_PB14__QSPI1_SCK PINMUX_PIN(PIN_PB14, 5, 3) 316 + #define PIN_PB14__GTXCK PINMUX_PIN(PIN_PB14, 6, 3) 317 + #define PIN_PB15 47 318 + #define PIN_PB15__GPIO PINMUX_PIN(PIN_PB15, 0, 0) 319 + #define PIN_PB15__LCDDAT4 PINMUX_PIN(PIN_PB15, 1, 1) 320 + #define PIN_PB15__A4 PINMUX_PIN(PIN_PB15, 2, 1) 321 + #define PIN_PB15__TF1 PINMUX_PIN(PIN_PB15, 3, 2) 322 + #define PIN_PB15__I2SC1_CK PINMUX_PIN(PIN_PB15, 4, 1) 323 + #define PIN_PB15__QSPI1_CS PINMUX_PIN(PIN_PB15, 5, 3) 324 + #define PIN_PB15__GTXEN PINMUX_PIN(PIN_PB15, 6, 3) 325 + #define PIN_PB16 48 326 + #define PIN_PB16__GPIO PINMUX_PIN(PIN_PB16, 0, 0) 327 + #define PIN_PB16__LCDDAT5 PINMUX_PIN(PIN_PB16, 1, 1) 328 + #define PIN_PB16__A5 PINMUX_PIN(PIN_PB16, 2, 1) 329 + #define PIN_PB16__TD1 PINMUX_PIN(PIN_PB16, 3, 2) 330 + #define PIN_PB16__I2SC1_WS PINMUX_PIN(PIN_PB16, 4, 1) 331 + #define PIN_PB16__QSPI1_IO0 PINMUX_PIN(PIN_PB16, 5, 3) 332 + #define PIN_PB16__GRXDV PINMUX_PIN(PIN_PB16, 6, 3) 333 + #define PIN_PB17 49 334 + #define PIN_PB17__GPIO PINMUX_PIN(PIN_PB17, 0, 0) 335 + #define PIN_PB17__LCDDAT6 PINMUX_PIN(PIN_PB17, 1, 1) 336 + #define PIN_PB17__A6 PINMUX_PIN(PIN_PB17, 2, 1) 337 + #define PIN_PB17__RD1 PINMUX_PIN(PIN_PB17, 3, 2) 338 + #define PIN_PB17__I2SC1_DI0 PINMUX_PIN(PIN_PB17, 4, 1) 339 + #define PIN_PB17__QSPI1_IO1 PINMUX_PIN(PIN_PB17, 5, 3) 340 + #define PIN_PB17__GRXER PINMUX_PIN(PIN_PB17, 6, 3) 341 + #define PIN_PB18 50 342 + #define PIN_PB18__GPIO PINMUX_PIN(PIN_PB18, 0, 0) 343 + #define PIN_PB18__LCDDAT7 PINMUX_PIN(PIN_PB18, 1, 1) 344 + #define PIN_PB18__A7 PINMUX_PIN(PIN_PB18, 2, 1) 345 + #define PIN_PB18__RK1 PINMUX_PIN(PIN_PB18, 3, 2) 346 + #define PIN_PB18__I2SC1_DO0 PINMUX_PIN(PIN_PB18, 4, 1) 347 + #define PIN_PB18__QSPI1_IO2 PINMUX_PIN(PIN_PB18, 5, 3) 348 + #define PIN_PB18__GRX0 PINMUX_PIN(PIN_PB18, 6, 3) 349 + #define PIN_PB19 51 350 + #define PIN_PB19__GPIO PINMUX_PIN(PIN_PB19, 0, 0) 351 + #define PIN_PB19__LCDDAT8 PINMUX_PIN(PIN_PB19, 1, 1) 352 + #define PIN_PB19__A8 PINMUX_PIN(PIN_PB19, 2, 1) 353 + #define PIN_PB19__RF1 PINMUX_PIN(PIN_PB19, 3, 2) 354 + #define PIN_PB19__TIOA3 PINMUX_PIN(PIN_PB19, 4, 2) 355 + #define PIN_PB19__QSPI1_IO3 PINMUX_PIN(PIN_PB19, 5, 3) 356 + #define PIN_PB19__GRX1 PINMUX_PIN(PIN_PB19, 6, 3) 357 + #define PIN_PB20 52 358 + #define PIN_PB20__GPIO PINMUX_PIN(PIN_PB20, 0, 0) 359 + #define PIN_PB20__LCDDAT9 PINMUX_PIN(PIN_PB20, 1, 1) 360 + #define PIN_PB20__A9 PINMUX_PIN(PIN_PB20, 2, 1) 361 + #define PIN_PB20__TK0 PINMUX_PIN(PIN_PB20, 3, 1) 362 + #define PIN_PB20__TIOB3 PINMUX_PIN(PIN_PB20, 4, 2) 363 + #define PIN_PB20__PCK1 PINMUX_PIN(PIN_PB20, 5, 4) 364 + #define PIN_PB20__GTX0 PINMUX_PIN(PIN_PB20, 6, 3) 365 + #define PIN_PB21 53 366 + #define PIN_PB21__GPIO PINMUX_PIN(PIN_PB21, 0, 0) 367 + #define PIN_PB21__LCDDAT10 PINMUX_PIN(PIN_PB21, 1, 1) 368 + #define PIN_PB21__A10 PINMUX_PIN(PIN_PB21, 2, 1) 369 + #define PIN_PB21__TF0 PINMUX_PIN(PIN_PB21, 3, 1) 370 + #define PIN_PB21__TCLK3 PINMUX_PIN(PIN_PB21, 4, 2) 371 + #define PIN_PB21__FLEXCOM3_IO2 PINMUX_PIN(PIN_PB21, 5, 3) 372 + #define PIN_PB21__GTX1 PINMUX_PIN(PIN_PB21, 6, 3) 373 + #define PIN_PB22 54 374 + #define PIN_PB22__GPIO PINMUX_PIN(PIN_PB22, 0, 0) 375 + #define PIN_PB22__LCDDAT11 PINMUX_PIN(PIN_PB22, 1, 1) 376 + #define PIN_PB22__A11 PINMUX_PIN(PIN_PB22, 2, 1) 377 + #define PIN_PB22__TDO PINMUX_PIN(PIN_PB22, 3, 1) 378 + #define PIN_PB22__TIOA2 PINMUX_PIN(PIN_PB22, 4, 2) 379 + #define PIN_PB22__FLEXCOM3_IO1 PINMUX_PIN(PIN_PB22, 5, 3) 380 + #define PIN_PB22__GMDC PINMUX_PIN(PIN_PB22, 6, 3) 381 + #define PIN_PB23 55 382 + #define PIN_PB23__GPIO PINMUX_PIN(PIN_PB23, 0, 0) 383 + #define PIN_PB23__LCDDAT12 PINMUX_PIN(PIN_PB23, 1, 1) 384 + #define PIN_PB23__A12 PINMUX_PIN(PIN_PB23, 2, 1) 385 + #define PIN_PB23__RD0 PINMUX_PIN(PIN_PB23, 3, 1) 386 + #define PIN_PB23__TIOB2 PINMUX_PIN(PIN_PB23, 4, 2) 387 + #define PIN_PB23__FLEXCOM3_IO0 PINMUX_PIN(PIN_PB23, 5, 3) 388 + #define PIN_PB23__GMDIO PINMUX_PIN(PIN_PB23, 6, 3) 389 + #define PIN_PB24 56 390 + #define PIN_PB24__GPIO PINMUX_PIN(PIN_PB24, 0, 0) 391 + #define PIN_PB24__LCDDAT13 PINMUX_PIN(PIN_PB24, 1, 1) 392 + #define PIN_PB24__A13 PINMUX_PIN(PIN_PB24, 2, 1) 393 + #define PIN_PB24__RK0 PINMUX_PIN(PIN_PB24, 3, 1) 394 + #define PIN_PB24__TCLK2 PINMUX_PIN(PIN_PB24, 4, 2) 395 + #define PIN_PB24__FLEXCOM3_IO3 PINMUX_PIN(PIN_PB24, 5, 3) 396 + #define PIN_PB24__ISC_D10 PINMUX_PIN(PIN_PB24, 6, 3) 397 + #define PIN_PB25 57 398 + #define PIN_PB25__GPIO PINMUX_PIN(PIN_PB25, 0, 0) 399 + #define PIN_PB25__LCDDAT14 PINMUX_PIN(PIN_PB25, 1, 1) 400 + #define PIN_PB25__A14 PINMUX_PIN(PIN_PB25, 2, 1) 401 + #define PIN_PB25__RF0 PINMUX_PIN(PIN_PB25, 3, 1) 402 + #define PIN_PB25__FLEXCOM3_IO4 PINMUX_PIN(PIN_PB25, 5, 3) 403 + #define PIN_PB25__ISC_D11 PINMUX_PIN(PIN_PB25, 6, 3) 404 + #define PIN_PB26 58 405 + #define PIN_PB26__GPIO PINMUX_PIN(PIN_PB26, 0, 0) 406 + #define PIN_PB26__LCDDAT15 PINMUX_PIN(PIN_PB26, 1, 1) 407 + #define PIN_PB26__A15 PINMUX_PIN(PIN_PB26, 2, 1) 408 + #define PIN_PB26__URXD0 PINMUX_PIN(PIN_PB26, 3, 1) 409 + #define PIN_PB26__PDMIC_DAT PINMUX_PIN(PIN_PB26, 4, 1) 410 + #define PIN_PB26__ISC_D0 PINMUX_PIN(PIN_PB26, 6, 3) 411 + #define PIN_PB27 59 412 + #define PIN_PB27__GPIO PINMUX_PIN(PIN_PB27, 0, 0) 413 + #define PIN_PB27__LCDDAT16 PINMUX_PIN(PIN_PB27, 1, 1) 414 + #define PIN_PB27__A16 PINMUX_PIN(PIN_PB27, 2, 1) 415 + #define PIN_PB27__UTXD0 PINMUX_PIN(PIN_PB27, 3, 1) 416 + #define PIN_PB27__PDMIC_CLK PINMUX_PIN(PIN_PB27, 4, 1) 417 + #define PIN_PB27__ISC_D1 PINMUX_PIN(PIN_PB27, 6, 3) 418 + #define PIN_PB28 60 419 + #define PIN_PB28__GPIO PINMUX_PIN(PIN_PB28, 0, 0) 420 + #define PIN_PB28__LCDDAT17 PINMUX_PIN(PIN_PB28, 1, 1) 421 + #define PIN_PB28__A17 PINMUX_PIN(PIN_PB28, 2, 1) 422 + #define PIN_PB28__FLEXCOM0_IO0 PINMUX_PIN(PIN_PB28, 3, 1) 423 + #define PIN_PB28__TIOA5 PINMUX_PIN(PIN_PB28, 4, 2) 424 + #define PIN_PB28__ISC_D2 PINMUX_PIN(PIN_PB28, 6, 3) 425 + #define PIN_PB29 61 426 + #define PIN_PB29__GPIO PINMUX_PIN(PIN_PB29, 0, 0) 427 + #define PIN_PB29__LCDDAT18 PINMUX_PIN(PIN_PB29, 1, 1) 428 + #define PIN_PB29__A18 PINMUX_PIN(PIN_PB29, 2, 1) 429 + #define PIN_PB29__FLEXCOM0_IO1 PINMUX_PIN(PIN_PB29, 3, 1) 430 + #define PIN_PB29__TIOB5 PINMUX_PIN(PIN_PB29, 4, 2) 431 + #define PIN_PB29__ISC_D3 PINMUX_PIN(PIN_PB29, 7, 3) 432 + #define PIN_PB30 62 433 + #define PIN_PB30__GPIO PINMUX_PIN(PIN_PB30, 0, 0) 434 + #define PIN_PB30__LCDDAT19 PINMUX_PIN(PIN_PB30, 1, 1) 435 + #define PIN_PB30__A19 PINMUX_PIN(PIN_PB30, 2, 1) 436 + #define PIN_PB30__FLEXCOM0_IO2 PINMUX_PIN(PIN_PB30, 3, 1) 437 + #define PIN_PB30__TCLK5 PINMUX_PIN(PIN_PB30, 4, 2) 438 + #define PIN_PB30__ISC_D4 PINMUX_PIN(PIN_PB30, 6, 3) 439 + #define PIN_PB31 63 440 + #define PIN_PB31__GPIO PINMUX_PIN(PIN_PB31, 0, 0) 441 + #define PIN_PB31__LCDDAT20 PINMUX_PIN(PIN_PB31, 1, 1) 442 + #define PIN_PB31__A20 PINMUX_PIN(PIN_PB31, 2, 1) 443 + #define PIN_PB31__FLEXCOM0_IO3 PINMUX_PIN(PIN_PB31, 3, 1) 444 + #define PIN_PB31__TWD0 PINMUX_PIN(PIN_PB31, 4, 1) 445 + #define PIN_PB31__ISC_D5 PINMUX_PIN(PIN_PB31, 6, 3) 446 + #define PIN_PC0 64 447 + #define PIN_PC0__GPIO PINMUX_PIN(PIN_PC0, 0, 0) 448 + #define PIN_PC0__LCDDAT21 PINMUX_PIN(PIN_PC0, 1, 1) 449 + #define PIN_PC0__A23 PINMUX_PIN(PIN_PC0, 2, 1) 450 + #define PIN_PC0__FLEXCOM0_IO4 PINMUX_PIN(PIN_PC0, 3, 1) 451 + #define PIN_PC0__TWCK0 PINMUX_PIN(PIN_PC0, 4, 1) 452 + #define PIN_PC0__ISC_D6 PINMUX_PIN(PIN_PC0, 6, 3) 453 + #define PIN_PC1 65 454 + #define PIN_PC1__GPIO PINMUX_PIN(PIN_PC1, 0, 0) 455 + #define PIN_PC1__LCDDAT22 PINMUX_PIN(PIN_PC1, 1, 1) 456 + #define PIN_PC1__A24 PINMUX_PIN(PIN_PC1, 2, 1) 457 + #define PIN_PC1__CANTX0 PINMUX_PIN(PIN_PC1, 3, 1) 458 + #define PIN_PC1__SPI1_SPCK PINMUX_PIN(PIN_PC1, 4, 1) 459 + #define PIN_PC1__I2SC0_CK PINMUX_PIN(PIN_PC1, 5, 1) 460 + #define PIN_PC1__ISC_D7 PINMUX_PIN(PIN_PC1, 6, 3) 461 + #define PIN_PC2 66 462 + #define PIN_PC2__GPIO PINMUX_PIN(PIN_PC2, 0, 0) 463 + #define PIN_PC2__LCDDAT23 PINMUX_PIN(PIN_PC2, 1, 1) 464 + #define PIN_PC2__A25 PINMUX_PIN(PIN_PC2, 2, 1) 465 + #define PIN_PC2__CANRX0 PINMUX_PIN(PIN_PC2, 3, 1) 466 + #define PIN_PC2__SPI1_MOSI PINMUX_PIN(PIN_PC2, 4, 1) 467 + #define PIN_PC2__I2SC0_MCK PINMUX_PIN(PIN_PC2, 5, 1) 468 + #define PIN_PC2__ISC_D8 PINMUX_PIN(PIN_PC2, 6, 3) 469 + #define PIN_PC3 67 470 + #define PIN_PC3__GPIO PINMUX_PIN(PIN_PC3, 0, 0) 471 + #define PIN_PC3__LCDPWM PINMUX_PIN(PIN_PC3, 1, 1) 472 + #define PIN_PC3__NWAIT PINMUX_PIN(PIN_PC3, 2, 1) 473 + #define PIN_PC3__TIOA1 PINMUX_PIN(PIN_PC3, 3, 1) 474 + #define PIN_PC3__SPI1_MISO PINMUX_PIN(PIN_PC3, 4, 1) 475 + #define PIN_PC3__I2SC0_WS PINMUX_PIN(PIN_PC3, 5, 1) 476 + #define PIN_PC3__ISC_D9 PINMUX_PIN(PIN_PC3, 6, 3) 477 + #define PIN_PC4 68 478 + #define PIN_PC4__GPIO PINMUX_PIN(PIN_PC4, 0, 0) 479 + #define PIN_PC4__LCDDISP PINMUX_PIN(PIN_PC4, 1, 1) 480 + #define PIN_PC4__NWR1_NBS1 PINMUX_PIN(PIN_PC4, 2, 1) 481 + #define PIN_PC4__TIOB1 PINMUX_PIN(PIN_PC4, 3, 1) 482 + #define PIN_PC4__SPI1_NPCS0 PINMUX_PIN(PIN_PC4, 4, 1) 483 + #define PIN_PC4__I2SC0_DI0 PINMUX_PIN(PIN_PC4, 5, 1) 484 + #define PIN_PC4__ISC_PCK PINMUX_PIN(PIN_PC4, 6, 3) 485 + #define PIN_PC5 69 486 + #define PIN_PC5__GPIO PINMUX_PIN(PIN_PC5, 0, 0) 487 + #define PIN_PC5__LCDVSYNC PINMUX_PIN(PIN_PC5, 1, 1) 488 + #define PIN_PC5__NCS0 PINMUX_PIN(PIN_PC5, 2, 1) 489 + #define PIN_PC5__TCLK1 PINMUX_PIN(PIN_PC5, 3, 1) 490 + #define PIN_PC5__SPI1_NPCS1 PINMUX_PIN(PIN_PC5, 4, 1) 491 + #define PIN_PC5__I2SC0_DO0 PINMUX_PIN(PIN_PC5, 5, 1) 492 + #define PIN_PC5__ISC_VSYNC PINMUX_PIN(PIN_PC5, 6, 3) 493 + #define PIN_PC6 70 494 + #define PIN_PC6__GPIO PINMUX_PIN(PIN_PC6, 0, 0) 495 + #define PIN_PC6__LCDHSYNC PINMUX_PIN(PIN_PC6, 1, 1) 496 + #define PIN_PC6__NCS1 PINMUX_PIN(PIN_PC6, 2, 1) 497 + #define PIN_PC6__TWD1 PINMUX_PIN(PIN_PC6, 3, 1) 498 + #define PIN_PC6__SPI1_NPCS2 PINMUX_PIN(PIN_PC6, 4, 1) 499 + #define PIN_PC6__ISC_HSYNC PINMUX_PIN(PIN_PC6, 6, 3) 500 + #define PIN_PC7 71 501 + #define PIN_PC7__GPIO PINMUX_PIN(PIN_PC7, 0, 0) 502 + #define PIN_PC7__LCDPCK PINMUX_PIN(PIN_PC7, 1, 1) 503 + #define PIN_PC7__NCS2 PINMUX_PIN(PIN_PC7, 2, 1) 504 + #define PIN_PC7__TWCK1 PINMUX_PIN(PIN_PC7, 3, 1) 505 + #define PIN_PC7__SPI1_NPCS3 PINMUX_PIN(PIN_PC7, 4, 1) 506 + #define PIN_PC7__URXD1 PINMUX_PIN(PIN_PC7, 5, 2) 507 + #define PIN_PC7__ISC_MCK PINMUX_PIN(PIN_PC7, 6, 3) 508 + #define PIN_PC8 72 509 + #define PIN_PC8__GPIO PINMUX_PIN(PIN_PC8, 0, 0) 510 + #define PIN_PC8__LCDDEN PINMUX_PIN(PIN_PC8, 1, 1) 511 + #define PIN_PC8__NANDRDY PINMUX_PIN(PIN_PC8, 2, 1) 512 + #define PIN_PC8__FIQ PINMUX_PIN(PIN_PC8, 3, 1) 513 + #define PIN_PC8__PCK0 PINMUX_PIN(PIN_PC8, 4, 3) 514 + #define PIN_PC8__UTXD1 PINMUX_PIN(PIN_PC8, 5, 2) 515 + #define PIN_PC8__ISC_FIELD PINMUX_PIN(PIN_PC8, 6, 3) 516 + #define PIN_PC9 73 517 + #define PIN_PC9__GPIO PINMUX_PIN(PIN_PC9, 0, 0) 518 + #define PIN_PC9__FIQ PINMUX_PIN(PIN_PC9, 1, 3) 519 + #define PIN_PC9__GTSUCOMP PINMUX_PIN(PIN_PC9, 2, 1) 520 + #define PIN_PC9__ISC_D0 PINMUX_PIN(PIN_PC9, 2, 1) 521 + #define PIN_PC9__TIOA4 PINMUX_PIN(PIN_PC9, 4, 2) 522 + #define PIN_PC10 74 523 + #define PIN_PC10__GPIO PINMUX_PIN(PIN_PC10, 0, 0) 524 + #define PIN_PC10__LCDDAT2 PINMUX_PIN(PIN_PC10, 1, 2) 525 + #define PIN_PC10__GTXCK PINMUX_PIN(PIN_PC10, 2, 1) 526 + #define PIN_PC10__ISC_D1 PINMUX_PIN(PIN_PC10, 3, 1) 527 + #define PIN_PC10__TIOB4 PINMUX_PIN(PIN_PC10, 4, 2) 528 + #define PIN_PC10__CANTX0 PINMUX_PIN(PIN_PC10, 5, 2) 529 + #define PIN_PC11 75 530 + #define PIN_PC11__GPIO PINMUX_PIN(PIN_PC11, 0, 0) 531 + #define PIN_PC11__LCDDAT3 PINMUX_PIN(PIN_PC11, 1, 2) 532 + #define PIN_PC11__GTXEN PINMUX_PIN(PIN_PC11, 2, 1) 533 + #define PIN_PC11__ISC_D2 PINMUX_PIN(PIN_PC11, 3, 1) 534 + #define PIN_PC11__TCLK4 PINMUX_PIN(PIN_PC11, 4, 2) 535 + #define PIN_PC11__CANRX0 PINMUX_PIN(PIN_PC11, 5, 2) 536 + #define PIN_PC11__A0_NBS0 PINMUX_PIN(PIN_PC11, 6, 2) 537 + #define PIN_PC12 76 538 + #define PIN_PC12__GPIO PINMUX_PIN(PIN_PC12, 0, 0) 539 + #define PIN_PC12__LCDDAT4 PINMUX_PIN(PIN_PC12, 1, 2) 540 + #define PIN_PC12__GRXDV PINMUX_PIN(PIN_PC12, 2, 1) 541 + #define PIN_PC12__ISC_D3 PINMUX_PIN(PIN_PC12, 3, 1) 542 + #define PIN_PC12__URXD3 PINMUX_PIN(PIN_PC12, 4, 1) 543 + #define PIN_PC12__TK0 PINMUX_PIN(PIN_PC12, 5, 2) 544 + #define PIN_PC12__A1 PINMUX_PIN(PIN_PC12, 6, 2) 545 + #define PIN_PC13 77 546 + #define PIN_PC13__GPIO PINMUX_PIN(PIN_PC13, 0, 0) 547 + #define PIN_PC13__LCDDAT5 PINMUX_PIN(PIN_PC13, 1, 2) 548 + #define PIN_PC13__GRXER PINMUX_PIN(PIN_PC13, 2, 1) 549 + #define PIN_PC13__ISC_D4 PINMUX_PIN(PIN_PC13, 3, 1) 550 + #define PIN_PC13__UTXD3 PINMUX_PIN(PIN_PC13, 4, 1) 551 + #define PIN_PC13__TF0 PINMUX_PIN(PIN_PC13, 5, 2) 552 + #define PIN_PC13__A2 PINMUX_PIN(PIN_PC13, 6, 2) 553 + #define PIN_PC14 78 554 + #define PIN_PC14__GPIO PINMUX_PIN(PIN_PC14, 0, 0) 555 + #define PIN_PC14__LCDDAT6 PINMUX_PIN(PIN_PC14, 1, 2) 556 + #define PIN_PC14__GRX0 PINMUX_PIN(PIN_PC14, 2, 1) 557 + #define PIN_PC14__ISC_D5 PINMUX_PIN(PIN_PC14, 3, 1) 558 + #define PIN_PC14__TDO PINMUX_PIN(PIN_PC14, 5, 2) 559 + #define PIN_PC14__A3 PINMUX_PIN(PIN_PC14, 6, 2) 560 + #define PIN_PC15 79 561 + #define PIN_PC15__GPIO PINMUX_PIN(PIN_PC15, 0, 0) 562 + #define PIN_PC15__LCDDAT7 PINMUX_PIN(PIN_PC15, 1, 2) 563 + #define PIN_PC15__GRX1 PINMUX_PIN(PIN_PC15, 2, 1) 564 + #define PIN_PC15__ISC_D6 PINMUX_PIN(PIN_PC15, 3, 1) 565 + #define PIN_PC15__RD0 PINMUX_PIN(PIN_PC15, 5, 2) 566 + #define PIN_PC15__A4 PINMUX_PIN(PIN_PC15, 6, 2) 567 + #define PIN_PC16 80 568 + #define PIN_PC16__GPIO PINMUX_PIN(PIN_PC16, 0, 0) 569 + #define PIN_PC16__LCDDAT10 PINMUX_PIN(PIN_PC16, 1, 2) 570 + #define PIN_PC16__GTX0 PINMUX_PIN(PIN_PC16, 2, 1) 571 + #define PIN_PC16__ISC_D7 PINMUX_PIN(PIN_PC16, 3, 1) 572 + #define PIN_PC16__RK0 PINMUX_PIN(PIN_PC16, 5, 2) 573 + #define PIN_PC16__A5 PINMUX_PIN(PIN_PC16, 6, 2) 574 + #define PIN_PC17 81 575 + #define PIN_PC17__GPIO PINMUX_PIN(PIN_PC17, 0, 0) 576 + #define PIN_PC17__LCDDAT11 PINMUX_PIN(PIN_PC17, 1, 2) 577 + #define PIN_PC17__GTX1 PINMUX_PIN(PIN_PC17, 2, 1) 578 + #define PIN_PC17__ISC_D8 PINMUX_PIN(PIN_PC17, 3, 1) 579 + #define PIN_PC17__RF0 PINMUX_PIN(PIN_PC17, 5, 2) 580 + #define PIN_PC17__A6 PINMUX_PIN(PIN_PC17, 6, 2) 581 + #define PIN_PC18 82 582 + #define PIN_PC18__GPIO PINMUX_PIN(PIN_PC18, 0, 0) 583 + #define PIN_PC18__LCDDAT12 PINMUX_PIN(PIN_PC18, 1, 2) 584 + #define PIN_PC18__GMDC PINMUX_PIN(PIN_PC18, 2, 1) 585 + #define PIN_PC18__ISC_D9 PINMUX_PIN(PIN_PC18, 3, 1) 586 + #define PIN_PC18__FLEXCOM3_IO2 PINMUX_PIN(PIN_PC18, 5, 2) 587 + #define PIN_PC18__A7 PINMUX_PIN(PIN_PC18, 6, 2) 588 + #define PIN_PC19 83 589 + #define PIN_PC19__GPIO PINMUX_PIN(PIN_PC19, 0, 0) 590 + #define PIN_PC19__LCDDAT13 PINMUX_PIN(PIN_PC19, 1, 2) 591 + #define PIN_PC19__GMDIO PINMUX_PIN(PIN_PC19, 2, 1) 592 + #define PIN_PC19__ISC_D10 PINMUX_PIN(PIN_PC19, 3, 1) 593 + #define PIN_PC19__FLEXCOM3_IO1 PINMUX_PIN(PIN_PC19, 5, 2) 594 + #define PIN_PC19__A8 PINMUX_PIN(PIN_PC19, 6, 2) 595 + #define PIN_PC20 84 596 + #define PIN_PC20__GPIO PINMUX_PIN(PIN_PC20, 0, 0) 597 + #define PIN_PC20__LCDDAT14 PINMUX_PIN(PIN_PC20, 1, 2) 598 + #define PIN_PC20__GRXCK PINMUX_PIN(PIN_PC20, 2, 1) 599 + #define PIN_PC20__ISC_D11 PINMUX_PIN(PIN_PC20, 3, 1) 600 + #define PIN_PC20__FLEXCOM3_IO0 PINMUX_PIN(PIN_PC20, 5, 2) 601 + #define PIN_PC20__A9 PINMUX_PIN(PIN_PC20, 6, 2) 602 + #define PIN_PC21 85 603 + #define PIN_PC21__GPIO PINMUX_PIN(PIN_PC21, 0, 0) 604 + #define PIN_PC21__LCDDAT15 PINMUX_PIN(PIN_PC21, 1, 2) 605 + #define PIN_PC21__GTXER PINMUX_PIN(PIN_PC21, 2, 1) 606 + #define PIN_PC21__ISC_PCK PINMUX_PIN(PIN_PC21, 3, 1) 607 + #define PIN_PC21__FLEXCOM3_IO3 PINMUX_PIN(PIN_PC21, 5, 2) 608 + #define PIN_PC21__A10 PINMUX_PIN(PIN_PC21, 6, 2) 609 + #define PIN_PC22 86 610 + #define PIN_PC22__GPIO PINMUX_PIN(PIN_PC22, 0, 0) 611 + #define PIN_PC22__LCDDAT18 PINMUX_PIN(PIN_PC22, 1, 2) 612 + #define PIN_PC22__GCRS PINMUX_PIN(PIN_PC22, 2, 1) 613 + #define PIN_PC22__ISC_VSYNC PINMUX_PIN(PIN_PC22, 3, 1) 614 + #define PIN_PC22__FLEXCOM3_IO4 PINMUX_PIN(PIN_PC22, 5, 2) 615 + #define PIN_PC22__A11 PINMUX_PIN(PIN_PC22, 6, 2) 616 + #define PIN_PC23 87 617 + #define PIN_PC23__GPIO PINMUX_PIN(PIN_PC23, 0, 0) 618 + #define PIN_PC23__LCDDAT19 PINMUX_PIN(PIN_PC23, 1, 2) 619 + #define PIN_PC23__GCOL PINMUX_PIN(PIN_PC23, 2, 1) 620 + #define PIN_PC23__ISC_HSYNC PINMUX_PIN(PIN_PC23, 3, 1) 621 + #define PIN_PC23__A12 PINMUX_PIN(PIN_PC23, 6, 2) 622 + #define PIN_PC24 88 623 + #define PIN_PC24__GPIO PINMUX_PIN(PIN_PC24, 0, 0) 624 + #define PIN_PC24__LCDDAT20 PINMUX_PIN(PIN_PC24, 1, 2) 625 + #define PIN_PC24__GRX2 PINMUX_PIN(PIN_PC24, 2, 1) 626 + #define PIN_PC24__ISC_MCK PINMUX_PIN(PIN_PC24, 3, 1) 627 + #define PIN_PC24__A13 PINMUX_PIN(PIN_PC24, 6, 2) 628 + #define PIN_PC25 89 629 + #define PIN_PC25__GPIO PINMUX_PIN(PIN_PC25, 0, 0) 630 + #define PIN_PC25__LCDDAT21 PINMUX_PIN(PIN_PC25, 1, 2) 631 + #define PIN_PC25__GRX3 PINMUX_PIN(PIN_PC25, 2, 1) 632 + #define PIN_PC25__ISC_FIELD PINMUX_PIN(PIN_PC25, 3, 1) 633 + #define PIN_PC25__A14 PINMUX_PIN(PIN_PC25, 6, 2) 634 + #define PIN_PC26 90 635 + #define PIN_PC26__GPIO PINMUX_PIN(PIN_PC26, 0, 0) 636 + #define PIN_PC26__LCDDAT22 PINMUX_PIN(PIN_PC26, 1, 2) 637 + #define PIN_PC26__GTX2 PINMUX_PIN(PIN_PC26, 2, 1) 638 + #define PIN_PC26__CANTX1 PINMUX_PIN(PIN_PC26, 4, 1) 639 + #define PIN_PC26__A15 PINMUX_PIN(PIN_PC26, 6, 2) 640 + #define PIN_PC27 91 641 + #define PIN_PC27__GPIO PINMUX_PIN(PIN_PC27, 0, 0) 642 + #define PIN_PC27__LCDDAT23 PINMUX_PIN(PIN_PC27, 1, 2) 643 + #define PIN_PC27__GTX3 PINMUX_PIN(PIN_PC27, 2, 1) 644 + #define PIN_PC27__PCK1 PINMUX_PIN(PIN_PC27, 3, 2) 645 + #define PIN_PC27__CANRX1 PINMUX_PIN(PIN_PC27, 4, 1) 646 + #define PIN_PC27__TWD0 PINMUX_PIN(PIN_PC27, 5, 2) 647 + #define PIN_PC27__A16 PINMUX_PIN(PIN_PC27, 6, 2) 648 + #define PIN_PC28 92 649 + #define PIN_PC28__GPIO PINMUX_PIN(PIN_PC28, 0, 0) 650 + #define PIN_PC28__LCDPWM PINMUX_PIN(PIN_PC28, 1, 2) 651 + #define PIN_PC28__FLEXCOM4_IO0 PINMUX_PIN(PIN_PC28, 2, 1) 652 + #define PIN_PC28__PCK2 PINMUX_PIN(PIN_PC28, 3, 2) 653 + #define PIN_PC28__TWCK0 PINMUX_PIN(PIN_PC28, 5, 2) 654 + #define PIN_PC28__A17 PINMUX_PIN(PIN_PC28, 6, 2) 655 + #define PIN_PC29 93 656 + #define PIN_PC29__GPIO PINMUX_PIN(PIN_PC29, 0, 0) 657 + #define PIN_PC29__LCDDISP PINMUX_PIN(PIN_PC29, 1, 2) 658 + #define PIN_PC29__FLEXCOM4_IO1 PINMUX_PIN(PIN_PC29, 2, 1) 659 + #define PIN_PC29__A18 PINMUX_PIN(PIN_PC29, 6, 2) 660 + #define PIN_PC30 94 661 + #define PIN_PC30__GPIO PINMUX_PIN(PIN_PC30, 0, 0) 662 + #define PIN_PC30__LCDVSYNC PINMUX_PIN(PIN_PC30, 1, 2) 663 + #define PIN_PC30__FLEXCOM4_IO2 PINMUX_PIN(PIN_PC30, 2, 1) 664 + #define PIN_PC30__A19 PINMUX_PIN(PIN_PC30, 6, 2) 665 + #define PIN_PC31 95 666 + #define PIN_PC31__GPIO PINMUX_PIN(PIN_PC31, 0, 0) 667 + #define PIN_PC31__LCDHSYNC PINMUX_PIN(PIN_PC31, 1, 2) 668 + #define PIN_PC31__FLEXCOM4_IO3 PINMUX_PIN(PIN_PC31, 2, 1) 669 + #define PIN_PC31__URXD3 PINMUX_PIN(PIN_PC31, 3, 2) 670 + #define PIN_PC31__A20 PINMUX_PIN(PIN_PC31, 6, 2) 671 + #define PIN_PD0 96 672 + #define PIN_PD0__GPIO PINMUX_PIN(PIN_PD0, 0, 0) 673 + #define PIN_PD0__LCDPCK PINMUX_PIN(PIN_PD0, 1, 2) 674 + #define PIN_PD0__FLEXCOM4_IO4 PINMUX_PIN(PIN_PD0, 2, 1) 675 + #define PIN_PD0__UTXD3 PINMUX_PIN(PIN_PD0, 3, 2) 676 + #define PIN_PD0__GTSUCOMP PINMUX_PIN(PIN_PD0, 4, 2) 677 + #define PIN_PD0__A23 PINMUX_PIN(PIN_PD0, 6, 2) 678 + #define PIN_PD1 97 679 + #define PIN_PD1__GPIO PINMUX_PIN(PIN_PD1, 0, 0) 680 + #define PIN_PD1__LCDDEN PINMUX_PIN(PIN_PD1, 1, 2) 681 + #define PIN_PD1__GRXCK PINMUX_PIN(PIN_PD1, 4, 2) 682 + #define PIN_PD1__A24 PINMUX_PIN(PIN_PD1, 6, 2) 683 + #define PIN_PD2 98 684 + #define PIN_PD2__GPIO PINMUX_PIN(PIN_PD2, 0, 0) 685 + #define PIN_PD2__URXD1 PINMUX_PIN(PIN_PD2, 1, 1) 686 + #define PIN_PD2__GTXER PINMUX_PIN(PIN_PD2, 4, 2) 687 + #define PIN_PD2__ISC_MCK PINMUX_PIN(PIN_PD2, 5, 2) 688 + #define PIN_PD2__A25 PINMUX_PIN(PIN_PD2, 6, 2) 689 + #define PIN_PD3 99 690 + #define PIN_PD3__GPIO PINMUX_PIN(PIN_PD3, 0, 0) 691 + #define PIN_PD3__UTXD1 PINMUX_PIN(PIN_PD3, 1, 1) 692 + #define PIN_PD3__FIQ PINMUX_PIN(PIN_PD3, 2, 2) 693 + #define PIN_PD3__GCRS PINMUX_PIN(PIN_PD3, 4, 2) 694 + #define PIN_PD3__ISC_D11 PINMUX_PIN(PIN_PD3, 5, 2) 695 + #define PIN_PD3__NWAIT PINMUX_PIN(PIN_PD3, 6, 2) 696 + #define PIN_PD4 100 697 + #define PIN_PD4__GPIO PINMUX_PIN(PIN_PD4, 0, 0) 698 + #define PIN_PD4__TWD1 PINMUX_PIN(PIN_PD4, 1, 2) 699 + #define PIN_PD4__URXD2 PINMUX_PIN(PIN_PD4, 2, 1) 700 + #define PIN_PD4__GCOL PINMUX_PIN(PIN_PD4, 4, 2) 701 + #define PIN_PD4__ISC_D10 PINMUX_PIN(PIN_PD4, 5, 2) 702 + #define PIN_PD4__NCS0 PINMUX_PIN(PIN_PD4, 6, 2) 703 + #define PIN_PD5 101 704 + #define PIN_PD5__GPIO PINMUX_PIN(PIN_PD5, 0, 0) 705 + #define PIN_PD5__TWCK1 PINMUX_PIN(PIN_PD5, 1, 2) 706 + #define PIN_PD5__UTXD2 PINMUX_PIN(PIN_PD5, 2, 1) 707 + #define PIN_PD5__GRX2 PINMUX_PIN(PIN_PD5, 4, 2) 708 + #define PIN_PD5__ISC_D9 PINMUX_PIN(PIN_PD5, 5, 2) 709 + #define PIN_PD5__NCS1 PINMUX_PIN(PIN_PD5, 6, 2) 710 + #define PIN_PD6 102 711 + #define PIN_PD6__GPIO PINMUX_PIN(PIN_PD6, 0, 0) 712 + #define PIN_PD6__TCK PINMUX_PIN(PIN_PD6, 1, 2) 713 + #define PIN_PD6__PCK1 PINMUX_PIN(PIN_PD6, 2, 1) 714 + #define PIN_PD6__GRX3 PINMUX_PIN(PIN_PD6, 4, 2) 715 + #define PIN_PD6__ISC_D8 PINMUX_PIN(PIN_PD6, 5, 2) 716 + #define PIN_PD6__NCS2 PINMUX_PIN(PIN_PD6, 6, 2) 717 + #define PIN_PD7 103 718 + #define PIN_PD7__GPIO PINMUX_PIN(PIN_PD7, 0, 0) 719 + #define PIN_PD7__TDI PINMUX_PIN(PIN_PD7, 1, 2) 720 + #define PIN_PD7__UTMI_RXVAL PINMUX_PIN(PIN_PD7, 3, 1) 721 + #define PIN_PD7__GTX2 PINMUX_PIN(PIN_PD7, 4, 2) 722 + #define PIN_PD7__ISC_D0 PINMUX_PIN(PIN_PD7, 5, 2) 723 + #define PIN_PD7__NWR1_NBS1 PINMUX_PIN(PIN_PD7, 6, 2) 724 + #define PIN_PD8 104 725 + #define PIN_PD8__GPIO PINMUX_PIN(PIN_PD8, 0, 0) 726 + #define PIN_PD8__TDO PINMUX_PIN(PIN_PD8, 1, 2) 727 + #define PIN_PD8__UTMI_RXERR PINMUX_PIN(PIN_PD8, 3, 1) 728 + #define PIN_PD8__GTX3 PINMUX_PIN(PIN_PD8, 4, 2) 729 + #define PIN_PD8__ISC_D1 PINMUX_PIN(PIN_PD8, 5, 2) 730 + #define PIN_PD8__NANDRDY PINMUX_PIN(PIN_PD8, 6, 2) 731 + #define PIN_PD9 105 732 + #define PIN_PD9__GPIO PINMUX_PIN(PIN_PD9, 0, 0) 733 + #define PIN_PD9__TMS PINMUX_PIN(PIN_PD9, 1, 2) 734 + #define PIN_PD9__UTMI_RXACT PINMUX_PIN(PIN_PD9, 3, 1) 735 + #define PIN_PD9__GTXCK PINMUX_PIN(PIN_PD9, 4, 2) 736 + #define PIN_PD9__ISC_D2 PINMUX_PIN(PIN_PD9, 5, 2) 737 + #define PIN_PD10 106 738 + #define PIN_PD10__GPIO PINMUX_PIN(PIN_PD10, 0, 0) 739 + #define PIN_PD10__NTRST PINMUX_PIN(PIN_PD10, 1, 2) 740 + #define PIN_PD10__UTMI_HDIS PINMUX_PIN(PIN_PD10, 3, 1) 741 + #define PIN_PD10__GTXEN PINMUX_PIN(PIN_PD10, 4, 2) 742 + #define PIN_PD10__ISC_D3 PINMUX_PIN(PIN_PD10, 5, 2) 743 + #define PIN_PD11 107 744 + #define PIN_PD11__GPIO PINMUX_PIN(PIN_PD11, 0, 0) 745 + #define PIN_PD11__TIOA1 PINMUX_PIN(PIN_PD11, 1, 3) 746 + #define PIN_PD11__PCK2 PINMUX_PIN(PIN_PD11, 2, 2) 747 + #define PIN_PD11__UTMI_LS0 PINMUX_PIN(PIN_PD11, 3, 1) 748 + #define PIN_PD11__GRXDV PINMUX_PIN(PIN_PD11, 4, 2) 749 + #define PIN_PD11__ISC_D4 PINMUX_PIN(PIN_PD11, 5, 2) 750 + #define PIN_PD11__ISC_MCK PINMUX_PIN(PIN_PD11, 7, 4) 751 + #define PIN_PD12 108 752 + #define PIN_PD12__GPIO PINMUX_PIN(PIN_PD12, 0, 0) 753 + #define PIN_PD12__TIOB1 PINMUX_PIN(PIN_PD12, 1, 3) 754 + #define PIN_PD12__FLEXCOM4_IO0 PINMUX_PIN(PIN_PD12, 2, 2) 755 + #define PIN_PD12__UTMI_LS1 PINMUX_PIN(PIN_PD12, 3, 1) 756 + #define PIN_PD12__GRXER PINMUX_PIN(PIN_PD12, 4, 2) 757 + #define PIN_PD12__ISC_D5 PINMUX_PIN(PIN_PD12, 5, 2) 758 + #define PIN_PD12__ISC_D4 PINMUX_PIN(PIN_PD12, 6, 4) 759 + #define PIN_PD13 109 760 + #define PIN_PD13__GPIO PINMUX_PIN(PIN_PD13, 0, 0) 761 + #define PIN_PD13__TCLK1 PINMUX_PIN(PIN_PD13, 1, 3) 762 + #define PIN_PD13__FLEXCOM4_IO1 PINMUX_PIN(PIN_PD13, 2, 2) 763 + #define PIN_PD13__UTMI_CDRPCSEL0 PINMUX_PIN(PIN_PD13, 3, 1) 764 + #define PIN_PD13__GRX0 PINMUX_PIN(PIN_PD13, 4, 2) 765 + #define PIN_PD13__ISC_D6 PINMUX_PIN(PIN_PD13, 5, 2) 766 + #define PIN_PD13__ISC_D5 PINMUX_PIN(PIN_PD13, 6, 4) 767 + #define PIN_PD14 110 768 + #define PIN_PD14__GPIO PINMUX_PIN(PIN_PD14, 0, 0) 769 + #define PIN_PD14__TCK PINMUX_PIN(PIN_PD14, 1, 1) 770 + #define PIN_PD14__FLEXCOM4_IO2 PINMUX_PIN(PIN_PD14, 2, 2) 771 + #define PIN_PD14__UTMI_CDRPCSEL1 PINMUX_PIN(PIN_PD14, 3, 1) 772 + #define PIN_PD14__GRX1 PINMUX_PIN(PIN_PD14, 4, 2) 773 + #define PIN_PD14__ISC_D7 PINMUX_PIN(PIN_PD14, 5, 2) 774 + #define PIN_PD14__ISC_D6 PINMUX_PIN(PIN_PD14, 6, 4) 775 + #define PIN_PD15 111 776 + #define PIN_PD15__GPIO PINMUX_PIN(PIN_PD15, 0, 0) 777 + #define PIN_PD15__TDI PINMUX_PIN(PIN_PD15, 1, 1) 778 + #define PIN_PD15__FLEXCOM4_IO3 PINMUX_PIN(PIN_PD15, 2, 2) 779 + #define PIN_PD15__UTMI_CDRCPDIVEN PINMUX_PIN(PIN_PD15, 3, 1) 780 + #define PIN_PD15__GTX0 PINMUX_PIN(PIN_PD15, 4, 2) 781 + #define PIN_PD15__ISC_PCK PINMUX_PIN(PIN_PD15, 5, 2) 782 + #define PIN_PD15__ISC_D7 PINMUX_PIN(PIN_PD15, 6, 4) 783 + #define PIN_PD16 112 784 + #define PIN_PD16__GPIO PINMUX_PIN(PIN_PD16, 0, 0) 785 + #define PIN_PD16__TDO PINMUX_PIN(PIN_PD16, 1, 1) 786 + #define PIN_PD16__FLEXCOM4_IO4 PINMUX_PIN(PIN_PD16, 2, 2) 787 + #define PIN_PD16__UTMI_CDRBISTEN PINMUX_PIN(PIN_PD16, 3, 1) 788 + #define PIN_PD16__GTX1 PINMUX_PIN(PIN_PD16, 4, 2) 789 + #define PIN_PD16__ISC_VSYNC PINMUX_PIN(PIN_PD16, 5, 2) 790 + #define PIN_PD16__ISC_D8 PINMUX_PIN(PIN_PD16, 6, 4) 791 + #define PIN_PD17 113 792 + #define PIN_PD17__GPIO PINMUX_PIN(PIN_PD17, 0, 0) 793 + #define PIN_PD17__TMS PINMUX_PIN(PIN_PD17, 1, 1) 794 + #define PIN_PD17__UTMI_CDRCPSELDIV PINMUX_PIN(PIN_PD17, 3, 1) 795 + #define PIN_PD17__GMDC PINMUX_PIN(PIN_PD17, 4, 2) 796 + #define PIN_PD17__ISC_HSYNC PINMUX_PIN(PIN_PD17, 5, 2) 797 + #define PIN_PD17__ISC_D9 PINMUX_PIN(PIN_PD17, 6, 4) 798 + #define PIN_PD18 114 799 + #define PIN_PD18__GPIO PINMUX_PIN(PIN_PD18, 0, 0) 800 + #define PIN_PD18__NTRST PINMUX_PIN(PIN_PD18, 1, 1) 801 + #define PIN_PD18__GMDIO PINMUX_PIN(PIN_PD18, 4, 2) 802 + #define PIN_PD18__ISC_FIELD PINMUX_PIN(PIN_PD18, 5, 2) 803 + #define PIN_PD18__ISC_D10 PINMUX_PIN(PIN_PD18, 6, 4) 804 + #define PIN_PD19 115 805 + #define PIN_PD19__GPIO PINMUX_PIN(PIN_PD19, 0, 0) 806 + #define PIN_PD19__PCK0 PINMUX_PIN(PIN_PD19, 1, 1) 807 + #define PIN_PD19__TWD1 PINMUX_PIN(PIN_PD19, 2, 3) 808 + #define PIN_PD19__URXD2 PINMUX_PIN(PIN_PD19, 3, 3) 809 + #define PIN_PD19__I2SC0_CK PINMUX_PIN(PIN_PD19, 5, 2) 810 + #define PIN_PD19__ISC_D11 PINMUX_PIN(PIN_PD19, 6, 4) 811 + #define PIN_PD20 116 812 + #define PIN_PD20__GPIO PINMUX_PIN(PIN_PD20, 0, 0) 813 + #define PIN_PD20__TIOA2 PINMUX_PIN(PIN_PD20, 1, 3) 814 + #define PIN_PD20__TWCK1 PINMUX_PIN(PIN_PD20, 2, 3) 815 + #define PIN_PD20__UTXD2 PINMUX_PIN(PIN_PD20, 3, 3) 816 + #define PIN_PD20__I2SC0_MCK PINMUX_PIN(PIN_PD20, 5, 2) 817 + #define PIN_PD20__ISC_PCK PINMUX_PIN(PIN_PD20, 6, 4) 818 + #define PIN_PD21 117 819 + #define PIN_PD21__GPIO PINMUX_PIN(PIN_PD21, 0, 0) 820 + #define PIN_PD21__TIOB2 PINMUX_PIN(PIN_PD21, 1, 3) 821 + #define PIN_PD21__TWD0 PINMUX_PIN(PIN_PD21, 2, 4) 822 + #define PIN_PD21__FLEXCOM4_IO0 PINMUX_PIN(PIN_PD21, 3, 3) 823 + #define PIN_PD21__I2SC0_WS PINMUX_PIN(PIN_PD21, 5, 2) 824 + #define PIN_PD21__ISC_VSYNC PINMUX_PIN(PIN_PD21, 6, 4) 825 + #define PIN_PD22 118 826 + #define PIN_PD22__GPIO PINMUX_PIN(PIN_PD22, 0, 0) 827 + #define PIN_PD22__TCLK2 PINMUX_PIN(PIN_PD22, 1, 3) 828 + #define PIN_PD22__TWCK0 PINMUX_PIN(PIN_PD22, 2, 4) 829 + #define PIN_PD22__FLEXCOM4_IO1 PINMUX_PIN(PIN_PD22, 3, 3) 830 + #define PIN_PD22__I2SC0_DI0 PINMUX_PIN(PIN_PD22, 5, 2) 831 + #define PIN_PD22__ISC_HSYNC PINMUX_PIN(PIN_PD22, 6, 4) 832 + #define PIN_PD23 119 833 + #define PIN_PD23__GPIO PINMUX_PIN(PIN_PD23, 0, 0) 834 + #define PIN_PD23__URXD2 PINMUX_PIN(PIN_PD23, 1, 2) 835 + #define PIN_PD23__FLEXCOM4_IO2 PINMUX_PIN(PIN_PD23, 3, 3) 836 + #define PIN_PD23__I2SC0_DO0 PINMUX_PIN(PIN_PD23, 5, 2) 837 + #define PIN_PD23__ISC_FIELD PINMUX_PIN(PIN_PD23, 6, 4) 838 + #define PIN_PD24 120 839 + #define PIN_PD24__GPIO PINMUX_PIN(PIN_PD24, 0, 0) 840 + #define PIN_PD24__UTXD2 PINMUX_PIN(PIN_PD23, 1, 2) 841 + #define PIN_PD24__FLEXCOM4_IO3 PINMUX_PIN(PIN_PD23, 3, 3) 842 + #define PIN_PD25 121 843 + #define PIN_PD25__GPIO PINMUX_PIN(PIN_PD25, 0, 0) 844 + #define PIN_PD25__SPI1_SPCK PINMUX_PIN(PIN_PD25, 1, 3) 845 + #define PIN_PD25__FLEXCOM4_IO4 PINMUX_PIN(PIN_PD25, 3, 3) 846 + #define PIN_PD26 122 847 + #define PIN_PD26__GPIO PINMUX_PIN(PIN_PD26, 0, 0) 848 + #define PIN_PD26__SPI1_MOSI PINMUX_PIN(PIN_PD26, 1, 3) 849 + #define PIN_PD26__FLEXCOM2_IO0 PINMUX_PIN(PIN_PD26, 3, 2) 850 + #define PIN_PD27 123 851 + #define PIN_PD27__GPIO PINMUX_PIN(PIN_PD27, 0, 0) 852 + #define PIN_PD27__SPI1_MISO PINMUX_PIN(PIN_PD27, 1, 3) 853 + #define PIN_PD27__TCK PINMUX_PIN(PIN_PD27, 2, 3) 854 + #define PIN_PD27__FLEXCOM2_IO1 PINMUX_PIN(PIN_PD27, 3, 2) 855 + #define PIN_PD28 124 856 + #define PIN_PD28__GPIO PINMUX_PIN(PIN_PD28, 0, 0) 857 + #define PIN_PD28__SPI1_NPCS0 PINMUX_PIN(PIN_PD28, 1, 3) 858 + #define PIN_PD28__TCI PINMUX_PIN(PIN_PD28, 2, 3) 859 + #define PIN_PD28__FLEXCOM2_IO2 PINMUX_PIN(PIN_PD28, 3, 2) 860 + #define PIN_PD29 125 861 + #define PIN_PD29__GPIO PINMUX_PIN(PIN_PD29, 0, 0) 862 + #define PIN_PD29__SPI1_NPCS1 PINMUX_PIN(PIN_PD29, 1, 3) 863 + #define PIN_PD29__TDO PINMUX_PIN(PIN_PD29, 2, 3) 864 + #define PIN_PD29__FLEXCOM2_IO3 PINMUX_PIN(PIN_PD29, 3, 2) 865 + #define PIN_PD29__TIOA3 PINMUX_PIN(PIN_PD29, 4, 3) 866 + #define PIN_PD29__TWD0 PINMUX_PIN(PIN_PD29, 5, 3) 867 + #define PIN_PD30 126 868 + #define PIN_PD30__GPIO PINMUX_PIN(PIN_PD30, 0, 0) 869 + #define PIN_PD30__SPI1_NPCS2 PINMUX_PIN(PIN_PD30, 1, 3) 870 + #define PIN_PD30__TMS PINMUX_PIN(PIN_PD30, 2, 3) 871 + #define PIN_PD30__FLEXCOM2_IO4 PINMUX_PIN(PIN_PD30, 3, 2) 872 + #define PIN_PD30__TIOB3 PINMUX_PIN(PIN_PD30, 4, 3) 873 + #define PIN_PD30__TWCK0 PINMUX_PIN(PIN_PD30, 5, 3) 874 + #define PIN_PD31 127 875 + #define PIN_PD31__GPIO PINMUX_PIN(PIN_PD31, 0, 0) 876 + #define PIN_PD31__ADTRG PINMUX_PIN(PIN_PD31, 1, 1) 877 + #define PIN_PD31__NTRST PINMUX_PIN(PIN_PD31, 2, 3) 878 + #define PIN_PD31__IRQ PINMUX_PIN(PIN_PD31, 3, 4) 879 + #define PIN_PD31__TCLK3 PINMUX_PIN(PIN_PD31, 4, 3) 880 + #define PIN_PD31__PCK0 PINMUX_PIN(PIN_PD31, 5, 2)
+2 -1
arch/arm/boot/dts/sama5d3.dtsi
··· 75 75 adc_op_clk: adc_op_clk{ 76 76 compatible = "fixed-clock"; 77 77 #clock-cells = <0>; 78 - clock-frequency = <20000000>; 78 + clock-frequency = <1000000>; 79 79 }; 80 80 }; 81 81 ··· 322 322 atmel,adc-use-external-triggers; 323 323 atmel,adc-vref = <3000>; 324 324 atmel,adc-res = <10 12>; 325 + atmel,adc-sample-hold-time = <11>; 325 326 atmel,adc-res-names = "lowres", "highres"; 326 327 status = "disabled"; 327 328
+2
arch/arm/boot/dts/sama5d3xmb.dtsi
··· 87 87 isi_0: endpoint { 88 88 remote-endpoint = <&ov2640_0>; 89 89 bus-width = <8>; 90 + vsync-active = <1>; 91 + hsync-active = <1>; 90 92 }; 91 93 }; 92 94 };
+8 -9
arch/arm/boot/dts/sama5d4.dtsi
··· 939 939 reg = <0xf8018000 0x4000>; 940 940 interrupts = <33 IRQ_TYPE_LEVEL_HIGH 6>; 941 941 dmas = <&dma1 942 - (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)) 943 - AT91_XDMAC_DT_PERID(4)>, 942 + (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 943 + | AT91_XDMAC_DT_PERID(4))>, 944 944 <&dma1 945 - (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)) 946 - AT91_XDMAC_DT_PERID(5)>; 945 + (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 946 + | AT91_XDMAC_DT_PERID(5))>; 947 947 dma-names = "tx", "rx"; 948 948 pinctrl-names = "default"; 949 949 pinctrl-0 = <&pinctrl_i2c1>; ··· 1238 1238 dma-names = "tx", "rx"; 1239 1239 clocks = <&aes_clk>; 1240 1240 clock-names = "aes_clk"; 1241 - status = "disabled"; 1241 + status = "okay"; 1242 1242 }; 1243 1243 1244 1244 tdes@fc04c000 { ··· 1252 1252 dma-names = "tx", "rx"; 1253 1253 clocks = <&tdes_clk>; 1254 1254 clock-names = "tdes_clk"; 1255 - status = "disabled"; 1255 + status = "okay"; 1256 1256 }; 1257 1257 1258 1258 sha@fc050000 { ··· 1264 1264 dma-names = "tx"; 1265 1265 clocks = <&sha_clk>; 1266 1266 clock-names = "sha_clk"; 1267 - status = "disabled"; 1267 + status = "okay"; 1268 1268 }; 1269 1269 1270 1270 rstc@fc068600 { ··· 1350 1350 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */ 1351 1351 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */ 1352 1352 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */ 1353 - 0x00000000 0x00000000 0x00000000 /* pioD */ 1353 + 0x0003ff00 0x8002a800 0x00000000 /* pioD */ 1354 1354 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */ 1355 1355 >; 1356 1356 ··· 1396 1396 interrupt-controller; 1397 1397 #interrupt-cells = <2>; 1398 1398 clocks = <&pioD_clk>; 1399 - status = "disabled"; 1400 1399 }; 1401 1400 1402 1401 pioE: gpio@fc06d000 {