Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

EDAC/i10nm: Add support for high bandwidth memory

A future Xeon processor will include in-package HBM (high bandwidth
memory). The in-package HBM memory controller shares the same
architecture with the regular DDR memory controller.

Add the HBM memory controller devices for EDAC support.

Tested-by: Hongyu Ning <hongyu.ning@linux.intel.com>
Signed-off-by: Qiuxu Zhuo <qiuxu.zhuo@intel.com>
Signed-off-by: Tony Luck <tony.luck@intel.com>
Link: https://lore.kernel.org/r/20210611170123.1057025-4-tony.luck@intel.com

authored by

Qiuxu Zhuo and committed by
Tony Luck
c9450883 4bd4d32e

+148 -19
+120 -12
drivers/edac/i10nm_base.c
··· 13 13 #include "edac_module.h" 14 14 #include "skx_common.h" 15 15 16 - #define I10NM_REVISION "v0.0.4" 16 + #define I10NM_REVISION "v0.0.5" 17 17 #define EDAC_MOD_STR "i10nm_edac" 18 18 19 19 /* Debug macros */ ··· 26 26 pci_read_config_dword((d)->uracu, 0xd8 + (i) * 4, &(reg)) 27 27 #define I10NM_GET_SAD(d, offset, i, reg)\ 28 28 pci_read_config_dword((d)->sad_all, (offset) + (i) * 8, &(reg)) 29 + #define I10NM_GET_HBM_IMC_BAR(d, reg) \ 30 + pci_read_config_dword((d)->uracu, 0xd4, &(reg)) 31 + #define I10NM_GET_CAPID3_CFG(d, reg) \ 32 + pci_read_config_dword((d)->pcu_cr3, 0x90, &(reg)) 29 33 #define I10NM_GET_DIMMMTR(m, i, j) \ 30 - readl((m)->mbase + 0x2080c + (i) * (m)->chan_mmio_sz + (j) * 4) 34 + readl((m)->mbase + ((m)->hbm_mc ? 0x80c : 0x2080c) + \ 35 + (i) * (m)->chan_mmio_sz + (j) * 4) 31 36 #define I10NM_GET_MCDDRTCFG(m, i, j) \ 32 - readl((m)->mbase + 0x20970 + (i) * (m)->chan_mmio_sz + (j) * 4) 37 + readl((m)->mbase + ((m)->hbm_mc ? 0x970 : 0x20970) + \ 38 + (i) * (m)->chan_mmio_sz + (j) * 4) 33 39 #define I10NM_GET_MCMTR(m, i) \ 34 - readl((m)->mbase + 0x20ef8 + (i) * (m)->chan_mmio_sz) 40 + readl((m)->mbase + ((m)->hbm_mc ? 0xef8 : 0x20ef8) + \ 41 + (i) * (m)->chan_mmio_sz) 35 42 #define I10NM_GET_AMAP(m, i) \ 36 - readl((m)->mbase + 0x20814 + (i) * (m)->chan_mmio_sz) 43 + readl((m)->mbase + ((m)->hbm_mc ? 0x814 : 0x20814) + \ 44 + (i) * (m)->chan_mmio_sz) 37 45 38 46 #define I10NM_GET_SCK_MMIO_BASE(reg) (GET_BITFIELD(reg, 0, 28) << 23) 39 47 #define I10NM_GET_IMC_MMIO_OFFSET(reg) (GET_BITFIELD(reg, 0, 10) << 12) 40 48 #define I10NM_GET_IMC_MMIO_SIZE(reg) ((GET_BITFIELD(reg, 13, 23) - \ 41 49 GET_BITFIELD(reg, 0, 10) + 1) << 12) 50 + #define I10NM_GET_HBM_IMC_MMIO_OFFSET(reg) \ 51 + ((GET_BITFIELD(reg, 0, 10) << 12) + 0x140000) 52 + 53 + #define I10NM_HBM_IMC_MMIO_SIZE 0x9000 54 + #define I10NM_IS_HBM_PRESENT(reg) GET_BITFIELD(reg, 27, 30) 55 + #define I10NM_IS_HBM_IMC(reg) GET_BITFIELD(reg, 29, 29) 42 56 43 57 #define I10NM_MAX_SAD 16 44 58 #define I10NM_SAD_ENABLE(reg) GET_BITFIELD(reg, 0, 0) ··· 108 94 return false; 109 95 } 110 96 111 - static int i10nm_get_all_munits(void) 97 + static int i10nm_get_ddr_munits(void) 112 98 { 113 99 struct pci_dev *mdev; 114 100 void __iomem *mbase; ··· 136 122 edac_dbg(2, "socket%d mmio base 0x%llx (reg 0x%x)\n", 137 123 j++, base, reg); 138 124 139 - for (i = 0; i < I10NM_NUM_IMC; i++) { 125 + for (i = 0; i < I10NM_NUM_DDR_IMC; i++) { 140 126 mdev = pci_get_dev_wrapper(d->seg, d->bus[0], 141 127 12 + i, 0); 142 128 if (i == 0 && !mdev) { ··· 172 158 return 0; 173 159 } 174 160 161 + static bool i10nm_check_hbm_imc(struct skx_dev *d) 162 + { 163 + u32 reg; 164 + 165 + if (I10NM_GET_CAPID3_CFG(d, reg)) { 166 + i10nm_printk(KERN_ERR, "Failed to get capid3_cfg\n"); 167 + return false; 168 + } 169 + 170 + return I10NM_IS_HBM_PRESENT(reg) != 0; 171 + } 172 + 173 + static int i10nm_get_hbm_munits(void) 174 + { 175 + struct pci_dev *mdev; 176 + void __iomem *mbase; 177 + u32 reg, off, mcmtr; 178 + struct skx_dev *d; 179 + int i, lmc; 180 + u64 base; 181 + 182 + list_for_each_entry(d, i10nm_edac_list, list) { 183 + d->pcu_cr3 = pci_get_dev_wrapper(d->seg, d->bus[1], 30, 3); 184 + if (!d->pcu_cr3) 185 + return -ENODEV; 186 + 187 + if (!i10nm_check_hbm_imc(d)) { 188 + i10nm_printk(KERN_DEBUG, "No hbm memory\n"); 189 + return -ENODEV; 190 + } 191 + 192 + if (I10NM_GET_SCK_BAR(d, reg)) { 193 + i10nm_printk(KERN_ERR, "Failed to get socket bar\n"); 194 + return -ENODEV; 195 + } 196 + base = I10NM_GET_SCK_MMIO_BASE(reg); 197 + 198 + if (I10NM_GET_HBM_IMC_BAR(d, reg)) { 199 + i10nm_printk(KERN_ERR, "Failed to get hbm mc bar\n"); 200 + return -ENODEV; 201 + } 202 + base += I10NM_GET_HBM_IMC_MMIO_OFFSET(reg); 203 + 204 + lmc = I10NM_NUM_DDR_IMC; 205 + 206 + for (i = 0; i < I10NM_NUM_HBM_IMC; i++) { 207 + mdev = pci_get_dev_wrapper(d->seg, d->bus[0], 208 + 12 + i / 4, 1 + i % 4); 209 + if (i == 0 && !mdev) { 210 + i10nm_printk(KERN_ERR, "No hbm mc found\n"); 211 + return -ENODEV; 212 + } 213 + if (!mdev) 214 + continue; 215 + 216 + d->imc[lmc].mdev = mdev; 217 + off = i * I10NM_HBM_IMC_MMIO_SIZE; 218 + 219 + edac_dbg(2, "hbm mc%d mmio base 0x%llx size 0x%x\n", 220 + lmc, base + off, I10NM_HBM_IMC_MMIO_SIZE); 221 + 222 + mbase = ioremap(base + off, I10NM_HBM_IMC_MMIO_SIZE); 223 + if (!mbase) { 224 + i10nm_printk(KERN_ERR, "Failed to ioremap for hbm mc 0x%llx\n", 225 + base + off); 226 + return -ENOMEM; 227 + } 228 + 229 + d->imc[lmc].mbase = mbase; 230 + d->imc[lmc].hbm_mc = true; 231 + 232 + mcmtr = I10NM_GET_MCMTR(&d->imc[lmc], 0); 233 + if (!I10NM_IS_HBM_IMC(mcmtr)) { 234 + i10nm_printk(KERN_ERR, "This isn't an hbm mc!\n"); 235 + return -ENODEV; 236 + } 237 + 238 + lmc++; 239 + } 240 + } 241 + 242 + return 0; 243 + } 244 + 175 245 static struct res_config i10nm_cfg0 = { 176 246 .type = I10NM, 177 247 .decs_did = 0x3452, ··· 279 181 .decs_did = 0x3252, 280 182 .busno_cfg_offset = 0xd0, 281 183 .ddr_chan_mmio_sz = 0x8000, 184 + .hbm_chan_mmio_sz = 0x4000, 282 185 .support_ddr5 = true, 283 186 .sad_all_devfn = PCI_DEVFN(10, 0), 284 187 .sad_all_offset = 0x300, ··· 315 216 struct dimm_info *dimm; 316 217 int i, j, ndimms; 317 218 318 - for (i = 0; i < I10NM_NUM_CHANNELS; i++) { 219 + for (i = 0; i < imc->num_channels; i++) { 319 220 if (!imc->mbase) 320 221 continue; 321 222 322 223 ndimms = 0; 323 224 amap = I10NM_GET_AMAP(imc, i); 324 - for (j = 0; j < I10NM_NUM_DIMMS; j++) { 225 + for (j = 0; j < imc->num_dimms; j++) { 325 226 dimm = edac_get_dimm(mci, i, j, 0); 326 227 mtr = I10NM_GET_DIMMMTR(imc, i, j); 327 228 mcddrtcfg = I10NM_GET_MCDDRTCFG(imc, i, j); ··· 434 335 435 336 skx_set_mem_cfg(i10nm_check_2lm(cfg)); 436 337 437 - rc = i10nm_get_all_munits(); 438 - if (rc < 0) 338 + rc = i10nm_get_ddr_munits(); 339 + 340 + if (i10nm_get_hbm_munits() && rc) 439 341 goto fail; 440 342 441 343 list_for_each_entry(d, i10nm_edac_list, list) { ··· 457 357 d->imc[i].lmc = i; 458 358 d->imc[i].src_id = src_id; 459 359 d->imc[i].node_id = node_id; 460 - d->imc[i].chan_mmio_sz = cfg->ddr_chan_mmio_sz; 360 + if (d->imc[i].hbm_mc) { 361 + d->imc[i].chan_mmio_sz = cfg->hbm_chan_mmio_sz; 362 + d->imc[i].num_channels = I10NM_NUM_HBM_CHANNELS; 363 + d->imc[i].num_dimms = I10NM_NUM_HBM_DIMMS; 364 + } else { 365 + d->imc[i].chan_mmio_sz = cfg->ddr_chan_mmio_sz; 366 + d->imc[i].num_channels = I10NM_NUM_DDR_CHANNELS; 367 + d->imc[i].num_dimms = I10NM_NUM_DDR_DIMMS; 368 + } 461 369 462 370 rc = skx_register_mci(&d->imc[i], d->imc[i].mdev, 463 371 "Intel_10nm Socket", EDAC_MOD_STR,
+11 -4
drivers/edac/skx_common.c
··· 343 343 344 344 ranks = numrank(mtr); 345 345 rows = numrow(mtr); 346 - cols = numcol(mtr); 346 + cols = imc->hbm_mc ? 6 : numcol(mtr); 347 347 348 - if (cfg->support_ddr5 && (amap & 0x8)) { 348 + if (cfg->support_ddr5 && ((amap & 0x8) || imc->hbm_mc)) { 349 349 banks = 32; 350 350 mtype = MEM_DDR5; 351 351 } else { ··· 374 374 dimm->dtype = get_width(mtr); 375 375 dimm->mtype = mtype; 376 376 dimm->edac_mode = EDAC_SECDED; /* likely better than this */ 377 - snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u", 378 - imc->src_id, imc->lmc, chan, dimmno); 377 + 378 + if (imc->hbm_mc) 379 + snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_HBMC#%u_Chan#%u", 380 + imc->src_id, imc->lmc, chan); 381 + else 382 + snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u", 383 + imc->src_id, imc->lmc, chan, dimmno); 379 384 380 385 return 1; 381 386 } ··· 708 703 } 709 704 if (d->util_all) 710 705 pci_dev_put(d->util_all); 706 + if (d->pcu_cr3) 707 + pci_dev_put(d->pcu_cr3); 711 708 if (d->sad_all) 712 709 pci_dev_put(d->sad_all); 713 710 if (d->uracu)
+17 -3
drivers/edac/skx_common.h
··· 32 32 #define SKX_NUM_CHANNELS 3 /* Channels per memory controller */ 33 33 #define SKX_NUM_DIMMS 2 /* Max DIMMS per channel */ 34 34 35 - #define I10NM_NUM_IMC 4 36 - #define I10NM_NUM_CHANNELS 2 37 - #define I10NM_NUM_DIMMS 2 35 + #define I10NM_NUM_DDR_IMC 4 36 + #define I10NM_NUM_DDR_CHANNELS 2 37 + #define I10NM_NUM_DDR_DIMMS 2 38 + 39 + #define I10NM_NUM_HBM_IMC 16 40 + #define I10NM_NUM_HBM_CHANNELS 2 41 + #define I10NM_NUM_HBM_DIMMS 1 42 + 43 + #define I10NM_NUM_IMC (I10NM_NUM_DDR_IMC + I10NM_NUM_HBM_IMC) 44 + #define I10NM_NUM_CHANNELS MAX(I10NM_NUM_DDR_CHANNELS, I10NM_NUM_HBM_CHANNELS) 45 + #define I10NM_NUM_DIMMS MAX(I10NM_NUM_DDR_DIMMS, I10NM_NUM_HBM_DIMMS) 38 46 39 47 #define MAX(a, b) ((a) > (b) ? (a) : (b)) 40 48 #define NUM_IMC MAX(SKX_NUM_IMC, I10NM_NUM_IMC) ··· 64 56 struct pci_dev *sad_all; 65 57 struct pci_dev *util_all; 66 58 struct pci_dev *uracu; /* for i10nm CPU */ 59 + struct pci_dev *pcu_cr3; /* for HBM memory detection */ 67 60 u32 mcroute; 68 61 struct skx_imc { 69 62 struct mem_ctl_info *mci; 70 63 struct pci_dev *mdev; /* for i10nm CPU */ 71 64 void __iomem *mbase; /* for i10nm CPU */ 72 65 int chan_mmio_sz; /* for i10nm CPU */ 66 + int num_channels; /* channels per memory controller */ 67 + int num_dimms; /* dimms per channel */ 68 + bool hbm_mc; 73 69 u8 mc; /* system wide mc# */ 74 70 u8 lmc; /* socket relative mc# */ 75 71 u8 src_id, node_id; ··· 144 132 int busno_cfg_offset; 145 133 /* Per DDR channel memory-mapped I/O size */ 146 134 int ddr_chan_mmio_sz; 135 + /* Per HBM channel memory-mapped I/O size */ 136 + int hbm_chan_mmio_sz; 147 137 bool support_ddr5; 148 138 /* SAD device number and function number */ 149 139 unsigned int sad_all_devfn;