Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

soc: mediatek: Support MT8188 VDOSYS1 in mtk-mmsys

- Add register definitions for MT8188
- Add VDOSYS1 routing table
- Update MUTEX definitions accordingly
- Set VSYNC length from 0x40 (default) to 1 since ETHDR is bypassed

Reviewed-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
Signed-off-by: Hsiao Chien Sung <shawn.sung@mediatek.com>
Signed-off-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>

authored by

Hsiao Chien Sung and committed by
AngeloGioacchino Del Regno
c0349314 dfd78c1e

+203
+126
drivers/soc/mediatek/mt8188-mmsys.h
··· 67 67 #define MT8188_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE BIT(18) 68 68 #define MT8188_SOUT_DSC_WRAP0_OUT_TO_DISP_WDMA0 BIT(19) 69 69 70 + #define MT8188_VDO1_HDR_TOP_CFG 0xd00 71 + #define MT8188_VDO1_MIXER_IN1_ALPHA 0xd30 72 + #define MT8188_VDO1_MIXER_IN1_PAD 0xd40 73 + #define MT8188_VDO1_MIXER_VSYNC_LEN 0xd5c 74 + #define MT8188_VDO1_MERGE0_ASYNC_CFG_WD 0xe30 75 + #define MT8188_VDO1_HDRBE_ASYNC_CFG_WD 0xe70 76 + #define MT8188_VDO1_VPP_MERGE0_P0_SEL_IN 0xf04 77 + #define MT8188_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0 1 78 + #define MT8188_VDO1_VPP_MERGE0_P1_SEL_IN 0xf08 79 + #define MT8188_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1 1 80 + #define MT8188_VDO1_DISP_DPI1_SEL_IN 0xf10 81 + #define MT8188_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT 0 82 + #define MT8188_VDO1_DISP_DP_INTF0_SEL_IN 0xf14 83 + #define MT8188_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT 0 84 + #define MT8188_VDO1_MERGE4_SOUT_SEL 0xf18 85 + #define MT8188_MERGE4_SOUT_TO_DPI1_SEL BIT(2) 86 + #define MT8188_MERGE4_SOUT_TO_DP_INTF0_SEL BIT(3) 87 + #define MT8188_VDO1_MIXER_IN1_SEL_IN 0xf24 88 + #define MT8188_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT 1 89 + #define MT8188_VDO1_MIXER_IN2_SEL_IN 0xf28 90 + #define MT8188_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT 1 91 + #define MT8188_VDO1_MIXER_IN3_SEL_IN 0xf2c 92 + #define MT8188_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT 1 93 + #define MT8188_VDO1_MIXER_IN4_SEL_IN 0xf30 94 + #define MT8188_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT 1 95 + #define MT8188_VDO1_MIXER_OUT_SOUT_SEL 0xf34 96 + #define MT8188_MIXER_SOUT_TO_MERGE4_ASYNC_SEL 1 97 + #define MT8188_VDO1_VPP_MERGE1_P0_SEL_IN 0xf3c 98 + #define MT8188_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2 1 99 + #define MT8188_VDO1_MERGE0_ASYNC_SOUT_SEL 0xf40 100 + #define MT8188_SOUT_TO_MIXER_IN1_SEL 1 101 + #define MT8188_VDO1_MERGE1_ASYNC_SOUT_SEL 0xf44 102 + #define MT8188_SOUT_TO_MIXER_IN2_SEL 1 103 + #define MT8188_VDO1_MERGE2_ASYNC_SOUT_SEL 0xf48 104 + #define MT8188_SOUT_TO_MIXER_IN3_SEL 1 105 + #define MT8188_VDO1_MERGE3_ASYNC_SOUT_SEL 0xf4c 106 + #define MT8188_SOUT_TO_MIXER_IN4_SEL 1 107 + #define MT8188_VDO1_MERGE4_ASYNC_SEL_IN 0xf50 108 + #define MT8188_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT 1 109 + #define MT8188_VDO1_MIXER_IN1_SOUT_SEL 0xf58 110 + #define MT8188_MIXER_IN1_SOUT_TO_DISP_MIXER 0 111 + #define MT8188_VDO1_MIXER_IN2_SOUT_SEL 0xf5c 112 + #define MT8188_MIXER_IN2_SOUT_TO_DISP_MIXER 0 113 + #define MT8188_VDO1_MIXER_IN3_SOUT_SEL 0xf60 114 + #define MT8188_MIXER_IN3_SOUT_TO_DISP_MIXER 0 115 + #define MT8188_VDO1_MIXER_IN4_SOUT_SEL 0xf64 116 + #define MT8188_MIXER_IN4_SOUT_TO_DISP_MIXER 0 117 + #define MT8188_VDO1_MIXER_SOUT_SEL_IN 0xf68 118 + #define MT8188_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER 0 119 + 70 120 static const struct mtk_mmsys_routes mmsys_mt8188_routing_table[] = { 71 121 { 72 122 DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0, ··· 194 144 MT8188_VDO0_DSC_WARP_SEL, MT8188_SOUT_DSC_WRAP0_OUT_TO_MASK, 195 145 MT8188_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE 196 146 }, 147 + }; 148 + 149 + static const struct mtk_mmsys_routes mmsys_mt8188_vdo1_routing_table[] = { 150 + { 151 + DDP_COMPONENT_MDP_RDMA0, DDP_COMPONENT_MERGE1, 152 + MT8188_VDO1_VPP_MERGE0_P0_SEL_IN, GENMASK(0, 0), 153 + MT8188_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0 154 + }, { 155 + DDP_COMPONENT_MDP_RDMA1, DDP_COMPONENT_MERGE1, 156 + MT8188_VDO1_VPP_MERGE0_P1_SEL_IN, GENMASK(0, 0), 157 + MT8188_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1 158 + }, { 159 + DDP_COMPONENT_MDP_RDMA2, DDP_COMPONENT_MERGE2, 160 + MT8188_VDO1_VPP_MERGE1_P0_SEL_IN, GENMASK(0, 0), 161 + MT8188_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2 162 + }, { 163 + DDP_COMPONENT_MERGE1, DDP_COMPONENT_ETHDR_MIXER, 164 + MT8188_VDO1_MERGE0_ASYNC_SOUT_SEL, GENMASK(1, 0), 165 + MT8188_SOUT_TO_MIXER_IN1_SEL 166 + }, { 167 + DDP_COMPONENT_MERGE2, DDP_COMPONENT_ETHDR_MIXER, 168 + MT8188_VDO1_MERGE1_ASYNC_SOUT_SEL, GENMASK(1, 0), 169 + MT8188_SOUT_TO_MIXER_IN2_SEL 170 + }, { 171 + DDP_COMPONENT_MERGE3, DDP_COMPONENT_ETHDR_MIXER, 172 + MT8188_VDO1_MERGE2_ASYNC_SOUT_SEL, GENMASK(1, 0), 173 + MT8188_SOUT_TO_MIXER_IN3_SEL 174 + }, { 175 + DDP_COMPONENT_MERGE4, DDP_COMPONENT_ETHDR_MIXER, 176 + MT8188_VDO1_MERGE3_ASYNC_SOUT_SEL, GENMASK(1, 0), 177 + MT8188_SOUT_TO_MIXER_IN4_SEL 178 + }, { 179 + DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5, 180 + MT8188_VDO1_MIXER_OUT_SOUT_SEL, GENMASK(0, 0), 181 + MT8188_MIXER_SOUT_TO_MERGE4_ASYNC_SEL 182 + }, { 183 + DDP_COMPONENT_MERGE1, DDP_COMPONENT_ETHDR_MIXER, 184 + MT8188_VDO1_MIXER_IN1_SEL_IN, GENMASK(0, 0), 185 + MT8188_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT 186 + }, { 187 + DDP_COMPONENT_MERGE2, DDP_COMPONENT_ETHDR_MIXER, 188 + MT8188_VDO1_MIXER_IN2_SEL_IN, GENMASK(0, 0), 189 + MT8188_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT 190 + }, { 191 + DDP_COMPONENT_MERGE3, DDP_COMPONENT_ETHDR_MIXER, 192 + MT8188_VDO1_MIXER_IN3_SEL_IN, GENMASK(0, 0), 193 + MT8188_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT 194 + }, { 195 + DDP_COMPONENT_MERGE4, DDP_COMPONENT_ETHDR_MIXER, 196 + MT8188_VDO1_MIXER_IN4_SEL_IN, GENMASK(0, 0), 197 + MT8188_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT 198 + }, { 199 + DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5, 200 + MT8188_VDO1_MIXER_SOUT_SEL_IN, GENMASK(2, 0), 201 + MT8188_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER 202 + }, { 203 + DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5, 204 + MT8188_VDO1_MERGE4_ASYNC_SEL_IN, GENMASK(2, 0), 205 + MT8188_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT 206 + }, { 207 + DDP_COMPONENT_MERGE5, DDP_COMPONENT_DPI1, 208 + MT8188_VDO1_DISP_DPI1_SEL_IN, GENMASK(1, 0), 209 + MT8188_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT 210 + }, { 211 + DDP_COMPONENT_MERGE5, DDP_COMPONENT_DPI1, 212 + MT8188_VDO1_MERGE4_SOUT_SEL, GENMASK(1, 0), 213 + MT8188_MERGE4_SOUT_TO_DPI1_SEL 214 + }, { 215 + DDP_COMPONENT_MERGE5, DDP_COMPONENT_DP_INTF1, 216 + MT8188_VDO1_DISP_DP_INTF0_SEL_IN, GENMASK(1, 0), 217 + MT8188_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT 218 + }, { 219 + DDP_COMPONENT_MERGE5, DDP_COMPONENT_DP_INTF1, 220 + MT8188_VDO1_MERGE4_SOUT_SEL, GENMASK(3, 0), 221 + MT8188_MERGE4_SOUT_TO_DP_INTF0_SEL 222 + } 197 223 }; 198 224 199 225 #endif /* __SOC_MEDIATEK_MT8188_MMSYS_H */
+13
drivers/soc/mediatek/mtk-mmsys.c
··· 89 89 .num_routes = ARRAY_SIZE(mmsys_mt8188_routing_table), 90 90 }; 91 91 92 + static const struct mtk_mmsys_driver_data mt8188_vdosys1_driver_data = { 93 + .clk_driver = "clk-mt8188-vdo1", 94 + .routes = mmsys_mt8188_vdo1_routing_table, 95 + .num_routes = ARRAY_SIZE(mmsys_mt8188_vdo1_routing_table), 96 + .num_resets = 96, 97 + .vsync_len = 1, 98 + }; 99 + 92 100 static const struct mtk_mmsys_driver_data mt8188_vppsys0_driver_data = { 93 101 .clk_driver = "clk-mt8188-vpp0", 94 102 .is_vppsys = true, ··· 187 179 if (cur == routes[i].from_comp && next == routes[i].to_comp) 188 180 mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask, 189 181 routes[i].val, NULL); 182 + 183 + if (mmsys->data->vsync_len) 184 + mtk_mmsys_update_bits(mmsys, MT8188_VDO1_MIXER_VSYNC_LEN, GENMASK(31, 0), 185 + mmsys->data->vsync_len, NULL); 190 186 } 191 187 EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_connect); 192 188 ··· 451 439 { .compatible = "mediatek,mt8183-mmsys", .data = &mt8183_mmsys_driver_data }, 452 440 { .compatible = "mediatek,mt8186-mmsys", .data = &mt8186_mmsys_driver_data }, 453 441 { .compatible = "mediatek,mt8188-vdosys0", .data = &mt8188_vdosys0_driver_data }, 442 + { .compatible = "mediatek,mt8188-vdosys1", .data = &mt8188_vdosys1_driver_data }, 454 443 { .compatible = "mediatek,mt8188-vppsys0", .data = &mt8188_vppsys0_driver_data }, 455 444 { .compatible = "mediatek,mt8188-vppsys1", .data = &mt8188_vppsys1_driver_data }, 456 445 { .compatible = "mediatek,mt8192-mmsys", .data = &mt8192_mmsys_driver_data },
+29
drivers/soc/mediatek/mtk-mmsys.h
··· 86 86 u32 val; 87 87 }; 88 88 89 + /** 90 + * struct mtk_mmsys_driver_data - Settings of the mmsys 91 + * @clk_driver: Clock driver name that the mmsys is using 92 + * (defined in drivers/clk/mediatek/clk-*.c). 93 + * @routes: Routing table of the mmsys. 94 + * It provides mux settings from one module to another. 95 + * @num_routes: Array size of the routes. 96 + * @sw0_rst_offset: Register offset for the reset control. 97 + * @num_resets: Number of reset bits that are defined 98 + * @is_vppsys: Whether the mmsys is VPPSYS (Video Processing Pipe) 99 + * or VDOSYS (Video). Only VDOSYS needs to be added to drm driver. 100 + * @vsync_len: VSYNC length of the MIXER. 101 + * VSYNC is usually triggered by the connector, so its length is a 102 + * fixed value when the frame rate is decided, but ETHDR and 103 + * MIXER generate their own VSYNC due to hardware design, therefore 104 + * MIXER has to sync with ETHDR by adjusting VSYNC length. 105 + * On MT8195, there is no such setting so we use the gap between 106 + * falling edge and rising edge of SOF (Start of Frame) signal to 107 + * do the job, but since MT8188, VSYNC_LEN setting is introduced to 108 + * solve the problem and is given 0x40 (ticks) as the default value. 109 + * Please notice that this value has to be set to 1 (minimum) if 110 + * ETHDR is bypassed, otherwise MIXER could wait too long and causing 111 + * underflow. 112 + * 113 + * Each MMSYS (multi-media system) may have different settings, they may use 114 + * different clock sources, mux settings, reset control ...etc., and these 115 + * differences are all stored here. 116 + */ 89 117 struct mtk_mmsys_driver_data { 90 118 const char *clk_driver; 91 119 const struct mtk_mmsys_routes *routes; ··· 121 93 const u16 sw0_rst_offset; 122 94 const u32 num_resets; 123 95 const bool is_vppsys; 96 + const u8 vsync_len; 124 97 }; 125 98 126 99 /*
+35
drivers/soc/mediatek/mtk-mutex.c
··· 133 133 #define MT8188_MUTEX_MOD_DISP_POSTMASK0 24 134 134 #define MT8188_MUTEX_MOD2_DISP_PWM0 33 135 135 136 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA0 0 137 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA1 1 138 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA2 2 139 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA3 3 140 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA4 4 141 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA5 5 142 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA6 6 143 + #define MT8188_MUTEX_MOD_DISP1_MDP_RDMA7 7 144 + #define MT8188_MUTEX_MOD_DISP1_VPP_MERGE0 20 145 + #define MT8188_MUTEX_MOD_DISP1_VPP_MERGE1 21 146 + #define MT8188_MUTEX_MOD_DISP1_VPP_MERGE2 22 147 + #define MT8188_MUTEX_MOD_DISP1_VPP_MERGE3 23 148 + #define MT8188_MUTEX_MOD_DISP1_VPP_MERGE4 24 149 + #define MT8188_MUTEX_MOD_DISP1_DISP_MIXER 30 150 + #define MT8188_MUTEX_MOD_DISP1_DP_INTF1 39 151 + 136 152 #define MT8195_MUTEX_MOD_DISP_OVL0 0 137 153 #define MT8195_MUTEX_MOD_DISP_WDMA0 1 138 154 #define MT8195_MUTEX_MOD_DISP_RDMA0 2 ··· 280 264 #define MT8183_MUTEX_SOF_DPI0 2 281 265 #define MT8188_MUTEX_SOF_DSI0 1 282 266 #define MT8188_MUTEX_SOF_DP_INTF0 3 267 + #define MT8188_MUTEX_SOF_DP_INTF1 4 283 268 #define MT8195_MUTEX_SOF_DSI0 1 284 269 #define MT8195_MUTEX_SOF_DSI1 2 285 270 #define MT8195_MUTEX_SOF_DP_INTF0 3 ··· 292 275 #define MT8183_MUTEX_EOF_DPI0 (MT8183_MUTEX_SOF_DPI0 << 6) 293 276 #define MT8188_MUTEX_EOF_DSI0 (MT8188_MUTEX_SOF_DSI0 << 7) 294 277 #define MT8188_MUTEX_EOF_DP_INTF0 (MT8188_MUTEX_SOF_DP_INTF0 << 7) 278 + #define MT8188_MUTEX_EOF_DP_INTF1 (MT8188_MUTEX_SOF_DP_INTF1 << 7) 295 279 #define MT8195_MUTEX_EOF_DSI0 (MT8195_MUTEX_SOF_DSI0 << 7) 296 280 #define MT8195_MUTEX_EOF_DSI1 (MT8195_MUTEX_SOF_DSI1 << 7) 297 281 #define MT8195_MUTEX_EOF_DP_INTF0 (MT8195_MUTEX_SOF_DP_INTF0 << 7) ··· 463 445 [DDP_COMPONENT_DSI0] = MT8188_MUTEX_MOD_DISP_DSI0, 464 446 [DDP_COMPONENT_PWM0] = MT8188_MUTEX_MOD2_DISP_PWM0, 465 447 [DDP_COMPONENT_DP_INTF0] = MT8188_MUTEX_MOD_DISP_DP_INTF0, 448 + [DDP_COMPONENT_DP_INTF1] = MT8188_MUTEX_MOD_DISP1_DP_INTF1, 449 + [DDP_COMPONENT_ETHDR_MIXER] = MT8188_MUTEX_MOD_DISP1_DISP_MIXER, 450 + [DDP_COMPONENT_MDP_RDMA0] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA0, 451 + [DDP_COMPONENT_MDP_RDMA1] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA1, 452 + [DDP_COMPONENT_MDP_RDMA2] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA2, 453 + [DDP_COMPONENT_MDP_RDMA3] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA3, 454 + [DDP_COMPONENT_MDP_RDMA4] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA4, 455 + [DDP_COMPONENT_MDP_RDMA5] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA5, 456 + [DDP_COMPONENT_MDP_RDMA6] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA6, 457 + [DDP_COMPONENT_MDP_RDMA7] = MT8188_MUTEX_MOD_DISP1_MDP_RDMA7, 458 + [DDP_COMPONENT_MERGE1] = MT8188_MUTEX_MOD_DISP1_VPP_MERGE0, 459 + [DDP_COMPONENT_MERGE2] = MT8188_MUTEX_MOD_DISP1_VPP_MERGE1, 460 + [DDP_COMPONENT_MERGE3] = MT8188_MUTEX_MOD_DISP1_VPP_MERGE2, 461 + [DDP_COMPONENT_MERGE4] = MT8188_MUTEX_MOD_DISP1_VPP_MERGE3, 462 + [DDP_COMPONENT_MERGE5] = MT8188_MUTEX_MOD_DISP1_VPP_MERGE4, 466 463 }; 467 464 468 465 static const unsigned int mt8192_mutex_mod[DDP_COMPONENT_ID_MAX] = { ··· 638 605 MT8188_MUTEX_SOF_DSI0 | MT8188_MUTEX_EOF_DSI0, 639 606 [MUTEX_SOF_DP_INTF0] = 640 607 MT8188_MUTEX_SOF_DP_INTF0 | MT8188_MUTEX_EOF_DP_INTF0, 608 + [MUTEX_SOF_DP_INTF1] = 609 + MT8188_MUTEX_SOF_DP_INTF1 | MT8188_MUTEX_EOF_DP_INTF1, 641 610 }; 642 611 643 612 static const unsigned int mt8195_mutex_sof[DDP_MUTEX_SOF_MAX] = {