Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

drm/radeon/si_dpm: open brace '{' following struct go on the same line

ERROR: open brace '{' following struct go on the same line

Signed-off-by: Ran Sun <sunran001@208suo.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

authored by

Ran Sun and committed by
Alex Deucher
be04cf93 41cec40b

+17 -34
+17 -34
drivers/gpu/drm/radeon/sislands_smc.h
··· 89 89 }; 90 90 typedef struct PP_SIslands_PAPMStatus PP_SIslands_PAPMStatus; 91 91 92 - struct PP_SIslands_PAPMParameters 93 - { 92 + struct PP_SIslands_PAPMParameters { 94 93 uint32_t NearTDPLimitTherm; 95 94 uint32_t NearTDPLimitPAPM; 96 95 uint32_t PlatformPowerLimit; ··· 99 100 }; 100 101 typedef struct PP_SIslands_PAPMParameters PP_SIslands_PAPMParameters; 101 102 102 - struct SISLANDS_SMC_SCLK_VALUE 103 - { 103 + struct SISLANDS_SMC_SCLK_VALUE { 104 104 uint32_t vCG_SPLL_FUNC_CNTL; 105 105 uint32_t vCG_SPLL_FUNC_CNTL_2; 106 106 uint32_t vCG_SPLL_FUNC_CNTL_3; ··· 111 113 112 114 typedef struct SISLANDS_SMC_SCLK_VALUE SISLANDS_SMC_SCLK_VALUE; 113 115 114 - struct SISLANDS_SMC_MCLK_VALUE 115 - { 116 + struct SISLANDS_SMC_MCLK_VALUE { 116 117 uint32_t vMPLL_FUNC_CNTL; 117 118 uint32_t vMPLL_FUNC_CNTL_1; 118 119 uint32_t vMPLL_FUNC_CNTL_2; ··· 126 129 127 130 typedef struct SISLANDS_SMC_MCLK_VALUE SISLANDS_SMC_MCLK_VALUE; 128 131 129 - struct SISLANDS_SMC_VOLTAGE_VALUE 130 - { 132 + struct SISLANDS_SMC_VOLTAGE_VALUE { 131 133 uint16_t value; 132 134 uint8_t index; 133 135 uint8_t phase_settings; ··· 134 138 135 139 typedef struct SISLANDS_SMC_VOLTAGE_VALUE SISLANDS_SMC_VOLTAGE_VALUE; 136 140 137 - struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL 138 - { 141 + struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL { 139 142 uint8_t ACIndex; 140 143 uint8_t displayWatermark; 141 144 uint8_t gen2PCIE; ··· 175 180 176 181 typedef struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL SISLANDS_SMC_HW_PERFORMANCE_LEVEL; 177 182 178 - struct SISLANDS_SMC_SWSTATE 179 - { 183 + struct SISLANDS_SMC_SWSTATE { 180 184 uint8_t flags; 181 185 uint8_t levelCount; 182 186 uint8_t padding2; ··· 199 205 #define SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING 3 200 206 #define SISLANDS_SMC_VOLTAGEMASK_MAX 4 201 207 202 - struct SISLANDS_SMC_VOLTAGEMASKTABLE 203 - { 208 + struct SISLANDS_SMC_VOLTAGEMASKTABLE { 204 209 uint32_t lowMask[SISLANDS_SMC_VOLTAGEMASK_MAX]; 205 210 }; 206 211 ··· 207 214 208 215 #define SISLANDS_MAX_NO_VREG_STEPS 32 209 216 210 - struct SISLANDS_SMC_STATETABLE 211 - { 217 + struct SISLANDS_SMC_STATETABLE { 212 218 uint8_t thermalProtectType; 213 219 uint8_t systemFlags; 214 220 uint8_t maxVDDCIndexInPPTable; ··· 246 254 #define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd 0x11c 247 255 #define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc 0x120 248 256 249 - struct PP_SIslands_FanTable 250 - { 257 + struct PP_SIslands_FanTable { 251 258 uint8_t fdo_mode; 252 259 uint8_t padding; 253 260 int16_t temp_min; ··· 276 285 #define SMC_SISLANDS_SCALE_I 7 277 286 #define SMC_SISLANDS_SCALE_R 12 278 287 279 - struct PP_SIslands_CacConfig 280 - { 288 + struct PP_SIslands_CacConfig { 281 289 uint16_t cac_lkge_lut[SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES]; 282 290 uint32_t lkge_lut_V0; 283 291 uint32_t lkge_lut_Vstep; ··· 298 308 #define SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE 16 299 309 #define SMC_SISLANDS_MC_REGISTER_ARRAY_SET_COUNT 20 300 310 301 - struct SMC_SIslands_MCRegisterAddress 302 - { 311 + struct SMC_SIslands_MCRegisterAddress { 303 312 uint16_t s0; 304 313 uint16_t s1; 305 314 }; 306 315 307 316 typedef struct SMC_SIslands_MCRegisterAddress SMC_SIslands_MCRegisterAddress; 308 317 309 - struct SMC_SIslands_MCRegisterSet 310 - { 318 + struct SMC_SIslands_MCRegisterSet { 311 319 uint32_t value[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; 312 320 }; 313 321 314 322 typedef struct SMC_SIslands_MCRegisterSet SMC_SIslands_MCRegisterSet; 315 323 316 - struct SMC_SIslands_MCRegisters 317 - { 324 + struct SMC_SIslands_MCRegisters { 318 325 uint8_t last; 319 326 uint8_t reserved[3]; 320 327 SMC_SIslands_MCRegisterAddress address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; ··· 320 333 321 334 typedef struct SMC_SIslands_MCRegisters SMC_SIslands_MCRegisters; 322 335 323 - struct SMC_SIslands_MCArbDramTimingRegisterSet 324 - { 336 + struct SMC_SIslands_MCArbDramTimingRegisterSet { 325 337 uint32_t mc_arb_dram_timing; 326 338 uint32_t mc_arb_dram_timing2; 327 339 uint8_t mc_arb_rfsh_rate; ··· 330 344 331 345 typedef struct SMC_SIslands_MCArbDramTimingRegisterSet SMC_SIslands_MCArbDramTimingRegisterSet; 332 346 333 - struct SMC_SIslands_MCArbDramTimingRegisters 334 - { 347 + struct SMC_SIslands_MCArbDramTimingRegisters { 335 348 uint8_t arb_current; 336 349 uint8_t reserved[3]; 337 350 SMC_SIslands_MCArbDramTimingRegisterSet data[16]; ··· 338 353 339 354 typedef struct SMC_SIslands_MCArbDramTimingRegisters SMC_SIslands_MCArbDramTimingRegisters; 340 355 341 - struct SMC_SISLANDS_SPLL_DIV_TABLE 342 - { 356 + struct SMC_SISLANDS_SPLL_DIV_TABLE { 343 357 uint32_t freq[256]; 344 358 uint32_t ss[256]; 345 359 }; ··· 358 374 359 375 #define SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE 16 360 376 361 - struct Smc_SIslands_DTE_Configuration 362 - { 377 + struct Smc_SIslands_DTE_Configuration { 363 378 uint32_t tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 364 379 uint32_t R[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 365 380 uint32_t K;