Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: dts: omap4: add clkctrl nodes

Add clkctrl nodes for OMAP4 SoC. These are going to be acting as
replacement for part of the existing clock data and the existing
clkctrl hooks under hwmod data.

This patch also removes any obsolete clock nodes, and reroutes all users
for these to use the new clkctrl clocks instead.

Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>

authored by

Tero Kristo and committed by
Tony Lindgren
a5c82a09 519262cf

+306 -613
+14 -10
arch/arm/boot/dts/omap4.dtsi
··· 9 9 #include <dt-bindings/gpio/gpio.h> 10 10 #include <dt-bindings/interrupt-controller/arm-gic.h> 11 11 #include <dt-bindings/pinctrl/omap.h> 12 + #include <dt-bindings/clock/omap4.h> 12 13 13 14 / { 14 15 compatible = "ti,omap4430", "ti,omap4"; ··· 684 683 reg-names = "sys", "gdd"; 685 684 ti,hwmods = "hsi"; 686 685 687 - clocks = <&hsi_fck>; 686 + clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>; 688 687 clock-names = "hsi_fck"; 689 688 690 689 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; ··· 983 982 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 984 983 ti,hwmods = "timer1"; 985 984 ti,timer-alwon; 986 - clocks = <&dmt1_clk_mux>; 985 + clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>; 987 986 clock-names = "fck"; 988 987 }; 989 988 ··· 1215 1214 reg = <0x58000000 0x80>; 1216 1215 status = "disabled"; 1217 1216 ti,hwmods = "dss_core"; 1218 - clocks = <&dss_dss_clk>; 1217 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>; 1219 1218 clock-names = "fck"; 1220 1219 #address-cells = <1>; 1221 1220 #size-cells = <1>; ··· 1226 1225 reg = <0x58001000 0x1000>; 1227 1226 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1228 1227 ti,hwmods = "dss_dispc"; 1229 - clocks = <&dss_dss_clk>; 1228 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>; 1230 1229 clock-names = "fck"; 1231 1230 }; 1232 1231 ··· 1235 1234 reg = <0x58002000 0x1000>; 1236 1235 status = "disabled"; 1237 1236 ti,hwmods = "dss_rfbi"; 1238 - clocks = <&dss_dss_clk>, <&l3_div_ck>; 1237 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>, <&l3_div_ck>; 1239 1238 clock-names = "fck", "ick"; 1240 1239 }; 1241 1240 ··· 1244 1243 reg = <0x58003000 0x1000>; 1245 1244 status = "disabled"; 1246 1245 ti,hwmods = "dss_venc"; 1247 - clocks = <&dss_tv_clk>; 1246 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 11>; 1248 1247 clock-names = "fck"; 1249 1248 }; 1250 1249 ··· 1257 1256 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1258 1257 status = "disabled"; 1259 1258 ti,hwmods = "dss_dsi1"; 1260 - clocks = <&dss_dss_clk>, <&dss_sys_clk>; 1259 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>, 1260 + <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>; 1261 1261 clock-names = "fck", "sys_clk"; 1262 1262 }; 1263 1263 ··· 1271 1269 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1272 1270 status = "disabled"; 1273 1271 ti,hwmods = "dss_dsi2"; 1274 - clocks = <&dss_dss_clk>, <&dss_sys_clk>; 1272 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 8>, 1273 + <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>; 1275 1274 clock-names = "fck", "sys_clk"; 1276 1275 }; 1277 1276 ··· 1286 1283 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1287 1284 status = "disabled"; 1288 1285 ti,hwmods = "dss_hdmi"; 1289 - clocks = <&dss_48mhz_clk>, <&dss_sys_clk>; 1286 + clocks = <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 9>, 1287 + <&l3_dss_clkctrl OMAP4_DSS_CORE_CLKCTRL 10>; 1290 1288 clock-names = "fck", "sys_clk"; 1291 1289 dmas = <&sdma 76>; 1292 1290 dma-names = "audio_tx"; ··· 1296 1292 }; 1297 1293 }; 1298 1294 1299 - /include/ "omap44xx-clocks.dtsi" 1295 + #include "omap44xx-clocks.dtsi"
+292 -603
arch/arm/boot/dts/omap44xx-clocks.dtsi
··· 174 174 ti,index-power-of-two; 175 175 }; 176 176 177 - aess_fclk: aess_fclk@528 { 178 - #clock-cells = <0>; 179 - compatible = "ti,divider-clock"; 180 - clocks = <&abe_clk>; 181 - ti,bit-shift = <24>; 182 - ti,max-div = <2>; 183 - reg = <0x0528>; 184 - }; 185 177 186 178 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 { 187 179 #clock-cells = <0>; ··· 456 464 ocp_abe_iclk: ocp_abe_iclk@528 { 457 465 #clock-cells = <0>; 458 466 compatible = "ti,divider-clock"; 459 - clocks = <&aess_fclk>; 467 + clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 24>; 460 468 ti,bit-shift = <24>; 461 469 reg = <0x0528>; 462 470 ti,dividers = <2>, <1>; ··· 470 478 clock-div = <4>; 471 479 }; 472 480 473 - dmic_sync_mux_ck: dmic_sync_mux_ck@538 { 474 - #clock-cells = <0>; 475 - compatible = "ti,mux-clock"; 476 - clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; 477 - ti,bit-shift = <25>; 478 - reg = <0x0538>; 479 - }; 480 - 481 - func_dmic_abe_gfclk: func_dmic_abe_gfclk@538 { 482 - #clock-cells = <0>; 483 - compatible = "ti,mux-clock"; 484 - clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; 485 - ti,bit-shift = <24>; 486 - reg = <0x0538>; 487 - }; 488 - 489 - mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 { 490 - #clock-cells = <0>; 491 - compatible = "ti,mux-clock"; 492 - clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; 493 - ti,bit-shift = <25>; 494 - reg = <0x0540>; 495 - }; 496 - 497 - func_mcasp_abe_gfclk: func_mcasp_abe_gfclk@540 { 498 - #clock-cells = <0>; 499 - compatible = "ti,mux-clock"; 500 - clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; 501 - ti,bit-shift = <24>; 502 - reg = <0x0540>; 503 - }; 504 - 505 - mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck@548 { 506 - #clock-cells = <0>; 507 - compatible = "ti,mux-clock"; 508 - clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; 509 - ti,bit-shift = <25>; 510 - reg = <0x0548>; 511 - }; 512 - 513 - func_mcbsp1_gfclk: func_mcbsp1_gfclk@548 { 514 - #clock-cells = <0>; 515 - compatible = "ti,mux-clock"; 516 - clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; 517 - ti,bit-shift = <24>; 518 - reg = <0x0548>; 519 - }; 520 - 521 - mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck@550 { 522 - #clock-cells = <0>; 523 - compatible = "ti,mux-clock"; 524 - clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; 525 - ti,bit-shift = <25>; 526 - reg = <0x0550>; 527 - }; 528 - 529 - func_mcbsp2_gfclk: func_mcbsp2_gfclk@550 { 530 - #clock-cells = <0>; 531 - compatible = "ti,mux-clock"; 532 - clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; 533 - ti,bit-shift = <24>; 534 - reg = <0x0550>; 535 - }; 536 - 537 - mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck@558 { 538 - #clock-cells = <0>; 539 - compatible = "ti,mux-clock"; 540 - clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>; 541 - ti,bit-shift = <25>; 542 - reg = <0x0558>; 543 - }; 544 - 545 - func_mcbsp3_gfclk: func_mcbsp3_gfclk@558 { 546 - #clock-cells = <0>; 547 - compatible = "ti,mux-clock"; 548 - clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>; 549 - ti,bit-shift = <24>; 550 - reg = <0x0558>; 551 - }; 552 - 553 - slimbus1_fclk_1: slimbus1_fclk_1@560 { 554 - #clock-cells = <0>; 555 - compatible = "ti,gate-clock"; 556 - clocks = <&func_24m_clk>; 557 - ti,bit-shift = <9>; 558 - reg = <0x0560>; 559 - }; 560 - 561 - slimbus1_fclk_0: slimbus1_fclk_0@560 { 562 - #clock-cells = <0>; 563 - compatible = "ti,gate-clock"; 564 - clocks = <&abe_24m_fclk>; 565 - ti,bit-shift = <8>; 566 - reg = <0x0560>; 567 - }; 568 - 569 - slimbus1_fclk_2: slimbus1_fclk_2@560 { 570 - #clock-cells = <0>; 571 - compatible = "ti,gate-clock"; 572 - clocks = <&pad_clks_ck>; 573 - ti,bit-shift = <10>; 574 - reg = <0x0560>; 575 - }; 576 - 577 - slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 { 578 - #clock-cells = <0>; 579 - compatible = "ti,gate-clock"; 580 - clocks = <&slimbus_clk>; 581 - ti,bit-shift = <11>; 582 - reg = <0x0560>; 583 - }; 584 - 585 - timer5_sync_mux: timer5_sync_mux@568 { 586 - #clock-cells = <0>; 587 - compatible = "ti,mux-clock"; 588 - clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; 589 - ti,bit-shift = <24>; 590 - reg = <0x0568>; 591 - }; 592 - 593 - timer6_sync_mux: timer6_sync_mux@570 { 594 - #clock-cells = <0>; 595 - compatible = "ti,mux-clock"; 596 - clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; 597 - ti,bit-shift = <24>; 598 - reg = <0x0570>; 599 - }; 600 - 601 - timer7_sync_mux: timer7_sync_mux@578 { 602 - #clock-cells = <0>; 603 - compatible = "ti,mux-clock"; 604 - clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; 605 - ti,bit-shift = <24>; 606 - reg = <0x0578>; 607 - }; 608 - 609 - timer8_sync_mux: timer8_sync_mux@580 { 610 - #clock-cells = <0>; 611 - compatible = "ti,mux-clock"; 612 - clocks = <&syc_clk_div_ck>, <&sys_32k_ck>; 613 - ti,bit-shift = <24>; 614 - reg = <0x0580>; 615 - }; 616 - 617 481 dummy_ck: dummy_ck { 618 482 #clock-cells = <0>; 619 483 compatible = "fixed-clock"; 620 484 clock-frequency = <0>; 621 485 }; 622 486 }; 487 + 623 488 &prm_clocks { 624 489 sys_clkin_ck: sys_clkin_ck@110 { 625 490 #clock-cells = <0>; ··· 524 675 ti,max-div = <2>; 525 676 }; 526 677 527 - gpio1_dbclk: gpio1_dbclk@1838 { 528 - #clock-cells = <0>; 529 - compatible = "ti,gate-clock"; 530 - clocks = <&sys_32k_ck>; 531 - ti,bit-shift = <8>; 532 - reg = <0x1838>; 533 - }; 534 - 535 - dmt1_clk_mux: dmt1_clk_mux@1840 { 536 - #clock-cells = <0>; 537 - compatible = "ti,mux-clock"; 538 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 539 - ti,bit-shift = <24>; 540 - reg = <0x1840>; 541 - }; 542 - 543 678 usim_ck: usim_ck@1858 { 544 679 #clock-cells = <0>; 545 680 compatible = "ti,divider-clock"; ··· 541 708 reg = <0x1858>; 542 709 }; 543 710 544 - pmd_stm_clock_mux_ck: pmd_stm_clock_mux_ck@1a20 { 545 - #clock-cells = <0>; 546 - compatible = "ti,mux-clock"; 547 - clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>; 548 - ti,bit-shift = <20>; 549 - reg = <0x1a20>; 550 - }; 551 - 552 - pmd_trace_clk_mux_ck: pmd_trace_clk_mux_ck@1a20 { 553 - #clock-cells = <0>; 554 - compatible = "ti,mux-clock"; 555 - clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>; 556 - ti,bit-shift = <22>; 557 - reg = <0x1a20>; 558 - }; 559 - 560 - stm_clk_div_ck: stm_clk_div_ck@1a20 { 561 - #clock-cells = <0>; 562 - compatible = "ti,divider-clock"; 563 - clocks = <&pmd_stm_clock_mux_ck>; 564 - ti,bit-shift = <27>; 565 - ti,max-div = <64>; 566 - reg = <0x1a20>; 567 - ti,index-power-of-two; 568 - }; 569 - 570 - trace_clk_div_div_ck: trace_clk_div_div_ck@1a20 { 571 - #clock-cells = <0>; 572 - compatible = "ti,divider-clock"; 573 - clocks = <&pmd_trace_clk_mux_ck>; 574 - ti,bit-shift = <24>; 575 - reg = <0x1a20>; 576 - ti,dividers = <0>, <1>, <2>, <0>, <4>; 577 - }; 578 - 579 711 trace_clk_div_ck: trace_clk_div_ck { 580 712 #clock-cells = <0>; 581 713 compatible = "ti,clkdm-gate-clock"; 582 - clocks = <&trace_clk_div_div_ck>; 714 + clocks = <&emu_sys_clkctrl OMAP4_DEBUGSS_CLKCTRL 24>; 583 715 }; 584 716 }; 585 717 ··· 773 975 ti,max-div = <2>; 774 976 }; 775 977 776 - dss_sys_clk: dss_sys_clk@1120 { 777 - #clock-cells = <0>; 778 - compatible = "ti,gate-clock"; 779 - clocks = <&syc_clk_div_ck>; 780 - ti,bit-shift = <10>; 781 - reg = <0x1120>; 782 - }; 783 - 784 - dss_tv_clk: dss_tv_clk@1120 { 785 - #clock-cells = <0>; 786 - compatible = "ti,gate-clock"; 787 - clocks = <&extalt_clkin_ck>; 788 - ti,bit-shift = <11>; 789 - reg = <0x1120>; 790 - }; 791 - 792 - dss_dss_clk: dss_dss_clk@1120 { 793 - #clock-cells = <0>; 794 - compatible = "ti,gate-clock"; 795 - clocks = <&dpll_per_m5x2_ck>; 796 - ti,bit-shift = <8>; 797 - reg = <0x1120>; 798 - ti,set-rate-parent; 799 - }; 800 - 801 - dss_48mhz_clk: dss_48mhz_clk@1120 { 802 - #clock-cells = <0>; 803 - compatible = "ti,gate-clock"; 804 - clocks = <&func_48mc_fclk>; 805 - ti,bit-shift = <9>; 806 - reg = <0x1120>; 807 - }; 808 - 809 - fdif_fck: fdif_fck@1028 { 810 - #clock-cells = <0>; 811 - compatible = "ti,divider-clock"; 812 - clocks = <&dpll_per_m4x2_ck>; 813 - ti,bit-shift = <24>; 814 - ti,max-div = <4>; 815 - reg = <0x1028>; 816 - ti,index-power-of-two; 817 - }; 818 - 819 - gpio2_dbclk: gpio2_dbclk@1460 { 820 - #clock-cells = <0>; 821 - compatible = "ti,gate-clock"; 822 - clocks = <&sys_32k_ck>; 823 - ti,bit-shift = <8>; 824 - reg = <0x1460>; 825 - }; 826 - 827 - gpio3_dbclk: gpio3_dbclk@1468 { 828 - #clock-cells = <0>; 829 - compatible = "ti,gate-clock"; 830 - clocks = <&sys_32k_ck>; 831 - ti,bit-shift = <8>; 832 - reg = <0x1468>; 833 - }; 834 - 835 - gpio4_dbclk: gpio4_dbclk@1470 { 836 - #clock-cells = <0>; 837 - compatible = "ti,gate-clock"; 838 - clocks = <&sys_32k_ck>; 839 - ti,bit-shift = <8>; 840 - reg = <0x1470>; 841 - }; 842 - 843 - gpio5_dbclk: gpio5_dbclk@1478 { 844 - #clock-cells = <0>; 845 - compatible = "ti,gate-clock"; 846 - clocks = <&sys_32k_ck>; 847 - ti,bit-shift = <8>; 848 - reg = <0x1478>; 849 - }; 850 - 851 - gpio6_dbclk: gpio6_dbclk@1480 { 852 - #clock-cells = <0>; 853 - compatible = "ti,gate-clock"; 854 - clocks = <&sys_32k_ck>; 855 - ti,bit-shift = <8>; 856 - reg = <0x1480>; 857 - }; 858 - 859 - sgx_clk_mux: sgx_clk_mux@1220 { 860 - #clock-cells = <0>; 861 - compatible = "ti,mux-clock"; 862 - clocks = <&dpll_core_m7x2_ck>, <&dpll_per_m7x2_ck>; 863 - ti,bit-shift = <24>; 864 - reg = <0x1220>; 865 - }; 866 - 867 - hsi_fck: hsi_fck@1338 { 868 - #clock-cells = <0>; 869 - compatible = "ti,divider-clock"; 870 - clocks = <&dpll_per_m2x2_ck>; 871 - ti,bit-shift = <24>; 872 - ti,max-div = <4>; 873 - reg = <0x1338>; 874 - ti,index-power-of-two; 875 - }; 876 - 877 - iss_ctrlclk: iss_ctrlclk@1020 { 878 - #clock-cells = <0>; 879 - compatible = "ti,gate-clock"; 880 - clocks = <&func_96m_fclk>; 881 - ti,bit-shift = <8>; 882 - reg = <0x1020>; 883 - }; 884 - 885 - mcbsp4_sync_mux_ck: mcbsp4_sync_mux_ck@14e0 { 886 - #clock-cells = <0>; 887 - compatible = "ti,mux-clock"; 888 - clocks = <&func_96m_fclk>, <&per_abe_nc_fclk>; 889 - ti,bit-shift = <25>; 890 - reg = <0x14e0>; 891 - }; 892 - 893 - per_mcbsp4_gfclk: per_mcbsp4_gfclk@14e0 { 894 - #clock-cells = <0>; 895 - compatible = "ti,mux-clock"; 896 - clocks = <&mcbsp4_sync_mux_ck>, <&pad_clks_ck>; 897 - ti,bit-shift = <24>; 898 - reg = <0x14e0>; 899 - }; 900 - 901 - hsmmc1_fclk: hsmmc1_fclk@1328 { 902 - #clock-cells = <0>; 903 - compatible = "ti,mux-clock"; 904 - clocks = <&func_64m_fclk>, <&func_96m_fclk>; 905 - ti,bit-shift = <24>; 906 - reg = <0x1328>; 907 - }; 908 - 909 - hsmmc2_fclk: hsmmc2_fclk@1330 { 910 - #clock-cells = <0>; 911 - compatible = "ti,mux-clock"; 912 - clocks = <&func_64m_fclk>, <&func_96m_fclk>; 913 - ti,bit-shift = <24>; 914 - reg = <0x1330>; 915 - }; 916 - 917 - ocp2scp_usb_phy_phy_48m: ocp2scp_usb_phy_phy_48m@13e0 { 918 - #clock-cells = <0>; 919 - compatible = "ti,gate-clock"; 920 - clocks = <&func_48m_fclk>; 921 - ti,bit-shift = <8>; 922 - reg = <0x13e0>; 923 - }; 924 - 925 978 sha2md5_fck: sha2md5_fck@15c8 { 926 979 #clock-cells = <0>; 927 980 compatible = "ti,gate-clock"; 928 981 clocks = <&l3_div_ck>; 929 982 ti,bit-shift = <1>; 930 983 reg = <0x15c8>; 931 - }; 932 - 933 - slimbus2_fclk_1: slimbus2_fclk_1@1538 { 934 - #clock-cells = <0>; 935 - compatible = "ti,gate-clock"; 936 - clocks = <&per_abe_24m_fclk>; 937 - ti,bit-shift = <9>; 938 - reg = <0x1538>; 939 - }; 940 - 941 - slimbus2_fclk_0: slimbus2_fclk_0@1538 { 942 - #clock-cells = <0>; 943 - compatible = "ti,gate-clock"; 944 - clocks = <&func_24mc_fclk>; 945 - ti,bit-shift = <8>; 946 - reg = <0x1538>; 947 - }; 948 - 949 - slimbus2_slimbus_clk: slimbus2_slimbus_clk@1538 { 950 - #clock-cells = <0>; 951 - compatible = "ti,gate-clock"; 952 - clocks = <&pad_slimbus_core_clks_ck>; 953 - ti,bit-shift = <10>; 954 - reg = <0x1538>; 955 - }; 956 - 957 - smartreflex_core_fck: smartreflex_core_fck@638 { 958 - #clock-cells = <0>; 959 - compatible = "ti,gate-clock"; 960 - clocks = <&l4_wkup_clk_mux_ck>; 961 - ti,bit-shift = <1>; 962 - reg = <0x0638>; 963 - }; 964 - 965 - smartreflex_iva_fck: smartreflex_iva_fck@630 { 966 - #clock-cells = <0>; 967 - compatible = "ti,gate-clock"; 968 - clocks = <&l4_wkup_clk_mux_ck>; 969 - ti,bit-shift = <1>; 970 - reg = <0x0630>; 971 - }; 972 - 973 - smartreflex_mpu_fck: smartreflex_mpu_fck@628 { 974 - #clock-cells = <0>; 975 - compatible = "ti,gate-clock"; 976 - clocks = <&l4_wkup_clk_mux_ck>; 977 - ti,bit-shift = <1>; 978 - reg = <0x0628>; 979 - }; 980 - 981 - cm2_dm10_mux: cm2_dm10_mux@1428 { 982 - #clock-cells = <0>; 983 - compatible = "ti,mux-clock"; 984 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 985 - ti,bit-shift = <24>; 986 - reg = <0x1428>; 987 - }; 988 - 989 - cm2_dm11_mux: cm2_dm11_mux@1430 { 990 - #clock-cells = <0>; 991 - compatible = "ti,mux-clock"; 992 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 993 - ti,bit-shift = <24>; 994 - reg = <0x1430>; 995 - }; 996 - 997 - cm2_dm2_mux: cm2_dm2_mux@1438 { 998 - #clock-cells = <0>; 999 - compatible = "ti,mux-clock"; 1000 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 1001 - ti,bit-shift = <24>; 1002 - reg = <0x1438>; 1003 - }; 1004 - 1005 - cm2_dm3_mux: cm2_dm3_mux@1440 { 1006 - #clock-cells = <0>; 1007 - compatible = "ti,mux-clock"; 1008 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 1009 - ti,bit-shift = <24>; 1010 - reg = <0x1440>; 1011 - }; 1012 - 1013 - cm2_dm4_mux: cm2_dm4_mux@1448 { 1014 - #clock-cells = <0>; 1015 - compatible = "ti,mux-clock"; 1016 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 1017 - ti,bit-shift = <24>; 1018 - reg = <0x1448>; 1019 - }; 1020 - 1021 - cm2_dm9_mux: cm2_dm9_mux@1450 { 1022 - #clock-cells = <0>; 1023 - compatible = "ti,mux-clock"; 1024 - clocks = <&sys_clkin_ck>, <&sys_32k_ck>; 1025 - ti,bit-shift = <24>; 1026 - reg = <0x1450>; 1027 - }; 1028 - 1029 - usb_host_fs_fck: usb_host_fs_fck@13d0 { 1030 - #clock-cells = <0>; 1031 - compatible = "ti,gate-clock"; 1032 - clocks = <&func_48mc_fclk>; 1033 - ti,bit-shift = <1>; 1034 - reg = <0x13d0>; 1035 - }; 1036 - 1037 - utmi_p1_gfclk: utmi_p1_gfclk@1358 { 1038 - #clock-cells = <0>; 1039 - compatible = "ti,mux-clock"; 1040 - clocks = <&init_60m_fclk>, <&xclk60mhsp1_ck>; 1041 - ti,bit-shift = <24>; 1042 - reg = <0x1358>; 1043 - }; 1044 - 1045 - usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk@1358 { 1046 - #clock-cells = <0>; 1047 - compatible = "ti,gate-clock"; 1048 - clocks = <&utmi_p1_gfclk>; 1049 - ti,bit-shift = <8>; 1050 - reg = <0x1358>; 1051 - }; 1052 - 1053 - utmi_p2_gfclk: utmi_p2_gfclk@1358 { 1054 - #clock-cells = <0>; 1055 - compatible = "ti,mux-clock"; 1056 - clocks = <&init_60m_fclk>, <&xclk60mhsp2_ck>; 1057 - ti,bit-shift = <25>; 1058 - reg = <0x1358>; 1059 - }; 1060 - 1061 - usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk@1358 { 1062 - #clock-cells = <0>; 1063 - compatible = "ti,gate-clock"; 1064 - clocks = <&utmi_p2_gfclk>; 1065 - ti,bit-shift = <9>; 1066 - reg = <0x1358>; 1067 - }; 1068 - 1069 - usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk@1358 { 1070 - #clock-cells = <0>; 1071 - compatible = "ti,gate-clock"; 1072 - clocks = <&init_60m_fclk>; 1073 - ti,bit-shift = <10>; 1074 - reg = <0x1358>; 1075 - }; 1076 - 1077 - usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk@1358 { 1078 - #clock-cells = <0>; 1079 - compatible = "ti,gate-clock"; 1080 - clocks = <&dpll_usb_m2_ck>; 1081 - ti,bit-shift = <13>; 1082 - reg = <0x1358>; 1083 - }; 1084 - 1085 - usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk@1358 { 1086 - #clock-cells = <0>; 1087 - compatible = "ti,gate-clock"; 1088 - clocks = <&init_60m_fclk>; 1089 - ti,bit-shift = <11>; 1090 - reg = <0x1358>; 1091 - }; 1092 - 1093 - usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk@1358 { 1094 - #clock-cells = <0>; 1095 - compatible = "ti,gate-clock"; 1096 - clocks = <&init_60m_fclk>; 1097 - ti,bit-shift = <12>; 1098 - reg = <0x1358>; 1099 - }; 1100 - 1101 - usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk@1358 { 1102 - #clock-cells = <0>; 1103 - compatible = "ti,gate-clock"; 1104 - clocks = <&dpll_usb_m2_ck>; 1105 - ti,bit-shift = <14>; 1106 - reg = <0x1358>; 1107 - }; 1108 - 1109 - usb_host_hs_func48mclk: usb_host_hs_func48mclk@1358 { 1110 - #clock-cells = <0>; 1111 - compatible = "ti,gate-clock"; 1112 - clocks = <&func_48mc_fclk>; 1113 - ti,bit-shift = <15>; 1114 - reg = <0x1358>; 1115 - }; 1116 - 1117 - usb_host_hs_fck: usb_host_hs_fck@1358 { 1118 - #clock-cells = <0>; 1119 - compatible = "ti,gate-clock"; 1120 - clocks = <&init_60m_fclk>; 1121 - ti,bit-shift = <1>; 1122 - reg = <0x1358>; 1123 - }; 1124 - 1125 - otg_60m_gfclk: otg_60m_gfclk@1360 { 1126 - #clock-cells = <0>; 1127 - compatible = "ti,mux-clock"; 1128 - clocks = <&utmi_phy_clkout_ck>, <&xclk60motg_ck>; 1129 - ti,bit-shift = <24>; 1130 - reg = <0x1360>; 1131 - }; 1132 - 1133 - usb_otg_hs_xclk: usb_otg_hs_xclk@1360 { 1134 - #clock-cells = <0>; 1135 - compatible = "ti,gate-clock"; 1136 - clocks = <&otg_60m_gfclk>; 1137 - ti,bit-shift = <8>; 1138 - reg = <0x1360>; 1139 - }; 1140 - 1141 - usb_otg_hs_ick: usb_otg_hs_ick@1360 { 1142 - #clock-cells = <0>; 1143 - compatible = "ti,gate-clock"; 1144 - clocks = <&l3_div_ck>; 1145 - ti,bit-shift = <0>; 1146 - reg = <0x1360>; 1147 984 }; 1148 985 1149 986 usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 { ··· 788 1355 ti,bit-shift = <8>; 789 1356 reg = <0x0640>; 790 1357 }; 791 - 792 - usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk@1368 { 793 - #clock-cells = <0>; 794 - compatible = "ti,gate-clock"; 795 - clocks = <&init_60m_fclk>; 796 - ti,bit-shift = <10>; 797 - reg = <0x1368>; 798 - }; 799 - 800 - usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk@1368 { 801 - #clock-cells = <0>; 802 - compatible = "ti,gate-clock"; 803 - clocks = <&init_60m_fclk>; 804 - ti,bit-shift = <8>; 805 - reg = <0x1368>; 806 - }; 807 - 808 - usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk@1368 { 809 - #clock-cells = <0>; 810 - compatible = "ti,gate-clock"; 811 - clocks = <&init_60m_fclk>; 812 - ti,bit-shift = <9>; 813 - reg = <0x1368>; 814 - }; 815 - 816 - usb_tll_hs_ick: usb_tll_hs_ick@1368 { 817 - #clock-cells = <0>; 818 - compatible = "ti,gate-clock"; 819 - clocks = <&l4_div_ck>; 820 - ti,bit-shift = <0>; 821 - reg = <0x1368>; 822 - }; 823 1358 }; 824 1359 825 1360 &cm2_clockdomains { 826 1361 l3_init_clkdm: l3_init_clkdm { 827 1362 compatible = "ti,clockdomain"; 828 - clocks = <&dpll_usb_ck>, <&usb_host_fs_fck>; 1363 + clocks = <&dpll_usb_ck>; 829 1364 }; 830 1365 }; 831 1366 ··· 1030 1629 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>; 1031 1630 ti,bit-shift = <2>; 1032 1631 reg = <0x0224>; 1632 + }; 1633 + }; 1634 + 1635 + &cm1 { 1636 + mpuss_cm: mpuss_cm@300 { 1637 + compatible = "ti,omap4-cm"; 1638 + reg = <0x300 0x100>; 1639 + #address-cells = <1>; 1640 + #size-cells = <1>; 1641 + ranges = <0 0x300 0x100>; 1642 + 1643 + mpuss_clkctrl: clk@20 { 1644 + compatible = "ti,clkctrl"; 1645 + reg = <0x20 0x4>; 1646 + #clock-cells = <2>; 1647 + }; 1648 + }; 1649 + 1650 + tesla_cm: tesla_cm@400 { 1651 + compatible = "ti,omap4-cm"; 1652 + reg = <0x400 0x100>; 1653 + #address-cells = <1>; 1654 + #size-cells = <1>; 1655 + ranges = <0 0x400 0x100>; 1656 + 1657 + tesla_clkctrl: clk@20 { 1658 + compatible = "ti,clkctrl"; 1659 + reg = <0x20 0x4>; 1660 + #clock-cells = <2>; 1661 + }; 1662 + }; 1663 + 1664 + abe_cm: abe_cm@500 { 1665 + compatible = "ti,omap4-cm"; 1666 + reg = <0x500 0x100>; 1667 + #address-cells = <1>; 1668 + #size-cells = <1>; 1669 + ranges = <0 0x500 0x100>; 1670 + 1671 + abe_clkctrl: clk@20 { 1672 + compatible = "ti,clkctrl"; 1673 + reg = <0x20 0x6c>; 1674 + #clock-cells = <2>; 1675 + }; 1676 + }; 1677 + 1678 + }; 1679 + 1680 + &cm2 { 1681 + l4_ao_cm: l4_ao_cm@600 { 1682 + compatible = "ti,omap4-cm"; 1683 + reg = <0x600 0x100>; 1684 + #address-cells = <1>; 1685 + #size-cells = <1>; 1686 + ranges = <0 0x600 0x100>; 1687 + 1688 + l4_ao_clkctrl: clk@20 { 1689 + compatible = "ti,clkctrl"; 1690 + reg = <0x20 0x1c>; 1691 + #clock-cells = <2>; 1692 + }; 1693 + }; 1694 + 1695 + l3_1_cm: l3_1_cm@700 { 1696 + compatible = "ti,omap4-cm"; 1697 + reg = <0x700 0x100>; 1698 + #address-cells = <1>; 1699 + #size-cells = <1>; 1700 + ranges = <0 0x700 0x100>; 1701 + 1702 + l3_1_clkctrl: clk@20 { 1703 + compatible = "ti,clkctrl"; 1704 + reg = <0x20 0x4>; 1705 + #clock-cells = <2>; 1706 + }; 1707 + }; 1708 + 1709 + l3_2_cm: l3_2_cm@800 { 1710 + compatible = "ti,omap4-cm"; 1711 + reg = <0x800 0x100>; 1712 + #address-cells = <1>; 1713 + #size-cells = <1>; 1714 + ranges = <0 0x800 0x100>; 1715 + 1716 + l3_2_clkctrl: clk@20 { 1717 + compatible = "ti,clkctrl"; 1718 + reg = <0x20 0x14>; 1719 + #clock-cells = <2>; 1720 + }; 1721 + }; 1722 + 1723 + ducati_cm: ducati_cm@900 { 1724 + compatible = "ti,omap4-cm"; 1725 + reg = <0x900 0x100>; 1726 + #address-cells = <1>; 1727 + #size-cells = <1>; 1728 + ranges = <0 0x900 0x100>; 1729 + 1730 + ducati_clkctrl: clk@20 { 1731 + compatible = "ti,clkctrl"; 1732 + reg = <0x20 0x4>; 1733 + #clock-cells = <2>; 1734 + }; 1735 + }; 1736 + 1737 + l3_dma_cm: l3_dma_cm@a00 { 1738 + compatible = "ti,omap4-cm"; 1739 + reg = <0xa00 0x100>; 1740 + #address-cells = <1>; 1741 + #size-cells = <1>; 1742 + ranges = <0 0xa00 0x100>; 1743 + 1744 + l3_dma_clkctrl: clk@20 { 1745 + compatible = "ti,clkctrl"; 1746 + reg = <0x20 0x4>; 1747 + #clock-cells = <2>; 1748 + }; 1749 + }; 1750 + 1751 + l3_emif_cm: l3_emif_cm@b00 { 1752 + compatible = "ti,omap4-cm"; 1753 + reg = <0xb00 0x100>; 1754 + #address-cells = <1>; 1755 + #size-cells = <1>; 1756 + ranges = <0 0xb00 0x100>; 1757 + 1758 + l3_emif_clkctrl: clk@20 { 1759 + compatible = "ti,clkctrl"; 1760 + reg = <0x20 0x1c>; 1761 + #clock-cells = <2>; 1762 + }; 1763 + }; 1764 + 1765 + d2d_cm: d2d_cm@c00 { 1766 + compatible = "ti,omap4-cm"; 1767 + reg = <0xc00 0x100>; 1768 + #address-cells = <1>; 1769 + #size-cells = <1>; 1770 + ranges = <0 0xc00 0x100>; 1771 + 1772 + d2d_clkctrl: clk@20 { 1773 + compatible = "ti,clkctrl"; 1774 + reg = <0x20 0x4>; 1775 + #clock-cells = <2>; 1776 + }; 1777 + }; 1778 + 1779 + l4_cfg_cm: l4_cfg_cm@d00 { 1780 + compatible = "ti,omap4-cm"; 1781 + reg = <0xd00 0x100>; 1782 + #address-cells = <1>; 1783 + #size-cells = <1>; 1784 + ranges = <0 0xd00 0x100>; 1785 + 1786 + l4_cfg_clkctrl: clk@20 { 1787 + compatible = "ti,clkctrl"; 1788 + reg = <0x20 0x14>; 1789 + #clock-cells = <2>; 1790 + }; 1791 + }; 1792 + 1793 + l3_instr_cm: l3_instr_cm@e00 { 1794 + compatible = "ti,omap4-cm"; 1795 + reg = <0xe00 0x100>; 1796 + #address-cells = <1>; 1797 + #size-cells = <1>; 1798 + ranges = <0 0xe00 0x100>; 1799 + 1800 + l3_instr_clkctrl: clk@20 { 1801 + compatible = "ti,clkctrl"; 1802 + reg = <0x20 0x24>; 1803 + #clock-cells = <2>; 1804 + }; 1805 + }; 1806 + 1807 + ivahd_cm: ivahd_cm@f00 { 1808 + compatible = "ti,omap4-cm"; 1809 + reg = <0xf00 0x100>; 1810 + #address-cells = <1>; 1811 + #size-cells = <1>; 1812 + ranges = <0 0xf00 0x100>; 1813 + 1814 + ivahd_clkctrl: clk@20 { 1815 + compatible = "ti,clkctrl"; 1816 + reg = <0x20 0xc>; 1817 + #clock-cells = <2>; 1818 + }; 1819 + }; 1820 + 1821 + iss_cm: iss_cm@1000 { 1822 + compatible = "ti,omap4-cm"; 1823 + reg = <0x1000 0x100>; 1824 + #address-cells = <1>; 1825 + #size-cells = <1>; 1826 + ranges = <0 0x1000 0x100>; 1827 + 1828 + iss_clkctrl: clk@20 { 1829 + compatible = "ti,clkctrl"; 1830 + reg = <0x20 0xc>; 1831 + #clock-cells = <2>; 1832 + }; 1833 + }; 1834 + 1835 + l3_dss_cm: l3_dss_cm@1100 { 1836 + compatible = "ti,omap4-cm"; 1837 + reg = <0x1100 0x100>; 1838 + #address-cells = <1>; 1839 + #size-cells = <1>; 1840 + ranges = <0 0x1100 0x100>; 1841 + 1842 + l3_dss_clkctrl: clk@20 { 1843 + compatible = "ti,clkctrl"; 1844 + reg = <0x20 0x4>; 1845 + #clock-cells = <2>; 1846 + }; 1847 + }; 1848 + 1849 + l3_gfx_cm: l3_gfx_cm@1200 { 1850 + compatible = "ti,omap4-cm"; 1851 + reg = <0x1200 0x100>; 1852 + #address-cells = <1>; 1853 + #size-cells = <1>; 1854 + ranges = <0 0x1200 0x100>; 1855 + 1856 + l3_gfx_clkctrl: clk@20 { 1857 + compatible = "ti,clkctrl"; 1858 + reg = <0x20 0x4>; 1859 + #clock-cells = <2>; 1860 + }; 1861 + }; 1862 + 1863 + l3_init_cm: l3_init_cm@1300 { 1864 + compatible = "ti,omap4-cm"; 1865 + reg = <0x1300 0x100>; 1866 + #address-cells = <1>; 1867 + #size-cells = <1>; 1868 + ranges = <0 0x1300 0x100>; 1869 + 1870 + l3_init_clkctrl: clk@20 { 1871 + compatible = "ti,clkctrl"; 1872 + reg = <0x20 0xc4>; 1873 + #clock-cells = <2>; 1874 + }; 1875 + }; 1876 + 1877 + l4_per_cm: l4_per_cm@1400 { 1878 + compatible = "ti,omap4-cm"; 1879 + reg = <0x1400 0x200>; 1880 + #address-cells = <1>; 1881 + #size-cells = <1>; 1882 + ranges = <0 0x1400 0x200>; 1883 + 1884 + l4_per_clkctrl: clk@20 { 1885 + compatible = "ti,clkctrl"; 1886 + reg = <0x20 0x144>; 1887 + #clock-cells = <2>; 1888 + }; 1889 + }; 1890 + 1891 + }; 1892 + 1893 + &prm { 1894 + l4_wkup_cm: l4_wkup_cm@1800 { 1895 + compatible = "ti,omap4-cm"; 1896 + reg = <0x1800 0x100>; 1897 + #address-cells = <1>; 1898 + #size-cells = <1>; 1899 + ranges = <0 0x1800 0x100>; 1900 + 1901 + l4_wkup_clkctrl: clk@20 { 1902 + compatible = "ti,clkctrl"; 1903 + reg = <0x20 0x5c>; 1904 + #clock-cells = <2>; 1905 + }; 1906 + }; 1907 + 1908 + emu_sys_cm: emu_sys_cm@1a00 { 1909 + compatible = "ti,omap4-cm"; 1910 + reg = <0x1a00 0x100>; 1911 + #address-cells = <1>; 1912 + #size-cells = <1>; 1913 + ranges = <0 0x1a00 0x100>; 1914 + 1915 + emu_sys_clkctrl: clk@20 { 1916 + compatible = "ti,clkctrl"; 1917 + reg = <0x20 0x4>; 1918 + #clock-cells = <2>; 1919 + }; 1033 1920 }; 1034 1921 };