Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

drm/amdgpu: improve code indentation and alignment

General code indentation and alignment changes such as replace spaces
by tabs or align function arguments as per the coding style
guidelines. The patch covers various .c files for this driver.
Issue reported by checkpatch script.

Signed-off-by: Deepak R Varma <mh12gx2825@gmail.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

authored by

Deepak R Varma and committed by
Alex Deucher
94ba290d f3729f7b

+14 -14
+2 -2
drivers/gpu/drm/amd/amdgpu/atom.c
··· 71 71 int amdgpu_atom_execute_table(struct atom_context *ctx, int index, uint32_t * params); 72 72 73 73 static uint32_t atom_arg_mask[8] = 74 - { 0xFFFFFFFF, 0xFFFF, 0xFFFF00, 0xFFFF0000, 0xFF, 0xFF00, 0xFF0000, 75 - 0xFF000000 }; 74 + { 0xFFFFFFFF, 0xFFFF, 0xFFFF00, 0xFFFF0000, 0xFF, 0xFF00, 0xFF0000, 75 + 0xFF000000 }; 76 76 static int atom_arg_shift[8] = { 0, 0, 8, 16, 0, 8, 16, 24 }; 77 77 78 78 static int atom_dst_to_src[8][4] = {
+1 -1
drivers/gpu/drm/amd/amdgpu/cik_sdma.c
··· 195 195 struct amdgpu_device *adev = ring->adev; 196 196 197 197 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me], 198 - (lower_32_bits(ring->wptr) << 2) & 0x3fffc); 198 + (lower_32_bits(ring->wptr) << 2) & 0x3fffc); 199 199 } 200 200 201 201 static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
+1 -1
drivers/gpu/drm/amd/amdgpu/df_v1_7.c
··· 41 41 } 42 42 43 43 static void df_v1_7_enable_broadcast_mode(struct amdgpu_device *adev, 44 - bool enable) 44 + bool enable) 45 45 { 46 46 u32 tmp; 47 47
+1 -1
drivers/gpu/drm/amd/amdgpu/gmc_v10_0.c
··· 147 147 .process = amdgpu_umc_process_ecc_irq, 148 148 }; 149 149 150 - static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev) 150 + static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev) 151 151 { 152 152 adev->gmc.vm_fault.num_types = 1; 153 153 adev->gmc.vm_fault.funcs = &gmc_v10_0_irq_funcs;
+4 -4
drivers/gpu/drm/amd/amdgpu/jpeg_v2_0.c
··· 32 32 #include "vcn/vcn_2_0_0_sh_mask.h" 33 33 #include "ivsrcid/vcn/irqsrcs_vcn_2_0.h" 34 34 35 - #define mmUVD_JRBC_EXTERNAL_REG_INTERNAL_OFFSET 0x1bfff 35 + #define mmUVD_JRBC_EXTERNAL_REG_INTERNAL_OFFSET 0x1bfff 36 36 #define mmUVD_JPEG_GPCOM_CMD_INTERNAL_OFFSET 0x4029 37 37 #define mmUVD_JPEG_GPCOM_DATA0_INTERNAL_OFFSET 0x402a 38 38 #define mmUVD_JPEG_GPCOM_DATA1_INTERNAL_OFFSET 0x402b 39 39 #define mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW_INTERNAL_OFFSET 0x40ea 40 - #define mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH_INTERNAL_OFFSET 0x40eb 40 + #define mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH_INTERNAL_OFFSET 0x40eb 41 41 #define mmUVD_LMI_JRBC_IB_VMID_INTERNAL_OFFSET 0x40cf 42 42 #define mmUVD_LMI_JPEG_VMID_INTERNAL_OFFSET 0x40d1 43 - #define mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW_INTERNAL_OFFSET 0x40e8 43 + #define mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW_INTERNAL_OFFSET 0x40e8 44 44 #define mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH_INTERNAL_OFFSET 0x40e9 45 45 #define mmUVD_JRBC_IB_SIZE_INTERNAL_OFFSET 0x4082 46 46 #define mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW_INTERNAL_OFFSET 0x40ec 47 - #define mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH_INTERNAL_OFFSET 0x40ed 47 + #define mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH_INTERNAL_OFFSET 0x40ed 48 48 #define mmUVD_JRBC_RB_COND_RD_TIMER_INTERNAL_OFFSET 0x4085 49 49 #define mmUVD_JRBC_RB_REF_DATA_INTERNAL_OFFSET 0x4084 50 50 #define mmUVD_JRBC_STATUS_INTERNAL_OFFSET 0x4089
+2 -2
drivers/gpu/drm/amd/amdgpu/mmhub_v1_0.c
··· 409 409 CRASH_ON_NO_RETRY_FAULT, 1); 410 410 tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL, 411 411 CRASH_ON_RETRY_FAULT, 1); 412 - } 412 + } 413 413 414 414 WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp); 415 415 } ··· 712 712 uint32_t sec_cnt, ded_cnt; 713 713 714 714 for (i = 0; i < ARRAY_SIZE(mmhub_v1_0_ras_fields); i++) { 715 - if(mmhub_v1_0_ras_fields[i].reg_offset != reg->reg_offset) 715 + if (mmhub_v1_0_ras_fields[i].reg_offset != reg->reg_offset) 716 716 continue; 717 717 718 718 sec_cnt = (value &
+1 -1
drivers/gpu/drm/amd/amdgpu/si.c
··· 1350 1350 1351 1351 static u32 si_get_xclk(struct amdgpu_device *adev) 1352 1352 { 1353 - u32 reference_clock = adev->clock.spll.reference_freq; 1353 + u32 reference_clock = adev->clock.spll.reference_freq; 1354 1354 u32 tmp; 1355 1355 1356 1356 tmp = RREG32(CG_CLKPIN_CNTL_2);
+1 -1
drivers/gpu/drm/amd/amdgpu/si_ih.c
··· 43 43 WREG32(IH_RB_CNTL, ih_rb_cntl); 44 44 adev->irq.ih.enabled = true; 45 45 } 46 - 46 + 47 47 static void si_ih_disable_interrupts(struct amdgpu_device *adev) 48 48 { 49 49 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
+1 -1
drivers/gpu/drm/amd/amdgpu/soc15.c
··· 829 829 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 830 830 #if defined(CONFIG_DRM_AMD_DC) 831 831 else if (amdgpu_device_has_dc_support(adev)) 832 - amdgpu_device_ip_block_add(adev, &dm_ip_block); 832 + amdgpu_device_ip_block_add(adev, &dm_ip_block); 833 833 #endif 834 834 amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block); 835 835 amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);