Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

i2c: Blackfin TWI: fix transfer errors with repeat start

We have a custom BF537 board with an I2C RTC (MAX DS3231) running
uclinux 2007R1 for some time. Recently during migration to 2008R1.5-RC3
we losted access to the RTC. The RTC driver calls 'i2c_transfer()' which
in turns calls 'bfin_twi_master_xfer()' in i2c-bfin-twi.c.

Compared with 2007R1, it looks like the 2008R1.5 version of i2c-bin-twi.c
has a new mode 'TWI_I2C-MODE_REPEAT' which corresponds to the Repeat Start
Condition described in the HRM. However, according to the HRM, at XMIT or
RECV interrupt and when the data count is 0, not only is the RESTART bit
supposed to be set, but MDIR must also be set if the next operation is a
receive sequence, and cleared if not. Currently there is no code that looks
at the I2C_M_RD bit in the flag from the next cur_msg and set/clear the MDIR
flag accordingly at the same time that the RSTART bit is set. Instead, MDIR
is set or cleared (by OR'ing with 0?) after the RESTART bit has been cleared
during handling of MCOMP interrupt.

It appears that this is causing our failure with reading the RTC, as a
quick patch to set/clear MDIR when RESTART is set seem to solve our problem.

Signed-off-by: Frank Shew <fshew@geometrics.com>
Signed-off-by: Sonic Zhang <sonic.zhang@analog.com>
Signed-off-by: Mike Frysinger <vapier@gentoo.org>
Signed-off-by: Bryan Wu <cooloney@kernel.org>
[ben-linux@fluff.org: shorted subject]
Signed-off-by: Ben Dooks <ben-linux@fluff.org>

authored by

Frank Shew and committed by
Ben Dooks
94327d00 57a8f32e

+15 -6
+15 -6
drivers/i2c/busses/i2c-bfin-twi.c
··· 104 104 write_MASTER_CTL(iface, 105 105 read_MASTER_CTL(iface) | STOP); 106 106 else if (iface->cur_mode == TWI_I2C_MODE_REPEAT && 107 - iface->cur_msg+1 < iface->msg_num) 108 - write_MASTER_CTL(iface, 109 - read_MASTER_CTL(iface) | RSTART); 107 + iface->cur_msg + 1 < iface->msg_num) { 108 + if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD) 109 + write_MASTER_CTL(iface, 110 + read_MASTER_CTL(iface) | RSTART | MDIR); 111 + else 112 + write_MASTER_CTL(iface, 113 + (read_MASTER_CTL(iface) | RSTART) & ~MDIR); 114 + } 110 115 SSYNC(); 111 116 /* Clear status */ 112 117 write_INT_STAT(iface, XMTSERV); ··· 139 134 read_MASTER_CTL(iface) | STOP); 140 135 SSYNC(); 141 136 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT && 142 - iface->cur_msg+1 < iface->msg_num) { 143 - write_MASTER_CTL(iface, 144 - read_MASTER_CTL(iface) | RSTART); 137 + iface->cur_msg + 1 < iface->msg_num) { 138 + if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD) 139 + write_MASTER_CTL(iface, 140 + read_MASTER_CTL(iface) | RSTART | MDIR); 141 + else 142 + write_MASTER_CTL(iface, 143 + (read_MASTER_CTL(iface) | RSTART) & ~MDIR); 145 144 SSYNC(); 146 145 } 147 146 /* Clear interrupt source */