Merge tag 'v6.7-rockchip-clkfixes1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip into clk-fixes

Pull Rockchip clk driver fixes for the merge window from Heiko Stuebner:

Fixes for a wrong clockname, a wrong clock-parent, a wrong clock-gate
and finally one new PLL rate for the rk3568 to fix display artifacts
on a handheld devices based on that soc.

* tag 'v6.7-rockchip-clkfixes1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip:
clk: rockchip: rk3128: Fix SCLK_SDMMC's clock name
clk: rockchip: rk3128: Fix aclk_peri_src's parent
clk: rockchip: rk3128: Fix HCLK_OTG gate register
clk: rockchip: rk3568: Add PLL rate for 292.5MHz

+10 -15
+9 -15
drivers/clk/rockchip/clk-rk3128.c
··· 138 138 PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "gpll_div2", "usb480m" }; 139 139 PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "gpll_div2" }; 140 140 141 - PNAME(mux_aclk_peri_src_p) = { "gpll_peri", "cpll_peri", "gpll_div2_peri", "gpll_div3_peri" }; 141 + PNAME(mux_clk_peri_src_p) = { "gpll", "cpll", "gpll_div2", "gpll_div3" }; 142 142 PNAME(mux_mmc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" }; 143 143 PNAME(mux_clk_cif_out_src_p) = { "clk_cif_src", "xin24m" }; 144 144 PNAME(mux_sclk_vop_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" }; ··· 275 275 RK2928_CLKGATE_CON(0), 11, GFLAGS), 276 276 277 277 /* PD_PERI */ 278 - GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED, 278 + COMPOSITE(0, "clk_peri_src", mux_clk_peri_src_p, 0, 279 + RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS, 279 280 RK2928_CLKGATE_CON(2), 0, GFLAGS), 280 - GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED, 281 - RK2928_CLKGATE_CON(2), 0, GFLAGS), 282 - GATE(0, "gpll_div2_peri", "gpll_div2", CLK_IGNORE_UNUSED, 283 - RK2928_CLKGATE_CON(2), 0, GFLAGS), 284 - GATE(0, "gpll_div3_peri", "gpll_div3", CLK_IGNORE_UNUSED, 285 - RK2928_CLKGATE_CON(2), 0, GFLAGS), 286 - COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0, 287 - RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS), 288 - COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0, 281 + 282 + COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", 0, 289 283 RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 290 284 RK2928_CLKGATE_CON(2), 3, GFLAGS), 291 - COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0, 285 + COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", 0, 292 286 RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 293 287 RK2928_CLKGATE_CON(2), 2, GFLAGS), 294 - GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0, 288 + GATE(ACLK_PERI, "aclk_peri", "clk_peri_src", 0, 295 289 RK2928_CLKGATE_CON(2), 1, GFLAGS), 296 290 297 291 GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, ··· 310 316 GATE(SCLK_MIPI_24M, "clk_mipi_24m", "xin24m", CLK_IGNORE_UNUSED, 311 317 RK2928_CLKGATE_CON(2), 15, GFLAGS), 312 318 313 - COMPOSITE(SCLK_SDMMC, "sclk_sdmmc0", mux_mmc_src_p, 0, 319 + COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0, 314 320 RK2928_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS, 315 321 RK2928_CLKGATE_CON(2), 11, GFLAGS), 316 322 ··· 484 490 GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS), 485 491 GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS), 486 492 GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS), 487 - GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 13, GFLAGS), 493 + GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 13, GFLAGS), 488 494 GATE(0, "hclk_peri_ahb", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS), 489 495 GATE(HCLK_SPDIF, "hclk_spdif", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS), 490 496 GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 12, GFLAGS),
+1
drivers/clk/rockchip/clk-rk3568.c
··· 72 72 RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0), 73 73 RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0), 74 74 RK3036_PLL_RATE(297000000, 2, 99, 4, 1, 1, 0), 75 + RK3036_PLL_RATE(292500000, 1, 195, 4, 4, 1, 0), 75 76 RK3036_PLL_RATE(241500000, 2, 161, 4, 2, 1, 0), 76 77 RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0), 77 78 RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),