Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

drm/amdgpu: add mp v13_0_0 ip headers v7

Add mp v13_0_0 register offset and shift masks
header files (Hawking)

Acked-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Hawking Zhang <Hawking.Zhang@amd.com>
Signed-off-by: Likun Gao <Likun.Gao@amd.com>
Reviewed-by: Likun Gao <Likun.Gao@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>

authored by

Hawking Zhang and committed by
Alex Deucher
85a41b42 a8d59943

+1143
+461
drivers/gpu/drm/amd/include/asic_reg/mp/mp_13_0_0_offset.h
··· 1 + /* 2 + * Copyright 2021 Advanced Micro Devices, Inc. 3 + * 4 + * Permission is hereby granted, free of charge, to any person obtaining a 5 + * copy of this software and associated documentation files (the "Software"), 6 + * to deal in the Software without restriction, including without limitation 7 + * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 + * and/or sell copies of the Software, and to permit persons to whom the 9 + * Software is furnished to do so, subject to the following conditions: 10 + * 11 + * The above copyright notice and this permission notice shall be included in 12 + * all copies or substantial portions of the Software. 13 + * 14 + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 + * OTHER DEALINGS IN THE SOFTWARE. 21 + * 22 + */ 23 + #ifndef _mp_13_0_0_OFFSET_HEADER 24 + #define _mp_13_0_0_OFFSET_HEADER 25 + 26 + 27 + // addressBlock: mp_SmuMp0_SmnDec 28 + // base address: 0x0 29 + #define regMP0_SMN_C2PMSG_32 0x0060 30 + #define regMP0_SMN_C2PMSG_32_BASE_IDX 0 31 + #define regMP0_SMN_C2PMSG_33 0x0061 32 + #define regMP0_SMN_C2PMSG_33_BASE_IDX 0 33 + #define regMP0_SMN_C2PMSG_34 0x0062 34 + #define regMP0_SMN_C2PMSG_34_BASE_IDX 0 35 + #define regMP0_SMN_C2PMSG_35 0x0063 36 + #define regMP0_SMN_C2PMSG_35_BASE_IDX 0 37 + #define regMP0_SMN_C2PMSG_36 0x0064 38 + #define regMP0_SMN_C2PMSG_36_BASE_IDX 0 39 + #define regMP0_SMN_C2PMSG_37 0x0065 40 + #define regMP0_SMN_C2PMSG_37_BASE_IDX 0 41 + #define regMP0_SMN_C2PMSG_38 0x0066 42 + #define regMP0_SMN_C2PMSG_38_BASE_IDX 0 43 + #define regMP0_SMN_C2PMSG_39 0x0067 44 + #define regMP0_SMN_C2PMSG_39_BASE_IDX 0 45 + #define regMP0_SMN_C2PMSG_40 0x0068 46 + #define regMP0_SMN_C2PMSG_40_BASE_IDX 0 47 + #define regMP0_SMN_C2PMSG_41 0x0069 48 + #define regMP0_SMN_C2PMSG_41_BASE_IDX 0 49 + #define regMP0_SMN_C2PMSG_42 0x006a 50 + #define regMP0_SMN_C2PMSG_42_BASE_IDX 0 51 + #define regMP0_SMN_C2PMSG_43 0x006b 52 + #define regMP0_SMN_C2PMSG_43_BASE_IDX 0 53 + #define regMP0_SMN_C2PMSG_44 0x006c 54 + #define regMP0_SMN_C2PMSG_44_BASE_IDX 0 55 + #define regMP0_SMN_C2PMSG_45 0x006d 56 + #define regMP0_SMN_C2PMSG_45_BASE_IDX 0 57 + #define regMP0_SMN_C2PMSG_46 0x006e 58 + #define regMP0_SMN_C2PMSG_46_BASE_IDX 0 59 + #define regMP0_SMN_C2PMSG_47 0x006f 60 + #define regMP0_SMN_C2PMSG_47_BASE_IDX 0 61 + #define regMP0_SMN_C2PMSG_48 0x0070 62 + #define regMP0_SMN_C2PMSG_48_BASE_IDX 0 63 + #define regMP0_SMN_C2PMSG_49 0x0071 64 + #define regMP0_SMN_C2PMSG_49_BASE_IDX 0 65 + #define regMP0_SMN_C2PMSG_50 0x0072 66 + #define regMP0_SMN_C2PMSG_50_BASE_IDX 0 67 + #define regMP0_SMN_C2PMSG_51 0x0073 68 + #define regMP0_SMN_C2PMSG_51_BASE_IDX 0 69 + #define regMP0_SMN_C2PMSG_52 0x0074 70 + #define regMP0_SMN_C2PMSG_52_BASE_IDX 0 71 + #define regMP0_SMN_C2PMSG_53 0x0075 72 + #define regMP0_SMN_C2PMSG_53_BASE_IDX 0 73 + #define regMP0_SMN_C2PMSG_54 0x0076 74 + #define regMP0_SMN_C2PMSG_54_BASE_IDX 0 75 + #define regMP0_SMN_C2PMSG_55 0x0077 76 + #define regMP0_SMN_C2PMSG_55_BASE_IDX 0 77 + #define regMP0_SMN_C2PMSG_56 0x0078 78 + #define regMP0_SMN_C2PMSG_56_BASE_IDX 0 79 + #define regMP0_SMN_C2PMSG_57 0x0079 80 + #define regMP0_SMN_C2PMSG_57_BASE_IDX 0 81 + #define regMP0_SMN_C2PMSG_58 0x007a 82 + #define regMP0_SMN_C2PMSG_58_BASE_IDX 0 83 + #define regMP0_SMN_C2PMSG_59 0x007b 84 + #define regMP0_SMN_C2PMSG_59_BASE_IDX 0 85 + #define regMP0_SMN_C2PMSG_60 0x007c 86 + #define regMP0_SMN_C2PMSG_60_BASE_IDX 0 87 + #define regMP0_SMN_C2PMSG_61 0x007d 88 + #define regMP0_SMN_C2PMSG_61_BASE_IDX 0 89 + #define regMP0_SMN_C2PMSG_62 0x007e 90 + #define regMP0_SMN_C2PMSG_62_BASE_IDX 0 91 + #define regMP0_SMN_C2PMSG_63 0x007f 92 + #define regMP0_SMN_C2PMSG_63_BASE_IDX 0 93 + #define regMP0_SMN_C2PMSG_64 0x0080 94 + #define regMP0_SMN_C2PMSG_64_BASE_IDX 0 95 + #define regMP0_SMN_C2PMSG_65 0x0081 96 + #define regMP0_SMN_C2PMSG_65_BASE_IDX 0 97 + #define regMP0_SMN_C2PMSG_66 0x0082 98 + #define regMP0_SMN_C2PMSG_66_BASE_IDX 0 99 + #define regMP0_SMN_C2PMSG_67 0x0083 100 + #define regMP0_SMN_C2PMSG_67_BASE_IDX 0 101 + #define regMP0_SMN_C2PMSG_68 0x0084 102 + #define regMP0_SMN_C2PMSG_68_BASE_IDX 0 103 + #define regMP0_SMN_C2PMSG_69 0x0085 104 + #define regMP0_SMN_C2PMSG_69_BASE_IDX 0 105 + #define regMP0_SMN_C2PMSG_70 0x0086 106 + #define regMP0_SMN_C2PMSG_70_BASE_IDX 0 107 + #define regMP0_SMN_C2PMSG_71 0x0087 108 + #define regMP0_SMN_C2PMSG_71_BASE_IDX 0 109 + #define regMP0_SMN_C2PMSG_72 0x0088 110 + #define regMP0_SMN_C2PMSG_72_BASE_IDX 0 111 + #define regMP0_SMN_C2PMSG_73 0x0089 112 + #define regMP0_SMN_C2PMSG_73_BASE_IDX 0 113 + #define regMP0_SMN_C2PMSG_74 0x008a 114 + #define regMP0_SMN_C2PMSG_74_BASE_IDX 0 115 + #define regMP0_SMN_C2PMSG_75 0x008b 116 + #define regMP0_SMN_C2PMSG_75_BASE_IDX 0 117 + #define regMP0_SMN_C2PMSG_76 0x008c 118 + #define regMP0_SMN_C2PMSG_76_BASE_IDX 0 119 + #define regMP0_SMN_C2PMSG_77 0x008d 120 + #define regMP0_SMN_C2PMSG_77_BASE_IDX 0 121 + #define regMP0_SMN_C2PMSG_78 0x008e 122 + #define regMP0_SMN_C2PMSG_78_BASE_IDX 0 123 + #define regMP0_SMN_C2PMSG_79 0x008f 124 + #define regMP0_SMN_C2PMSG_79_BASE_IDX 0 125 + #define regMP0_SMN_C2PMSG_80 0x0090 126 + #define regMP0_SMN_C2PMSG_80_BASE_IDX 0 127 + #define regMP0_SMN_C2PMSG_81 0x0091 128 + #define regMP0_SMN_C2PMSG_81_BASE_IDX 0 129 + #define regMP0_SMN_C2PMSG_82 0x0092 130 + #define regMP0_SMN_C2PMSG_82_BASE_IDX 0 131 + #define regMP0_SMN_C2PMSG_83 0x0093 132 + #define regMP0_SMN_C2PMSG_83_BASE_IDX 0 133 + #define regMP0_SMN_C2PMSG_84 0x0094 134 + #define regMP0_SMN_C2PMSG_84_BASE_IDX 0 135 + #define regMP0_SMN_C2PMSG_85 0x0095 136 + #define regMP0_SMN_C2PMSG_85_BASE_IDX 0 137 + #define regMP0_SMN_C2PMSG_86 0x0096 138 + #define regMP0_SMN_C2PMSG_86_BASE_IDX 0 139 + #define regMP0_SMN_C2PMSG_87 0x0097 140 + #define regMP0_SMN_C2PMSG_87_BASE_IDX 0 141 + #define regMP0_SMN_C2PMSG_88 0x0098 142 + #define regMP0_SMN_C2PMSG_88_BASE_IDX 0 143 + #define regMP0_SMN_C2PMSG_89 0x0099 144 + #define regMP0_SMN_C2PMSG_89_BASE_IDX 0 145 + #define regMP0_SMN_C2PMSG_90 0x009a 146 + #define regMP0_SMN_C2PMSG_90_BASE_IDX 0 147 + #define regMP0_SMN_C2PMSG_91 0x009b 148 + #define regMP0_SMN_C2PMSG_91_BASE_IDX 0 149 + #define regMP0_SMN_C2PMSG_92 0x009c 150 + #define regMP0_SMN_C2PMSG_92_BASE_IDX 0 151 + #define regMP0_SMN_C2PMSG_93 0x009d 152 + #define regMP0_SMN_C2PMSG_93_BASE_IDX 0 153 + #define regMP0_SMN_C2PMSG_94 0x009e 154 + #define regMP0_SMN_C2PMSG_94_BASE_IDX 0 155 + #define regMP0_SMN_C2PMSG_95 0x009f 156 + #define regMP0_SMN_C2PMSG_95_BASE_IDX 0 157 + #define regMP0_SMN_C2PMSG_96 0x00a0 158 + #define regMP0_SMN_C2PMSG_96_BASE_IDX 0 159 + #define regMP0_SMN_C2PMSG_97 0x00a1 160 + #define regMP0_SMN_C2PMSG_97_BASE_IDX 0 161 + #define regMP0_SMN_C2PMSG_98 0x00a2 162 + #define regMP0_SMN_C2PMSG_98_BASE_IDX 0 163 + #define regMP0_SMN_C2PMSG_99 0x00a3 164 + #define regMP0_SMN_C2PMSG_99_BASE_IDX 0 165 + #define regMP0_SMN_C2PMSG_100 0x00a4 166 + #define regMP0_SMN_C2PMSG_100_BASE_IDX 0 167 + #define regMP0_SMN_C2PMSG_101 0x00a5 168 + #define regMP0_SMN_C2PMSG_101_BASE_IDX 0 169 + #define regMP0_SMN_C2PMSG_102 0x00a6 170 + #define regMP0_SMN_C2PMSG_102_BASE_IDX 0 171 + #define regMP0_SMN_C2PMSG_103 0x00a7 172 + #define regMP0_SMN_C2PMSG_103_BASE_IDX 0 173 + #define regMP0_SMN_IH_CREDIT 0x00c1 174 + #define regMP0_SMN_IH_CREDIT_BASE_IDX 0 175 + #define regMP0_SMN_IH_SW_INT 0x00c2 176 + #define regMP0_SMN_IH_SW_INT_BASE_IDX 0 177 + #define regMP0_SMN_IH_SW_INT_CTRL 0x00c3 178 + #define regMP0_SMN_IH_SW_INT_CTRL_BASE_IDX 0 179 + 180 + 181 + // addressBlock: mp_SmuMp1_SmnDec 182 + // base address: 0x0 183 + #define regMP1_SMN_C2PMSG_32 0x0260 184 + #define regMP1_SMN_C2PMSG_32_BASE_IDX 0 185 + #define regMP1_SMN_C2PMSG_33 0x0261 186 + #define regMP1_SMN_C2PMSG_33_BASE_IDX 0 187 + #define regMP1_SMN_C2PMSG_34 0x0262 188 + #define regMP1_SMN_C2PMSG_34_BASE_IDX 0 189 + #define regMP1_SMN_C2PMSG_35 0x0263 190 + #define regMP1_SMN_C2PMSG_35_BASE_IDX 0 191 + #define regMP1_SMN_C2PMSG_36 0x0264 192 + #define regMP1_SMN_C2PMSG_36_BASE_IDX 0 193 + #define regMP1_SMN_C2PMSG_37 0x0265 194 + #define regMP1_SMN_C2PMSG_37_BASE_IDX 0 195 + #define regMP1_SMN_C2PMSG_38 0x0266 196 + #define regMP1_SMN_C2PMSG_38_BASE_IDX 0 197 + #define regMP1_SMN_C2PMSG_39 0x0267 198 + #define regMP1_SMN_C2PMSG_39_BASE_IDX 0 199 + #define regMP1_SMN_C2PMSG_40 0x0268 200 + #define regMP1_SMN_C2PMSG_40_BASE_IDX 0 201 + #define regMP1_SMN_C2PMSG_41 0x0269 202 + #define regMP1_SMN_C2PMSG_41_BASE_IDX 0 203 + #define regMP1_SMN_C2PMSG_42 0x026a 204 + #define regMP1_SMN_C2PMSG_42_BASE_IDX 0 205 + #define regMP1_SMN_C2PMSG_43 0x026b 206 + #define regMP1_SMN_C2PMSG_43_BASE_IDX 0 207 + #define regMP1_SMN_C2PMSG_44 0x026c 208 + #define regMP1_SMN_C2PMSG_44_BASE_IDX 0 209 + #define regMP1_SMN_C2PMSG_45 0x026d 210 + #define regMP1_SMN_C2PMSG_45_BASE_IDX 0 211 + #define regMP1_SMN_C2PMSG_46 0x026e 212 + #define regMP1_SMN_C2PMSG_46_BASE_IDX 0 213 + #define regMP1_SMN_C2PMSG_47 0x026f 214 + #define regMP1_SMN_C2PMSG_47_BASE_IDX 0 215 + #define regMP1_SMN_C2PMSG_48 0x0270 216 + #define regMP1_SMN_C2PMSG_48_BASE_IDX 0 217 + #define regMP1_SMN_C2PMSG_49 0x0271 218 + #define regMP1_SMN_C2PMSG_49_BASE_IDX 0 219 + #define regMP1_SMN_C2PMSG_50 0x0272 220 + #define regMP1_SMN_C2PMSG_50_BASE_IDX 0 221 + #define regMP1_SMN_C2PMSG_51 0x0273 222 + #define regMP1_SMN_C2PMSG_51_BASE_IDX 0 223 + #define regMP1_SMN_C2PMSG_52 0x0274 224 + #define regMP1_SMN_C2PMSG_52_BASE_IDX 0 225 + #define regMP1_SMN_C2PMSG_53 0x0275 226 + #define regMP1_SMN_C2PMSG_53_BASE_IDX 0 227 + #define regMP1_SMN_C2PMSG_54 0x0276 228 + #define regMP1_SMN_C2PMSG_54_BASE_IDX 0 229 + #define regMP1_SMN_C2PMSG_55 0x0277 230 + #define regMP1_SMN_C2PMSG_55_BASE_IDX 0 231 + #define regMP1_SMN_C2PMSG_56 0x0278 232 + #define regMP1_SMN_C2PMSG_56_BASE_IDX 0 233 + #define regMP1_SMN_C2PMSG_57 0x0279 234 + #define regMP1_SMN_C2PMSG_57_BASE_IDX 0 235 + #define regMP1_SMN_C2PMSG_58 0x027a 236 + #define regMP1_SMN_C2PMSG_58_BASE_IDX 0 237 + #define regMP1_SMN_C2PMSG_59 0x027b 238 + #define regMP1_SMN_C2PMSG_59_BASE_IDX 0 239 + #define regMP1_SMN_C2PMSG_60 0x027c 240 + #define regMP1_SMN_C2PMSG_60_BASE_IDX 0 241 + #define regMP1_SMN_C2PMSG_61 0x027d 242 + #define regMP1_SMN_C2PMSG_61_BASE_IDX 0 243 + #define regMP1_SMN_C2PMSG_62 0x027e 244 + #define regMP1_SMN_C2PMSG_62_BASE_IDX 0 245 + #define regMP1_SMN_C2PMSG_63 0x027f 246 + #define regMP1_SMN_C2PMSG_63_BASE_IDX 0 247 + #define regMP1_SMN_C2PMSG_64 0x0280 248 + #define regMP1_SMN_C2PMSG_64_BASE_IDX 0 249 + #define regMP1_SMN_C2PMSG_65 0x0281 250 + #define regMP1_SMN_C2PMSG_65_BASE_IDX 0 251 + #define regMP1_SMN_C2PMSG_66 0x0282 252 + #define regMP1_SMN_C2PMSG_66_BASE_IDX 0 253 + #define regMP1_SMN_C2PMSG_67 0x0283 254 + #define regMP1_SMN_C2PMSG_67_BASE_IDX 0 255 + #define regMP1_SMN_C2PMSG_68 0x0284 256 + #define regMP1_SMN_C2PMSG_68_BASE_IDX 0 257 + #define regMP1_SMN_C2PMSG_69 0x0285 258 + #define regMP1_SMN_C2PMSG_69_BASE_IDX 0 259 + #define regMP1_SMN_C2PMSG_70 0x0286 260 + #define regMP1_SMN_C2PMSG_70_BASE_IDX 0 261 + #define regMP1_SMN_C2PMSG_71 0x0287 262 + #define regMP1_SMN_C2PMSG_71_BASE_IDX 0 263 + #define regMP1_SMN_C2PMSG_72 0x0288 264 + #define regMP1_SMN_C2PMSG_72_BASE_IDX 0 265 + #define regMP1_SMN_C2PMSG_73 0x0289 266 + #define regMP1_SMN_C2PMSG_73_BASE_IDX 0 267 + #define regMP1_SMN_C2PMSG_74 0x028a 268 + #define regMP1_SMN_C2PMSG_74_BASE_IDX 0 269 + #define regMP1_SMN_C2PMSG_75 0x028b 270 + #define regMP1_SMN_C2PMSG_75_BASE_IDX 0 271 + #define regMP1_SMN_C2PMSG_76 0x028c 272 + #define regMP1_SMN_C2PMSG_76_BASE_IDX 0 273 + #define regMP1_SMN_C2PMSG_77 0x028d 274 + #define regMP1_SMN_C2PMSG_77_BASE_IDX 0 275 + #define regMP1_SMN_C2PMSG_78 0x028e 276 + #define regMP1_SMN_C2PMSG_78_BASE_IDX 0 277 + #define regMP1_SMN_C2PMSG_79 0x028f 278 + #define regMP1_SMN_C2PMSG_79_BASE_IDX 0 279 + #define regMP1_SMN_C2PMSG_80 0x0290 280 + #define regMP1_SMN_C2PMSG_80_BASE_IDX 0 281 + #define regMP1_SMN_C2PMSG_81 0x0291 282 + #define regMP1_SMN_C2PMSG_81_BASE_IDX 0 283 + #define regMP1_SMN_C2PMSG_82 0x0292 284 + #define regMP1_SMN_C2PMSG_82_BASE_IDX 0 285 + #define regMP1_SMN_C2PMSG_83 0x0293 286 + #define regMP1_SMN_C2PMSG_83_BASE_IDX 0 287 + #define regMP1_SMN_C2PMSG_84 0x0294 288 + #define regMP1_SMN_C2PMSG_84_BASE_IDX 0 289 + #define regMP1_SMN_C2PMSG_85 0x0295 290 + #define regMP1_SMN_C2PMSG_85_BASE_IDX 0 291 + #define regMP1_SMN_C2PMSG_86 0x0296 292 + #define regMP1_SMN_C2PMSG_86_BASE_IDX 0 293 + #define regMP1_SMN_C2PMSG_87 0x0297 294 + #define regMP1_SMN_C2PMSG_87_BASE_IDX 0 295 + #define regMP1_SMN_C2PMSG_88 0x0298 296 + #define regMP1_SMN_C2PMSG_88_BASE_IDX 0 297 + #define regMP1_SMN_C2PMSG_89 0x0299 298 + #define regMP1_SMN_C2PMSG_89_BASE_IDX 0 299 + #define regMP1_SMN_C2PMSG_90 0x029a 300 + #define regMP1_SMN_C2PMSG_90_BASE_IDX 0 301 + #define regMP1_SMN_C2PMSG_91 0x029b 302 + #define regMP1_SMN_C2PMSG_91_BASE_IDX 0 303 + #define regMP1_SMN_C2PMSG_92 0x029c 304 + #define regMP1_SMN_C2PMSG_92_BASE_IDX 0 305 + #define regMP1_SMN_C2PMSG_93 0x029d 306 + #define regMP1_SMN_C2PMSG_93_BASE_IDX 0 307 + #define regMP1_SMN_C2PMSG_94 0x029e 308 + #define regMP1_SMN_C2PMSG_94_BASE_IDX 0 309 + #define regMP1_SMN_C2PMSG_95 0x029f 310 + #define regMP1_SMN_C2PMSG_95_BASE_IDX 0 311 + #define regMP1_SMN_C2PMSG_96 0x02a0 312 + #define regMP1_SMN_C2PMSG_96_BASE_IDX 0 313 + #define regMP1_SMN_C2PMSG_97 0x02a1 314 + #define regMP1_SMN_C2PMSG_97_BASE_IDX 0 315 + #define regMP1_SMN_C2PMSG_98 0x02a2 316 + #define regMP1_SMN_C2PMSG_98_BASE_IDX 0 317 + #define regMP1_SMN_C2PMSG_99 0x02a3 318 + #define regMP1_SMN_C2PMSG_99_BASE_IDX 0 319 + #define regMP1_SMN_C2PMSG_100 0x02a4 320 + #define regMP1_SMN_C2PMSG_100_BASE_IDX 0 321 + #define regMP1_SMN_C2PMSG_101 0x02a5 322 + #define regMP1_SMN_C2PMSG_101_BASE_IDX 0 323 + #define regMP1_SMN_C2PMSG_102 0x02a6 324 + #define regMP1_SMN_C2PMSG_102_BASE_IDX 0 325 + #define regMP1_SMN_C2PMSG_103 0x02a7 326 + #define regMP1_SMN_C2PMSG_103_BASE_IDX 0 327 + #define regMP1_SMN_C2PMSG_104 0x02a8 328 + #define regMP1_SMN_C2PMSG_104_BASE_IDX 0 329 + #define regMP1_SMN_C2PMSG_105 0x02a9 330 + #define regMP1_SMN_C2PMSG_105_BASE_IDX 0 331 + #define regMP1_SMN_C2PMSG_106 0x02aa 332 + #define regMP1_SMN_C2PMSG_106_BASE_IDX 0 333 + #define regMP1_SMN_C2PMSG_107 0x02ab 334 + #define regMP1_SMN_C2PMSG_107_BASE_IDX 0 335 + #define regMP1_SMN_C2PMSG_108 0x02ac 336 + #define regMP1_SMN_C2PMSG_108_BASE_IDX 0 337 + #define regMP1_SMN_C2PMSG_109 0x02ad 338 + #define regMP1_SMN_C2PMSG_109_BASE_IDX 0 339 + #define regMP1_SMN_C2PMSG_110 0x02ae 340 + #define regMP1_SMN_C2PMSG_110_BASE_IDX 0 341 + #define regMP1_SMN_C2PMSG_111 0x02af 342 + #define regMP1_SMN_C2PMSG_111_BASE_IDX 0 343 + #define regMP1_SMN_C2PMSG_112 0x02b0 344 + #define regMP1_SMN_C2PMSG_112_BASE_IDX 0 345 + #define regMP1_SMN_C2PMSG_113 0x02b1 346 + #define regMP1_SMN_C2PMSG_113_BASE_IDX 0 347 + #define regMP1_SMN_C2PMSG_114 0x02b2 348 + #define regMP1_SMN_C2PMSG_114_BASE_IDX 0 349 + #define regMP1_SMN_C2PMSG_115 0x02b3 350 + #define regMP1_SMN_C2PMSG_115_BASE_IDX 0 351 + #define regMP1_SMN_C2PMSG_116 0x02b4 352 + #define regMP1_SMN_C2PMSG_116_BASE_IDX 0 353 + #define regMP1_SMN_C2PMSG_117 0x02b5 354 + #define regMP1_SMN_C2PMSG_117_BASE_IDX 0 355 + #define regMP1_SMN_C2PMSG_118 0x02b6 356 + #define regMP1_SMN_C2PMSG_118_BASE_IDX 0 357 + #define regMP1_SMN_C2PMSG_119 0x02b7 358 + #define regMP1_SMN_C2PMSG_119_BASE_IDX 0 359 + #define regMP1_SMN_C2PMSG_120 0x02b8 360 + #define regMP1_SMN_C2PMSG_120_BASE_IDX 0 361 + #define regMP1_SMN_C2PMSG_121 0x02b9 362 + #define regMP1_SMN_C2PMSG_121_BASE_IDX 0 363 + #define regMP1_SMN_C2PMSG_122 0x02ba 364 + #define regMP1_SMN_C2PMSG_122_BASE_IDX 0 365 + #define regMP1_SMN_C2PMSG_123 0x02bb 366 + #define regMP1_SMN_C2PMSG_123_BASE_IDX 0 367 + #define regMP1_SMN_C2PMSG_124 0x02bc 368 + #define regMP1_SMN_C2PMSG_124_BASE_IDX 0 369 + #define regMP1_SMN_C2PMSG_125 0x02bd 370 + #define regMP1_SMN_C2PMSG_125_BASE_IDX 0 371 + #define regMP1_SMN_C2PMSG_126 0x02be 372 + #define regMP1_SMN_C2PMSG_126_BASE_IDX 0 373 + #define regMP1_SMN_C2PMSG_127 0x02bf 374 + #define regMP1_SMN_C2PMSG_127_BASE_IDX 0 375 + #define regMP1_SMN_IH_CREDIT 0x02c1 376 + #define regMP1_SMN_IH_CREDIT_BASE_IDX 0 377 + #define regMP1_SMN_IH_SW_INT 0x02c2 378 + #define regMP1_SMN_IH_SW_INT_BASE_IDX 0 379 + #define regMP1_SMN_IH_SW_INT_CTRL 0x02c3 380 + #define regMP1_SMN_IH_SW_INT_CTRL_BASE_IDX 0 381 + #define regMP1_SMN_FPS_CNT 0x02c4 382 + #define regMP1_SMN_FPS_CNT_BASE_IDX 0 383 + #define regMP1_SMN_PUB_CTRL 0x02c5 384 + #define regMP1_SMN_PUB_CTRL_BASE_IDX 0 385 + #define regMP1_SMN_EXT_SCRATCH0 0x0340 386 + #define regMP1_SMN_EXT_SCRATCH0_BASE_IDX 0 387 + #define regMP1_SMN_EXT_SCRATCH1 0x0341 388 + #define regMP1_SMN_EXT_SCRATCH1_BASE_IDX 0 389 + #define regMP1_SMN_EXT_SCRATCH2 0x0342 390 + #define regMP1_SMN_EXT_SCRATCH2_BASE_IDX 0 391 + #define regMP1_SMN_EXT_SCRATCH3 0x0343 392 + #define regMP1_SMN_EXT_SCRATCH3_BASE_IDX 0 393 + #define regMP1_SMN_EXT_SCRATCH4 0x0344 394 + #define regMP1_SMN_EXT_SCRATCH4_BASE_IDX 0 395 + #define regMP1_SMN_EXT_SCRATCH5 0x0345 396 + #define regMP1_SMN_EXT_SCRATCH5_BASE_IDX 0 397 + #define regMP1_SMN_EXT_SCRATCH6 0x0346 398 + #define regMP1_SMN_EXT_SCRATCH6_BASE_IDX 0 399 + #define regMP1_SMN_EXT_SCRATCH7 0x0347 400 + #define regMP1_SMN_EXT_SCRATCH7_BASE_IDX 0 401 + #define regMP1_SMN_EXT_SCRATCH8 0x0348 402 + #define regMP1_SMN_EXT_SCRATCH8_BASE_IDX 0 403 + #define regMP1_SMN_EXT_SCRATCH10 0x034a 404 + #define regMP1_SMN_EXT_SCRATCH10_BASE_IDX 0 405 + #define regMP1_SMN_EXT_SCRATCH11 0x034b 406 + #define regMP1_SMN_EXT_SCRATCH11_BASE_IDX 0 407 + #define regMP1_SMN_EXT_SCRATCH12 0x034c 408 + #define regMP1_SMN_EXT_SCRATCH12_BASE_IDX 0 409 + #define regMP1_SMN_EXT_SCRATCH13 0x034d 410 + #define regMP1_SMN_EXT_SCRATCH13_BASE_IDX 0 411 + #define regMP1_SMN_EXT_SCRATCH14 0x034e 412 + #define regMP1_SMN_EXT_SCRATCH14_BASE_IDX 0 413 + #define regMP1_SMN_EXT_SCRATCH15 0x034f 414 + #define regMP1_SMN_EXT_SCRATCH15_BASE_IDX 0 415 + #define regMP1_SMN_EXT_SCRATCH16 0x0350 416 + #define regMP1_SMN_EXT_SCRATCH16_BASE_IDX 0 417 + #define regMP1_SMN_EXT_SCRATCH17 0x0351 418 + #define regMP1_SMN_EXT_SCRATCH17_BASE_IDX 0 419 + #define regMP1_SMN_EXT_SCRATCH18 0x0352 420 + #define regMP1_SMN_EXT_SCRATCH18_BASE_IDX 0 421 + #define regMP1_SMN_EXT_SCRATCH19 0x0353 422 + #define regMP1_SMN_EXT_SCRATCH19_BASE_IDX 0 423 + #define regMP1_SMN_EXT_SCRATCH20 0x0354 424 + #define regMP1_SMN_EXT_SCRATCH20_BASE_IDX 0 425 + #define regMP1_SMN_EXT_SCRATCH21 0x0355 426 + #define regMP1_SMN_EXT_SCRATCH21_BASE_IDX 0 427 + #define regMP1_SMN_EXT_SCRATCH22 0x0356 428 + #define regMP1_SMN_EXT_SCRATCH22_BASE_IDX 0 429 + #define regMP1_SMN_EXT_SCRATCH23 0x0357 430 + #define regMP1_SMN_EXT_SCRATCH23_BASE_IDX 0 431 + #define regMP1_SMN_EXT_SCRATCH24 0x0358 432 + #define regMP1_SMN_EXT_SCRATCH24_BASE_IDX 0 433 + #define regMP1_SMN_EXT_SCRATCH25 0x0359 434 + #define regMP1_SMN_EXT_SCRATCH25_BASE_IDX 0 435 + #define regMP1_SMN_EXT_SCRATCH26 0x035a 436 + #define regMP1_SMN_EXT_SCRATCH26_BASE_IDX 0 437 + #define regMP1_SMN_EXT_SCRATCH27 0x035b 438 + #define regMP1_SMN_EXT_SCRATCH27_BASE_IDX 0 439 + #define regMP1_SMN_EXT_SCRATCH28 0x035c 440 + #define regMP1_SMN_EXT_SCRATCH28_BASE_IDX 0 441 + #define regMP1_SMN_EXT_SCRATCH29 0x035d 442 + #define regMP1_SMN_EXT_SCRATCH29_BASE_IDX 0 443 + #define regMP1_SMN_EXT_SCRATCH30 0x035e 444 + #define regMP1_SMN_EXT_SCRATCH30_BASE_IDX 0 445 + #define regMP1_SMN_EXT_SCRATCH31 0x035f 446 + #define regMP1_SMN_EXT_SCRATCH31_BASE_IDX 0 447 + 448 + 449 + // addressBlock: mp_SmuMp1Pub_CruDec 450 + // base address: 0x0 451 + #define regMP1_FIRMWARE_FLAGS 0xbee009 452 + #define regMP1_FIRMWARE_FLAGS_BASE_IDX 0 453 + 454 + 455 + // addressBlock: mp_SmuMpIOPub_CruDec 456 + // base address: 0x0 457 + #define regMPIO_FIRMWARE_FLAGS 0xbee009 458 + #define regMPIO_FIRMWARE_FLAGS_BASE_IDX 0 459 + 460 + 461 + #endif
+682
drivers/gpu/drm/amd/include/asic_reg/mp/mp_13_0_0_sh_mask.h
··· 1 + /* 2 + * Copyright 2021 Advanced Micro Devices, Inc. 3 + * 4 + * Permission is hereby granted, free of charge, to any person obtaining a 5 + * copy of this software and associated documentation files (the "Software"), 6 + * to deal in the Software without restriction, including without limitation 7 + * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 + * and/or sell copies of the Software, and to permit persons to whom the 9 + * Software is furnished to do so, subject to the following conditions: 10 + * 11 + * The above copyright notice and this permission notice shall be included in 12 + * all copies or substantial portions of the Software. 13 + * 14 + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 + * OTHER DEALINGS IN THE SOFTWARE. 21 + * 22 + */ 23 + #ifndef _mp_13_0_0_SH_MASK_HEADER 24 + #define _mp_13_0_0_SH_MASK_HEADER 25 + 26 + 27 + // addressBlock: mp_SmuMp0_SmnDec 28 + //MP0_SMN_C2PMSG_32 29 + #define MP0_SMN_C2PMSG_32__CONTENT__SHIFT 0x0 30 + #define MP0_SMN_C2PMSG_32__CONTENT_MASK 0xFFFFFFFFL 31 + //MP0_SMN_C2PMSG_33 32 + #define MP0_SMN_C2PMSG_33__CONTENT__SHIFT 0x0 33 + #define MP0_SMN_C2PMSG_33__CONTENT_MASK 0xFFFFFFFFL 34 + //MP0_SMN_C2PMSG_34 35 + #define MP0_SMN_C2PMSG_34__CONTENT__SHIFT 0x0 36 + #define MP0_SMN_C2PMSG_34__CONTENT_MASK 0xFFFFFFFFL 37 + //MP0_SMN_C2PMSG_35 38 + #define MP0_SMN_C2PMSG_35__CONTENT__SHIFT 0x0 39 + #define MP0_SMN_C2PMSG_35__CONTENT_MASK 0xFFFFFFFFL 40 + //MP0_SMN_C2PMSG_36 41 + #define MP0_SMN_C2PMSG_36__CONTENT__SHIFT 0x0 42 + #define MP0_SMN_C2PMSG_36__CONTENT_MASK 0xFFFFFFFFL 43 + //MP0_SMN_C2PMSG_37 44 + #define MP0_SMN_C2PMSG_37__CONTENT__SHIFT 0x0 45 + #define MP0_SMN_C2PMSG_37__CONTENT_MASK 0xFFFFFFFFL 46 + //MP0_SMN_C2PMSG_38 47 + #define MP0_SMN_C2PMSG_38__CONTENT__SHIFT 0x0 48 + #define MP0_SMN_C2PMSG_38__CONTENT_MASK 0xFFFFFFFFL 49 + //MP0_SMN_C2PMSG_39 50 + #define MP0_SMN_C2PMSG_39__CONTENT__SHIFT 0x0 51 + #define MP0_SMN_C2PMSG_39__CONTENT_MASK 0xFFFFFFFFL 52 + //MP0_SMN_C2PMSG_40 53 + #define MP0_SMN_C2PMSG_40__CONTENT__SHIFT 0x0 54 + #define MP0_SMN_C2PMSG_40__CONTENT_MASK 0xFFFFFFFFL 55 + //MP0_SMN_C2PMSG_41 56 + #define MP0_SMN_C2PMSG_41__CONTENT__SHIFT 0x0 57 + #define MP0_SMN_C2PMSG_41__CONTENT_MASK 0xFFFFFFFFL 58 + //MP0_SMN_C2PMSG_42 59 + #define MP0_SMN_C2PMSG_42__CONTENT__SHIFT 0x0 60 + #define MP0_SMN_C2PMSG_42__CONTENT_MASK 0xFFFFFFFFL 61 + //MP0_SMN_C2PMSG_43 62 + #define MP0_SMN_C2PMSG_43__CONTENT__SHIFT 0x0 63 + #define MP0_SMN_C2PMSG_43__CONTENT_MASK 0xFFFFFFFFL 64 + //MP0_SMN_C2PMSG_44 65 + #define MP0_SMN_C2PMSG_44__CONTENT__SHIFT 0x0 66 + #define MP0_SMN_C2PMSG_44__CONTENT_MASK 0xFFFFFFFFL 67 + //MP0_SMN_C2PMSG_45 68 + #define MP0_SMN_C2PMSG_45__CONTENT__SHIFT 0x0 69 + #define MP0_SMN_C2PMSG_45__CONTENT_MASK 0xFFFFFFFFL 70 + //MP0_SMN_C2PMSG_46 71 + #define MP0_SMN_C2PMSG_46__CONTENT__SHIFT 0x0 72 + #define MP0_SMN_C2PMSG_46__CONTENT_MASK 0xFFFFFFFFL 73 + //MP0_SMN_C2PMSG_47 74 + #define MP0_SMN_C2PMSG_47__CONTENT__SHIFT 0x0 75 + #define MP0_SMN_C2PMSG_47__CONTENT_MASK 0xFFFFFFFFL 76 + //MP0_SMN_C2PMSG_48 77 + #define MP0_SMN_C2PMSG_48__CONTENT__SHIFT 0x0 78 + #define MP0_SMN_C2PMSG_48__CONTENT_MASK 0xFFFFFFFFL 79 + //MP0_SMN_C2PMSG_49 80 + #define MP0_SMN_C2PMSG_49__CONTENT__SHIFT 0x0 81 + #define MP0_SMN_C2PMSG_49__CONTENT_MASK 0xFFFFFFFFL 82 + //MP0_SMN_C2PMSG_50 83 + #define MP0_SMN_C2PMSG_50__CONTENT__SHIFT 0x0 84 + #define MP0_SMN_C2PMSG_50__CONTENT_MASK 0xFFFFFFFFL 85 + //MP0_SMN_C2PMSG_51 86 + #define MP0_SMN_C2PMSG_51__CONTENT__SHIFT 0x0 87 + #define MP0_SMN_C2PMSG_51__CONTENT_MASK 0xFFFFFFFFL 88 + //MP0_SMN_C2PMSG_52 89 + #define MP0_SMN_C2PMSG_52__CONTENT__SHIFT 0x0 90 + #define MP0_SMN_C2PMSG_52__CONTENT_MASK 0xFFFFFFFFL 91 + //MP0_SMN_C2PMSG_53 92 + #define MP0_SMN_C2PMSG_53__CONTENT__SHIFT 0x0 93 + #define MP0_SMN_C2PMSG_53__CONTENT_MASK 0xFFFFFFFFL 94 + //MP0_SMN_C2PMSG_54 95 + #define MP0_SMN_C2PMSG_54__CONTENT__SHIFT 0x0 96 + #define MP0_SMN_C2PMSG_54__CONTENT_MASK 0xFFFFFFFFL 97 + //MP0_SMN_C2PMSG_55 98 + #define MP0_SMN_C2PMSG_55__CONTENT__SHIFT 0x0 99 + #define MP0_SMN_C2PMSG_55__CONTENT_MASK 0xFFFFFFFFL 100 + //MP0_SMN_C2PMSG_56 101 + #define MP0_SMN_C2PMSG_56__CONTENT__SHIFT 0x0 102 + #define MP0_SMN_C2PMSG_56__CONTENT_MASK 0xFFFFFFFFL 103 + //MP0_SMN_C2PMSG_57 104 + #define MP0_SMN_C2PMSG_57__CONTENT__SHIFT 0x0 105 + #define MP0_SMN_C2PMSG_57__CONTENT_MASK 0xFFFFFFFFL 106 + //MP0_SMN_C2PMSG_58 107 + #define MP0_SMN_C2PMSG_58__CONTENT__SHIFT 0x0 108 + #define MP0_SMN_C2PMSG_58__CONTENT_MASK 0xFFFFFFFFL 109 + //MP0_SMN_C2PMSG_59 110 + #define MP0_SMN_C2PMSG_59__CONTENT__SHIFT 0x0 111 + #define MP0_SMN_C2PMSG_59__CONTENT_MASK 0xFFFFFFFFL 112 + //MP0_SMN_C2PMSG_60 113 + #define MP0_SMN_C2PMSG_60__CONTENT__SHIFT 0x0 114 + #define MP0_SMN_C2PMSG_60__CONTENT_MASK 0xFFFFFFFFL 115 + //MP0_SMN_C2PMSG_61 116 + #define MP0_SMN_C2PMSG_61__CONTENT__SHIFT 0x0 117 + #define MP0_SMN_C2PMSG_61__CONTENT_MASK 0xFFFFFFFFL 118 + //MP0_SMN_C2PMSG_62 119 + #define MP0_SMN_C2PMSG_62__CONTENT__SHIFT 0x0 120 + #define MP0_SMN_C2PMSG_62__CONTENT_MASK 0xFFFFFFFFL 121 + //MP0_SMN_C2PMSG_63 122 + #define MP0_SMN_C2PMSG_63__CONTENT__SHIFT 0x0 123 + #define MP0_SMN_C2PMSG_63__CONTENT_MASK 0xFFFFFFFFL 124 + //MP0_SMN_C2PMSG_64 125 + #define MP0_SMN_C2PMSG_64__CONTENT__SHIFT 0x0 126 + #define MP0_SMN_C2PMSG_64__CONTENT_MASK 0xFFFFFFFFL 127 + //MP0_SMN_C2PMSG_65 128 + #define MP0_SMN_C2PMSG_65__CONTENT__SHIFT 0x0 129 + #define MP0_SMN_C2PMSG_65__CONTENT_MASK 0xFFFFFFFFL 130 + //MP0_SMN_C2PMSG_66 131 + #define MP0_SMN_C2PMSG_66__CONTENT__SHIFT 0x0 132 + #define MP0_SMN_C2PMSG_66__CONTENT_MASK 0xFFFFFFFFL 133 + //MP0_SMN_C2PMSG_67 134 + #define MP0_SMN_C2PMSG_67__CONTENT__SHIFT 0x0 135 + #define MP0_SMN_C2PMSG_67__CONTENT_MASK 0xFFFFFFFFL 136 + //MP0_SMN_C2PMSG_68 137 + #define MP0_SMN_C2PMSG_68__CONTENT__SHIFT 0x0 138 + #define MP0_SMN_C2PMSG_68__CONTENT_MASK 0xFFFFFFFFL 139 + //MP0_SMN_C2PMSG_69 140 + #define MP0_SMN_C2PMSG_69__CONTENT__SHIFT 0x0 141 + #define MP0_SMN_C2PMSG_69__CONTENT_MASK 0xFFFFFFFFL 142 + //MP0_SMN_C2PMSG_70 143 + #define MP0_SMN_C2PMSG_70__CONTENT__SHIFT 0x0 144 + #define MP0_SMN_C2PMSG_70__CONTENT_MASK 0xFFFFFFFFL 145 + //MP0_SMN_C2PMSG_71 146 + #define MP0_SMN_C2PMSG_71__CONTENT__SHIFT 0x0 147 + #define MP0_SMN_C2PMSG_71__CONTENT_MASK 0xFFFFFFFFL 148 + //MP0_SMN_C2PMSG_72 149 + #define MP0_SMN_C2PMSG_72__CONTENT__SHIFT 0x0 150 + #define MP0_SMN_C2PMSG_72__CONTENT_MASK 0xFFFFFFFFL 151 + //MP0_SMN_C2PMSG_73 152 + #define MP0_SMN_C2PMSG_73__CONTENT__SHIFT 0x0 153 + #define MP0_SMN_C2PMSG_73__CONTENT_MASK 0xFFFFFFFFL 154 + //MP0_SMN_C2PMSG_74 155 + #define MP0_SMN_C2PMSG_74__CONTENT__SHIFT 0x0 156 + #define MP0_SMN_C2PMSG_74__CONTENT_MASK 0xFFFFFFFFL 157 + //MP0_SMN_C2PMSG_75 158 + #define MP0_SMN_C2PMSG_75__CONTENT__SHIFT 0x0 159 + #define MP0_SMN_C2PMSG_75__CONTENT_MASK 0xFFFFFFFFL 160 + //MP0_SMN_C2PMSG_76 161 + #define MP0_SMN_C2PMSG_76__CONTENT__SHIFT 0x0 162 + #define MP0_SMN_C2PMSG_76__CONTENT_MASK 0xFFFFFFFFL 163 + //MP0_SMN_C2PMSG_77 164 + #define MP0_SMN_C2PMSG_77__CONTENT__SHIFT 0x0 165 + #define MP0_SMN_C2PMSG_77__CONTENT_MASK 0xFFFFFFFFL 166 + //MP0_SMN_C2PMSG_78 167 + #define MP0_SMN_C2PMSG_78__CONTENT__SHIFT 0x0 168 + #define MP0_SMN_C2PMSG_78__CONTENT_MASK 0xFFFFFFFFL 169 + //MP0_SMN_C2PMSG_79 170 + #define MP0_SMN_C2PMSG_79__CONTENT__SHIFT 0x0 171 + #define MP0_SMN_C2PMSG_79__CONTENT_MASK 0xFFFFFFFFL 172 + //MP0_SMN_C2PMSG_80 173 + #define MP0_SMN_C2PMSG_80__CONTENT__SHIFT 0x0 174 + #define MP0_SMN_C2PMSG_80__CONTENT_MASK 0xFFFFFFFFL 175 + //MP0_SMN_C2PMSG_81 176 + #define MP0_SMN_C2PMSG_81__CONTENT__SHIFT 0x0 177 + #define MP0_SMN_C2PMSG_81__CONTENT_MASK 0xFFFFFFFFL 178 + //MP0_SMN_C2PMSG_82 179 + #define MP0_SMN_C2PMSG_82__CONTENT__SHIFT 0x0 180 + #define MP0_SMN_C2PMSG_82__CONTENT_MASK 0xFFFFFFFFL 181 + //MP0_SMN_C2PMSG_83 182 + #define MP0_SMN_C2PMSG_83__CONTENT__SHIFT 0x0 183 + #define MP0_SMN_C2PMSG_83__CONTENT_MASK 0xFFFFFFFFL 184 + //MP0_SMN_C2PMSG_84 185 + #define MP0_SMN_C2PMSG_84__CONTENT__SHIFT 0x0 186 + #define MP0_SMN_C2PMSG_84__CONTENT_MASK 0xFFFFFFFFL 187 + //MP0_SMN_C2PMSG_85 188 + #define MP0_SMN_C2PMSG_85__CONTENT__SHIFT 0x0 189 + #define MP0_SMN_C2PMSG_85__CONTENT_MASK 0xFFFFFFFFL 190 + //MP0_SMN_C2PMSG_86 191 + #define MP0_SMN_C2PMSG_86__CONTENT__SHIFT 0x0 192 + #define MP0_SMN_C2PMSG_86__CONTENT_MASK 0xFFFFFFFFL 193 + //MP0_SMN_C2PMSG_87 194 + #define MP0_SMN_C2PMSG_87__CONTENT__SHIFT 0x0 195 + #define MP0_SMN_C2PMSG_87__CONTENT_MASK 0xFFFFFFFFL 196 + //MP0_SMN_C2PMSG_88 197 + #define MP0_SMN_C2PMSG_88__CONTENT__SHIFT 0x0 198 + #define MP0_SMN_C2PMSG_88__CONTENT_MASK 0xFFFFFFFFL 199 + //MP0_SMN_C2PMSG_89 200 + #define MP0_SMN_C2PMSG_89__CONTENT__SHIFT 0x0 201 + #define MP0_SMN_C2PMSG_89__CONTENT_MASK 0xFFFFFFFFL 202 + //MP0_SMN_C2PMSG_90 203 + #define MP0_SMN_C2PMSG_90__CONTENT__SHIFT 0x0 204 + #define MP0_SMN_C2PMSG_90__CONTENT_MASK 0xFFFFFFFFL 205 + //MP0_SMN_C2PMSG_91 206 + #define MP0_SMN_C2PMSG_91__CONTENT__SHIFT 0x0 207 + #define MP0_SMN_C2PMSG_91__CONTENT_MASK 0xFFFFFFFFL 208 + //MP0_SMN_C2PMSG_92 209 + #define MP0_SMN_C2PMSG_92__CONTENT__SHIFT 0x0 210 + #define MP0_SMN_C2PMSG_92__CONTENT_MASK 0xFFFFFFFFL 211 + //MP0_SMN_C2PMSG_93 212 + #define MP0_SMN_C2PMSG_93__CONTENT__SHIFT 0x0 213 + #define MP0_SMN_C2PMSG_93__CONTENT_MASK 0xFFFFFFFFL 214 + //MP0_SMN_C2PMSG_94 215 + #define MP0_SMN_C2PMSG_94__CONTENT__SHIFT 0x0 216 + #define MP0_SMN_C2PMSG_94__CONTENT_MASK 0xFFFFFFFFL 217 + //MP0_SMN_C2PMSG_95 218 + #define MP0_SMN_C2PMSG_95__CONTENT__SHIFT 0x0 219 + #define MP0_SMN_C2PMSG_95__CONTENT_MASK 0xFFFFFFFFL 220 + //MP0_SMN_C2PMSG_96 221 + #define MP0_SMN_C2PMSG_96__CONTENT__SHIFT 0x0 222 + #define MP0_SMN_C2PMSG_96__CONTENT_MASK 0xFFFFFFFFL 223 + //MP0_SMN_C2PMSG_97 224 + #define MP0_SMN_C2PMSG_97__CONTENT__SHIFT 0x0 225 + #define MP0_SMN_C2PMSG_97__CONTENT_MASK 0xFFFFFFFFL 226 + //MP0_SMN_C2PMSG_98 227 + #define MP0_SMN_C2PMSG_98__CONTENT__SHIFT 0x0 228 + #define MP0_SMN_C2PMSG_98__CONTENT_MASK 0xFFFFFFFFL 229 + //MP0_SMN_C2PMSG_99 230 + #define MP0_SMN_C2PMSG_99__CONTENT__SHIFT 0x0 231 + #define MP0_SMN_C2PMSG_99__CONTENT_MASK 0xFFFFFFFFL 232 + //MP0_SMN_C2PMSG_100 233 + #define MP0_SMN_C2PMSG_100__CONTENT__SHIFT 0x0 234 + #define MP0_SMN_C2PMSG_100__CONTENT_MASK 0xFFFFFFFFL 235 + //MP0_SMN_C2PMSG_101 236 + #define MP0_SMN_C2PMSG_101__CONTENT__SHIFT 0x0 237 + #define MP0_SMN_C2PMSG_101__CONTENT_MASK 0xFFFFFFFFL 238 + //MP0_SMN_C2PMSG_102 239 + #define MP0_SMN_C2PMSG_102__CONTENT__SHIFT 0x0 240 + #define MP0_SMN_C2PMSG_102__CONTENT_MASK 0xFFFFFFFFL 241 + //MP0_SMN_C2PMSG_103 242 + #define MP0_SMN_C2PMSG_103__CONTENT__SHIFT 0x0 243 + #define MP0_SMN_C2PMSG_103__CONTENT_MASK 0xFFFFFFFFL 244 + //MP0_SMN_IH_CREDIT 245 + #define MP0_SMN_IH_CREDIT__CREDIT_VALUE__SHIFT 0x0 246 + #define MP0_SMN_IH_CREDIT__CLIENT_ID__SHIFT 0x10 247 + #define MP0_SMN_IH_CREDIT__CREDIT_VALUE_MASK 0x00000003L 248 + #define MP0_SMN_IH_CREDIT__CLIENT_ID_MASK 0x00FF0000L 249 + //MP0_SMN_IH_SW_INT 250 + #define MP0_SMN_IH_SW_INT__ID__SHIFT 0x0 251 + #define MP0_SMN_IH_SW_INT__VALID__SHIFT 0x8 252 + #define MP0_SMN_IH_SW_INT__ID_MASK 0x000000FFL 253 + #define MP0_SMN_IH_SW_INT__VALID_MASK 0x00000100L 254 + //MP0_SMN_IH_SW_INT_CTRL 255 + #define MP0_SMN_IH_SW_INT_CTRL__INT_MASK__SHIFT 0x0 256 + #define MP0_SMN_IH_SW_INT_CTRL__INT_ACK__SHIFT 0x8 257 + #define MP0_SMN_IH_SW_INT_CTRL__INT_MASK_MASK 0x00000001L 258 + #define MP0_SMN_IH_SW_INT_CTRL__INT_ACK_MASK 0x00000100L 259 + 260 + 261 + // addressBlock: mp_SmuMp1_SmnDec 262 + //MP1_SMN_C2PMSG_32 263 + #define MP1_SMN_C2PMSG_32__CONTENT__SHIFT 0x0 264 + #define MP1_SMN_C2PMSG_32__CONTENT_MASK 0xFFFFFFFFL 265 + //MP1_SMN_C2PMSG_33 266 + #define MP1_SMN_C2PMSG_33__CONTENT__SHIFT 0x0 267 + #define MP1_SMN_C2PMSG_33__CONTENT_MASK 0xFFFFFFFFL 268 + //MP1_SMN_C2PMSG_34 269 + #define MP1_SMN_C2PMSG_34__CONTENT__SHIFT 0x0 270 + #define MP1_SMN_C2PMSG_34__CONTENT_MASK 0xFFFFFFFFL 271 + //MP1_SMN_C2PMSG_35 272 + #define MP1_SMN_C2PMSG_35__CONTENT__SHIFT 0x0 273 + #define MP1_SMN_C2PMSG_35__CONTENT_MASK 0xFFFFFFFFL 274 + //MP1_SMN_C2PMSG_36 275 + #define MP1_SMN_C2PMSG_36__CONTENT__SHIFT 0x0 276 + #define MP1_SMN_C2PMSG_36__CONTENT_MASK 0xFFFFFFFFL 277 + //MP1_SMN_C2PMSG_37 278 + #define MP1_SMN_C2PMSG_37__CONTENT__SHIFT 0x0 279 + #define MP1_SMN_C2PMSG_37__CONTENT_MASK 0xFFFFFFFFL 280 + //MP1_SMN_C2PMSG_38 281 + #define MP1_SMN_C2PMSG_38__CONTENT__SHIFT 0x0 282 + #define MP1_SMN_C2PMSG_38__CONTENT_MASK 0xFFFFFFFFL 283 + //MP1_SMN_C2PMSG_39 284 + #define MP1_SMN_C2PMSG_39__CONTENT__SHIFT 0x0 285 + #define MP1_SMN_C2PMSG_39__CONTENT_MASK 0xFFFFFFFFL 286 + //MP1_SMN_C2PMSG_40 287 + #define MP1_SMN_C2PMSG_40__CONTENT__SHIFT 0x0 288 + #define MP1_SMN_C2PMSG_40__CONTENT_MASK 0xFFFFFFFFL 289 + //MP1_SMN_C2PMSG_41 290 + #define MP1_SMN_C2PMSG_41__CONTENT__SHIFT 0x0 291 + #define MP1_SMN_C2PMSG_41__CONTENT_MASK 0xFFFFFFFFL 292 + //MP1_SMN_C2PMSG_42 293 + #define MP1_SMN_C2PMSG_42__CONTENT__SHIFT 0x0 294 + #define MP1_SMN_C2PMSG_42__CONTENT_MASK 0xFFFFFFFFL 295 + //MP1_SMN_C2PMSG_43 296 + #define MP1_SMN_C2PMSG_43__CONTENT__SHIFT 0x0 297 + #define MP1_SMN_C2PMSG_43__CONTENT_MASK 0xFFFFFFFFL 298 + //MP1_SMN_C2PMSG_44 299 + #define MP1_SMN_C2PMSG_44__CONTENT__SHIFT 0x0 300 + #define MP1_SMN_C2PMSG_44__CONTENT_MASK 0xFFFFFFFFL 301 + //MP1_SMN_C2PMSG_45 302 + #define MP1_SMN_C2PMSG_45__CONTENT__SHIFT 0x0 303 + #define MP1_SMN_C2PMSG_45__CONTENT_MASK 0xFFFFFFFFL 304 + //MP1_SMN_C2PMSG_46 305 + #define MP1_SMN_C2PMSG_46__CONTENT__SHIFT 0x0 306 + #define MP1_SMN_C2PMSG_46__CONTENT_MASK 0xFFFFFFFFL 307 + //MP1_SMN_C2PMSG_47 308 + #define MP1_SMN_C2PMSG_47__CONTENT__SHIFT 0x0 309 + #define MP1_SMN_C2PMSG_47__CONTENT_MASK 0xFFFFFFFFL 310 + //MP1_SMN_C2PMSG_48 311 + #define MP1_SMN_C2PMSG_48__CONTENT__SHIFT 0x0 312 + #define MP1_SMN_C2PMSG_48__CONTENT_MASK 0xFFFFFFFFL 313 + //MP1_SMN_C2PMSG_49 314 + #define MP1_SMN_C2PMSG_49__CONTENT__SHIFT 0x0 315 + #define MP1_SMN_C2PMSG_49__CONTENT_MASK 0xFFFFFFFFL 316 + //MP1_SMN_C2PMSG_50 317 + #define MP1_SMN_C2PMSG_50__CONTENT__SHIFT 0x0 318 + #define MP1_SMN_C2PMSG_50__CONTENT_MASK 0xFFFFFFFFL 319 + //MP1_SMN_C2PMSG_51 320 + #define MP1_SMN_C2PMSG_51__CONTENT__SHIFT 0x0 321 + #define MP1_SMN_C2PMSG_51__CONTENT_MASK 0xFFFFFFFFL 322 + //MP1_SMN_C2PMSG_52 323 + #define MP1_SMN_C2PMSG_52__CONTENT__SHIFT 0x0 324 + #define MP1_SMN_C2PMSG_52__CONTENT_MASK 0xFFFFFFFFL 325 + //MP1_SMN_C2PMSG_53 326 + #define MP1_SMN_C2PMSG_53__CONTENT__SHIFT 0x0 327 + #define MP1_SMN_C2PMSG_53__CONTENT_MASK 0xFFFFFFFFL 328 + //MP1_SMN_C2PMSG_54 329 + #define MP1_SMN_C2PMSG_54__CONTENT__SHIFT 0x0 330 + #define MP1_SMN_C2PMSG_54__CONTENT_MASK 0xFFFFFFFFL 331 + //MP1_SMN_C2PMSG_55 332 + #define MP1_SMN_C2PMSG_55__CONTENT__SHIFT 0x0 333 + #define MP1_SMN_C2PMSG_55__CONTENT_MASK 0xFFFFFFFFL 334 + //MP1_SMN_C2PMSG_56 335 + #define MP1_SMN_C2PMSG_56__CONTENT__SHIFT 0x0 336 + #define MP1_SMN_C2PMSG_56__CONTENT_MASK 0xFFFFFFFFL 337 + //MP1_SMN_C2PMSG_57 338 + #define MP1_SMN_C2PMSG_57__CONTENT__SHIFT 0x0 339 + #define MP1_SMN_C2PMSG_57__CONTENT_MASK 0xFFFFFFFFL 340 + //MP1_SMN_C2PMSG_58 341 + #define MP1_SMN_C2PMSG_58__CONTENT__SHIFT 0x0 342 + #define MP1_SMN_C2PMSG_58__CONTENT_MASK 0xFFFFFFFFL 343 + //MP1_SMN_C2PMSG_59 344 + #define MP1_SMN_C2PMSG_59__CONTENT__SHIFT 0x0 345 + #define MP1_SMN_C2PMSG_59__CONTENT_MASK 0xFFFFFFFFL 346 + //MP1_SMN_C2PMSG_60 347 + #define MP1_SMN_C2PMSG_60__CONTENT__SHIFT 0x0 348 + #define MP1_SMN_C2PMSG_60__CONTENT_MASK 0xFFFFFFFFL 349 + //MP1_SMN_C2PMSG_61 350 + #define MP1_SMN_C2PMSG_61__CONTENT__SHIFT 0x0 351 + #define MP1_SMN_C2PMSG_61__CONTENT_MASK 0xFFFFFFFFL 352 + //MP1_SMN_C2PMSG_62 353 + #define MP1_SMN_C2PMSG_62__CONTENT__SHIFT 0x0 354 + #define MP1_SMN_C2PMSG_62__CONTENT_MASK 0xFFFFFFFFL 355 + //MP1_SMN_C2PMSG_63 356 + #define MP1_SMN_C2PMSG_63__CONTENT__SHIFT 0x0 357 + #define MP1_SMN_C2PMSG_63__CONTENT_MASK 0xFFFFFFFFL 358 + //MP1_SMN_C2PMSG_64 359 + #define MP1_SMN_C2PMSG_64__CONTENT__SHIFT 0x0 360 + #define MP1_SMN_C2PMSG_64__CONTENT_MASK 0xFFFFFFFFL 361 + //MP1_SMN_C2PMSG_65 362 + #define MP1_SMN_C2PMSG_65__CONTENT__SHIFT 0x0 363 + #define MP1_SMN_C2PMSG_65__CONTENT_MASK 0xFFFFFFFFL 364 + //MP1_SMN_C2PMSG_66 365 + #define MP1_SMN_C2PMSG_66__CONTENT__SHIFT 0x0 366 + #define MP1_SMN_C2PMSG_66__CONTENT_MASK 0xFFFFFFFFL 367 + //MP1_SMN_C2PMSG_67 368 + #define MP1_SMN_C2PMSG_67__CONTENT__SHIFT 0x0 369 + #define MP1_SMN_C2PMSG_67__CONTENT_MASK 0xFFFFFFFFL 370 + //MP1_SMN_C2PMSG_68 371 + #define MP1_SMN_C2PMSG_68__CONTENT__SHIFT 0x0 372 + #define MP1_SMN_C2PMSG_68__CONTENT_MASK 0xFFFFFFFFL 373 + //MP1_SMN_C2PMSG_69 374 + #define MP1_SMN_C2PMSG_69__CONTENT__SHIFT 0x0 375 + #define MP1_SMN_C2PMSG_69__CONTENT_MASK 0xFFFFFFFFL 376 + //MP1_SMN_C2PMSG_70 377 + #define MP1_SMN_C2PMSG_70__CONTENT__SHIFT 0x0 378 + #define MP1_SMN_C2PMSG_70__CONTENT_MASK 0xFFFFFFFFL 379 + //MP1_SMN_C2PMSG_71 380 + #define MP1_SMN_C2PMSG_71__CONTENT__SHIFT 0x0 381 + #define MP1_SMN_C2PMSG_71__CONTENT_MASK 0xFFFFFFFFL 382 + //MP1_SMN_C2PMSG_72 383 + #define MP1_SMN_C2PMSG_72__CONTENT__SHIFT 0x0 384 + #define MP1_SMN_C2PMSG_72__CONTENT_MASK 0xFFFFFFFFL 385 + //MP1_SMN_C2PMSG_73 386 + #define MP1_SMN_C2PMSG_73__CONTENT__SHIFT 0x0 387 + #define MP1_SMN_C2PMSG_73__CONTENT_MASK 0xFFFFFFFFL 388 + //MP1_SMN_C2PMSG_74 389 + #define MP1_SMN_C2PMSG_74__CONTENT__SHIFT 0x0 390 + #define MP1_SMN_C2PMSG_74__CONTENT_MASK 0xFFFFFFFFL 391 + //MP1_SMN_C2PMSG_75 392 + #define MP1_SMN_C2PMSG_75__CONTENT__SHIFT 0x0 393 + #define MP1_SMN_C2PMSG_75__CONTENT_MASK 0xFFFFFFFFL 394 + //MP1_SMN_C2PMSG_76 395 + #define MP1_SMN_C2PMSG_76__CONTENT__SHIFT 0x0 396 + #define MP1_SMN_C2PMSG_76__CONTENT_MASK 0xFFFFFFFFL 397 + //MP1_SMN_C2PMSG_77 398 + #define MP1_SMN_C2PMSG_77__CONTENT__SHIFT 0x0 399 + #define MP1_SMN_C2PMSG_77__CONTENT_MASK 0xFFFFFFFFL 400 + //MP1_SMN_C2PMSG_78 401 + #define MP1_SMN_C2PMSG_78__CONTENT__SHIFT 0x0 402 + #define MP1_SMN_C2PMSG_78__CONTENT_MASK 0xFFFFFFFFL 403 + //MP1_SMN_C2PMSG_79 404 + #define MP1_SMN_C2PMSG_79__CONTENT__SHIFT 0x0 405 + #define MP1_SMN_C2PMSG_79__CONTENT_MASK 0xFFFFFFFFL 406 + //MP1_SMN_C2PMSG_80 407 + #define MP1_SMN_C2PMSG_80__CONTENT__SHIFT 0x0 408 + #define MP1_SMN_C2PMSG_80__CONTENT_MASK 0xFFFFFFFFL 409 + //MP1_SMN_C2PMSG_81 410 + #define MP1_SMN_C2PMSG_81__CONTENT__SHIFT 0x0 411 + #define MP1_SMN_C2PMSG_81__CONTENT_MASK 0xFFFFFFFFL 412 + //MP1_SMN_C2PMSG_82 413 + #define MP1_SMN_C2PMSG_82__CONTENT__SHIFT 0x0 414 + #define MP1_SMN_C2PMSG_82__CONTENT_MASK 0xFFFFFFFFL 415 + //MP1_SMN_C2PMSG_83 416 + #define MP1_SMN_C2PMSG_83__CONTENT__SHIFT 0x0 417 + #define MP1_SMN_C2PMSG_83__CONTENT_MASK 0xFFFFFFFFL 418 + //MP1_SMN_C2PMSG_84 419 + #define MP1_SMN_C2PMSG_84__CONTENT__SHIFT 0x0 420 + #define MP1_SMN_C2PMSG_84__CONTENT_MASK 0xFFFFFFFFL 421 + //MP1_SMN_C2PMSG_85 422 + #define MP1_SMN_C2PMSG_85__CONTENT__SHIFT 0x0 423 + #define MP1_SMN_C2PMSG_85__CONTENT_MASK 0xFFFFFFFFL 424 + //MP1_SMN_C2PMSG_86 425 + #define MP1_SMN_C2PMSG_86__CONTENT__SHIFT 0x0 426 + #define MP1_SMN_C2PMSG_86__CONTENT_MASK 0xFFFFFFFFL 427 + //MP1_SMN_C2PMSG_87 428 + #define MP1_SMN_C2PMSG_87__CONTENT__SHIFT 0x0 429 + #define MP1_SMN_C2PMSG_87__CONTENT_MASK 0xFFFFFFFFL 430 + //MP1_SMN_C2PMSG_88 431 + #define MP1_SMN_C2PMSG_88__CONTENT__SHIFT 0x0 432 + #define MP1_SMN_C2PMSG_88__CONTENT_MASK 0xFFFFFFFFL 433 + //MP1_SMN_C2PMSG_89 434 + #define MP1_SMN_C2PMSG_89__CONTENT__SHIFT 0x0 435 + #define MP1_SMN_C2PMSG_89__CONTENT_MASK 0xFFFFFFFFL 436 + //MP1_SMN_C2PMSG_90 437 + #define MP1_SMN_C2PMSG_90__CONTENT__SHIFT 0x0 438 + #define MP1_SMN_C2PMSG_90__CONTENT_MASK 0xFFFFFFFFL 439 + //MP1_SMN_C2PMSG_91 440 + #define MP1_SMN_C2PMSG_91__CONTENT__SHIFT 0x0 441 + #define MP1_SMN_C2PMSG_91__CONTENT_MASK 0xFFFFFFFFL 442 + //MP1_SMN_C2PMSG_92 443 + #define MP1_SMN_C2PMSG_92__CONTENT__SHIFT 0x0 444 + #define MP1_SMN_C2PMSG_92__CONTENT_MASK 0xFFFFFFFFL 445 + //MP1_SMN_C2PMSG_93 446 + #define MP1_SMN_C2PMSG_93__CONTENT__SHIFT 0x0 447 + #define MP1_SMN_C2PMSG_93__CONTENT_MASK 0xFFFFFFFFL 448 + //MP1_SMN_C2PMSG_94 449 + #define MP1_SMN_C2PMSG_94__CONTENT__SHIFT 0x0 450 + #define MP1_SMN_C2PMSG_94__CONTENT_MASK 0xFFFFFFFFL 451 + //MP1_SMN_C2PMSG_95 452 + #define MP1_SMN_C2PMSG_95__CONTENT__SHIFT 0x0 453 + #define MP1_SMN_C2PMSG_95__CONTENT_MASK 0xFFFFFFFFL 454 + //MP1_SMN_C2PMSG_96 455 + #define MP1_SMN_C2PMSG_96__CONTENT__SHIFT 0x0 456 + #define MP1_SMN_C2PMSG_96__CONTENT_MASK 0xFFFFFFFFL 457 + //MP1_SMN_C2PMSG_97 458 + #define MP1_SMN_C2PMSG_97__CONTENT__SHIFT 0x0 459 + #define MP1_SMN_C2PMSG_97__CONTENT_MASK 0xFFFFFFFFL 460 + //MP1_SMN_C2PMSG_98 461 + #define MP1_SMN_C2PMSG_98__CONTENT__SHIFT 0x0 462 + #define MP1_SMN_C2PMSG_98__CONTENT_MASK 0xFFFFFFFFL 463 + //MP1_SMN_C2PMSG_99 464 + #define MP1_SMN_C2PMSG_99__CONTENT__SHIFT 0x0 465 + #define MP1_SMN_C2PMSG_99__CONTENT_MASK 0xFFFFFFFFL 466 + //MP1_SMN_C2PMSG_100 467 + #define MP1_SMN_C2PMSG_100__CONTENT__SHIFT 0x0 468 + #define MP1_SMN_C2PMSG_100__CONTENT_MASK 0xFFFFFFFFL 469 + //MP1_SMN_C2PMSG_101 470 + #define MP1_SMN_C2PMSG_101__CONTENT__SHIFT 0x0 471 + #define MP1_SMN_C2PMSG_101__CONTENT_MASK 0xFFFFFFFFL 472 + //MP1_SMN_C2PMSG_102 473 + #define MP1_SMN_C2PMSG_102__CONTENT__SHIFT 0x0 474 + #define MP1_SMN_C2PMSG_102__CONTENT_MASK 0xFFFFFFFFL 475 + //MP1_SMN_C2PMSG_103 476 + #define MP1_SMN_C2PMSG_103__CONTENT__SHIFT 0x0 477 + #define MP1_SMN_C2PMSG_103__CONTENT_MASK 0xFFFFFFFFL 478 + //MP1_SMN_C2PMSG_104 479 + #define MP1_SMN_C2PMSG_104__CONTENT__SHIFT 0x0 480 + #define MP1_SMN_C2PMSG_104__CONTENT_MASK 0xFFFFFFFFL 481 + //MP1_SMN_C2PMSG_105 482 + #define MP1_SMN_C2PMSG_105__CONTENT__SHIFT 0x0 483 + #define MP1_SMN_C2PMSG_105__CONTENT_MASK 0xFFFFFFFFL 484 + //MP1_SMN_C2PMSG_106 485 + #define MP1_SMN_C2PMSG_106__CONTENT__SHIFT 0x0 486 + #define MP1_SMN_C2PMSG_106__CONTENT_MASK 0xFFFFFFFFL 487 + //MP1_SMN_C2PMSG_107 488 + #define MP1_SMN_C2PMSG_107__CONTENT__SHIFT 0x0 489 + #define MP1_SMN_C2PMSG_107__CONTENT_MASK 0xFFFFFFFFL 490 + //MP1_SMN_C2PMSG_108 491 + #define MP1_SMN_C2PMSG_108__CONTENT__SHIFT 0x0 492 + #define MP1_SMN_C2PMSG_108__CONTENT_MASK 0xFFFFFFFFL 493 + //MP1_SMN_C2PMSG_109 494 + #define MP1_SMN_C2PMSG_109__CONTENT__SHIFT 0x0 495 + #define MP1_SMN_C2PMSG_109__CONTENT_MASK 0xFFFFFFFFL 496 + //MP1_SMN_C2PMSG_110 497 + #define MP1_SMN_C2PMSG_110__CONTENT__SHIFT 0x0 498 + #define MP1_SMN_C2PMSG_110__CONTENT_MASK 0xFFFFFFFFL 499 + //MP1_SMN_C2PMSG_111 500 + #define MP1_SMN_C2PMSG_111__CONTENT__SHIFT 0x0 501 + #define MP1_SMN_C2PMSG_111__CONTENT_MASK 0xFFFFFFFFL 502 + //MP1_SMN_C2PMSG_112 503 + #define MP1_SMN_C2PMSG_112__CONTENT__SHIFT 0x0 504 + #define MP1_SMN_C2PMSG_112__CONTENT_MASK 0xFFFFFFFFL 505 + //MP1_SMN_C2PMSG_113 506 + #define MP1_SMN_C2PMSG_113__CONTENT__SHIFT 0x0 507 + #define MP1_SMN_C2PMSG_113__CONTENT_MASK 0xFFFFFFFFL 508 + //MP1_SMN_C2PMSG_114 509 + #define MP1_SMN_C2PMSG_114__CONTENT__SHIFT 0x0 510 + #define MP1_SMN_C2PMSG_114__CONTENT_MASK 0xFFFFFFFFL 511 + //MP1_SMN_C2PMSG_115 512 + #define MP1_SMN_C2PMSG_115__CONTENT__SHIFT 0x0 513 + #define MP1_SMN_C2PMSG_115__CONTENT_MASK 0xFFFFFFFFL 514 + //MP1_SMN_C2PMSG_116 515 + #define MP1_SMN_C2PMSG_116__CONTENT__SHIFT 0x0 516 + #define MP1_SMN_C2PMSG_116__CONTENT_MASK 0xFFFFFFFFL 517 + //MP1_SMN_C2PMSG_117 518 + #define MP1_SMN_C2PMSG_117__CONTENT__SHIFT 0x0 519 + #define MP1_SMN_C2PMSG_117__CONTENT_MASK 0xFFFFFFFFL 520 + //MP1_SMN_C2PMSG_118 521 + #define MP1_SMN_C2PMSG_118__CONTENT__SHIFT 0x0 522 + #define MP1_SMN_C2PMSG_118__CONTENT_MASK 0xFFFFFFFFL 523 + //MP1_SMN_C2PMSG_119 524 + #define MP1_SMN_C2PMSG_119__CONTENT__SHIFT 0x0 525 + #define MP1_SMN_C2PMSG_119__CONTENT_MASK 0xFFFFFFFFL 526 + //MP1_SMN_C2PMSG_120 527 + #define MP1_SMN_C2PMSG_120__CONTENT__SHIFT 0x0 528 + #define MP1_SMN_C2PMSG_120__CONTENT_MASK 0xFFFFFFFFL 529 + //MP1_SMN_C2PMSG_121 530 + #define MP1_SMN_C2PMSG_121__CONTENT__SHIFT 0x0 531 + #define MP1_SMN_C2PMSG_121__CONTENT_MASK 0xFFFFFFFFL 532 + //MP1_SMN_C2PMSG_122 533 + #define MP1_SMN_C2PMSG_122__CONTENT__SHIFT 0x0 534 + #define MP1_SMN_C2PMSG_122__CONTENT_MASK 0xFFFFFFFFL 535 + //MP1_SMN_C2PMSG_123 536 + #define MP1_SMN_C2PMSG_123__CONTENT__SHIFT 0x0 537 + #define MP1_SMN_C2PMSG_123__CONTENT_MASK 0xFFFFFFFFL 538 + //MP1_SMN_C2PMSG_124 539 + #define MP1_SMN_C2PMSG_124__CONTENT__SHIFT 0x0 540 + #define MP1_SMN_C2PMSG_124__CONTENT_MASK 0xFFFFFFFFL 541 + //MP1_SMN_C2PMSG_125 542 + #define MP1_SMN_C2PMSG_125__CONTENT__SHIFT 0x0 543 + #define MP1_SMN_C2PMSG_125__CONTENT_MASK 0xFFFFFFFFL 544 + //MP1_SMN_C2PMSG_126 545 + #define MP1_SMN_C2PMSG_126__CONTENT__SHIFT 0x0 546 + #define MP1_SMN_C2PMSG_126__CONTENT_MASK 0xFFFFFFFFL 547 + //MP1_SMN_C2PMSG_127 548 + #define MP1_SMN_C2PMSG_127__CONTENT__SHIFT 0x0 549 + #define MP1_SMN_C2PMSG_127__CONTENT_MASK 0xFFFFFFFFL 550 + //MP1_SMN_IH_CREDIT 551 + #define MP1_SMN_IH_CREDIT__CREDIT_VALUE__SHIFT 0x0 552 + #define MP1_SMN_IH_CREDIT__CLIENT_ID__SHIFT 0x10 553 + #define MP1_SMN_IH_CREDIT__CREDIT_VALUE_MASK 0x00000003L 554 + #define MP1_SMN_IH_CREDIT__CLIENT_ID_MASK 0x00FF0000L 555 + //MP1_SMN_IH_SW_INT 556 + #define MP1_SMN_IH_SW_INT__ID__SHIFT 0x0 557 + #define MP1_SMN_IH_SW_INT__VALID__SHIFT 0x8 558 + #define MP1_SMN_IH_SW_INT__ID_MASK 0x000000FFL 559 + #define MP1_SMN_IH_SW_INT__VALID_MASK 0x00000100L 560 + //MP1_SMN_IH_SW_INT_CTRL 561 + #define MP1_SMN_IH_SW_INT_CTRL__INT_MASK__SHIFT 0x0 562 + #define MP1_SMN_IH_SW_INT_CTRL__INT_ACK__SHIFT 0x8 563 + #define MP1_SMN_IH_SW_INT_CTRL__INT_MASK_MASK 0x00000001L 564 + #define MP1_SMN_IH_SW_INT_CTRL__INT_ACK_MASK 0x00000100L 565 + //MP1_SMN_FPS_CNT 566 + #define MP1_SMN_FPS_CNT__COUNT__SHIFT 0x0 567 + #define MP1_SMN_FPS_CNT__COUNT_MASK 0xFFFFFFFFL 568 + //MP1_SMN_PUB_CTRL 569 + #define MP1_SMN_PUB_CTRL__LX3_RESET__SHIFT 0x0 570 + #define MP1_SMN_PUB_CTRL__LX3_RESET_MASK 0x00000001L 571 + //MP1_SMN_EXT_SCRATCH0 572 + #define MP1_SMN_EXT_SCRATCH0__DATA__SHIFT 0x0 573 + #define MP1_SMN_EXT_SCRATCH0__DATA_MASK 0xFFFFFFFFL 574 + //MP1_SMN_EXT_SCRATCH1 575 + #define MP1_SMN_EXT_SCRATCH1__DATA__SHIFT 0x0 576 + #define MP1_SMN_EXT_SCRATCH1__DATA_MASK 0xFFFFFFFFL 577 + //MP1_SMN_EXT_SCRATCH2 578 + #define MP1_SMN_EXT_SCRATCH2__DATA__SHIFT 0x0 579 + #define MP1_SMN_EXT_SCRATCH2__DATA_MASK 0xFFFFFFFFL 580 + //MP1_SMN_EXT_SCRATCH3 581 + #define MP1_SMN_EXT_SCRATCH3__DATA__SHIFT 0x0 582 + #define MP1_SMN_EXT_SCRATCH3__DATA_MASK 0xFFFFFFFFL 583 + //MP1_SMN_EXT_SCRATCH4 584 + #define MP1_SMN_EXT_SCRATCH4__DATA__SHIFT 0x0 585 + #define MP1_SMN_EXT_SCRATCH4__DATA_MASK 0xFFFFFFFFL 586 + //MP1_SMN_EXT_SCRATCH5 587 + #define MP1_SMN_EXT_SCRATCH5__DATA__SHIFT 0x0 588 + #define MP1_SMN_EXT_SCRATCH5__DATA_MASK 0xFFFFFFFFL 589 + //MP1_SMN_EXT_SCRATCH6 590 + #define MP1_SMN_EXT_SCRATCH6__DATA__SHIFT 0x0 591 + #define MP1_SMN_EXT_SCRATCH6__DATA_MASK 0xFFFFFFFFL 592 + //MP1_SMN_EXT_SCRATCH7 593 + #define MP1_SMN_EXT_SCRATCH7__DATA__SHIFT 0x0 594 + #define MP1_SMN_EXT_SCRATCH7__DATA_MASK 0xFFFFFFFFL 595 + //MP1_SMN_EXT_SCRATCH8 596 + #define MP1_SMN_EXT_SCRATCH8__DATA__SHIFT 0x0 597 + #define MP1_SMN_EXT_SCRATCH8__DATA_MASK 0xFFFFFFFFL 598 + //MP1_SMN_EXT_SCRATCH10 599 + #define MP1_SMN_EXT_SCRATCH10__DATA__SHIFT 0x0 600 + #define MP1_SMN_EXT_SCRATCH10__DATA_MASK 0xFFFFFFFFL 601 + //MP1_SMN_EXT_SCRATCH11 602 + #define MP1_SMN_EXT_SCRATCH11__DATA__SHIFT 0x0 603 + #define MP1_SMN_EXT_SCRATCH11__DATA_MASK 0xFFFFFFFFL 604 + //MP1_SMN_EXT_SCRATCH12 605 + #define MP1_SMN_EXT_SCRATCH12__DATA__SHIFT 0x0 606 + #define MP1_SMN_EXT_SCRATCH12__DATA_MASK 0xFFFFFFFFL 607 + //MP1_SMN_EXT_SCRATCH13 608 + #define MP1_SMN_EXT_SCRATCH13__DATA__SHIFT 0x0 609 + #define MP1_SMN_EXT_SCRATCH13__DATA_MASK 0xFFFFFFFFL 610 + //MP1_SMN_EXT_SCRATCH14 611 + #define MP1_SMN_EXT_SCRATCH14__DATA__SHIFT 0x0 612 + #define MP1_SMN_EXT_SCRATCH14__DATA_MASK 0xFFFFFFFFL 613 + //MP1_SMN_EXT_SCRATCH15 614 + #define MP1_SMN_EXT_SCRATCH15__DATA__SHIFT 0x0 615 + #define MP1_SMN_EXT_SCRATCH15__DATA_MASK 0xFFFFFFFFL 616 + //MP1_SMN_EXT_SCRATCH16 617 + #define MP1_SMN_EXT_SCRATCH16__DATA__SHIFT 0x0 618 + #define MP1_SMN_EXT_SCRATCH16__DATA_MASK 0xFFFFFFFFL 619 + //MP1_SMN_EXT_SCRATCH17 620 + #define MP1_SMN_EXT_SCRATCH17__DATA__SHIFT 0x0 621 + #define MP1_SMN_EXT_SCRATCH17__DATA_MASK 0xFFFFFFFFL 622 + //MP1_SMN_EXT_SCRATCH18 623 + #define MP1_SMN_EXT_SCRATCH18__DATA__SHIFT 0x0 624 + #define MP1_SMN_EXT_SCRATCH18__DATA_MASK 0xFFFFFFFFL 625 + //MP1_SMN_EXT_SCRATCH19 626 + #define MP1_SMN_EXT_SCRATCH19__DATA__SHIFT 0x0 627 + #define MP1_SMN_EXT_SCRATCH19__DATA_MASK 0xFFFFFFFFL 628 + //MP1_SMN_EXT_SCRATCH20 629 + #define MP1_SMN_EXT_SCRATCH20__DATA__SHIFT 0x0 630 + #define MP1_SMN_EXT_SCRATCH20__DATA_MASK 0xFFFFFFFFL 631 + //MP1_SMN_EXT_SCRATCH21 632 + #define MP1_SMN_EXT_SCRATCH21__DATA__SHIFT 0x0 633 + #define MP1_SMN_EXT_SCRATCH21__DATA_MASK 0xFFFFFFFFL 634 + //MP1_SMN_EXT_SCRATCH22 635 + #define MP1_SMN_EXT_SCRATCH22__DATA__SHIFT 0x0 636 + #define MP1_SMN_EXT_SCRATCH22__DATA_MASK 0xFFFFFFFFL 637 + //MP1_SMN_EXT_SCRATCH23 638 + #define MP1_SMN_EXT_SCRATCH23__DATA__SHIFT 0x0 639 + #define MP1_SMN_EXT_SCRATCH23__DATA_MASK 0xFFFFFFFFL 640 + //MP1_SMN_EXT_SCRATCH24 641 + #define MP1_SMN_EXT_SCRATCH24__DATA__SHIFT 0x0 642 + #define MP1_SMN_EXT_SCRATCH24__DATA_MASK 0xFFFFFFFFL 643 + //MP1_SMN_EXT_SCRATCH25 644 + #define MP1_SMN_EXT_SCRATCH25__DATA__SHIFT 0x0 645 + #define MP1_SMN_EXT_SCRATCH25__DATA_MASK 0xFFFFFFFFL 646 + //MP1_SMN_EXT_SCRATCH26 647 + #define MP1_SMN_EXT_SCRATCH26__DATA__SHIFT 0x0 648 + #define MP1_SMN_EXT_SCRATCH26__DATA_MASK 0xFFFFFFFFL 649 + //MP1_SMN_EXT_SCRATCH27 650 + #define MP1_SMN_EXT_SCRATCH27__DATA__SHIFT 0x0 651 + #define MP1_SMN_EXT_SCRATCH27__DATA_MASK 0xFFFFFFFFL 652 + //MP1_SMN_EXT_SCRATCH28 653 + #define MP1_SMN_EXT_SCRATCH28__DATA__SHIFT 0x0 654 + #define MP1_SMN_EXT_SCRATCH28__DATA_MASK 0xFFFFFFFFL 655 + //MP1_SMN_EXT_SCRATCH29 656 + #define MP1_SMN_EXT_SCRATCH29__DATA__SHIFT 0x0 657 + #define MP1_SMN_EXT_SCRATCH29__DATA_MASK 0xFFFFFFFFL 658 + //MP1_SMN_EXT_SCRATCH30 659 + #define MP1_SMN_EXT_SCRATCH30__DATA__SHIFT 0x0 660 + #define MP1_SMN_EXT_SCRATCH30__DATA_MASK 0xFFFFFFFFL 661 + //MP1_SMN_EXT_SCRATCH31 662 + #define MP1_SMN_EXT_SCRATCH31__DATA__SHIFT 0x0 663 + #define MP1_SMN_EXT_SCRATCH31__DATA_MASK 0xFFFFFFFFL 664 + 665 + 666 + // addressBlock: mp_SmuMp1Pub_CruDec 667 + //MP1_FIRMWARE_FLAGS 668 + #define MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT 0x0 669 + #define MP1_FIRMWARE_FLAGS__RESERVED__SHIFT 0x1 670 + #define MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK 0x00000001L 671 + #define MP1_FIRMWARE_FLAGS__RESERVED_MASK 0xFFFFFFFEL 672 + 673 + 674 + // addressBlock: mp_SmuMpIOPub_CruDec 675 + //MPIO_FIRMWARE_FLAGS 676 + #define MPIO_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT 0x0 677 + #define MPIO_FIRMWARE_FLAGS__RESERVED__SHIFT 0x1 678 + #define MPIO_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK 0x00000001L 679 + #define MPIO_FIRMWARE_FLAGS__RESERVED_MASK 0xFFFFFFFEL 680 + 681 + 682 + #endif