Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

clk: qcom: smd-rpm: Add QCM2290 RPM clock support

Add support for RPM-managed clocks on the QCM2290 platform.

Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Link: https://lore.kernel.org/r/20210917030434.19859-4-shawn.guo@linaro.org
Reviewed-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>

authored by

Shawn Guo and committed by
Stephen Boyd
78b727d0 68fb42fc

+67
+59
drivers/clk/qcom/clk-smd-rpm.c
··· 1077 1077 .num_clks = ARRAY_SIZE(sm6115_clks), 1078 1078 }; 1079 1079 1080 + /* QCM2290 */ 1081 + DEFINE_CLK_SMD_RPM_XO_BUFFER(qcm2290, ln_bb_clk2, ln_bb_clk2_a, 0x2, 19200000); 1082 + DEFINE_CLK_SMD_RPM_XO_BUFFER(qcm2290, rf_clk3, rf_clk3_a, 6, 38400000); 1083 + 1084 + DEFINE_CLK_SMD_RPM(qcm2290, qpic_clk, qpic_a_clk, QCOM_SMD_RPM_QPIC_CLK, 0); 1085 + DEFINE_CLK_SMD_RPM(qcm2290, hwkm_clk, hwkm_a_clk, QCOM_SMD_RPM_HWKM_CLK, 0); 1086 + DEFINE_CLK_SMD_RPM(qcm2290, pka_clk, pka_a_clk, QCOM_SMD_RPM_PKA_CLK, 0); 1087 + DEFINE_CLK_SMD_RPM(qcm2290, cpuss_gnoc_clk, cpuss_gnoc_a_clk, 1088 + QCOM_SMD_RPM_MEM_CLK, 1); 1089 + DEFINE_CLK_SMD_RPM(qcm2290, bimc_gpu_clk, bimc_gpu_a_clk, 1090 + QCOM_SMD_RPM_MEM_CLK, 2); 1091 + 1092 + static struct clk_smd_rpm *qcm2290_clks[] = { 1093 + [RPM_SMD_XO_CLK_SRC] = &sdm660_bi_tcxo, 1094 + [RPM_SMD_XO_A_CLK_SRC] = &sdm660_bi_tcxo_a, 1095 + [RPM_SMD_SNOC_CLK] = &sm6125_snoc_clk, 1096 + [RPM_SMD_SNOC_A_CLK] = &sm6125_snoc_a_clk, 1097 + [RPM_SMD_BIMC_CLK] = &msm8916_bimc_clk, 1098 + [RPM_SMD_BIMC_A_CLK] = &msm8916_bimc_a_clk, 1099 + [RPM_SMD_QDSS_CLK] = &sm6125_qdss_clk, 1100 + [RPM_SMD_QDSS_A_CLK] = &sm6125_qdss_a_clk, 1101 + [RPM_SMD_LN_BB_CLK2] = &qcm2290_ln_bb_clk2, 1102 + [RPM_SMD_LN_BB_CLK2_A] = &qcm2290_ln_bb_clk2_a, 1103 + [RPM_SMD_RF_CLK3] = &qcm2290_rf_clk3, 1104 + [RPM_SMD_RF_CLK3_A] = &qcm2290_rf_clk3_a, 1105 + [RPM_SMD_CNOC_CLK] = &sm6125_cnoc_clk, 1106 + [RPM_SMD_CNOC_A_CLK] = &sm6125_cnoc_a_clk, 1107 + [RPM_SMD_IPA_CLK] = &msm8976_ipa_clk, 1108 + [RPM_SMD_IPA_A_CLK] = &msm8976_ipa_a_clk, 1109 + [RPM_SMD_QUP_CLK] = &sm6125_qup_clk, 1110 + [RPM_SMD_QUP_A_CLK] = &sm6125_qup_a_clk, 1111 + [RPM_SMD_MMRT_CLK] = &sm6125_mmrt_clk, 1112 + [RPM_SMD_MMRT_A_CLK] = &sm6125_mmrt_a_clk, 1113 + [RPM_SMD_MMNRT_CLK] = &sm6125_mmnrt_clk, 1114 + [RPM_SMD_MMNRT_A_CLK] = &sm6125_mmnrt_a_clk, 1115 + [RPM_SMD_SNOC_PERIPH_CLK] = &sm6125_snoc_periph_clk, 1116 + [RPM_SMD_SNOC_PERIPH_A_CLK] = &sm6125_snoc_periph_a_clk, 1117 + [RPM_SMD_SNOC_LPASS_CLK] = &sm6125_snoc_lpass_clk, 1118 + [RPM_SMD_SNOC_LPASS_A_CLK] = &sm6125_snoc_lpass_a_clk, 1119 + [RPM_SMD_CE1_CLK] = &msm8992_ce1_clk, 1120 + [RPM_SMD_CE1_A_CLK] = &msm8992_ce1_a_clk, 1121 + [RPM_SMD_QPIC_CLK] = &qcm2290_qpic_clk, 1122 + [RPM_SMD_QPIC_CLK_A] = &qcm2290_qpic_a_clk, 1123 + [RPM_SMD_HWKM_CLK] = &qcm2290_hwkm_clk, 1124 + [RPM_SMD_HWKM_A_CLK] = &qcm2290_hwkm_a_clk, 1125 + [RPM_SMD_PKA_CLK] = &qcm2290_pka_clk, 1126 + [RPM_SMD_PKA_A_CLK] = &qcm2290_pka_a_clk, 1127 + [RPM_SMD_BIMC_GPU_CLK] = &qcm2290_bimc_gpu_clk, 1128 + [RPM_SMD_BIMC_GPU_A_CLK] = &qcm2290_bimc_gpu_a_clk, 1129 + [RPM_SMD_CPUSS_GNOC_CLK] = &qcm2290_cpuss_gnoc_clk, 1130 + [RPM_SMD_CPUSS_GNOC_A_CLK] = &qcm2290_cpuss_gnoc_a_clk, 1131 + }; 1132 + 1133 + static const struct rpm_smd_clk_desc rpm_clk_qcm2290 = { 1134 + .clks = qcm2290_clks, 1135 + .num_clks = ARRAY_SIZE(qcm2290_clks), 1136 + }; 1137 + 1080 1138 static const struct of_device_id rpm_smd_clk_match_table[] = { 1081 1139 { .compatible = "qcom,rpmcc-mdm9607", .data = &rpm_clk_mdm9607 }, 1082 1140 { .compatible = "qcom,rpmcc-msm8226", .data = &rpm_clk_msm8974 }, ··· 1147 1089 { .compatible = "qcom,rpmcc-msm8994", .data = &rpm_clk_msm8994 }, 1148 1090 { .compatible = "qcom,rpmcc-msm8996", .data = &rpm_clk_msm8996 }, 1149 1091 { .compatible = "qcom,rpmcc-msm8998", .data = &rpm_clk_msm8998 }, 1092 + { .compatible = "qcom,rpmcc-qcm2290", .data = &rpm_clk_qcm2290 }, 1150 1093 { .compatible = "qcom,rpmcc-qcs404", .data = &rpm_clk_qcs404 }, 1151 1094 { .compatible = "qcom,rpmcc-sdm660", .data = &rpm_clk_sdm660 }, 1152 1095 { .compatible = "qcom,rpmcc-sm6115", .data = &rpm_clk_sm6115 },
+6
include/dt-bindings/clock/qcom,rpmcc.h
··· 159 159 #define RPM_SMD_SNOC_PERIPH_A_CLK 113 160 160 #define RPM_SMD_SNOC_LPASS_CLK 114 161 161 #define RPM_SMD_SNOC_LPASS_A_CLK 115 162 + #define RPM_SMD_HWKM_CLK 116 163 + #define RPM_SMD_HWKM_A_CLK 117 164 + #define RPM_SMD_PKA_CLK 118 165 + #define RPM_SMD_PKA_A_CLK 119 166 + #define RPM_SMD_CPUSS_GNOC_CLK 120 167 + #define RPM_SMD_CPUSS_GNOC_A_CLK 121 162 168 163 169 #endif
+2
include/linux/soc/qcom/smd-rpm.h
··· 38 38 #define QCOM_SMD_RPM_IPA_CLK 0x617069 39 39 #define QCOM_SMD_RPM_CE_CLK 0x6563 40 40 #define QCOM_SMD_RPM_AGGR_CLK 0x72676761 41 + #define QCOM_SMD_RPM_HWKM_CLK 0x6d6b7768 42 + #define QCOM_SMD_RPM_PKA_CLK 0x616b70 41 43 42 44 int qcom_rpm_smd_write(struct qcom_smd_rpm *rpm, 43 45 int state,