Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

EDAC, altera: Add Arria10 EDAC support

The Arria10 SDRAM and ECC system differs significantly from the
Cyclone5 and Arria5 SoCs. This patch adds support for the Arria10
SoC.
1) IRQ handler needs to support SHARED IRQ
2) Support sberr and dberr address reporting.

Signed-off-by: Thor Thayer <tthayer@opensource.altera.com>
Cc: Arnd Bergmann <arnd@arndb.de>
Cc: devicetree@vger.kernel.org
Cc: dinguyen@opensource.altera.com
Cc: galak@codeaurora.org
Cc: grant.likely@linaro.org
Cc: ijc+devicetree@hellion.org.uk
Cc: linux-arm-kernel@lists.infradead.org
Cc: linux-edac <linux-edac@vger.kernel.org>
Cc: m.chehab@samsung.com
Cc: mark.rutland@arm.com
Cc: pawel.moll@arm.com
Cc: robh+dt@kernel.org
Cc: tthayer.linux@gmail.com
Link: http://lkml.kernel.org/r/1433428128-7292-4-git-send-email-tthayer@opensource.altera.com
Signed-off-by: Borislav Petkov <bp@suse.de>

authored by

Thor Thayer and committed by
Borislav Petkov
73bcc942 143f4a5a

+204 -16
+119 -16
drivers/edac/altera_edac.c
··· 42 42 .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR, 43 43 .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR, 44 44 .ecc_saddr_offset = CV_ERRADDR_OFST, 45 + .ecc_daddr_offset = CV_ERRADDR_OFST, 45 46 .ecc_cecnt_offset = CV_SBECOUNT_OFST, 46 47 .ecc_uecnt_offset = CV_DBECOUNT_OFST, 47 48 .ecc_irq_en_offset = CV_DRAMINTR_OFST, ··· 58 57 #endif 59 58 }; 60 59 60 + static const struct altr_sdram_prv_data a10_data = { 61 + .ecc_ctrl_offset = A10_ECCCTRL1_OFST, 62 + .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN, 63 + .ecc_stat_offset = A10_INTSTAT_OFST, 64 + .ecc_stat_ce_mask = A10_INTSTAT_SBEERR, 65 + .ecc_stat_ue_mask = A10_INTSTAT_DBEERR, 66 + .ecc_saddr_offset = A10_SERRADDR_OFST, 67 + .ecc_daddr_offset = A10_DERRADDR_OFST, 68 + .ecc_irq_en_offset = A10_ERRINTEN_OFST, 69 + .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK, 70 + .ecc_irq_clr_offset = A10_INTSTAT_OFST, 71 + .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR), 72 + .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST, 73 + .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK, 74 + #ifdef CONFIG_EDAC_DEBUG 75 + .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST, 76 + .ce_set_mask = A10_DIAGINT_TSERRA_MASK, 77 + .ue_set_mask = A10_DIAGINT_TDERRA_MASK, 78 + #endif 79 + }; 80 + 61 81 static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id) 62 82 { 63 83 struct mem_ctl_info *mci = dev_id; 64 84 struct altr_sdram_mc_data *drvdata = mci->pvt_info; 65 85 const struct altr_sdram_prv_data *priv = drvdata->data; 66 - u32 status, err_count, err_addr; 67 - 68 - /* Error Address is shared by both SBE & DBE */ 69 - regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset, &err_addr); 86 + u32 status, err_count = 1, err_addr; 70 87 71 88 regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status); 72 89 73 90 if (status & priv->ecc_stat_ue_mask) { 74 - regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset, 75 - &err_count); 91 + regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset, 92 + &err_addr); 93 + if (priv->ecc_uecnt_offset) 94 + regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset, 95 + &err_count); 76 96 panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n", 77 97 err_count, err_addr); 78 98 } 79 99 if (status & priv->ecc_stat_ce_mask) { 80 - regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset, 81 - &err_count); 100 + regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset, 101 + &err_addr); 102 + if (priv->ecc_uecnt_offset) 103 + regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset, 104 + &err_count); 82 105 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count, 83 106 err_addr >> PAGE_SHIFT, 84 107 err_addr & ~PAGE_MASK, 0, 85 108 0, 0, -1, mci->ctl_name, ""); 109 + /* Clear IRQ to resume */ 110 + regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset, 111 + priv->ecc_irq_clr_mask); 112 + 113 + return IRQ_HANDLED; 86 114 } 87 - 88 - regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset, 89 - priv->ecc_irq_clr_mask); 90 - 91 - return IRQ_HANDLED; 115 + return IRQ_NONE; 92 116 } 93 117 94 118 #ifdef CONFIG_EDAC_DEBUG ··· 229 203 230 204 static const struct of_device_id altr_sdram_ctrl_of_match[] = { 231 205 { .compatible = "altr,sdram-edac", .data = (void *)&c5_data}, 206 + { .compatible = "altr,sdram-edac-a10", .data = (void *)&a10_data}, 232 207 {}, 233 208 }; 234 209 MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match); 210 + 211 + static int a10_init(struct regmap *mc_vbase) 212 + { 213 + if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST, 214 + A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) { 215 + edac_printk(KERN_ERR, EDAC_MC, 216 + "Error setting SB IRQ mode\n"); 217 + return -ENODEV; 218 + } 219 + 220 + if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) { 221 + edac_printk(KERN_ERR, EDAC_MC, 222 + "Error setting trigger count\n"); 223 + return -ENODEV; 224 + } 225 + 226 + return 0; 227 + } 228 + 229 + static int a10_unmask_irq(struct platform_device *pdev, u32 mask) 230 + { 231 + void __iomem *sm_base; 232 + int ret = 0; 233 + 234 + if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32), 235 + dev_name(&pdev->dev))) { 236 + edac_printk(KERN_ERR, EDAC_MC, 237 + "Unable to request mem region\n"); 238 + return -EBUSY; 239 + } 240 + 241 + sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32)); 242 + if (!sm_base) { 243 + edac_printk(KERN_ERR, EDAC_MC, 244 + "Unable to ioremap device\n"); 245 + 246 + ret = -ENOMEM; 247 + goto release; 248 + } 249 + 250 + iowrite32(mask, sm_base); 251 + 252 + iounmap(sm_base); 253 + 254 + release: 255 + release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32)); 256 + 257 + return ret; 258 + } 235 259 236 260 static int altr_sdram_probe(struct platform_device *pdev) 237 261 { ··· 293 217 struct regmap *mc_vbase; 294 218 struct dimm_info *dimm; 295 219 u32 read_reg; 296 - int irq, res = 0; 297 - unsigned long mem_size; 220 + int irq, irq2, res = 0; 221 + unsigned long mem_size, irqflags = 0; 298 222 299 223 id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev); 300 224 if (!id) ··· 359 283 return -ENODEV; 360 284 } 361 285 286 + /* Arria10 has a 2nd IRQ */ 287 + irq2 = platform_get_irq(pdev, 1); 288 + 362 289 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; 363 290 layers[0].size = 1; 364 291 layers[0].is_virt_csrow = true; ··· 406 327 if (res < 0) 407 328 goto err; 408 329 330 + /* Only the Arria10 has separate IRQs */ 331 + if (irq2 > 0) { 332 + /* Arria10 specific initialization */ 333 + res = a10_init(mc_vbase); 334 + if (res < 0) 335 + goto err2; 336 + 337 + res = devm_request_irq(&pdev->dev, irq2, 338 + altr_sdram_mc_err_handler, 339 + IRQF_SHARED, dev_name(&pdev->dev), mci); 340 + if (res < 0) { 341 + edac_mc_printk(mci, KERN_ERR, 342 + "Unable to request irq %d\n", irq2); 343 + res = -ENODEV; 344 + goto err2; 345 + } 346 + 347 + res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK); 348 + if (res < 0) 349 + goto err2; 350 + 351 + irqflags = IRQF_SHARED; 352 + } 353 + 409 354 res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler, 410 - 0, dev_name(&pdev->dev), mci); 355 + irqflags, dev_name(&pdev->dev), mci); 411 356 if (res < 0) { 412 357 edac_mc_printk(mci, KERN_ERR, 413 358 "Unable to request irq %d\n", irq);
+85
drivers/edac/altera_edac.h
··· 80 80 /* SDRAM Controller ECC Error Address Register */ 81 81 #define CV_ERRADDR_OFST 0x48 82 82 83 + /*-----------------------------------------*/ 84 + 85 + /* SDRAM Controller EccCtrl Register */ 86 + #define A10_ECCCTRL1_OFST 0x00 87 + 88 + /* SDRAM Controller EccCtrl Register Bit Masks */ 89 + #define A10_ECCCTRL1_ECC_EN 0x001 90 + #define A10_ECCCTRL1_CNT_RST 0x010 91 + #define A10_ECCCTRL1_AWB_CNT_RST 0x100 92 + #define A10_ECC_CNT_RESET_MASK (A10_ECCCTRL1_CNT_RST | \ 93 + A10_ECCCTRL1_AWB_CNT_RST) 94 + 95 + /* SDRAM Controller Address Width Register */ 96 + #define CV_DRAMADDRW 0xFFC2502C 97 + #define A10_DRAMADDRW 0xFFCFA0A8 98 + 99 + /* SDRAM Controller Address Widths Field Register */ 100 + #define DRAMADDRW_COLBIT_MASK 0x001F 101 + #define DRAMADDRW_COLBIT_SHIFT 0 102 + #define DRAMADDRW_ROWBIT_MASK 0x03E0 103 + #define DRAMADDRW_ROWBIT_SHIFT 5 104 + #define CV_DRAMADDRW_BANKBIT_MASK 0x1C00 105 + #define CV_DRAMADDRW_BANKBIT_SHIFT 10 106 + #define CV_DRAMADDRW_CSBIT_MASK 0xE000 107 + #define CV_DRAMADDRW_CSBIT_SHIFT 13 108 + 109 + #define A10_DRAMADDRW_BANKBIT_MASK 0x3C00 110 + #define A10_DRAMADDRW_BANKBIT_SHIFT 10 111 + #define A10_DRAMADDRW_GRPBIT_MASK 0xC000 112 + #define A10_DRAMADDRW_GRPBIT_SHIFT 14 113 + #define A10_DRAMADDRW_CSBIT_MASK 0x70000 114 + #define A10_DRAMADDRW_CSBIT_SHIFT 16 115 + 116 + /* SDRAM Controller Interface Data Width Register */ 117 + #define CV_DRAMIFWIDTH 0xFFC25030 118 + #define A10_DRAMIFWIDTH 0xFFCFB008 119 + 120 + /* SDRAM Controller Interface Data Width Defines */ 121 + #define CV_DRAMIFWIDTH_16B_ECC 24 122 + #define CV_DRAMIFWIDTH_32B_ECC 40 123 + 124 + #define A10_DRAMIFWIDTH_16B 0x0 125 + #define A10_DRAMIFWIDTH_32B 0x1 126 + #define A10_DRAMIFWIDTH_64B 0x2 127 + 128 + /* SDRAM Controller DRAM IRQ Register */ 129 + #define A10_ERRINTEN_OFST 0x10 130 + 131 + /* SDRAM Controller DRAM IRQ Register Bit Masks */ 132 + #define A10_ERRINTEN_SERRINTEN 0x01 133 + #define A10_ERRINTEN_DERRINTEN 0x02 134 + #define A10_ECC_IRQ_EN_MASK (A10_ERRINTEN_SERRINTEN | \ 135 + A10_ERRINTEN_DERRINTEN) 136 + 137 + /* SDRAM Interrupt Mode Register */ 138 + #define A10_INTMODE_OFST 0x1C 139 + #define A10_INTMODE_SB_INT 1 140 + 141 + /* SDRAM Controller Error Status Register */ 142 + #define A10_INTSTAT_OFST 0x20 143 + 144 + /* SDRAM Controller Error Status Register Bit Masks */ 145 + #define A10_INTSTAT_SBEERR 0x01 146 + #define A10_INTSTAT_DBEERR 0x02 147 + 148 + /* SDRAM Controller ECC Error Address Register */ 149 + #define A10_DERRADDR_OFST 0x2C 150 + #define A10_SERRADDR_OFST 0x30 151 + 152 + /* SDRAM Controller ECC Diagnostic Register */ 153 + #define A10_DIAGINTTEST_OFST 0x24 154 + 155 + #define A10_DIAGINT_TSERRA_MASK 0x0001 156 + #define A10_DIAGINT_TDERRA_MASK 0x0100 157 + 158 + #define A10_SBERR_IRQ 34 159 + #define A10_DBERR_IRQ 32 160 + 161 + /* SDRAM Single Bit Error Count Compare Set Register */ 162 + #define A10_SERRCNTREG_OFST 0x3C 163 + 164 + #define A10_SYMAN_INTMASK_CLR 0xFFD06098 165 + #define A10_INTMASK_CLR_OFST 0x10 166 + #define A10_DDR0_IRQ_MASK BIT(17) 167 + 83 168 struct altr_sdram_prv_data { 84 169 int ecc_ctrl_offset; 85 170 int ecc_ctl_en_mask;