Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

dt-bindings: pinctrl: qcom,msm8974: convert to dtschema

Convert Qualcomm MSM8974 pin controller bindings to DT schema. Keep the
parsing of pin configuration subnodes consistent with other Qualcomm
schemas (children named with '-state' suffix, their children with
'-pins').

Reviewed-by: Rob Herring <robh@kernel.org>
Link: https://lore.kernel.org/r/20221017012225.8579-1-krzysztof.kozlowski@linaro.org
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>

+179 -121
-121
Documentation/devicetree/bindings/pinctrl/qcom,msm8974-pinctrl.txt
··· 1 - Qualcomm MSM8974 TLMM block 2 - 3 - Required properties: 4 - - compatible: "qcom,msm8974-pinctrl" 5 - - reg: Should be the base address and length of the TLMM block. 6 - - interrupts: Should be the parent IRQ of the TLMM block. 7 - - interrupt-controller: Marks the device node as an interrupt controller. 8 - - #interrupt-cells: Should be two. 9 - - gpio-controller: Marks the device node as a GPIO controller. 10 - - #gpio-cells : Should be two. 11 - The first cell is the gpio pin number and the 12 - second cell is used for optional parameters. 13 - - gpio-ranges: see ../gpio/gpio.txt 14 - 15 - Optional properties: 16 - 17 - - gpio-reserved-ranges: see ../gpio/gpio.txt 18 - 19 - Please refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for 20 - a general description of GPIO and interrupt bindings. 21 - 22 - Please refer to pinctrl-bindings.txt in this directory for details of the 23 - common pinctrl bindings used by client devices, including the meaning of the 24 - phrase "pin configuration node". 25 - 26 - Qualcomm's pin configuration nodes act as a container for an arbitrary number of 27 - subnodes. Each of these subnodes represents some desired configuration for a 28 - pin, a group, or a list of pins or groups. This configuration can include the 29 - mux function to select on those pin(s)/group(s), and various pin configuration 30 - parameters, such as pull-up, drive strength, etc. 31 - 32 - The name of each subnode is not important; all subnodes should be enumerated 33 - and processed purely based on their content. 34 - 35 - Each subnode only affects those parameters that are explicitly listed. In 36 - other words, a subnode that lists a mux function but no pin configuration 37 - parameters implies no information about any pin configuration parameters. 38 - Similarly, a pin subnode that describes a pullup parameter implies no 39 - information about e.g. the mux function. 40 - 41 - 42 - The following generic properties as defined in pinctrl-bindings.txt are valid 43 - to specify in a pin configuration subnode: 44 - pins, function, bias-disable, bias-pull-down, bias-pull-up, drive-strength. 45 - 46 - Non-empty subnodes must specify the 'pins' property. 47 - Note that not all properties are valid for all pins. 48 - 49 - 50 - Valid values for pins are: 51 - gpio0-gpio145 52 - Supports mux, bias and drive-strength 53 - 54 - sdc1_clk, sdc1_cmd, sdc1_data, sdc2_clk, sdc2_cmd, sdc2_data 55 - Supports bias and drive-strength 56 - 57 - hsic_data, hsic_strobe 58 - Supports only mux 59 - 60 - Valid values for function are: 61 - cci_i2c0, cci_i2c1, uim1, uim2, uim_batt_alarm, 62 - blsp_uim1, blsp_uart1, blsp_i2c1, blsp_spi1, 63 - blsp_uim2, blsp_uart2, blsp_i2c2, blsp_spi2, 64 - blsp_uim3, blsp_uart3, blsp_i2c3, blsp_spi3, 65 - blsp_uim4, blsp_uart4, blsp_i2c4, blsp_spi4, 66 - blsp_uim5, blsp_uart5, blsp_i2c5, blsp_spi5, 67 - blsp_uim6, blsp_uart6, blsp_i2c6, blsp_spi6, 68 - blsp_uim7, blsp_uart7, blsp_i2c7, blsp_spi7, 69 - blsp_uim8, blsp_uart8, blsp_i2c8, blsp_spi8, 70 - blsp_uim9, blsp_uart9, blsp_i2c9, blsp_spi9, 71 - blsp_uim10, blsp_uart10, blsp_i2c10, blsp_spi10, 72 - blsp_uim11, blsp_uart11, blsp_i2c11, blsp_spi11, 73 - blsp_uim12, blsp_uart12, blsp_i2c12, blsp_spi12, 74 - blsp_spi1_cs1, blsp_spi2_cs2, blsp_spi_cs3, blsp_spi2_cs1, blsp_spi2_cs2 75 - blsp_spi2_cs3, blsp_spi10_cs1, blsp_spi10_cs2, blsp_spi10_cs3, 76 - sdc3, sdc4, gcc_gp_clk1, gcc_gp_clk2, gcc_gp_clk3, cci_timer0, cci_timer1, 77 - cci_timer2, cci_timer3, cci_async_in0, cci_async_in1, cci_async_in2, 78 - cam_mckl0, cam_mclk1, cam_mclk2, cam_mclk3, mdp_vsync, hdmi_cec, hdmi_ddc, 79 - hdmi_hpd, edp_hpd, gp_pdm0, gp_pdm1, gp_pdm2, gp_pdm3, gp0_clk, gp1_clk, 80 - gp_mn, tsif1, tsif2, hsic, grfc, audio_ref_clk, qua_mi2s, pri_mi2s, spkr_mi2s, 81 - ter_mi2s, sec_mi2s, bt, fm, wlan, slimbus, hsic_ctl, gpio 82 - 83 - (Note that this is not yet the complete list of functions) 84 - 85 - 86 - 87 - Example: 88 - 89 - msmgpio: pinctrl@fd510000 { 90 - compatible = "qcom,msm8974-pinctrl"; 91 - reg = <0xfd510000 0x4000>; 92 - 93 - gpio-controller; 94 - #gpio-cells = <2>; 95 - gpio-ranges = <&msmgpio 0 0 146>; 96 - interrupt-controller; 97 - #interrupt-cells = <2>; 98 - interrupts = <0 208 0>; 99 - 100 - pinctrl-names = "default"; 101 - pinctrl-0 = <&uart2_default>; 102 - 103 - uart2_default: uart2_default { 104 - mux { 105 - pins = "gpio4", "gpio5"; 106 - function = "blsp_uart2"; 107 - }; 108 - 109 - tx { 110 - pins = "gpio4"; 111 - drive-strength = <4>; 112 - bias-disable; 113 - }; 114 - 115 - rx { 116 - pins = "gpio5"; 117 - drive-strength = <2>; 118 - bias-pull-up; 119 - }; 120 - }; 121 - };
+179
Documentation/devicetree/bindings/pinctrl/qcom,msm8974-pinctrl.yaml
··· 1 + # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2 + %YAML 1.2 3 + --- 4 + $id: http://devicetree.org/schemas/pinctrl/qcom,msm8974-pinctrl.yaml# 5 + $schema: http://devicetree.org/meta-schemas/core.yaml# 6 + 7 + title: Qualcomm MSM8974 TLMM pin controller 8 + 9 + maintainers: 10 + - Bjorn Andersson <andersson@kernel.org> 11 + - Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> 12 + 13 + description: 14 + Top Level Mode Multiplexer pin controller in Qualcomm MSM8974 SoC. 15 + 16 + properties: 17 + compatible: 18 + const: qcom,msm8974-pinctrl 19 + 20 + reg: 21 + maxItems: 1 22 + 23 + interrupts: true 24 + interrupt-controller: true 25 + "#interrupt-cells": true 26 + gpio-controller: true 27 + "#gpio-cells": true 28 + gpio-ranges: true 29 + wakeup-parent: true 30 + 31 + gpio-reserved-ranges: 32 + minItems: 1 33 + maxItems: 73 34 + 35 + gpio-line-names: 36 + maxItems: 146 37 + 38 + patternProperties: 39 + "-state$": 40 + oneOf: 41 + - $ref: "#/$defs/qcom-msm8974-tlmm-state" 42 + - patternProperties: 43 + "-pins$": 44 + $ref: "#/$defs/qcom-msm8974-tlmm-state" 45 + additionalProperties: false 46 + 47 + $defs: 48 + qcom-msm8974-tlmm-state: 49 + type: object 50 + description: 51 + Pinctrl node's client devices use subnodes for desired pin configuration. 52 + Client device subnodes use below standard properties. 53 + $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 54 + 55 + properties: 56 + pins: 57 + description: 58 + List of gpio pins affected by the properties specified in this 59 + subnode. 60 + items: 61 + oneOf: 62 + - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-3][0-9]|14[0-5])$" 63 + - enum: [ hsic_data, hsic_strobe, sdc1_clk, sdc1_cmd, sdc1_data, 64 + sdc2_clk, sdc2_cmd, sdc2_data ] 65 + minItems: 1 66 + maxItems: 36 67 + 68 + function: 69 + description: 70 + Specify the alternative function to be configured for the specified 71 + pins. 72 + 73 + enum: [ gpio, cci_i2c0, cci_i2c1, uim1, uim2, uim_batt_alarm, 74 + blsp_uim1, blsp_uart1, blsp_i2c1, blsp_spi1, blsp_uim2, 75 + blsp_uart2, blsp_i2c2, blsp_spi2, blsp_uim3, blsp_uart3, 76 + blsp_i2c3, blsp_spi3, blsp_uim4, blsp_uart4, blsp_i2c4, 77 + blsp_spi4, blsp_uim5, blsp_uart5, blsp_i2c5, blsp_spi5, 78 + blsp_uim6, blsp_uart6, blsp_i2c6, blsp_spi6, blsp_uim7, 79 + blsp_uart7, blsp_i2c7, blsp_spi7, blsp_uim8, blsp_uart8, 80 + blsp_i2c8, blsp_spi8, blsp_uim9, blsp_uart9, blsp_i2c9, 81 + blsp_spi9, blsp_uim10, blsp_uart10, blsp_i2c10, blsp_spi10, 82 + blsp_uim11, blsp_uart11, blsp_i2c11, blsp_spi11, blsp_uim12, 83 + blsp_uart12, blsp_i2c12, blsp_spi12, blsp_spi1_cs1, 84 + blsp_spi2_cs2, blsp_spi_cs3, blsp_spi2_cs1, blsp_spi2_cs2 85 + blsp_spi2_cs3, blsp_spi10_cs1, blsp_spi10_cs2, blsp_spi10_cs3, 86 + sdc3, sdc4, gcc_gp_clk1, gcc_gp_clk2, gcc_gp_clk3, cci_timer0, 87 + cci_timer1, cci_timer2, cci_timer3, cci_async_in0, 88 + cci_async_in1, cci_async_in2, cam_mckl0, cam_mclk1, cam_mclk2, 89 + cam_mclk3, mdp_vsync, hdmi_cec, hdmi_ddc, hdmi_hpd, edp_hpd, 90 + gp_pdm0, gp_pdm1, gp_pdm2, gp_pdm3, gp0_clk, gp1_clk, gp_mn, 91 + tsif1, tsif2, hsic, grfc, audio_ref_clk, qua_mi2s, pri_mi2s, 92 + spkr_mi2s, ter_mi2s, sec_mi2s, bt, fm, wlan, slimbus, hsic_ctl ] 93 + 94 + bias-pull-down: true 95 + bias-pull-up: true 96 + bias-disable: true 97 + drive-strength: true 98 + input-enable: true 99 + output-high: true 100 + output-low: true 101 + 102 + required: 103 + - pins 104 + 105 + allOf: 106 + - if: 107 + properties: 108 + pins: 109 + contains: 110 + enum: 111 + - hsic_data 112 + - hsic_strobe 113 + required: 114 + - pins 115 + then: 116 + properties: 117 + bias-pull-down: false 118 + bias-pull-up: false 119 + bias-disable: false 120 + drive-strength: false 121 + input-enable: false 122 + output-high: false 123 + output-low: false 124 + 125 + additionalProperties: false 126 + 127 + allOf: 128 + - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 129 + 130 + required: 131 + - compatible 132 + - reg 133 + 134 + additionalProperties: false 135 + 136 + examples: 137 + - | 138 + #include <dt-bindings/interrupt-controller/arm-gic.h> 139 + tlmm: pinctrl@fd510000 { 140 + compatible = "qcom,msm8974-pinctrl"; 141 + reg = <0xfd510000 0x4000>; 142 + gpio-controller; 143 + gpio-ranges = <&tlmm 0 0 146>; 144 + #gpio-cells = <2>; 145 + interrupt-controller; 146 + #interrupt-cells = <2>; 147 + interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 148 + 149 + sdc1-off-state { 150 + clk-pins { 151 + pins = "sdc1_clk"; 152 + bias-disable; 153 + drive-strength = <2>; 154 + }; 155 + 156 + cmd-pins { 157 + pins = "sdc1_cmd"; 158 + bias-pull-up; 159 + drive-strength = <2>; 160 + }; 161 + 162 + data-pins { 163 + pins = "sdc1_data"; 164 + bias-pull-up; 165 + drive-strength = <2>; 166 + }; 167 + }; 168 + 169 + blsp2-uart1-sleep-state { 170 + pins = "gpio41", "gpio42", "gpio43", "gpio44"; 171 + function = "gpio"; 172 + drive-strength = <2>; 173 + bias-pull-down; 174 + }; 175 + 176 + hsic-state { 177 + pins = "hsic_data", "hsic_strobe"; 178 + }; 179 + };