Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

interconnect: qcom: Add SM8250 interconnect provider driver

Add driver for the Qualcomm interconnect buses found in SM8250 based
platforms. The topology consists of several NoCs that are controlled by
a remote processor that collects the aggregated bandwidth for each
master-slave pairs.

Based on SC7180 driver and generated from downstream dts.

Signed-off-by: Jonathan Marek <jonathan@marek.ca>
Reviewed-by: Sibi Sankar <sibis@codeaurora.org>
Link: https://lore.kernel.org/r/20200728023811.5607-6-jonathan@marek.ca
Signed-off-by: Georgi Djakov <georgi.djakov@linaro.org>

authored by

Jonathan Marek and committed by
Georgi Djakov
6df5b349 a09b817c

+825
+10
drivers/interconnect/qcom/Kconfig
··· 75 75 This is a driver for the Qualcomm Network-on-Chip on sm8150-based 76 76 platforms. 77 77 78 + config INTERCONNECT_QCOM_SM8250 79 + tristate "Qualcomm SM8250 interconnect driver" 80 + depends on INTERCONNECT_QCOM 81 + depends on (QCOM_RPMH && QCOM_COMMAND_DB && OF) || COMPILE_TEST 82 + select INTERCONNECT_QCOM_RPMH 83 + select INTERCONNECT_QCOM_BCM_VOTER 84 + help 85 + This is a driver for the Qualcomm Network-on-Chip on sm8250-based 86 + platforms. 87 + 78 88 config INTERCONNECT_QCOM_SMD_RPM 79 89 tristate
+2
drivers/interconnect/qcom/Makefile
··· 9 9 qnoc-sc7180-objs := sc7180.o 10 10 qnoc-sdm845-objs := sdm845.o 11 11 qnoc-sm8150-objs := sm8150.o 12 + qnoc-sm8250-objs := sm8250.o 12 13 icc-smd-rpm-objs := smd-rpm.o 13 14 14 15 obj-$(CONFIG_INTERCONNECT_QCOM_BCM_VOTER) += icc-bcm-voter.o ··· 21 20 obj-$(CONFIG_INTERCONNECT_QCOM_SC7180) += qnoc-sc7180.o 22 21 obj-$(CONFIG_INTERCONNECT_QCOM_SDM845) += qnoc-sdm845.o 23 22 obj-$(CONFIG_INTERCONNECT_QCOM_SM8150) += qnoc-sm8150.o 23 + obj-$(CONFIG_INTERCONNECT_QCOM_SM8250) += qnoc-sm8250.o 24 24 obj-$(CONFIG_INTERCONNECT_QCOM_SMD_RPM) += icc-smd-rpm.o
+651
drivers/interconnect/qcom/sm8250.c
··· 1 + // SPDX-License-Identifier: GPL-2.0 2 + /* 3 + * Copyright (c) 2020, The Linux Foundation. All rights reserved. 4 + * 5 + */ 6 + 7 + #include <linux/device.h> 8 + #include <linux/interconnect.h> 9 + #include <linux/interconnect-provider.h> 10 + #include <linux/module.h> 11 + #include <linux/of_platform.h> 12 + #include <dt-bindings/interconnect/qcom,sm8250.h> 13 + 14 + #include "bcm-voter.h" 15 + #include "icc-rpmh.h" 16 + #include "sm8250.h" 17 + 18 + DEFINE_QNODE(qhm_a1noc_cfg, SM8250_MASTER_A1NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_A1NOC); 19 + DEFINE_QNODE(qhm_qspi, SM8250_MASTER_QSPI_0, 1, 4, SM8250_A1NOC_SNOC_SLV); 20 + DEFINE_QNODE(qhm_qup1, SM8250_MASTER_QUP_1, 1, 4, SM8250_A1NOC_SNOC_SLV); 21 + DEFINE_QNODE(qhm_qup2, SM8250_MASTER_QUP_2, 1, 4, SM8250_A1NOC_SNOC_SLV); 22 + DEFINE_QNODE(qhm_tsif, SM8250_MASTER_TSIF, 1, 4, SM8250_A1NOC_SNOC_SLV); 23 + DEFINE_QNODE(xm_pcie3_modem, SM8250_MASTER_PCIE_2, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC_1); 24 + DEFINE_QNODE(xm_sdc4, SM8250_MASTER_SDCC_4, 1, 8, SM8250_A1NOC_SNOC_SLV); 25 + DEFINE_QNODE(xm_ufs_mem, SM8250_MASTER_UFS_MEM, 1, 8, SM8250_A1NOC_SNOC_SLV); 26 + DEFINE_QNODE(xm_usb3_0, SM8250_MASTER_USB3, 1, 8, SM8250_A1NOC_SNOC_SLV); 27 + DEFINE_QNODE(xm_usb3_1, SM8250_MASTER_USB3_1, 1, 8, SM8250_A1NOC_SNOC_SLV); 28 + DEFINE_QNODE(qhm_a2noc_cfg, SM8250_MASTER_A2NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_A2NOC); 29 + DEFINE_QNODE(qhm_qdss_bam, SM8250_MASTER_QDSS_BAM, 1, 4, SM8250_A2NOC_SNOC_SLV); 30 + DEFINE_QNODE(qhm_qup0, SM8250_MASTER_QUP_0, 1, 4, SM8250_A2NOC_SNOC_SLV); 31 + DEFINE_QNODE(qnm_cnoc, SM8250_MASTER_CNOC_A2NOC, 1, 8, SM8250_A2NOC_SNOC_SLV); 32 + DEFINE_QNODE(qxm_crypto, SM8250_MASTER_CRYPTO_CORE_0, 1, 8, SM8250_A2NOC_SNOC_SLV); 33 + DEFINE_QNODE(qxm_ipa, SM8250_MASTER_IPA, 1, 8, SM8250_A2NOC_SNOC_SLV); 34 + DEFINE_QNODE(xm_pcie3_0, SM8250_MASTER_PCIE, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC); 35 + DEFINE_QNODE(xm_pcie3_1, SM8250_MASTER_PCIE_1, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC); 36 + DEFINE_QNODE(xm_qdss_etr, SM8250_MASTER_QDSS_ETR, 1, 8, SM8250_A2NOC_SNOC_SLV); 37 + DEFINE_QNODE(xm_sdc2, SM8250_MASTER_SDCC_2, 1, 8, SM8250_A2NOC_SNOC_SLV); 38 + DEFINE_QNODE(xm_ufs_card, SM8250_MASTER_UFS_CARD, 1, 8, SM8250_A2NOC_SNOC_SLV); 39 + DEFINE_QNODE(qnm_npu, SM8250_MASTER_NPU, 2, 32, SM8250_SLAVE_CDSP_MEM_NOC); 40 + DEFINE_QNODE(qnm_snoc, SM8250_SNOC_CNOC_MAS, 1, 8, SM8250_SLAVE_CDSP_CFG, SM8250_SLAVE_CAMERA_CFG, SM8250_SLAVE_TLMM_SOUTH, SM8250_SLAVE_TLMM_NORTH, SM8250_SLAVE_SDCC_4, SM8250_SLAVE_TLMM_WEST, SM8250_SLAVE_SDCC_2, SM8250_SLAVE_CNOC_MNOC_CFG, SM8250_SLAVE_UFS_MEM_CFG, SM8250_SLAVE_SNOC_CFG, SM8250_SLAVE_PDM, SM8250_SLAVE_CX_RDPM, SM8250_SLAVE_PCIE_1_CFG, SM8250_SLAVE_A2NOC_CFG, SM8250_SLAVE_QDSS_CFG, SM8250_SLAVE_DISPLAY_CFG, SM8250_SLAVE_PCIE_2_CFG, SM8250_SLAVE_TCSR, SM8250_SLAVE_DCC_CFG, SM8250_SLAVE_CNOC_DDRSS, SM8250_SLAVE_IPC_ROUTER_CFG, SM8250_SLAVE_PCIE_0_CFG, SM8250_SLAVE_RBCPR_MMCX_CFG, SM8250_SLAVE_NPU_CFG, SM8250_SLAVE_AHB2PHY_SOUTH, SM8250_SLAVE_AHB2PHY_NORTH, SM8250_SLAVE_GRAPHICS_3D_CFG, SM8250_SLAVE_VENUS_CFG, SM8250_SLAVE_TSIF, SM8250_SLAVE_IPA_CFG, SM8250_SLAVE_IMEM_CFG, SM8250_SLAVE_USB3, SM8250_SLAVE_SERVICE_CNOC, SM8250_SLAVE_UFS_CARD_CFG, SM8250_SLAVE_USB3_1, SM8250_SLAVE_LPASS, SM8250_SLAVE_RBCPR_CX_CFG, SM8250_SLAVE_A1NOC_CFG, SM8250_SLAVE_AOSS, SM8250_SLAVE_PRNG, SM8250_SLAVE_VSENSE_CTRL_CFG, SM8250_SLAVE_QSPI_0, SM8250_SLAVE_CRYPTO_0_CFG, SM8250_SLAVE_PIMEM_CFG, SM8250_SLAVE_RBCPR_MX_CFG, SM8250_SLAVE_QUP_0, SM8250_SLAVE_QUP_1, SM8250_SLAVE_QUP_2, SM8250_SLAVE_CLK_CTL); 41 + DEFINE_QNODE(xm_qdss_dap, SM8250_MASTER_QDSS_DAP, 1, 8, SM8250_SLAVE_CDSP_CFG, SM8250_SLAVE_CAMERA_CFG, SM8250_SLAVE_TLMM_SOUTH, SM8250_SLAVE_TLMM_NORTH, SM8250_SLAVE_SDCC_4, SM8250_SLAVE_TLMM_WEST, SM8250_SLAVE_SDCC_2, SM8250_SLAVE_CNOC_MNOC_CFG, SM8250_SLAVE_UFS_MEM_CFG, SM8250_SLAVE_SNOC_CFG, SM8250_SLAVE_PDM, SM8250_SLAVE_CX_RDPM, SM8250_SLAVE_PCIE_1_CFG, SM8250_SLAVE_A2NOC_CFG, SM8250_SLAVE_QDSS_CFG, SM8250_SLAVE_DISPLAY_CFG, SM8250_SLAVE_PCIE_2_CFG, SM8250_SLAVE_TCSR, SM8250_SLAVE_DCC_CFG, SM8250_SLAVE_CNOC_DDRSS, SM8250_SLAVE_IPC_ROUTER_CFG, SM8250_SLAVE_CNOC_A2NOC, SM8250_SLAVE_PCIE_0_CFG, SM8250_SLAVE_RBCPR_MMCX_CFG, SM8250_SLAVE_NPU_CFG, SM8250_SLAVE_AHB2PHY_SOUTH, SM8250_SLAVE_AHB2PHY_NORTH, SM8250_SLAVE_GRAPHICS_3D_CFG, SM8250_SLAVE_VENUS_CFG, SM8250_SLAVE_TSIF, SM8250_SLAVE_IPA_CFG, SM8250_SLAVE_IMEM_CFG, SM8250_SLAVE_USB3, SM8250_SLAVE_SERVICE_CNOC, SM8250_SLAVE_UFS_CARD_CFG, SM8250_SLAVE_USB3_1, SM8250_SLAVE_LPASS, SM8250_SLAVE_RBCPR_CX_CFG, SM8250_SLAVE_A1NOC_CFG, SM8250_SLAVE_AOSS, SM8250_SLAVE_PRNG, SM8250_SLAVE_VSENSE_CTRL_CFG, SM8250_SLAVE_QSPI_0, SM8250_SLAVE_CRYPTO_0_CFG, SM8250_SLAVE_PIMEM_CFG, SM8250_SLAVE_RBCPR_MX_CFG, SM8250_SLAVE_QUP_0, SM8250_SLAVE_QUP_1, SM8250_SLAVE_QUP_2, SM8250_SLAVE_CLK_CTL); 42 + DEFINE_QNODE(qhm_cnoc_dc_noc, SM8250_MASTER_CNOC_DC_NOC, 1, 4, SM8250_SLAVE_GEM_NOC_CFG, SM8250_SLAVE_LLCC_CFG); 43 + DEFINE_QNODE(alm_gpu_tcu, SM8250_MASTER_GPU_TCU, 1, 8, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 44 + DEFINE_QNODE(alm_sys_tcu, SM8250_MASTER_SYS_TCU, 1, 8, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 45 + DEFINE_QNODE(chm_apps, SM8250_MASTER_AMPSS_M0, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC, SM8250_SLAVE_MEM_NOC_PCIE_SNOC); 46 + DEFINE_QNODE(qhm_gemnoc_cfg, SM8250_MASTER_GEM_NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_GEM_NOC_2, SM8250_SLAVE_SERVICE_GEM_NOC_1, SM8250_SLAVE_SERVICE_GEM_NOC); 47 + DEFINE_QNODE(qnm_cmpnoc, SM8250_MASTER_COMPUTE_NOC, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 48 + DEFINE_QNODE(qnm_gpu, SM8250_MASTER_GRAPHICS_3D, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 49 + DEFINE_QNODE(qnm_mnoc_hf, SM8250_MASTER_MNOC_HF_MEM_NOC, 2, 32, SM8250_SLAVE_LLCC); 50 + DEFINE_QNODE(qnm_mnoc_sf, SM8250_MASTER_MNOC_SF_MEM_NOC, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 51 + DEFINE_QNODE(qnm_pcie, SM8250_MASTER_ANOC_PCIE_GEM_NOC, 1, 16, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC); 52 + DEFINE_QNODE(qnm_snoc_gc, SM8250_MASTER_SNOC_GC_MEM_NOC, 1, 8, SM8250_SLAVE_LLCC); 53 + DEFINE_QNODE(qnm_snoc_sf, SM8250_MASTER_SNOC_SF_MEM_NOC, 1, 16, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC, SM8250_SLAVE_MEM_NOC_PCIE_SNOC); 54 + DEFINE_QNODE(ipa_core_master, SM8250_MASTER_IPA_CORE, 1, 8, SM8250_SLAVE_IPA_CORE); 55 + DEFINE_QNODE(llcc_mc, SM8250_MASTER_LLCC, 4, 4, SM8250_SLAVE_EBI_CH0); 56 + DEFINE_QNODE(qhm_mnoc_cfg, SM8250_MASTER_CNOC_MNOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_MNOC); 57 + DEFINE_QNODE(qnm_camnoc_hf, SM8250_MASTER_CAMNOC_HF, 2, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC); 58 + DEFINE_QNODE(qnm_camnoc_icp, SM8250_MASTER_CAMNOC_ICP, 1, 8, SM8250_SLAVE_MNOC_SF_MEM_NOC); 59 + DEFINE_QNODE(qnm_camnoc_sf, SM8250_MASTER_CAMNOC_SF, 2, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC); 60 + DEFINE_QNODE(qnm_video0, SM8250_MASTER_VIDEO_P0, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC); 61 + DEFINE_QNODE(qnm_video1, SM8250_MASTER_VIDEO_P1, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC); 62 + DEFINE_QNODE(qnm_video_cvp, SM8250_MASTER_VIDEO_PROC, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC); 63 + DEFINE_QNODE(qxm_mdp0, SM8250_MASTER_MDP_PORT0, 1, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC); 64 + DEFINE_QNODE(qxm_mdp1, SM8250_MASTER_MDP_PORT1, 1, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC); 65 + DEFINE_QNODE(qxm_rot, SM8250_MASTER_ROTATOR, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC); 66 + DEFINE_QNODE(amm_npu_sys, SM8250_MASTER_NPU_SYS, 4, 32, SM8250_SLAVE_NPU_COMPUTE_NOC); 67 + DEFINE_QNODE(amm_npu_sys_cdp_w, SM8250_MASTER_NPU_CDP, 2, 16, SM8250_SLAVE_NPU_COMPUTE_NOC); 68 + DEFINE_QNODE(qhm_cfg, SM8250_MASTER_NPU_NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_NPU_NOC, SM8250_SLAVE_ISENSE_CFG, SM8250_SLAVE_NPU_LLM_CFG, SM8250_SLAVE_NPU_INT_DMA_BWMON_CFG, SM8250_SLAVE_NPU_CP, SM8250_SLAVE_NPU_TCM, SM8250_SLAVE_NPU_CAL_DP0, SM8250_SLAVE_NPU_CAL_DP1, SM8250_SLAVE_NPU_DPM); 69 + DEFINE_QNODE(qhm_snoc_cfg, SM8250_MASTER_SNOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_SNOC); 70 + DEFINE_QNODE(qnm_aggre1_noc, SM8250_A1NOC_SNOC_MAS, 1, 16, SM8250_SLAVE_SNOC_GEM_NOC_SF); 71 + DEFINE_QNODE(qnm_aggre2_noc, SM8250_A2NOC_SNOC_MAS, 1, 16, SM8250_SLAVE_SNOC_GEM_NOC_SF); 72 + DEFINE_QNODE(qnm_gemnoc, SM8250_MASTER_GEM_NOC_SNOC, 1, 16, SM8250_SLAVE_PIMEM, SM8250_SLAVE_OCIMEM, SM8250_SLAVE_APPSS, SM8250_SNOC_CNOC_SLV, SM8250_SLAVE_TCU, SM8250_SLAVE_QDSS_STM); 73 + DEFINE_QNODE(qnm_gemnoc_pcie, SM8250_MASTER_GEM_NOC_PCIE_SNOC, 1, 8, SM8250_SLAVE_PCIE_2, SM8250_SLAVE_PCIE_0, SM8250_SLAVE_PCIE_1); 74 + DEFINE_QNODE(qxm_pimem, SM8250_MASTER_PIMEM, 1, 8, SM8250_SLAVE_SNOC_GEM_NOC_GC); 75 + DEFINE_QNODE(xm_gic, SM8250_MASTER_GIC, 1, 8, SM8250_SLAVE_SNOC_GEM_NOC_GC); 76 + DEFINE_QNODE(qns_a1noc_snoc, SM8250_A1NOC_SNOC_SLV, 1, 16, SM8250_A1NOC_SNOC_MAS); 77 + DEFINE_QNODE(qns_pcie_modem_mem_noc, SM8250_SLAVE_ANOC_PCIE_GEM_NOC_1, 1, 16, SM8250_MASTER_ANOC_PCIE_GEM_NOC); 78 + DEFINE_QNODE(srvc_aggre1_noc, SM8250_SLAVE_SERVICE_A1NOC, 1, 4); 79 + DEFINE_QNODE(qns_a2noc_snoc, SM8250_A2NOC_SNOC_SLV, 1, 16, SM8250_A2NOC_SNOC_MAS); 80 + DEFINE_QNODE(qns_pcie_mem_noc, SM8250_SLAVE_ANOC_PCIE_GEM_NOC, 1, 16, SM8250_MASTER_ANOC_PCIE_GEM_NOC); 81 + DEFINE_QNODE(srvc_aggre2_noc, SM8250_SLAVE_SERVICE_A2NOC, 1, 4); 82 + DEFINE_QNODE(qns_cdsp_mem_noc, SM8250_SLAVE_CDSP_MEM_NOC, 2, 32, SM8250_MASTER_COMPUTE_NOC); 83 + DEFINE_QNODE(qhs_a1_noc_cfg, SM8250_SLAVE_A1NOC_CFG, 1, 4, SM8250_MASTER_A1NOC_CFG); 84 + DEFINE_QNODE(qhs_a2_noc_cfg, SM8250_SLAVE_A2NOC_CFG, 1, 4, SM8250_MASTER_A2NOC_CFG); 85 + DEFINE_QNODE(qhs_ahb2phy0, SM8250_SLAVE_AHB2PHY_SOUTH, 1, 4); 86 + DEFINE_QNODE(qhs_ahb2phy1, SM8250_SLAVE_AHB2PHY_NORTH, 1, 4); 87 + DEFINE_QNODE(qhs_aoss, SM8250_SLAVE_AOSS, 1, 4); 88 + DEFINE_QNODE(qhs_camera_cfg, SM8250_SLAVE_CAMERA_CFG, 1, 4); 89 + DEFINE_QNODE(qhs_clk_ctl, SM8250_SLAVE_CLK_CTL, 1, 4); 90 + DEFINE_QNODE(qhs_compute_dsp, SM8250_SLAVE_CDSP_CFG, 1, 4); 91 + DEFINE_QNODE(qhs_cpr_cx, SM8250_SLAVE_RBCPR_CX_CFG, 1, 4); 92 + DEFINE_QNODE(qhs_cpr_mmcx, SM8250_SLAVE_RBCPR_MMCX_CFG, 1, 4); 93 + DEFINE_QNODE(qhs_cpr_mx, SM8250_SLAVE_RBCPR_MX_CFG, 1, 4); 94 + DEFINE_QNODE(qhs_crypto0_cfg, SM8250_SLAVE_CRYPTO_0_CFG, 1, 4); 95 + DEFINE_QNODE(qhs_cx_rdpm, SM8250_SLAVE_CX_RDPM, 1, 4); 96 + DEFINE_QNODE(qhs_dcc_cfg, SM8250_SLAVE_DCC_CFG, 1, 4); 97 + DEFINE_QNODE(qhs_ddrss_cfg, SM8250_SLAVE_CNOC_DDRSS, 1, 4, SM8250_MASTER_CNOC_DC_NOC); 98 + DEFINE_QNODE(qhs_display_cfg, SM8250_SLAVE_DISPLAY_CFG, 1, 4); 99 + DEFINE_QNODE(qhs_gpuss_cfg, SM8250_SLAVE_GRAPHICS_3D_CFG, 1, 8); 100 + DEFINE_QNODE(qhs_imem_cfg, SM8250_SLAVE_IMEM_CFG, 1, 4); 101 + DEFINE_QNODE(qhs_ipa, SM8250_SLAVE_IPA_CFG, 1, 4); 102 + DEFINE_QNODE(qhs_ipc_router, SM8250_SLAVE_IPC_ROUTER_CFG, 1, 4); 103 + DEFINE_QNODE(qhs_lpass_cfg, SM8250_SLAVE_LPASS, 1, 4); 104 + DEFINE_QNODE(qhs_mnoc_cfg, SM8250_SLAVE_CNOC_MNOC_CFG, 1, 4, SM8250_MASTER_CNOC_MNOC_CFG); 105 + DEFINE_QNODE(qhs_npu_cfg, SM8250_SLAVE_NPU_CFG, 1, 4, SM8250_MASTER_NPU_NOC_CFG); 106 + DEFINE_QNODE(qhs_pcie0_cfg, SM8250_SLAVE_PCIE_0_CFG, 1, 4); 107 + DEFINE_QNODE(qhs_pcie1_cfg, SM8250_SLAVE_PCIE_1_CFG, 1, 4); 108 + DEFINE_QNODE(qhs_pcie_modem_cfg, SM8250_SLAVE_PCIE_2_CFG, 1, 4); 109 + DEFINE_QNODE(qhs_pdm, SM8250_SLAVE_PDM, 1, 4); 110 + DEFINE_QNODE(qhs_pimem_cfg, SM8250_SLAVE_PIMEM_CFG, 1, 4); 111 + DEFINE_QNODE(qhs_prng, SM8250_SLAVE_PRNG, 1, 4); 112 + DEFINE_QNODE(qhs_qdss_cfg, SM8250_SLAVE_QDSS_CFG, 1, 4); 113 + DEFINE_QNODE(qhs_qspi, SM8250_SLAVE_QSPI_0, 1, 4); 114 + DEFINE_QNODE(qhs_qup0, SM8250_SLAVE_QUP_0, 1, 4); 115 + DEFINE_QNODE(qhs_qup1, SM8250_SLAVE_QUP_1, 1, 4); 116 + DEFINE_QNODE(qhs_qup2, SM8250_SLAVE_QUP_2, 1, 4); 117 + DEFINE_QNODE(qhs_sdc2, SM8250_SLAVE_SDCC_2, 1, 4); 118 + DEFINE_QNODE(qhs_sdc4, SM8250_SLAVE_SDCC_4, 1, 4); 119 + DEFINE_QNODE(qhs_snoc_cfg, SM8250_SLAVE_SNOC_CFG, 1, 4, SM8250_MASTER_SNOC_CFG); 120 + DEFINE_QNODE(qhs_tcsr, SM8250_SLAVE_TCSR, 1, 4); 121 + DEFINE_QNODE(qhs_tlmm0, SM8250_SLAVE_TLMM_NORTH, 1, 4); 122 + DEFINE_QNODE(qhs_tlmm1, SM8250_SLAVE_TLMM_SOUTH, 1, 4); 123 + DEFINE_QNODE(qhs_tlmm2, SM8250_SLAVE_TLMM_WEST, 1, 4); 124 + DEFINE_QNODE(qhs_tsif, SM8250_SLAVE_TSIF, 1, 4); 125 + DEFINE_QNODE(qhs_ufs_card_cfg, SM8250_SLAVE_UFS_CARD_CFG, 1, 4); 126 + DEFINE_QNODE(qhs_ufs_mem_cfg, SM8250_SLAVE_UFS_MEM_CFG, 1, 4); 127 + DEFINE_QNODE(qhs_usb3_0, SM8250_SLAVE_USB3, 1, 4); 128 + DEFINE_QNODE(qhs_usb3_1, SM8250_SLAVE_USB3_1, 1, 4); 129 + DEFINE_QNODE(qhs_venus_cfg, SM8250_SLAVE_VENUS_CFG, 1, 4); 130 + DEFINE_QNODE(qhs_vsense_ctrl_cfg, SM8250_SLAVE_VSENSE_CTRL_CFG, 1, 4); 131 + DEFINE_QNODE(qns_cnoc_a2noc, SM8250_SLAVE_CNOC_A2NOC, 1, 8, SM8250_MASTER_CNOC_A2NOC); 132 + DEFINE_QNODE(srvc_cnoc, SM8250_SLAVE_SERVICE_CNOC, 1, 4); 133 + DEFINE_QNODE(qhs_llcc, SM8250_SLAVE_LLCC_CFG, 1, 4); 134 + DEFINE_QNODE(qhs_memnoc, SM8250_SLAVE_GEM_NOC_CFG, 1, 4, SM8250_MASTER_GEM_NOC_CFG); 135 + DEFINE_QNODE(qns_gem_noc_snoc, SM8250_SLAVE_GEM_NOC_SNOC, 1, 16, SM8250_MASTER_GEM_NOC_SNOC); 136 + DEFINE_QNODE(qns_llcc, SM8250_SLAVE_LLCC, 4, 16, SM8250_MASTER_LLCC); 137 + DEFINE_QNODE(qns_sys_pcie, SM8250_SLAVE_MEM_NOC_PCIE_SNOC, 1, 8, SM8250_MASTER_GEM_NOC_PCIE_SNOC); 138 + DEFINE_QNODE(srvc_even_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC_1, 1, 4); 139 + DEFINE_QNODE(srvc_odd_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC_2, 1, 4); 140 + DEFINE_QNODE(srvc_sys_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC, 1, 4); 141 + DEFINE_QNODE(ipa_core_slave, SM8250_SLAVE_IPA_CORE, 1, 8); 142 + DEFINE_QNODE(ebi, SM8250_SLAVE_EBI_CH0, 4, 4); 143 + DEFINE_QNODE(qns_mem_noc_hf, SM8250_SLAVE_MNOC_HF_MEM_NOC, 2, 32, SM8250_MASTER_MNOC_HF_MEM_NOC); 144 + DEFINE_QNODE(qns_mem_noc_sf, SM8250_SLAVE_MNOC_SF_MEM_NOC, 2, 32, SM8250_MASTER_MNOC_SF_MEM_NOC); 145 + DEFINE_QNODE(srvc_mnoc, SM8250_SLAVE_SERVICE_MNOC, 1, 4); 146 + DEFINE_QNODE(qhs_cal_dp0, SM8250_SLAVE_NPU_CAL_DP0, 1, 4); 147 + DEFINE_QNODE(qhs_cal_dp1, SM8250_SLAVE_NPU_CAL_DP1, 1, 4); 148 + DEFINE_QNODE(qhs_cp, SM8250_SLAVE_NPU_CP, 1, 4); 149 + DEFINE_QNODE(qhs_dma_bwmon, SM8250_SLAVE_NPU_INT_DMA_BWMON_CFG, 1, 4); 150 + DEFINE_QNODE(qhs_dpm, SM8250_SLAVE_NPU_DPM, 1, 4); 151 + DEFINE_QNODE(qhs_isense, SM8250_SLAVE_ISENSE_CFG, 1, 4); 152 + DEFINE_QNODE(qhs_llm, SM8250_SLAVE_NPU_LLM_CFG, 1, 4); 153 + DEFINE_QNODE(qhs_tcm, SM8250_SLAVE_NPU_TCM, 1, 4); 154 + DEFINE_QNODE(qns_npu_sys, SM8250_SLAVE_NPU_COMPUTE_NOC, 2, 32); 155 + DEFINE_QNODE(srvc_noc, SM8250_SLAVE_SERVICE_NPU_NOC, 1, 4); 156 + DEFINE_QNODE(qhs_apss, SM8250_SLAVE_APPSS, 1, 8); 157 + DEFINE_QNODE(qns_cnoc, SM8250_SNOC_CNOC_SLV, 1, 8, SM8250_SNOC_CNOC_MAS); 158 + DEFINE_QNODE(qns_gemnoc_gc, SM8250_SLAVE_SNOC_GEM_NOC_GC, 1, 8, SM8250_MASTER_SNOC_GC_MEM_NOC); 159 + DEFINE_QNODE(qns_gemnoc_sf, SM8250_SLAVE_SNOC_GEM_NOC_SF, 1, 16, SM8250_MASTER_SNOC_SF_MEM_NOC); 160 + DEFINE_QNODE(qxs_imem, SM8250_SLAVE_OCIMEM, 1, 8); 161 + DEFINE_QNODE(qxs_pimem, SM8250_SLAVE_PIMEM, 1, 8); 162 + DEFINE_QNODE(srvc_snoc, SM8250_SLAVE_SERVICE_SNOC, 1, 4); 163 + DEFINE_QNODE(xs_pcie_0, SM8250_SLAVE_PCIE_0, 1, 8); 164 + DEFINE_QNODE(xs_pcie_1, SM8250_SLAVE_PCIE_1, 1, 8); 165 + DEFINE_QNODE(xs_pcie_modem, SM8250_SLAVE_PCIE_2, 1, 8); 166 + DEFINE_QNODE(xs_qdss_stm, SM8250_SLAVE_QDSS_STM, 1, 4); 167 + DEFINE_QNODE(xs_sys_tcu_cfg, SM8250_SLAVE_TCU, 1, 8); 168 + 169 + DEFINE_QBCM(bcm_acv, "ACV", false, &ebi); 170 + DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi); 171 + DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc); 172 + DEFINE_QBCM(bcm_mm0, "MM0", true, &qns_mem_noc_hf); 173 + DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto); 174 + DEFINE_QBCM(bcm_ip0, "IP0", false, &ipa_core_slave); 175 + DEFINE_QBCM(bcm_mm1, "MM1", false, &qnm_camnoc_hf, &qxm_mdp0, &qxm_mdp1); 176 + DEFINE_QBCM(bcm_sh2, "SH2", false, &alm_gpu_tcu, &alm_sys_tcu); 177 + DEFINE_QBCM(bcm_mm2, "MM2", false, &qns_mem_noc_sf); 178 + DEFINE_QBCM(bcm_qup0, "QUP0", false, &qhm_qup1, &qhm_qup2, &qhm_qup0); 179 + DEFINE_QBCM(bcm_sh3, "SH3", false, &qnm_cmpnoc); 180 + DEFINE_QBCM(bcm_mm3, "MM3", false, &qnm_camnoc_icp, &qnm_camnoc_sf, &qnm_video0, &qnm_video1, &qnm_video_cvp); 181 + DEFINE_QBCM(bcm_sh4, "SH4", false, &chm_apps); 182 + DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_gemnoc_sf); 183 + DEFINE_QBCM(bcm_co0, "CO0", false, &qns_cdsp_mem_noc); 184 + DEFINE_QBCM(bcm_cn0, "CN0", true, &qnm_snoc, &xm_qdss_dap, &qhs_a1_noc_cfg, &qhs_a2_noc_cfg, &qhs_ahb2phy0, &qhs_ahb2phy1, &qhs_aoss, &qhs_camera_cfg, &qhs_clk_ctl, &qhs_compute_dsp, &qhs_cpr_cx, &qhs_cpr_mmcx, &qhs_cpr_mx, &qhs_crypto0_cfg, &qhs_cx_rdpm, &qhs_dcc_cfg, &qhs_ddrss_cfg, &qhs_display_cfg, &qhs_gpuss_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_ipc_router, &qhs_lpass_cfg, &qhs_mnoc_cfg, &qhs_npu_cfg, &qhs_pcie0_cfg, &qhs_pcie1_cfg, &qhs_pcie_modem_cfg, &qhs_pdm, &qhs_pimem_cfg, &qhs_prng, &qhs_qdss_cfg, &qhs_qspi, &qhs_qup0, &qhs_qup1, &qhs_qup2, &qhs_sdc2, &qhs_sdc4, &qhs_snoc_cfg, &qhs_tcsr, &qhs_tlmm0, &qhs_tlmm1, &qhs_tlmm2, &qhs_tsif, &qhs_ufs_card_cfg, &qhs_ufs_mem_cfg, &qhs_usb3_0, &qhs_usb3_1, &qhs_venus_cfg, &qhs_vsense_ctrl_cfg, &qns_cnoc_a2noc, &srvc_cnoc); 185 + DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem); 186 + DEFINE_QBCM(bcm_sn2, "SN2", false, &qns_gemnoc_gc); 187 + DEFINE_QBCM(bcm_co2, "CO2", false, &qnm_npu); 188 + DEFINE_QBCM(bcm_sn3, "SN3", false, &qxs_pimem); 189 + DEFINE_QBCM(bcm_sn4, "SN4", false, &xs_qdss_stm); 190 + DEFINE_QBCM(bcm_sn5, "SN5", false, &xs_pcie_modem); 191 + DEFINE_QBCM(bcm_sn6, "SN6", false, &xs_pcie_0, &xs_pcie_1); 192 + DEFINE_QBCM(bcm_sn7, "SN7", false, &qnm_aggre1_noc); 193 + DEFINE_QBCM(bcm_sn8, "SN8", false, &qnm_aggre2_noc); 194 + DEFINE_QBCM(bcm_sn9, "SN9", false, &qnm_gemnoc_pcie); 195 + DEFINE_QBCM(bcm_sn11, "SN11", false, &qnm_gemnoc); 196 + DEFINE_QBCM(bcm_sn12, "SN12", false, &qns_pcie_modem_mem_noc, &qns_pcie_mem_noc); 197 + 198 + static struct qcom_icc_bcm *aggre1_noc_bcms[] = { 199 + &bcm_qup0, 200 + &bcm_sn12, 201 + }; 202 + 203 + static struct qcom_icc_node *aggre1_noc_nodes[] = { 204 + [MASTER_A1NOC_CFG] = &qhm_a1noc_cfg, 205 + [MASTER_QSPI_0] = &qhm_qspi, 206 + [MASTER_QUP_1] = &qhm_qup1, 207 + [MASTER_QUP_2] = &qhm_qup2, 208 + [MASTER_TSIF] = &qhm_tsif, 209 + [MASTER_PCIE_2] = &xm_pcie3_modem, 210 + [MASTER_SDCC_4] = &xm_sdc4, 211 + [MASTER_UFS_MEM] = &xm_ufs_mem, 212 + [MASTER_USB3] = &xm_usb3_0, 213 + [MASTER_USB3_1] = &xm_usb3_1, 214 + [A1NOC_SNOC_SLV] = &qns_a1noc_snoc, 215 + [SLAVE_ANOC_PCIE_GEM_NOC_1] = &qns_pcie_modem_mem_noc, 216 + [SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc, 217 + }; 218 + 219 + static struct qcom_icc_desc sm8250_aggre1_noc = { 220 + .nodes = aggre1_noc_nodes, 221 + .num_nodes = ARRAY_SIZE(aggre1_noc_nodes), 222 + .bcms = aggre1_noc_bcms, 223 + .num_bcms = ARRAY_SIZE(aggre1_noc_bcms), 224 + }; 225 + 226 + static struct qcom_icc_bcm *aggre2_noc_bcms[] = { 227 + &bcm_ce0, 228 + &bcm_qup0, 229 + &bcm_sn12, 230 + }; 231 + 232 + static struct qcom_icc_node *aggre2_noc_nodes[] = { 233 + [MASTER_A2NOC_CFG] = &qhm_a2noc_cfg, 234 + [MASTER_QDSS_BAM] = &qhm_qdss_bam, 235 + [MASTER_QUP_0] = &qhm_qup0, 236 + [MASTER_CNOC_A2NOC] = &qnm_cnoc, 237 + [MASTER_CRYPTO_CORE_0] = &qxm_crypto, 238 + [MASTER_IPA] = &qxm_ipa, 239 + [MASTER_PCIE] = &xm_pcie3_0, 240 + [MASTER_PCIE_1] = &xm_pcie3_1, 241 + [MASTER_QDSS_ETR] = &xm_qdss_etr, 242 + [MASTER_SDCC_2] = &xm_sdc2, 243 + [MASTER_UFS_CARD] = &xm_ufs_card, 244 + [A2NOC_SNOC_SLV] = &qns_a2noc_snoc, 245 + [SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc, 246 + [SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc, 247 + }; 248 + 249 + static struct qcom_icc_desc sm8250_aggre2_noc = { 250 + .nodes = aggre2_noc_nodes, 251 + .num_nodes = ARRAY_SIZE(aggre2_noc_nodes), 252 + .bcms = aggre2_noc_bcms, 253 + .num_bcms = ARRAY_SIZE(aggre2_noc_bcms), 254 + }; 255 + 256 + static struct qcom_icc_bcm *compute_noc_bcms[] = { 257 + &bcm_co0, 258 + &bcm_co2, 259 + }; 260 + 261 + static struct qcom_icc_node *compute_noc_nodes[] = { 262 + [MASTER_NPU] = &qnm_npu, 263 + [SLAVE_CDSP_MEM_NOC] = &qns_cdsp_mem_noc, 264 + }; 265 + 266 + static struct qcom_icc_desc sm8250_compute_noc = { 267 + .nodes = compute_noc_nodes, 268 + .num_nodes = ARRAY_SIZE(compute_noc_nodes), 269 + .bcms = compute_noc_bcms, 270 + .num_bcms = ARRAY_SIZE(compute_noc_bcms), 271 + }; 272 + 273 + static struct qcom_icc_bcm *config_noc_bcms[] = { 274 + &bcm_cn0, 275 + }; 276 + 277 + static struct qcom_icc_node *config_noc_nodes[] = { 278 + [SNOC_CNOC_MAS] = &qnm_snoc, 279 + [MASTER_QDSS_DAP] = &xm_qdss_dap, 280 + [SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg, 281 + [SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg, 282 + [SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0, 283 + [SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy1, 284 + [SLAVE_AOSS] = &qhs_aoss, 285 + [SLAVE_CAMERA_CFG] = &qhs_camera_cfg, 286 + [SLAVE_CLK_CTL] = &qhs_clk_ctl, 287 + [SLAVE_CDSP_CFG] = &qhs_compute_dsp, 288 + [SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx, 289 + [SLAVE_RBCPR_MMCX_CFG] = &qhs_cpr_mmcx, 290 + [SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx, 291 + [SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg, 292 + [SLAVE_CX_RDPM] = &qhs_cx_rdpm, 293 + [SLAVE_DCC_CFG] = &qhs_dcc_cfg, 294 + [SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg, 295 + [SLAVE_DISPLAY_CFG] = &qhs_display_cfg, 296 + [SLAVE_GRAPHICS_3D_CFG] = &qhs_gpuss_cfg, 297 + [SLAVE_IMEM_CFG] = &qhs_imem_cfg, 298 + [SLAVE_IPA_CFG] = &qhs_ipa, 299 + [SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router, 300 + [SLAVE_LPASS] = &qhs_lpass_cfg, 301 + [SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg, 302 + [SLAVE_NPU_CFG] = &qhs_npu_cfg, 303 + [SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg, 304 + [SLAVE_PCIE_1_CFG] = &qhs_pcie1_cfg, 305 + [SLAVE_PCIE_2_CFG] = &qhs_pcie_modem_cfg, 306 + [SLAVE_PDM] = &qhs_pdm, 307 + [SLAVE_PIMEM_CFG] = &qhs_pimem_cfg, 308 + [SLAVE_PRNG] = &qhs_prng, 309 + [SLAVE_QDSS_CFG] = &qhs_qdss_cfg, 310 + [SLAVE_QSPI_0] = &qhs_qspi, 311 + [SLAVE_QUP_0] = &qhs_qup0, 312 + [SLAVE_QUP_1] = &qhs_qup1, 313 + [SLAVE_QUP_2] = &qhs_qup2, 314 + [SLAVE_SDCC_2] = &qhs_sdc2, 315 + [SLAVE_SDCC_4] = &qhs_sdc4, 316 + [SLAVE_SNOC_CFG] = &qhs_snoc_cfg, 317 + [SLAVE_TCSR] = &qhs_tcsr, 318 + [SLAVE_TLMM_NORTH] = &qhs_tlmm0, 319 + [SLAVE_TLMM_SOUTH] = &qhs_tlmm1, 320 + [SLAVE_TLMM_WEST] = &qhs_tlmm2, 321 + [SLAVE_TSIF] = &qhs_tsif, 322 + [SLAVE_UFS_CARD_CFG] = &qhs_ufs_card_cfg, 323 + [SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg, 324 + [SLAVE_USB3] = &qhs_usb3_0, 325 + [SLAVE_USB3_1] = &qhs_usb3_1, 326 + [SLAVE_VENUS_CFG] = &qhs_venus_cfg, 327 + [SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg, 328 + [SLAVE_CNOC_A2NOC] = &qns_cnoc_a2noc, 329 + [SLAVE_SERVICE_CNOC] = &srvc_cnoc, 330 + }; 331 + 332 + static struct qcom_icc_desc sm8250_config_noc = { 333 + .nodes = config_noc_nodes, 334 + .num_nodes = ARRAY_SIZE(config_noc_nodes), 335 + .bcms = config_noc_bcms, 336 + .num_bcms = ARRAY_SIZE(config_noc_bcms), 337 + }; 338 + 339 + static struct qcom_icc_bcm *dc_noc_bcms[] = { 340 + }; 341 + 342 + static struct qcom_icc_node *dc_noc_nodes[] = { 343 + [MASTER_CNOC_DC_NOC] = &qhm_cnoc_dc_noc, 344 + [SLAVE_LLCC_CFG] = &qhs_llcc, 345 + [SLAVE_GEM_NOC_CFG] = &qhs_memnoc, 346 + }; 347 + 348 + static struct qcom_icc_desc sm8250_dc_noc = { 349 + .nodes = dc_noc_nodes, 350 + .num_nodes = ARRAY_SIZE(dc_noc_nodes), 351 + .bcms = dc_noc_bcms, 352 + .num_bcms = ARRAY_SIZE(dc_noc_bcms), 353 + }; 354 + 355 + static struct qcom_icc_bcm *gem_noc_bcms[] = { 356 + &bcm_sh0, 357 + &bcm_sh2, 358 + &bcm_sh3, 359 + &bcm_sh4, 360 + }; 361 + 362 + static struct qcom_icc_node *gem_noc_nodes[] = { 363 + [MASTER_GPU_TCU] = &alm_gpu_tcu, 364 + [MASTER_SYS_TCU] = &alm_sys_tcu, 365 + [MASTER_AMPSS_M0] = &chm_apps, 366 + [MASTER_GEM_NOC_CFG] = &qhm_gemnoc_cfg, 367 + [MASTER_COMPUTE_NOC] = &qnm_cmpnoc, 368 + [MASTER_GRAPHICS_3D] = &qnm_gpu, 369 + [MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf, 370 + [MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf, 371 + [MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie, 372 + [MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc, 373 + [MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf, 374 + [SLAVE_GEM_NOC_SNOC] = &qns_gem_noc_snoc, 375 + [SLAVE_LLCC] = &qns_llcc, 376 + [SLAVE_MEM_NOC_PCIE_SNOC] = &qns_sys_pcie, 377 + [SLAVE_SERVICE_GEM_NOC_1] = &srvc_even_gemnoc, 378 + [SLAVE_SERVICE_GEM_NOC_2] = &srvc_odd_gemnoc, 379 + [SLAVE_SERVICE_GEM_NOC] = &srvc_sys_gemnoc, 380 + }; 381 + 382 + static struct qcom_icc_desc sm8250_gem_noc = { 383 + .nodes = gem_noc_nodes, 384 + .num_nodes = ARRAY_SIZE(gem_noc_nodes), 385 + .bcms = gem_noc_bcms, 386 + .num_bcms = ARRAY_SIZE(gem_noc_bcms), 387 + }; 388 + 389 + static struct qcom_icc_bcm *ipa_virt_bcms[] = { 390 + &bcm_ip0, 391 + }; 392 + 393 + static struct qcom_icc_node *ipa_virt_nodes[] = { 394 + [MASTER_IPA_CORE] = &ipa_core_master, 395 + [SLAVE_IPA_CORE] = &ipa_core_slave, 396 + }; 397 + 398 + static struct qcom_icc_desc sm8250_ipa_virt = { 399 + .nodes = ipa_virt_nodes, 400 + .num_nodes = ARRAY_SIZE(ipa_virt_nodes), 401 + .bcms = ipa_virt_bcms, 402 + .num_bcms = ARRAY_SIZE(ipa_virt_bcms), 403 + }; 404 + 405 + static struct qcom_icc_bcm *mc_virt_bcms[] = { 406 + &bcm_acv, 407 + &bcm_mc0, 408 + }; 409 + 410 + static struct qcom_icc_node *mc_virt_nodes[] = { 411 + [MASTER_LLCC] = &llcc_mc, 412 + [SLAVE_EBI_CH0] = &ebi, 413 + }; 414 + 415 + static struct qcom_icc_desc sm8250_mc_virt = { 416 + .nodes = mc_virt_nodes, 417 + .num_nodes = ARRAY_SIZE(mc_virt_nodes), 418 + .bcms = mc_virt_bcms, 419 + .num_bcms = ARRAY_SIZE(mc_virt_bcms), 420 + }; 421 + 422 + static struct qcom_icc_bcm *mmss_noc_bcms[] = { 423 + &bcm_mm0, 424 + &bcm_mm1, 425 + &bcm_mm2, 426 + &bcm_mm3, 427 + }; 428 + 429 + static struct qcom_icc_node *mmss_noc_nodes[] = { 430 + [MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg, 431 + [MASTER_CAMNOC_HF] = &qnm_camnoc_hf, 432 + [MASTER_CAMNOC_ICP] = &qnm_camnoc_icp, 433 + [MASTER_CAMNOC_SF] = &qnm_camnoc_sf, 434 + [MASTER_VIDEO_P0] = &qnm_video0, 435 + [MASTER_VIDEO_P1] = &qnm_video1, 436 + [MASTER_VIDEO_PROC] = &qnm_video_cvp, 437 + [MASTER_MDP_PORT0] = &qxm_mdp0, 438 + [MASTER_MDP_PORT1] = &qxm_mdp1, 439 + [MASTER_ROTATOR] = &qxm_rot, 440 + [SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf, 441 + [SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf, 442 + [SLAVE_SERVICE_MNOC] = &srvc_mnoc, 443 + }; 444 + 445 + static struct qcom_icc_desc sm8250_mmss_noc = { 446 + .nodes = mmss_noc_nodes, 447 + .num_nodes = ARRAY_SIZE(mmss_noc_nodes), 448 + .bcms = mmss_noc_bcms, 449 + .num_bcms = ARRAY_SIZE(mmss_noc_bcms), 450 + }; 451 + 452 + static struct qcom_icc_bcm *npu_noc_bcms[] = { 453 + }; 454 + 455 + static struct qcom_icc_node *npu_noc_nodes[] = { 456 + [MASTER_NPU_SYS] = &amm_npu_sys, 457 + [MASTER_NPU_CDP] = &amm_npu_sys_cdp_w, 458 + [MASTER_NPU_NOC_CFG] = &qhm_cfg, 459 + [SLAVE_NPU_CAL_DP0] = &qhs_cal_dp0, 460 + [SLAVE_NPU_CAL_DP1] = &qhs_cal_dp1, 461 + [SLAVE_NPU_CP] = &qhs_cp, 462 + [SLAVE_NPU_INT_DMA_BWMON_CFG] = &qhs_dma_bwmon, 463 + [SLAVE_NPU_DPM] = &qhs_dpm, 464 + [SLAVE_ISENSE_CFG] = &qhs_isense, 465 + [SLAVE_NPU_LLM_CFG] = &qhs_llm, 466 + [SLAVE_NPU_TCM] = &qhs_tcm, 467 + [SLAVE_NPU_COMPUTE_NOC] = &qns_npu_sys, 468 + [SLAVE_SERVICE_NPU_NOC] = &srvc_noc, 469 + }; 470 + 471 + static struct qcom_icc_desc sm8250_npu_noc = { 472 + .nodes = npu_noc_nodes, 473 + .num_nodes = ARRAY_SIZE(npu_noc_nodes), 474 + .bcms = npu_noc_bcms, 475 + .num_bcms = ARRAY_SIZE(npu_noc_bcms), 476 + }; 477 + 478 + static struct qcom_icc_bcm *system_noc_bcms[] = { 479 + &bcm_sn0, 480 + &bcm_sn1, 481 + &bcm_sn11, 482 + &bcm_sn2, 483 + &bcm_sn3, 484 + &bcm_sn4, 485 + &bcm_sn5, 486 + &bcm_sn6, 487 + &bcm_sn7, 488 + &bcm_sn8, 489 + &bcm_sn9, 490 + }; 491 + 492 + static struct qcom_icc_node *system_noc_nodes[] = { 493 + [MASTER_SNOC_CFG] = &qhm_snoc_cfg, 494 + [A1NOC_SNOC_MAS] = &qnm_aggre1_noc, 495 + [A2NOC_SNOC_MAS] = &qnm_aggre2_noc, 496 + [MASTER_GEM_NOC_SNOC] = &qnm_gemnoc, 497 + [MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie, 498 + [MASTER_PIMEM] = &qxm_pimem, 499 + [MASTER_GIC] = &xm_gic, 500 + [SLAVE_APPSS] = &qhs_apss, 501 + [SNOC_CNOC_SLV] = &qns_cnoc, 502 + [SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc, 503 + [SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf, 504 + [SLAVE_OCIMEM] = &qxs_imem, 505 + [SLAVE_PIMEM] = &qxs_pimem, 506 + [SLAVE_SERVICE_SNOC] = &srvc_snoc, 507 + [SLAVE_PCIE_0] = &xs_pcie_0, 508 + [SLAVE_PCIE_1] = &xs_pcie_1, 509 + [SLAVE_PCIE_2] = &xs_pcie_modem, 510 + [SLAVE_QDSS_STM] = &xs_qdss_stm, 511 + [SLAVE_TCU] = &xs_sys_tcu_cfg, 512 + }; 513 + 514 + static struct qcom_icc_desc sm8250_system_noc = { 515 + .nodes = system_noc_nodes, 516 + .num_nodes = ARRAY_SIZE(system_noc_nodes), 517 + .bcms = system_noc_bcms, 518 + .num_bcms = ARRAY_SIZE(system_noc_bcms), 519 + }; 520 + 521 + static int qnoc_probe(struct platform_device *pdev) 522 + { 523 + const struct qcom_icc_desc *desc; 524 + struct icc_onecell_data *data; 525 + struct icc_provider *provider; 526 + struct qcom_icc_node **qnodes; 527 + struct qcom_icc_provider *qp; 528 + struct icc_node *node; 529 + size_t num_nodes, i; 530 + int ret; 531 + 532 + desc = device_get_match_data(&pdev->dev); 533 + if (!desc) 534 + return -EINVAL; 535 + 536 + qnodes = desc->nodes; 537 + num_nodes = desc->num_nodes; 538 + 539 + qp = devm_kzalloc(&pdev->dev, sizeof(*qp), GFP_KERNEL); 540 + if (!qp) 541 + return -ENOMEM; 542 + 543 + data = devm_kcalloc(&pdev->dev, num_nodes, sizeof(*node), GFP_KERNEL); 544 + if (!data) 545 + return -ENOMEM; 546 + 547 + provider = &qp->provider; 548 + provider->dev = &pdev->dev; 549 + provider->set = qcom_icc_set; 550 + provider->pre_aggregate = qcom_icc_pre_aggregate; 551 + provider->aggregate = qcom_icc_aggregate; 552 + provider->xlate = of_icc_xlate_onecell; 553 + INIT_LIST_HEAD(&provider->nodes); 554 + provider->data = data; 555 + 556 + qp->dev = &pdev->dev; 557 + qp->bcms = desc->bcms; 558 + qp->num_bcms = desc->num_bcms; 559 + 560 + qp->voter = of_bcm_voter_get(qp->dev, NULL); 561 + if (IS_ERR(qp->voter)) 562 + return PTR_ERR(qp->voter); 563 + 564 + ret = icc_provider_add(provider); 565 + if (ret) { 566 + dev_err(&pdev->dev, "error adding interconnect provider\n"); 567 + return ret; 568 + } 569 + 570 + for (i = 0; i < num_nodes; i++) { 571 + size_t j; 572 + 573 + if (!qnodes[i]) 574 + continue; 575 + 576 + node = icc_node_create(qnodes[i]->id); 577 + if (IS_ERR(node)) { 578 + ret = PTR_ERR(node); 579 + goto err; 580 + } 581 + 582 + node->name = qnodes[i]->name; 583 + node->data = qnodes[i]; 584 + icc_node_add(node, provider); 585 + 586 + for (j = 0; j < qnodes[i]->num_links; j++) 587 + icc_link_create(node, qnodes[i]->links[j]); 588 + 589 + data->nodes[i] = node; 590 + } 591 + data->num_nodes = num_nodes; 592 + 593 + for (i = 0; i < qp->num_bcms; i++) 594 + qcom_icc_bcm_init(qp->bcms[i], &pdev->dev); 595 + 596 + platform_set_drvdata(pdev, qp); 597 + 598 + return 0; 599 + err: 600 + icc_nodes_remove(provider); 601 + icc_provider_del(provider); 602 + return ret; 603 + } 604 + 605 + static int qnoc_remove(struct platform_device *pdev) 606 + { 607 + struct qcom_icc_provider *qp = platform_get_drvdata(pdev); 608 + 609 + icc_nodes_remove(&qp->provider); 610 + return icc_provider_del(&qp->provider); 611 + } 612 + 613 + static const struct of_device_id qnoc_of_match[] = { 614 + { .compatible = "qcom,sm8250-aggre1-noc", 615 + .data = &sm8250_aggre1_noc}, 616 + { .compatible = "qcom,sm8250-aggre2-noc", 617 + .data = &sm8250_aggre2_noc}, 618 + { .compatible = "qcom,sm8250-compute-noc", 619 + .data = &sm8250_compute_noc}, 620 + { .compatible = "qcom,sm8250-config-noc", 621 + .data = &sm8250_config_noc}, 622 + { .compatible = "qcom,sm8250-dc-noc", 623 + .data = &sm8250_dc_noc}, 624 + { .compatible = "qcom,sm8250-gem-noc", 625 + .data = &sm8250_gem_noc}, 626 + { .compatible = "qcom,sm8250-ipa-virt", 627 + .data = &sm8250_ipa_virt}, 628 + { .compatible = "qcom,sm8250-mc-virt", 629 + .data = &sm8250_mc_virt}, 630 + { .compatible = "qcom,sm8250-mmss-noc", 631 + .data = &sm8250_mmss_noc}, 632 + { .compatible = "qcom,sm8250-npu-noc", 633 + .data = &sm8250_npu_noc}, 634 + { .compatible = "qcom,sm8250-system-noc", 635 + .data = &sm8250_system_noc}, 636 + { } 637 + }; 638 + MODULE_DEVICE_TABLE(of, qnoc_of_match); 639 + 640 + static struct platform_driver qnoc_driver = { 641 + .probe = qnoc_probe, 642 + .remove = qnoc_remove, 643 + .driver = { 644 + .name = "qnoc-sm8250", 645 + .of_match_table = qnoc_of_match, 646 + }, 647 + }; 648 + module_platform_driver(qnoc_driver); 649 + 650 + MODULE_DESCRIPTION("Qualcomm SM8250 NoC driver"); 651 + MODULE_LICENSE("GPL v2");
+162
drivers/interconnect/qcom/sm8250.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Qualcomm #define SM8250 interconnect IDs 4 + * 5 + * Copyright (c) 2020, The Linux Foundation. All rights reserved. 6 + */ 7 + 8 + #ifndef __DRIVERS_INTERCONNECT_QCOM_SM8250_H 9 + #define __DRIVERS_INTERCONNECT_QCOM_SM8250_H 10 + 11 + #define SM8250_A1NOC_SNOC_MAS 0 12 + #define SM8250_A1NOC_SNOC_SLV 1 13 + #define SM8250_A2NOC_SNOC_MAS 2 14 + #define SM8250_A2NOC_SNOC_SLV 3 15 + #define SM8250_MASTER_A1NOC_CFG 4 16 + #define SM8250_MASTER_A2NOC_CFG 5 17 + #define SM8250_MASTER_AMPSS_M0 6 18 + #define SM8250_MASTER_ANOC_PCIE_GEM_NOC 7 19 + #define SM8250_MASTER_CAMNOC_HF 8 20 + #define SM8250_MASTER_CAMNOC_ICP 9 21 + #define SM8250_MASTER_CAMNOC_SF 10 22 + #define SM8250_MASTER_CNOC_A2NOC 11 23 + #define SM8250_MASTER_CNOC_DC_NOC 12 24 + #define SM8250_MASTER_CNOC_MNOC_CFG 13 25 + #define SM8250_MASTER_COMPUTE_NOC 14 26 + #define SM8250_MASTER_CRYPTO_CORE_0 15 27 + #define SM8250_MASTER_GEM_NOC_CFG 16 28 + #define SM8250_MASTER_GEM_NOC_PCIE_SNOC 17 29 + #define SM8250_MASTER_GEM_NOC_SNOC 18 30 + #define SM8250_MASTER_GIC 19 31 + #define SM8250_MASTER_GPU_TCU 20 32 + #define SM8250_MASTER_GRAPHICS_3D 21 33 + #define SM8250_MASTER_IPA 22 34 + #define SM8250_MASTER_IPA_CORE 23 35 + #define SM8250_MASTER_LLCC 24 36 + #define SM8250_MASTER_MDP_PORT0 25 37 + #define SM8250_MASTER_MDP_PORT1 26 38 + #define SM8250_MASTER_MNOC_HF_MEM_NOC 27 39 + #define SM8250_MASTER_MNOC_SF_MEM_NOC 28 40 + #define SM8250_MASTER_NPU 29 41 + #define SM8250_MASTER_NPU_CDP 30 42 + #define SM8250_MASTER_NPU_NOC_CFG 31 43 + #define SM8250_MASTER_NPU_SYS 32 44 + #define SM8250_MASTER_PCIE 33 45 + #define SM8250_MASTER_PCIE_1 34 46 + #define SM8250_MASTER_PCIE_2 35 47 + #define SM8250_MASTER_PIMEM 36 48 + #define SM8250_MASTER_QDSS_BAM 37 49 + #define SM8250_MASTER_QDSS_DAP 38 50 + #define SM8250_MASTER_QDSS_ETR 39 51 + #define SM8250_MASTER_QSPI_0 40 52 + #define SM8250_MASTER_QUP_0 41 53 + #define SM8250_MASTER_QUP_1 42 54 + #define SM8250_MASTER_QUP_2 43 55 + #define SM8250_MASTER_ROTATOR 44 56 + #define SM8250_MASTER_SDCC_2 45 57 + #define SM8250_MASTER_SDCC_4 46 58 + #define SM8250_MASTER_SNOC_CFG 47 59 + #define SM8250_MASTER_SNOC_GC_MEM_NOC 48 60 + #define SM8250_MASTER_SNOC_SF_MEM_NOC 49 61 + #define SM8250_MASTER_SYS_TCU 50 62 + #define SM8250_MASTER_TSIF 51 63 + #define SM8250_MASTER_UFS_CARD 52 64 + #define SM8250_MASTER_UFS_MEM 53 65 + #define SM8250_MASTER_USB3 54 66 + #define SM8250_MASTER_USB3_1 55 67 + #define SM8250_MASTER_VIDEO_P0 56 68 + #define SM8250_MASTER_VIDEO_P1 57 69 + #define SM8250_MASTER_VIDEO_PROC 58 70 + #define SM8250_SLAVE_A1NOC_CFG 59 71 + #define SM8250_SLAVE_A2NOC_CFG 60 72 + #define SM8250_SLAVE_AHB2PHY_NORTH 61 73 + #define SM8250_SLAVE_AHB2PHY_SOUTH 62 74 + #define SM8250_SLAVE_ANOC_PCIE_GEM_NOC 63 75 + #define SM8250_SLAVE_ANOC_PCIE_GEM_NOC_1 64 76 + #define SM8250_SLAVE_AOSS 65 77 + #define SM8250_SLAVE_APPSS 66 78 + #define SM8250_SLAVE_CAMERA_CFG 67 79 + #define SM8250_SLAVE_CDSP_CFG 68 80 + #define SM8250_SLAVE_CDSP_MEM_NOC 69 81 + #define SM8250_SLAVE_CLK_CTL 70 82 + #define SM8250_SLAVE_CNOC_A2NOC 71 83 + #define SM8250_SLAVE_CNOC_DDRSS 72 84 + #define SM8250_SLAVE_CNOC_MNOC_CFG 73 85 + #define SM8250_SLAVE_CRYPTO_0_CFG 74 86 + #define SM8250_SLAVE_CX_RDPM 75 87 + #define SM8250_SLAVE_DCC_CFG 76 88 + #define SM8250_SLAVE_DISPLAY_CFG 77 89 + #define SM8250_SLAVE_EBI_CH0 78 90 + #define SM8250_SLAVE_GEM_NOC_CFG 79 91 + #define SM8250_SLAVE_GEM_NOC_SNOC 80 92 + #define SM8250_SLAVE_GRAPHICS_3D_CFG 81 93 + #define SM8250_SLAVE_IMEM_CFG 82 94 + #define SM8250_SLAVE_IPA_CFG 83 95 + #define SM8250_SLAVE_IPA_CORE 84 96 + #define SM8250_SLAVE_IPC_ROUTER_CFG 85 97 + #define SM8250_SLAVE_ISENSE_CFG 86 98 + #define SM8250_SLAVE_LLCC 87 99 + #define SM8250_SLAVE_LLCC_CFG 88 100 + #define SM8250_SLAVE_LPASS 89 101 + #define SM8250_SLAVE_MEM_NOC_PCIE_SNOC 90 102 + #define SM8250_SLAVE_MNOC_HF_MEM_NOC 91 103 + #define SM8250_SLAVE_MNOC_SF_MEM_NOC 92 104 + #define SM8250_SLAVE_NPU_CAL_DP0 93 105 + #define SM8250_SLAVE_NPU_CAL_DP1 94 106 + #define SM8250_SLAVE_NPU_CFG 95 107 + #define SM8250_SLAVE_NPU_COMPUTE_NOC 96 108 + #define SM8250_SLAVE_NPU_CP 97 109 + #define SM8250_SLAVE_NPU_DPM 98 110 + #define SM8250_SLAVE_NPU_INT_DMA_BWMON_CFG 99 111 + #define SM8250_SLAVE_NPU_LLM_CFG 100 112 + #define SM8250_SLAVE_NPU_TCM 101 113 + #define SM8250_SLAVE_OCIMEM 102 114 + #define SM8250_SLAVE_PCIE_0 103 115 + #define SM8250_SLAVE_PCIE_0_CFG 104 116 + #define SM8250_SLAVE_PCIE_1 105 117 + #define SM8250_SLAVE_PCIE_1_CFG 106 118 + #define SM8250_SLAVE_PCIE_2 107 119 + #define SM8250_SLAVE_PCIE_2_CFG 108 120 + #define SM8250_SLAVE_PDM 109 121 + #define SM8250_SLAVE_PIMEM 110 122 + #define SM8250_SLAVE_PIMEM_CFG 111 123 + #define SM8250_SLAVE_PRNG 112 124 + #define SM8250_SLAVE_QDSS_CFG 113 125 + #define SM8250_SLAVE_QDSS_STM 114 126 + #define SM8250_SLAVE_QSPI_0 115 127 + #define SM8250_SLAVE_QUP_0 116 128 + #define SM8250_SLAVE_QUP_1 117 129 + #define SM8250_SLAVE_QUP_2 118 130 + #define SM8250_SLAVE_RBCPR_CX_CFG 119 131 + #define SM8250_SLAVE_RBCPR_MMCX_CFG 120 132 + #define SM8250_SLAVE_RBCPR_MX_CFG 121 133 + #define SM8250_SLAVE_SDCC_2 122 134 + #define SM8250_SLAVE_SDCC_4 123 135 + #define SM8250_SLAVE_SERVICE_A1NOC 124 136 + #define SM8250_SLAVE_SERVICE_A2NOC 125 137 + #define SM8250_SLAVE_SERVICE_CNOC 126 138 + #define SM8250_SLAVE_SERVICE_GEM_NOC 127 139 + #define SM8250_SLAVE_SERVICE_GEM_NOC_1 128 140 + #define SM8250_SLAVE_SERVICE_GEM_NOC_2 129 141 + #define SM8250_SLAVE_SERVICE_MNOC 130 142 + #define SM8250_SLAVE_SERVICE_NPU_NOC 131 143 + #define SM8250_SLAVE_SERVICE_SNOC 132 144 + #define SM8250_SLAVE_SNOC_CFG 133 145 + #define SM8250_SLAVE_SNOC_GEM_NOC_GC 134 146 + #define SM8250_SLAVE_SNOC_GEM_NOC_SF 135 147 + #define SM8250_SLAVE_TCSR 136 148 + #define SM8250_SLAVE_TCU 137 149 + #define SM8250_SLAVE_TLMM_NORTH 138 150 + #define SM8250_SLAVE_TLMM_SOUTH 139 151 + #define SM8250_SLAVE_TLMM_WEST 140 152 + #define SM8250_SLAVE_TSIF 141 153 + #define SM8250_SLAVE_UFS_CARD_CFG 142 154 + #define SM8250_SLAVE_UFS_MEM_CFG 143 155 + #define SM8250_SLAVE_USB3 144 156 + #define SM8250_SLAVE_USB3_1 145 157 + #define SM8250_SLAVE_VENUS_CFG 146 158 + #define SM8250_SLAVE_VSENSE_CTRL_CFG 147 159 + #define SM8250_SNOC_CNOC_MAS 148 160 + #define SM8250_SNOC_CNOC_SLV 149 161 + 162 + #endif