Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

mips/kvm: Use KVM_REG_MIPS and proper size indicators for *_ONE_REG

The API requires that the GET_ONE_REG and SET_ONE_REG ioctls have this
extra information encoded in the register identifiers.

Signed-off-by: David Daney <david.daney@cavium.com>
Signed-off-by: Gleb Natapov <gleb@redhat.com>

authored by

David Daney and committed by
Gleb Natapov
681865d4 2a8fedd0

+93 -71
+39 -42
arch/mips/include/uapi/asm/kvm.h
··· 58 58 * bits[2..0] - Register 'sel' index. 59 59 * bits[7..3] - Register 'rd' index. 60 60 * bits[15..8] - Must be zero. 61 - * bits[63..16] - 1 -> CP0 registers. 61 + * bits[31..16] - 1 -> CP0 registers. 62 + * bits[51..32] - Must be zero. 63 + * bits[63..52] - As per linux/kvm.h 62 64 * 63 65 * Other sets registers may be added in the future. Each set would 64 - * have its own identifier in bits[63..16]. 65 - * 66 - * The addr field of struct kvm_one_reg must point to an aligned 67 - * 64-bit wide location. For registers that are narrower than 68 - * 64-bits, the value is stored in the low order bits of the location, 69 - * and sign extended to 64-bits. 66 + * have its own identifier in bits[31..16]. 70 67 * 71 68 * The registers defined in struct kvm_regs are also accessible, the 72 69 * id values for these are below. 73 70 */ 74 71 75 - #define KVM_REG_MIPS_R0 0 76 - #define KVM_REG_MIPS_R1 1 77 - #define KVM_REG_MIPS_R2 2 78 - #define KVM_REG_MIPS_R3 3 79 - #define KVM_REG_MIPS_R4 4 80 - #define KVM_REG_MIPS_R5 5 81 - #define KVM_REG_MIPS_R6 6 82 - #define KVM_REG_MIPS_R7 7 83 - #define KVM_REG_MIPS_R8 8 84 - #define KVM_REG_MIPS_R9 9 85 - #define KVM_REG_MIPS_R10 10 86 - #define KVM_REG_MIPS_R11 11 87 - #define KVM_REG_MIPS_R12 12 88 - #define KVM_REG_MIPS_R13 13 89 - #define KVM_REG_MIPS_R14 14 90 - #define KVM_REG_MIPS_R15 15 91 - #define KVM_REG_MIPS_R16 16 92 - #define KVM_REG_MIPS_R17 17 93 - #define KVM_REG_MIPS_R18 18 94 - #define KVM_REG_MIPS_R19 19 95 - #define KVM_REG_MIPS_R20 20 96 - #define KVM_REG_MIPS_R21 21 97 - #define KVM_REG_MIPS_R22 22 98 - #define KVM_REG_MIPS_R23 23 99 - #define KVM_REG_MIPS_R24 24 100 - #define KVM_REG_MIPS_R25 25 101 - #define KVM_REG_MIPS_R26 26 102 - #define KVM_REG_MIPS_R27 27 103 - #define KVM_REG_MIPS_R28 28 104 - #define KVM_REG_MIPS_R29 29 105 - #define KVM_REG_MIPS_R30 30 106 - #define KVM_REG_MIPS_R31 31 72 + #define KVM_REG_MIPS_R0 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 0) 73 + #define KVM_REG_MIPS_R1 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 1) 74 + #define KVM_REG_MIPS_R2 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 2) 75 + #define KVM_REG_MIPS_R3 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 3) 76 + #define KVM_REG_MIPS_R4 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 4) 77 + #define KVM_REG_MIPS_R5 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 5) 78 + #define KVM_REG_MIPS_R6 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 6) 79 + #define KVM_REG_MIPS_R7 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 7) 80 + #define KVM_REG_MIPS_R8 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 8) 81 + #define KVM_REG_MIPS_R9 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 9) 82 + #define KVM_REG_MIPS_R10 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 10) 83 + #define KVM_REG_MIPS_R11 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 11) 84 + #define KVM_REG_MIPS_R12 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 12) 85 + #define KVM_REG_MIPS_R13 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 13) 86 + #define KVM_REG_MIPS_R14 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 14) 87 + #define KVM_REG_MIPS_R15 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 15) 88 + #define KVM_REG_MIPS_R16 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 16) 89 + #define KVM_REG_MIPS_R17 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 17) 90 + #define KVM_REG_MIPS_R18 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 18) 91 + #define KVM_REG_MIPS_R19 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 19) 92 + #define KVM_REG_MIPS_R20 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 20) 93 + #define KVM_REG_MIPS_R21 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 21) 94 + #define KVM_REG_MIPS_R22 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 22) 95 + #define KVM_REG_MIPS_R23 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 23) 96 + #define KVM_REG_MIPS_R24 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 24) 97 + #define KVM_REG_MIPS_R25 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 25) 98 + #define KVM_REG_MIPS_R26 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 26) 99 + #define KVM_REG_MIPS_R27 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 27) 100 + #define KVM_REG_MIPS_R28 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 28) 101 + #define KVM_REG_MIPS_R29 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 29) 102 + #define KVM_REG_MIPS_R30 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 30) 103 + #define KVM_REG_MIPS_R31 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 31) 107 104 108 - #define KVM_REG_MIPS_HI 32 109 - #define KVM_REG_MIPS_LO 33 110 - #define KVM_REG_MIPS_PC 34 105 + #define KVM_REG_MIPS_HI (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 32) 106 + #define KVM_REG_MIPS_LO (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 33) 107 + #define KVM_REG_MIPS_PC (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 34) 111 108 112 109 /* 113 110 * KVM MIPS specific structures and definitions
+54 -29
arch/mips/kvm/kvm_mips.c
··· 485 485 return -ENOIOCTLCMD; 486 486 } 487 487 488 - #define KVM_REG_MIPS_CP0_INDEX (0x10000 + 8 * 0 + 0) 489 - #define KVM_REG_MIPS_CP0_ENTRYLO0 (0x10000 + 8 * 2 + 0) 490 - #define KVM_REG_MIPS_CP0_ENTRYLO1 (0x10000 + 8 * 3 + 0) 491 - #define KVM_REG_MIPS_CP0_CONTEXT (0x10000 + 8 * 4 + 0) 492 - #define KVM_REG_MIPS_CP0_USERLOCAL (0x10000 + 8 * 4 + 2) 493 - #define KVM_REG_MIPS_CP0_PAGEMASK (0x10000 + 8 * 5 + 0) 494 - #define KVM_REG_MIPS_CP0_PAGEGRAIN (0x10000 + 8 * 5 + 1) 495 - #define KVM_REG_MIPS_CP0_WIRED (0x10000 + 8 * 6 + 0) 496 - #define KVM_REG_MIPS_CP0_HWRENA (0x10000 + 8 * 7 + 0) 497 - #define KVM_REG_MIPS_CP0_BADVADDR (0x10000 + 8 * 8 + 0) 498 - #define KVM_REG_MIPS_CP0_COUNT (0x10000 + 8 * 9 + 0) 499 - #define KVM_REG_MIPS_CP0_ENTRYHI (0x10000 + 8 * 10 + 0) 500 - #define KVM_REG_MIPS_CP0_COMPARE (0x10000 + 8 * 11 + 0) 501 - #define KVM_REG_MIPS_CP0_STATUS (0x10000 + 8 * 12 + 0) 502 - #define KVM_REG_MIPS_CP0_CAUSE (0x10000 + 8 * 13 + 0) 503 - #define KVM_REG_MIPS_CP0_EBASE (0x10000 + 8 * 15 + 1) 504 - #define KVM_REG_MIPS_CP0_CONFIG (0x10000 + 8 * 16 + 0) 505 - #define KVM_REG_MIPS_CP0_CONFIG1 (0x10000 + 8 * 16 + 1) 506 - #define KVM_REG_MIPS_CP0_CONFIG2 (0x10000 + 8 * 16 + 2) 507 - #define KVM_REG_MIPS_CP0_CONFIG3 (0x10000 + 8 * 16 + 3) 508 - #define KVM_REG_MIPS_CP0_CONFIG7 (0x10000 + 8 * 16 + 7) 509 - #define KVM_REG_MIPS_CP0_XCONTEXT (0x10000 + 8 * 20 + 0) 510 - #define KVM_REG_MIPS_CP0_ERROREPC (0x10000 + 8 * 30 + 0) 488 + #define MIPS_CP0_32(_R, _S) \ 489 + (KVM_REG_MIPS | KVM_REG_SIZE_U32 | 0x10000 | (8 * (_R) + (_S))) 490 + 491 + #define MIPS_CP0_64(_R, _S) \ 492 + (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 0x10000 | (8 * (_R) + (_S))) 493 + 494 + #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0) 495 + #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0) 496 + #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0) 497 + #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0) 498 + #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2) 499 + #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0) 500 + #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1) 501 + #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0) 502 + #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0) 503 + #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0) 504 + #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0) 505 + #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0) 506 + #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0) 507 + #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0) 508 + #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0) 509 + #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1) 510 + #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0) 511 + #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1) 512 + #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2) 513 + #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3) 514 + #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7) 515 + #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0) 516 + #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0) 511 517 512 518 static u64 kvm_mips_get_one_regs[] = { 513 519 KVM_REG_MIPS_R0, ··· 573 567 static int kvm_mips_get_reg(struct kvm_vcpu *vcpu, 574 568 const struct kvm_one_reg *reg) 575 569 { 576 - u64 __user *uaddr = (u64 __user *)(long)reg->addr; 577 - 578 570 struct mips_coproc *cop0 = vcpu->arch.cop0; 579 571 s64 v; 580 572 ··· 635 631 default: 636 632 return -EINVAL; 637 633 } 638 - return put_user(v, uaddr); 634 + if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { 635 + u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; 636 + return put_user(v, uaddr64); 637 + } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { 638 + u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; 639 + u32 v32 = (u32)v; 640 + return put_user(v32, uaddr32); 641 + } else { 642 + return -EINVAL; 643 + } 639 644 } 640 645 641 646 static int kvm_mips_set_reg(struct kvm_vcpu *vcpu, 642 647 const struct kvm_one_reg *reg) 643 648 { 644 - u64 __user *uaddr = (u64 __user *)(long)reg->addr; 645 649 struct mips_coproc *cop0 = vcpu->arch.cop0; 646 650 u64 v; 647 651 648 - if (get_user(v, uaddr) != 0) 649 - return -EFAULT; 652 + if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U64) { 653 + u64 __user *uaddr64 = (u64 __user *)(long)reg->addr; 654 + 655 + if (get_user(v, uaddr64) != 0) 656 + return -EFAULT; 657 + } else if ((reg->id & KVM_REG_SIZE_MASK) == KVM_REG_SIZE_U32) { 658 + u32 __user *uaddr32 = (u32 __user *)(long)reg->addr; 659 + s32 v32; 660 + 661 + if (get_user(v32, uaddr32) != 0) 662 + return -EFAULT; 663 + v = (s64)v32; 664 + } else { 665 + return -EINVAL; 666 + } 650 667 651 668 switch (reg->id) { 652 669 case KVM_REG_MIPS_R0: