Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

clk: reset: Modify reset-controller driver

Set reset signal by a register and
clear reset signal by another register for 8183.

Signed-off-by: yong.liang <yong.liang@mediatek.com>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>

authored by

yong.liang and committed by
Stephen Boyd
64ebb57a 5f9e832c

+152 -4
+15 -1
drivers/clk/mediatek/clk-mt8183.c
··· 17 17 18 18 #include <dt-bindings/clock/mt8183-clk.h> 19 19 20 + /* Infra global controller reset set register */ 21 + #define INFRA_RST0_SET_OFFSET 0x120 22 + 20 23 static DEFINE_SPINLOCK(mt8183_clk_lock); 21 24 22 25 static const struct mtk_fixed_clk top_fixed_clks[] = { ··· 1188 1185 { 1189 1186 struct clk_onecell_data *clk_data; 1190 1187 struct device_node *node = pdev->dev.of_node; 1188 + int r; 1191 1189 1192 1190 clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK); 1193 1191 1194 1192 mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks), 1195 1193 clk_data); 1196 1194 1197 - return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 1195 + r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 1196 + if (r) { 1197 + dev_err(&pdev->dev, 1198 + "%s(): could not register clock provider: %d\n", 1199 + __func__, r); 1200 + return r; 1201 + } 1202 + 1203 + mtk_register_reset_controller_set_clr(node, 4, INFRA_RST0_SET_OFFSET); 1204 + 1205 + return r; 1198 1206 } 1199 1207 1200 1208 static int clk_mt8183_mcu_probe(struct platform_device *pdev)
+3
drivers/clk/mediatek/clk-mtk.h
··· 240 240 void mtk_register_reset_controller(struct device_node *np, 241 241 unsigned int num_regs, int regofs); 242 242 243 + void mtk_register_reset_controller_set_clr(struct device_node *np, 244 + unsigned int num_regs, int regofs); 245 + 243 246 #endif /* __DRV_CLK_MTK_H */
+53 -3
drivers/clk/mediatek/reset.c
··· 19 19 struct reset_controller_dev rcdev; 20 20 }; 21 21 22 + static int mtk_reset_assert_set_clr(struct reset_controller_dev *rcdev, 23 + unsigned long id) 24 + { 25 + struct mtk_reset *data = container_of(rcdev, struct mtk_reset, rcdev); 26 + unsigned int reg = data->regofs + ((id / 32) << 4); 27 + 28 + return regmap_write(data->regmap, reg, 1); 29 + } 30 + 31 + static int mtk_reset_deassert_set_clr(struct reset_controller_dev *rcdev, 32 + unsigned long id) 33 + { 34 + struct mtk_reset *data = container_of(rcdev, struct mtk_reset, rcdev); 35 + unsigned int reg = data->regofs + ((id / 32) << 4) + 0x4; 36 + 37 + return regmap_write(data->regmap, reg, 1); 38 + } 39 + 22 40 static int mtk_reset_assert(struct reset_controller_dev *rcdev, 23 41 unsigned long id) 24 42 { ··· 67 49 return mtk_reset_deassert(rcdev, id); 68 50 } 69 51 52 + static int mtk_reset_set_clr(struct reset_controller_dev *rcdev, 53 + unsigned long id) 54 + { 55 + int ret; 56 + 57 + ret = mtk_reset_assert_set_clr(rcdev, id); 58 + if (ret) 59 + return ret; 60 + return mtk_reset_deassert_set_clr(rcdev, id); 61 + } 62 + 70 63 static const struct reset_control_ops mtk_reset_ops = { 71 64 .assert = mtk_reset_assert, 72 65 .deassert = mtk_reset_deassert, 73 66 .reset = mtk_reset, 74 67 }; 75 68 76 - void mtk_register_reset_controller(struct device_node *np, 77 - unsigned int num_regs, int regofs) 69 + static const struct reset_control_ops mtk_reset_ops_set_clr = { 70 + .assert = mtk_reset_assert_set_clr, 71 + .deassert = mtk_reset_deassert_set_clr, 72 + .reset = mtk_reset_set_clr, 73 + }; 74 + 75 + static void mtk_register_reset_controller_common(struct device_node *np, 76 + unsigned int num_regs, int regofs, 77 + const struct reset_control_ops *reset_ops) 78 78 { 79 79 struct mtk_reset *data; 80 80 int ret; ··· 113 77 data->regofs = regofs; 114 78 data->rcdev.owner = THIS_MODULE; 115 79 data->rcdev.nr_resets = num_regs * 32; 116 - data->rcdev.ops = &mtk_reset_ops; 80 + data->rcdev.ops = reset_ops; 117 81 data->rcdev.of_node = np; 118 82 119 83 ret = reset_controller_register(&data->rcdev); ··· 122 86 kfree(data); 123 87 return; 124 88 } 89 + } 90 + 91 + void mtk_register_reset_controller(struct device_node *np, 92 + unsigned int num_regs, int regofs) 93 + { 94 + mtk_register_reset_controller_common(np, num_regs, regofs, 95 + &mtk_reset_ops); 96 + } 97 + 98 + void mtk_register_reset_controller_set_clr(struct device_node *np, 99 + unsigned int num_regs, int regofs) 100 + { 101 + mtk_register_reset_controller_common(np, num_regs, regofs, 102 + &mtk_reset_ops_set_clr); 125 103 }
+81
include/dt-bindings/reset-controller/mt8183-resets.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Copyright (c) 2019 MediaTek Inc. 4 + * Author: Yong Liang <yong.liang@mediatek.com> 5 + */ 6 + 7 + #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8183 8 + #define _DT_BINDINGS_RESET_CONTROLLER_MT8183 9 + 10 + /* INFRACFG AO resets */ 11 + #define MT8183_INFRACFG_AO_THERM_SW_RST 0 12 + #define MT8183_INFRACFG_AO_USB_TOP_SW_RST 1 13 + #define MT8183_INFRACFG_AO_MM_IOMMU_SW_RST 3 14 + #define MT8183_INFRACFG_AO_MSDC3_SW_RST 4 15 + #define MT8183_INFRACFG_AO_MSDC2_SW_RST 5 16 + #define MT8183_INFRACFG_AO_MSDC1_SW_RST 6 17 + #define MT8183_INFRACFG_AO_MSDC0_SW_RST 7 18 + #define MT8183_INFRACFG_AO_APDMA_SW_RST 9 19 + #define MT8183_INFRACFG_AO_MIMP_D_SW_RST 10 20 + #define MT8183_INFRACFG_AO_BTIF_SW_RST 12 21 + #define MT8183_INFRACFG_AO_DISP_PWM_SW_RST 14 22 + #define MT8183_INFRACFG_AO_AUXADC_SW_RST 15 23 + 24 + #define MT8183_INFRACFG_AO_IRTX_SW_RST 32 25 + #define MT8183_INFRACFG_AO_SPI0_SW_RST 33 26 + #define MT8183_INFRACFG_AO_I2C0_SW_RST 34 27 + #define MT8183_INFRACFG_AO_I2C1_SW_RST 35 28 + #define MT8183_INFRACFG_AO_I2C2_SW_RST 36 29 + #define MT8183_INFRACFG_AO_I2C3_SW_RST 37 30 + #define MT8183_INFRACFG_AO_UART0_SW_RST 38 31 + #define MT8183_INFRACFG_AO_UART1_SW_RST 39 32 + #define MT8183_INFRACFG_AO_UART2_SW_RST 40 33 + #define MT8183_INFRACFG_AO_PWM_SW_RST 41 34 + #define MT8183_INFRACFG_AO_SPI1_SW_RST 42 35 + #define MT8183_INFRACFG_AO_I2C4_SW_RST 43 36 + #define MT8183_INFRACFG_AO_DVFSP_SW_RST 44 37 + #define MT8183_INFRACFG_AO_SPI2_SW_RST 45 38 + #define MT8183_INFRACFG_AO_SPI3_SW_RST 46 39 + #define MT8183_INFRACFG_AO_UFSHCI_SW_RST 47 40 + 41 + #define MT8183_INFRACFG_AO_PMIC_WRAP_SW_RST 64 42 + #define MT8183_INFRACFG_AO_SPM_SW_RST 65 43 + #define MT8183_INFRACFG_AO_USBSIF_SW_RST 66 44 + #define MT8183_INFRACFG_AO_KP_SW_RST 68 45 + #define MT8183_INFRACFG_AO_APXGPT_SW_RST 69 46 + #define MT8183_INFRACFG_AO_CLDMA_AO_SW_RST 70 47 + #define MT8183_INFRACFG_AO_UNIPRO_UFS_SW_RST 71 48 + #define MT8183_INFRACFG_AO_DX_CC_SW_RST 72 49 + #define MT8183_INFRACFG_AO_UFSPHY_SW_RST 73 50 + 51 + #define MT8183_INFRACFG_AO_DX_CC_SEC_SW_RST 96 52 + #define MT8183_INFRACFG_AO_GCE_SW_RST 97 53 + #define MT8183_INFRACFG_AO_CLDMA_SW_RST 98 54 + #define MT8183_INFRACFG_AO_TRNG_SW_RST 99 55 + #define MT8183_INFRACFG_AO_AP_MD_CCIF_1_SW_RST 103 56 + #define MT8183_INFRACFG_AO_AP_MD_CCIF_SW_RST 104 57 + #define MT8183_INFRACFG_AO_I2C1_IMM_SW_RST 105 58 + #define MT8183_INFRACFG_AO_I2C1_ARB_SW_RST 106 59 + #define MT8183_INFRACFG_AO_I2C2_IMM_SW_RST 107 60 + #define MT8183_INFRACFG_AO_I2C2_ARB_SW_RST 108 61 + #define MT8183_INFRACFG_AO_I2C5_SW_RST 109 62 + #define MT8183_INFRACFG_AO_I2C5_IMM_SW_RST 110 63 + #define MT8183_INFRACFG_AO_I2C5_ARB_SW_RST 111 64 + #define MT8183_INFRACFG_AO_SPI4_SW_RST 112 65 + #define MT8183_INFRACFG_AO_SPI5_SW_RST 113 66 + #define MT8183_INFRACFG_AO_INFRA2MFGAXI_CBIP_CLAS_SW_RST 114 67 + #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M0_CBIP_GLAS_OUT_SW_RST 115 68 + #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M1_CBIP_GLAS_OUT_SW_RST 116 69 + #define MT8183_INFRACFG_AO_UFS_AES_SW_RST 117 70 + #define MT8183_INFRACFG_AO_CCU_I2C_IRQ_SW_RST 118 71 + #define MT8183_INFRACFG_AO_CCU_I2C_DMA_SW_RST 119 72 + #define MT8183_INFRACFG_AO_I2C6_SW_RST 120 73 + #define MT8183_INFRACFG_AO_CCU_GALS_SW_RST 121 74 + #define MT8183_INFRACFG_AO_IPU_GALS_SW_RST 122 75 + #define MT8183_INFRACFG_AO_CONN2AP_GALS_SW_RST 123 76 + #define MT8183_INFRACFG_AO_AP_MD_CCIF2_SW_RST 124 77 + #define MT8183_INFRACFG_AO_AP_MD_CCIF3_SW_RST 125 78 + #define MT8183_INFRACFG_AO_I2C7_SW_RST 126 79 + #define MT8183_INFRACFG_AO_I2C8_SW_RST 127 80 + 81 + #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8183 */