Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: dts: imx: Add basic dts support for imx6qp SOC

The i.MX6Quad Plus processor is an high performance SOC of i.MX6 family.
It has enhanced graphics performance and increased overall memory bandwidth
compared to i.MX6Q. Most of the design are same as i.MX6Quad/Dual, so code
for i.MX6Quad can be resued by this chip. The revision number is identied as
i.MX6Q Rev2.0, but actually it is a new chip, as we did many change to the
overall architecture.

This patch adds basic dtsi file support for the new i.MX6Quad Plus processor.

Signed-off-by: Bai Ping <ping.bai@nxp.com>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>

authored by

Bai Ping and committed by
Shawn Guo
5d625375 92f651f3

+88 -1
+1 -1
arch/arm/boot/dts/imx6q.dtsi
··· 22 22 #address-cells = <1>; 23 23 #size-cells = <0>; 24 24 25 - cpu@0 { 25 + cpu0: cpu@0 { 26 26 compatible = "arm,cortex-a9"; 27 27 device_type = "cpu"; 28 28 reg = <0>;
+1
arch/arm/boot/dts/imx6qdl-sabresd.dtsi
··· 238 238 regulator-max-microvolt = <3300000>; 239 239 regulator-boot-on; 240 240 regulator-always-on; 241 + regulator-ramp-delay = <6250>; 241 242 }; 242 243 243 244 sw3a_reg: sw3a {
+86
arch/arm/boot/dts/imx6qp.dtsi
··· 1 + /* 2 + * Copyright 2016 Freescale Semiconductor, Inc. 3 + * 4 + * This file is dual-licensed: you can use it either under the terms 5 + * of the GPL or the X11 license, at your option. Note that this dual 6 + * licensing only applies to this file, and not this project as a 7 + * whole. 8 + * 9 + * a) This file is free software; you can redistribute it and/or 10 + * modify it under the terms of the GNU General Public License as 11 + * published by the Free Software Foundation; either version 2 of the 12 + * License, or (at your option) any later version. 13 + * 14 + * This file is distributed in the hope that it will be useful, 15 + * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 + * GNU General Public License for more details. 18 + * 19 + * Or, alternatively, 20 + * 21 + * b) Permission is hereby granted, free of charge, to any person 22 + * obtaining a copy of this software and associated documentation 23 + * files (the "Software"), to deal in the Software without 24 + * restriction, including without limitation the rights to use, 25 + * copy, modify, merge, publish, distribute, sublicense, and/or 26 + * sell copies of the Software, and to permit persons to whom the 27 + * Software is furnished to do so, subject to the following 28 + * conditions: 29 + * 30 + * The above copyright notice and this permission notice shall be 31 + * included in all copies or substantial portions of the Software. 32 + * 33 + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34 + * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35 + * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36 + * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37 + * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38 + * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39 + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40 + * OTHER DEALINGS IN THE SOFTWARE. 41 + */ 42 + 43 + #include "imx6q.dtsi" 44 + 45 + / { 46 + soc { 47 + ocram2: sram@00940000 { 48 + compatible = "mmio-sram"; 49 + reg = <0x00940000 0x20000>; 50 + clocks = <&clks IMX6QDL_CLK_OCRAM>; 51 + }; 52 + 53 + ocram3: sram@00960000 { 54 + compatible = "mmio-sram"; 55 + reg = <0x00960000 0x20000>; 56 + clocks = <&clks IMX6QDL_CLK_OCRAM>; 57 + }; 58 + 59 + ipu1: ipu@02400000 { 60 + compatible = "fsl,imx6qp-ipu", "fsl,imx6q-ipu"; 61 + clocks = <&clks IMX6QDL_CLK_IPU1>, 62 + <&clks IMX6QDL_CLK_IPU1_DI0>, <&clks IMX6QDL_CLK_IPU1_DI1>, 63 + <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>, 64 + <&clks IMX6QDL_CLK_LDB_DI0_PODF>, <&clks IMX6QDL_CLK_LDB_DI1_PODF>, 65 + <&clks IMX6QDL_CLK_PRG0_APB>; 66 + clock-names = "bus", 67 + "di0", "di1", 68 + "di0_sel", "di1_sel", 69 + "ldb_di0", "ldb_di1", "prg"; 70 + }; 71 + 72 + ipu2: ipu@02800000 { 73 + compatible = "fsl,imx6qp-ipu", "fsl,imx6q-ipu"; 74 + clocks = <&clks IMX6QDL_CLK_IPU2>, 75 + <&clks IMX6QDL_CLK_IPU2_DI0>, <&clks IMX6QDL_CLK_IPU2_DI1>, 76 + <&clks IMX6QDL_CLK_IPU2_DI0_SEL>, <&clks IMX6QDL_CLK_IPU2_DI1_SEL>, 77 + <&clks IMX6QDL_CLK_LDB_DI0_PODF>, <&clks IMX6QDL_CLK_LDB_DI1_PODF>, 78 + <&clks IMX6QDL_CLK_PRG1_APB>; 79 + clock-names = "bus", 80 + "di0", "di1", 81 + "di0_sel", "di1_sel", 82 + "ldb_di0", "ldb_di1", "prg"; 83 + }; 84 + 85 + }; 86 + };