Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

clk: tegra: periph: Switch to determine_rate

The Tegra periph clocks implements a mux with a set_parent hook, but
doesn't provide a determine_rate implementation.

This is a bit odd, since set_parent() is there to, as its name implies,
change the parent of a clock. However, the most likely candidate to
trigger that parent change is a call to clk_set_rate(), with
determine_rate() figuring out which parent is the best suited for a
given rate.

The other trigger would be a call to clk_set_parent(), but it's far less
used, and it doesn't look like there's any obvious user for that clock.

So, the set_parent hook is effectively unused, possibly because of an
oversight. However, it could also be an explicit decision by the
original author to avoid any reparenting but through an explicit call to
clk_set_parent().

The driver does implement round_rate() though, which means that we can
change the rate of the clock, but we will never get to change the
parent.

However, It's hard to tell whether it's been done on purpose or not.

Since we'll start mandating a determine_rate() implementation, let's
convert the round_rate() implementation to a determine_rate(), which
will also make the current behavior explicit. And if it was an
oversight, the clock behaviour can be adjusted later on.

Cc: Jonathan Hunter <jonathanh@nvidia.com>
Cc: Peter De Schrijver <pdeschrijver@nvidia.com>
Cc: Prashant Gaikwad <pgaikwad@nvidia.com>
Cc: Thierry Reding <thierry.reding@gmail.com>
Cc: linux-tegra@vger.kernel.org
Signed-off-by: Maxime Ripard <maxime@cerno.tech>
Link: https://lore.kernel.org/r/20221018-clk-range-checks-fixes-v4-64-971d5077e7d2@cerno.tech
Signed-off-by: Stephen Boyd <sboyd@kernel.org>

authored by

Maxime Ripard and committed by
Stephen Boyd
4d78bd80 06ed0fc0

+11 -5
+11 -5
drivers/clk/tegra/clk-periph.c
··· 45 45 return div_ops->recalc_rate(div_hw, parent_rate); 46 46 } 47 47 48 - static long clk_periph_round_rate(struct clk_hw *hw, unsigned long rate, 49 - unsigned long *prate) 48 + static int clk_periph_determine_rate(struct clk_hw *hw, 49 + struct clk_rate_request *req) 50 50 { 51 51 struct tegra_clk_periph *periph = to_clk_periph(hw); 52 52 const struct clk_ops *div_ops = periph->div_ops; 53 53 struct clk_hw *div_hw = &periph->divider.hw; 54 + unsigned long rate; 54 55 55 56 __clk_hw_set_clk(div_hw, hw); 56 57 57 - return div_ops->round_rate(div_hw, rate, prate); 58 + rate = div_ops->round_rate(div_hw, req->rate, &req->best_parent_rate); 59 + if (rate < 0) 60 + return rate; 61 + 62 + req->rate = rate; 63 + return 0; 58 64 } 59 65 60 66 static int clk_periph_set_rate(struct clk_hw *hw, unsigned long rate, ··· 136 130 .get_parent = clk_periph_get_parent, 137 131 .set_parent = clk_periph_set_parent, 138 132 .recalc_rate = clk_periph_recalc_rate, 139 - .round_rate = clk_periph_round_rate, 133 + .determine_rate = clk_periph_determine_rate, 140 134 .set_rate = clk_periph_set_rate, 141 135 .is_enabled = clk_periph_is_enabled, 142 136 .enable = clk_periph_enable, ··· 160 154 .get_parent = clk_periph_get_parent, 161 155 .set_parent = clk_periph_set_parent, 162 156 .recalc_rate = clk_periph_recalc_rate, 163 - .round_rate = clk_periph_round_rate, 157 + .determine_rate = clk_periph_determine_rate, 164 158 .set_rate = clk_periph_set_rate, 165 159 .restore_context = clk_periph_restore_context, 166 160 };