Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

phy: mediatek: add support for phy-mtk-hdmi-mt8195

Add support for the mediatek hdmi phy on MT8195 SoC

Reviewed-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
Signed-off-by: Guillaume Ranquet <granquet@baylibre.com>
Link: https://lore.kernel.org/r/20220919-v8-3-a84c80468fe9@baylibre.com
Signed-off-by: Vinod Koul <vkoul@kernel.org>

authored by

Guillaume Ranquet and committed by
Vinod Koul
45810d48 605b9037

+614
+1
drivers/phy/mediatek/Makefile
··· 12 12 phy-mtk-hdmi-drv-y := phy-mtk-hdmi.o 13 13 phy-mtk-hdmi-drv-y += phy-mtk-hdmi-mt2701.o 14 14 phy-mtk-hdmi-drv-y += phy-mtk-hdmi-mt8173.o 15 + phy-mtk-hdmi-drv-y += phy-mtk-hdmi-mt8195.o 15 16 obj-$(CONFIG_PHY_MTK_HDMI) += phy-mtk-hdmi-drv.o 16 17 17 18 phy-mtk-mipi-dsi-drv-y := phy-mtk-mipi-dsi.o
+495
drivers/phy/mediatek/phy-mtk-hdmi-mt8195.c
··· 1 + // SPDX-License-Identifier: GPL-2.0 2 + /* 3 + * Copyright (c) 2022 MediaTek Inc. 4 + * Copyright (c) 2022 BayLibre, SAS 5 + */ 6 + #include <linux/delay.h> 7 + #include <linux/io.h> 8 + #include <linux/mfd/syscon.h> 9 + #include <linux/module.h> 10 + #include <linux/phy/phy.h> 11 + #include <linux/platform_device.h> 12 + #include <linux/types.h> 13 + #include <linux/units.h> 14 + #include <linux/nvmem-consumer.h> 15 + 16 + #include "phy-mtk-io.h" 17 + #include "phy-mtk-hdmi.h" 18 + #include "phy-mtk-hdmi-mt8195.h" 19 + 20 + static void mtk_hdmi_ana_fifo_en(struct mtk_hdmi_phy *hdmi_phy) 21 + { 22 + /* make data fifo writable for hdmi2.0 */ 23 + mtk_phy_set_bits(hdmi_phy->regs + HDMI_ANA_CTL, REG_ANA_HDMI20_FIFO_EN); 24 + } 25 + 26 + static void 27 + mtk_phy_tmds_clk_ratio(struct mtk_hdmi_phy *hdmi_phy, bool enable) 28 + { 29 + void __iomem *regs = hdmi_phy->regs; 30 + 31 + mtk_hdmi_ana_fifo_en(hdmi_phy); 32 + 33 + /* HDMI 2.0 specification, 3.4Gbps <= TMDS Bit Rate <= 6G, 34 + * clock bit ratio 1:40, under 3.4Gbps, clock bit ratio 1:10 35 + */ 36 + if (enable) 37 + mtk_phy_update_field(regs + HDMI20_CLK_CFG, REG_TXC_DIV, 3); 38 + else 39 + mtk_phy_clear_bits(regs + HDMI20_CLK_CFG, REG_TXC_DIV); 40 + } 41 + 42 + static void mtk_hdmi_pll_sel_src(struct clk_hw *hw) 43 + { 44 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 45 + void __iomem *regs = hdmi_phy->regs; 46 + 47 + mtk_phy_clear_bits(regs + HDMI_CTL_3, REG_HDMITX_REF_XTAL_SEL); 48 + mtk_phy_clear_bits(regs + HDMI_CTL_3, REG_HDMITX_REF_RESPLL_SEL); 49 + 50 + /* DA_HDMITX21_REF_CK for TXPLL input source */ 51 + mtk_phy_clear_bits(regs + HDMI_1_CFG_10, RG_HDMITXPLL_REF_CK_SEL); 52 + } 53 + 54 + static void mtk_hdmi_pll_perf(struct clk_hw *hw) 55 + { 56 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 57 + void __iomem *regs = hdmi_phy->regs; 58 + 59 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_0, RG_HDMITXPLL_BP2); 60 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_BC); 61 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_IC, 0x1); 62 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_BR, 0x2); 63 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_IR, 0x2); 64 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_BP); 65 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_0, RG_HDMITXPLL_IBAND_FIX_EN); 66 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT14); 67 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_HIKVCO); 68 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_0, RG_HDMITXPLL_HREN, 0x1); 69 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_0, RG_HDMITXPLL_LVR_SEL, 0x1); 70 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT12_11); 71 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_0, RG_HDMITXPLL_TCL_EN); 72 + } 73 + 74 + static int mtk_hdmi_pll_set_hw(struct clk_hw *hw, u8 prediv, 75 + u8 fbkdiv_high, 76 + u32 fbkdiv_low, 77 + u8 fbkdiv_hs3, u8 posdiv1, 78 + u8 posdiv2, u8 txprediv, 79 + u8 txposdiv, 80 + u8 digital_div) 81 + { 82 + u8 txposdiv_value; 83 + u8 div3_ctrl_value; 84 + u8 posdiv_vallue; 85 + u8 div_ctrl_value; 86 + u8 reserve_3_2_value; 87 + u8 prediv_value; 88 + u8 reserve13_value; 89 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 90 + void __iomem *regs = hdmi_phy->regs; 91 + 92 + mtk_hdmi_pll_sel_src(hw); 93 + 94 + mtk_hdmi_pll_perf(hw); 95 + 96 + mtk_phy_update_field(regs + HDMI_1_CFG_10, RG_HDMITX21_BIAS_PE_BG_VREF_SEL, 0x2); 97 + mtk_phy_clear_bits(regs + HDMI_1_CFG_10, RG_HDMITX21_VREF_SEL); 98 + mtk_phy_update_field(regs + HDMI_1_CFG_9, RG_HDMITX21_SLDO_VREF_SEL, 0x2); 99 + mtk_phy_clear_bits(regs + HDMI_1_CFG_10, RG_HDMITX21_BIAS_PE_VREF_SELB); 100 + mtk_phy_set_bits(regs + HDMI_1_CFG_3, RG_HDMITX21_SLDOLPF_EN); 101 + mtk_phy_update_field(regs + HDMI_1_CFG_6, RG_HDMITX21_INTR_CAL, 0x11); 102 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_PWD); 103 + 104 + /* TXPOSDIV */ 105 + txposdiv_value = ilog2(txposdiv); 106 + 107 + mtk_phy_update_field(regs + HDMI_1_CFG_6, RG_HDMITX21_TX_POSDIV, txposdiv_value); 108 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_TX_POSDIV_EN); 109 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_FRL_EN); 110 + 111 + /* TXPREDIV */ 112 + switch (txprediv) { 113 + case 2: 114 + div3_ctrl_value = 0x0; 115 + posdiv_vallue = 0x0; 116 + break; 117 + case 4: 118 + div3_ctrl_value = 0x0; 119 + posdiv_vallue = 0x1; 120 + break; 121 + case 6: 122 + div3_ctrl_value = 0x1; 123 + posdiv_vallue = 0x0; 124 + break; 125 + case 12: 126 + div3_ctrl_value = 0x1; 127 + posdiv_vallue = 0x1; 128 + break; 129 + default: 130 + return -EINVAL; 131 + } 132 + 133 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_4, RG_HDMITXPLL_POSDIV_DIV3_CTRL, div3_ctrl_value); 134 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_4, RG_HDMITXPLL_POSDIV, posdiv_vallue); 135 + 136 + /* POSDIV1 */ 137 + switch (posdiv1) { 138 + case 5: 139 + div_ctrl_value = 0x0; 140 + break; 141 + case 10: 142 + div_ctrl_value = 0x1; 143 + break; 144 + case 12: 145 + div_ctrl_value = 0x2; 146 + break; 147 + case 15: 148 + div_ctrl_value = 0x3; 149 + break; 150 + default: 151 + return -EINVAL; 152 + } 153 + 154 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_4, RG_HDMITXPLL_DIV_CTRL, div_ctrl_value); 155 + 156 + /* DE add new setting */ 157 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT14); 158 + 159 + /* POSDIV2 */ 160 + switch (posdiv2) { 161 + case 1: 162 + reserve_3_2_value = 0x0; 163 + break; 164 + case 2: 165 + reserve_3_2_value = 0x1; 166 + break; 167 + case 4: 168 + reserve_3_2_value = 0x2; 169 + break; 170 + case 6: 171 + reserve_3_2_value = 0x3; 172 + break; 173 + default: 174 + return -EINVAL; 175 + } 176 + 177 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT3_2, reserve_3_2_value); 178 + 179 + /* DE add new setting */ 180 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT1_0, 0x2); 181 + 182 + /* PREDIV */ 183 + prediv_value = ilog2(prediv); 184 + 185 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_4, RG_HDMITXPLL_PREDIV, prediv_value); 186 + 187 + /* FBKDIV_HS3 */ 188 + reserve13_value = ilog2(fbkdiv_hs3); 189 + 190 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_1, RG_HDMITXPLL_RESERVE_BIT13, reserve13_value); 191 + 192 + /* FBDIV */ 193 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_4, RG_HDMITXPLL_FBKDIV_HIGH, fbkdiv_high); 194 + mtk_phy_update_field(regs + HDMI_1_PLL_CFG_3, RG_HDMITXPLL_FBKDIV_LOW, fbkdiv_low); 195 + 196 + /* Digital DIVIDER */ 197 + mtk_phy_clear_bits(regs + HDMI_CTL_3, REG_PIXEL_CLOCK_SEL); 198 + 199 + if (digital_div == 1) { 200 + mtk_phy_clear_bits(regs + HDMI_CTL_3, REG_HDMITX_PIXEL_CLOCK); 201 + } else { 202 + mtk_phy_set_bits(regs + HDMI_CTL_3, REG_HDMITX_PIXEL_CLOCK); 203 + mtk_phy_update_field(regs + HDMI_CTL_3, REG_HDMITXPLL_DIV, digital_div - 1); 204 + } 205 + 206 + return 0; 207 + } 208 + 209 + static int mtk_hdmi_pll_calc(struct mtk_hdmi_phy *hdmi_phy, struct clk_hw *hw, 210 + unsigned long rate, unsigned long parent_rate) 211 + { 212 + u8 digital_div, txprediv, txposdiv, fbkdiv_high, posdiv1, posdiv2; 213 + u64 tmds_clk, pixel_clk, da_hdmitx21_ref_ck, ns_hdmipll_ck, pcw; 214 + u8 txpredivs[4] = { 2, 4, 6, 12 }; 215 + u32 fbkdiv_low; 216 + int i, ret; 217 + 218 + pixel_clk = rate; 219 + tmds_clk = pixel_clk; 220 + 221 + if (tmds_clk < 25 * MEGA || tmds_clk > 594 * MEGA) 222 + return -EINVAL; 223 + 224 + if (tmds_clk >= 340 * MEGA) 225 + hdmi_phy->tmds_over_340M = true; 226 + else 227 + hdmi_phy->tmds_over_340M = false; 228 + 229 + /* in Hz */ 230 + da_hdmitx21_ref_ck = 26 * MEGA; 231 + 232 + /* TXPOSDIV stage treatment: 233 + * 0M < TMDS clk < 54M /8 234 + * 54M <= TMDS clk < 148.35M /4 235 + * 148.35M <=TMDS clk < 296.7M /2 236 + * 296.7 <=TMDS clk <= 594M /1 237 + */ 238 + if (tmds_clk < 54 * MEGA) 239 + txposdiv = 8; 240 + else if (tmds_clk >= 54 * MEGA && tmds_clk < 148.35 * MEGA) 241 + txposdiv = 4; 242 + else if (tmds_clk >= 148.35 * MEGA && tmds_clk < 296.7 * MEGA) 243 + txposdiv = 2; 244 + else if (tmds_clk >= 296.7 * MEGA && tmds_clk <= 594 * MEGA) 245 + txposdiv = 1; 246 + else 247 + return -EINVAL; 248 + 249 + /* calculate txprediv: can be 2, 4, 6, 12 250 + * ICO clk = 5*TMDS_CLK*TXPOSDIV*TXPREDIV 251 + * ICO clk constraint: 5G =< ICO clk <= 12G 252 + */ 253 + for (i = 0; i < ARRAY_SIZE(txpredivs); i++) { 254 + ns_hdmipll_ck = 5 * tmds_clk * txposdiv * txpredivs[i]; 255 + if (ns_hdmipll_ck >= 5 * GIGA && 256 + ns_hdmipll_ck <= 1 * GIGA) 257 + break; 258 + } 259 + if (i == (ARRAY_SIZE(txpredivs) - 1) && 260 + (ns_hdmipll_ck < 5 * GIGA || ns_hdmipll_ck > 12 * GIGA)) { 261 + return -EINVAL; 262 + } 263 + if (i == ARRAY_SIZE(txpredivs)) 264 + return -EINVAL; 265 + 266 + txprediv = txpredivs[i]; 267 + 268 + /* PCW calculation: FBKDIV 269 + * formula: pcw=(frequency_out*2^pcw_bit) / frequency_in / FBKDIV_HS3; 270 + * RG_HDMITXPLL_FBKDIV[32:0]: 271 + * [32,24] 9bit integer, [23,0]:24bit fraction 272 + */ 273 + pcw = div_u64(((u64)ns_hdmipll_ck) << PCW_DECIMAL_WIDTH, 274 + da_hdmitx21_ref_ck / PLL_FBKDIV_HS3); 275 + 276 + if (pcw > GENMASK_ULL(32, 0)) 277 + return -EINVAL; 278 + 279 + fbkdiv_high = FIELD_GET(GENMASK_ULL(63, 32), pcw); 280 + fbkdiv_low = FIELD_GET(GENMASK(31, 0), pcw); 281 + 282 + /* posdiv1: 283 + * posdiv1 stage treatment according to color_depth: 284 + * 24bit -> posdiv1 /10, 30bit -> posdiv1 /12.5, 285 + * 36bit -> posdiv1 /15, 48bit -> posdiv1 /10 286 + */ 287 + posdiv1 = 10; 288 + posdiv2 = 1; 289 + 290 + /* Digital clk divider, max /32 */ 291 + digital_div = div_u64((u64)ns_hdmipll_ck, posdiv1 / posdiv2 / pixel_clk); 292 + if (!(digital_div <= 32 && digital_div >= 1)) 293 + return -EINVAL; 294 + 295 + mtk_hdmi_pll_set_hw(hw, PLL_PREDIV, fbkdiv_high, fbkdiv_low, 296 + PLL_FBKDIV_HS3, posdiv1, posdiv2, txprediv, 297 + txposdiv, digital_div); 298 + if (ret) 299 + return -EINVAL; 300 + 301 + return 0; 302 + } 303 + 304 + static int mtk_hdmi_pll_drv_setting(struct clk_hw *hw) 305 + { 306 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 307 + void __iomem *regs = hdmi_phy->regs; 308 + u8 data_channel_bias, clk_channel_bias; 309 + u8 impedance, impedance_en; 310 + u32 tmds_clk; 311 + u32 pixel_clk = hdmi_phy->pll_rate; 312 + 313 + tmds_clk = pixel_clk; 314 + 315 + /* bias & impedance setting: 316 + * 3G < data rate <= 6G: enable impedance 100ohm, 317 + * data channel bias 24mA, clock channel bias 20mA 318 + * pixel clk >= HD, 74.175MHZ <= pixel clk <= 300MHZ: 319 + * enalbe impedance 100ohm 320 + * data channel 20mA, clock channel 16mA 321 + * 27M =< pixel clk < 74.175: disable impedance 322 + * data channel & clock channel bias 10mA 323 + */ 324 + 325 + /* 3G < data rate <= 6G, 300M < tmds rate <= 594M */ 326 + if (tmds_clk > 300 * MEGA && tmds_clk <= 594 * MEGA) { 327 + data_channel_bias = 0x3c; /* 24mA */ 328 + clk_channel_bias = 0x34; /* 20mA */ 329 + impedance_en = 0xf; 330 + impedance = 0x36; /* 100ohm */ 331 + } else if (pixel_clk >= 74.175 * MEGA && pixel_clk <= 300 * MEGA) { 332 + data_channel_bias = 0x34; /* 20mA */ 333 + clk_channel_bias = 0x2c; /* 16mA */ 334 + impedance_en = 0xf; 335 + impedance = 0x36; /* 100ohm */ 336 + } else if (pixel_clk >= 27 * MEGA && pixel_clk < 74.175 * MEGA) { 337 + data_channel_bias = 0x14; /* 10mA */ 338 + clk_channel_bias = 0x14; /* 10mA */ 339 + impedance_en = 0x0; 340 + impedance = 0x0; 341 + } else { 342 + return -EINVAL; 343 + } 344 + 345 + /* bias */ 346 + mtk_phy_update_field(regs + HDMI_1_CFG_1, RG_HDMITX21_DRV_IBIAS_D0, data_channel_bias); 347 + mtk_phy_update_field(regs + HDMI_1_CFG_1, RG_HDMITX21_DRV_IBIAS_D1, data_channel_bias); 348 + mtk_phy_update_field(regs + HDMI_1_CFG_1, RG_HDMITX21_DRV_IBIAS_D2, data_channel_bias); 349 + mtk_phy_update_field(regs + HDMI_1_CFG_0, RG_HDMITX21_DRV_IBIAS_CLK, clk_channel_bias); 350 + 351 + /* impedance */ 352 + mtk_phy_update_field(regs + HDMI_1_CFG_0, RG_HDMITX21_DRV_IMP_EN, impedance_en); 353 + mtk_phy_update_field(regs + HDMI_1_CFG_2, RG_HDMITX21_DRV_IMP_D0_EN1, impedance); 354 + mtk_phy_update_field(regs + HDMI_1_CFG_2, RG_HDMITX21_DRV_IMP_D1_EN1, impedance); 355 + mtk_phy_update_field(regs + HDMI_1_CFG_2, RG_HDMITX21_DRV_IMP_D2_EN1, impedance); 356 + mtk_phy_update_field(regs + HDMI_1_CFG_2, RG_HDMITX21_DRV_IMP_CLK_EN1, impedance); 357 + 358 + return 0; 359 + } 360 + 361 + static int mtk_hdmi_pll_prepare(struct clk_hw *hw) 362 + { 363 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 364 + void __iomem *regs = hdmi_phy->regs; 365 + 366 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_TX_POSDIV_EN); 367 + 368 + mtk_phy_set_bits(regs + HDMI_1_CFG_0, RG_HDMITX21_SER_EN); 369 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_D0_DRV_OP_EN); 370 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_D1_DRV_OP_EN); 371 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_D2_DRV_OP_EN); 372 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_CK_DRV_OP_EN); 373 + 374 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_FRL_D0_EN); 375 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_FRL_D1_EN); 376 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_FRL_D2_EN); 377 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_FRL_CK_EN); 378 + 379 + mtk_hdmi_pll_drv_setting(hw); 380 + 381 + mtk_phy_clear_bits(regs + HDMI_1_CFG_10, RG_HDMITX21_BG_PWD); 382 + mtk_phy_set_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_BIAS_EN); 383 + mtk_phy_set_bits(regs + HDMI_1_CFG_3, RG_HDMITX21_CKLDO_EN); 384 + mtk_phy_set_bits(regs + HDMI_1_CFG_3, RG_HDMITX21_SLDO_EN); 385 + 386 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_4, DA_HDMITXPLL_PWR_ON); 387 + usleep_range(5, 10); 388 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_4, DA_HDMITXPLL_ISO_EN); 389 + usleep_range(5, 10); 390 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_PWD); 391 + usleep_range(30, 50); 392 + return 0; 393 + } 394 + 395 + static void mtk_hdmi_pll_unprepare(struct clk_hw *hw) 396 + { 397 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 398 + void __iomem *regs = hdmi_phy->regs; 399 + 400 + mtk_phy_set_bits(regs + HDMI_1_CFG_10, RG_HDMITX21_BG_PWD); 401 + mtk_phy_clear_bits(regs + HDMI_1_CFG_6, RG_HDMITX21_BIAS_EN); 402 + mtk_phy_clear_bits(regs + HDMI_1_CFG_3, RG_HDMITX21_CKLDO_EN); 403 + mtk_phy_clear_bits(regs + HDMI_1_CFG_3, RG_HDMITX21_SLDO_EN); 404 + 405 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_2, RG_HDMITXPLL_PWD); 406 + usleep_range(10, 20); 407 + mtk_phy_set_bits(regs + HDMI_1_PLL_CFG_4, DA_HDMITXPLL_ISO_EN); 408 + usleep_range(10, 20); 409 + mtk_phy_clear_bits(regs + HDMI_1_PLL_CFG_4, DA_HDMITXPLL_PWR_ON); 410 + } 411 + 412 + static int mtk_hdmi_pll_set_rate(struct clk_hw *hw, unsigned long rate, 413 + unsigned long parent_rate) 414 + { 415 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 416 + 417 + dev_dbg(hdmi_phy->dev, "%s: %lu Hz, parent: %lu Hz\n", __func__, rate, 418 + parent_rate); 419 + 420 + return mtk_hdmi_pll_calc(hdmi_phy, hw, rate, parent_rate); 421 + } 422 + 423 + static long mtk_hdmi_pll_round_rate(struct clk_hw *hw, unsigned long rate, 424 + unsigned long *parent_rate) 425 + { 426 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 427 + 428 + hdmi_phy->pll_rate = rate; 429 + return rate; 430 + } 431 + 432 + static unsigned long mtk_hdmi_pll_recalc_rate(struct clk_hw *hw, 433 + unsigned long parent_rate) 434 + { 435 + struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw); 436 + 437 + return hdmi_phy->pll_rate; 438 + } 439 + 440 + static const struct clk_ops mtk_hdmi_pll_ops = { 441 + .prepare = mtk_hdmi_pll_prepare, 442 + .unprepare = mtk_hdmi_pll_unprepare, 443 + .set_rate = mtk_hdmi_pll_set_rate, 444 + .round_rate = mtk_hdmi_pll_round_rate, 445 + .recalc_rate = mtk_hdmi_pll_recalc_rate, 446 + }; 447 + 448 + static void vtx_signal_en(struct mtk_hdmi_phy *hdmi_phy, bool on) 449 + { 450 + void __iomem *regs = hdmi_phy->regs; 451 + 452 + if (on) 453 + mtk_phy_set_bits(regs + HDMI_1_CFG_0, RG_HDMITX21_DRV_EN); 454 + else 455 + mtk_phy_clear_bits(regs + HDMI_1_CFG_0, RG_HDMITX21_DRV_EN); 456 + } 457 + 458 + static void mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy *hdmi_phy) 459 + { 460 + vtx_signal_en(hdmi_phy, true); 461 + usleep_range(100, 150); 462 + } 463 + 464 + static void mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy *hdmi_phy) 465 + { 466 + vtx_signal_en(hdmi_phy, false); 467 + } 468 + 469 + static int mtk_hdmi_phy_configure(struct phy *phy, union phy_configure_opts *opts) 470 + { 471 + struct phy_configure_opts_dp *dp_opts = &opts->dp; 472 + struct mtk_hdmi_phy *hdmi_phy = phy_get_drvdata(phy); 473 + int ret; 474 + 475 + ret = clk_set_rate(hdmi_phy->pll, dp_opts->link_rate); 476 + 477 + if (ret) 478 + return ret; 479 + 480 + mtk_phy_tmds_clk_ratio(hdmi_phy, hdmi_phy->tmds_over_340M); 481 + 482 + return ret; 483 + } 484 + 485 + struct mtk_hdmi_phy_conf mtk_hdmi_phy_8195_conf = { 486 + .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, 487 + .hdmi_phy_clk_ops = &mtk_hdmi_pll_ops, 488 + .hdmi_phy_enable_tmds = mtk_hdmi_phy_enable_tmds, 489 + .hdmi_phy_disable_tmds = mtk_hdmi_phy_disable_tmds, 490 + .hdmi_phy_configure = mtk_hdmi_phy_configure, 491 + }; 492 + 493 + MODULE_AUTHOR("Can Zeng <can.zeng@mediatek.com>"); 494 + MODULE_DESCRIPTION("MediaTek MT8195 HDMI PHY Driver"); 495 + MODULE_LICENSE("GPL v2");
+113
drivers/phy/mediatek/phy-mtk-hdmi-mt8195.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Copyright (c) 2022 MediaTek Inc. 4 + * Copyright (c) 2022 BayLibre, SAS 5 + */ 6 + 7 + #ifndef _MTK_HDMI_PHY_8195_H 8 + #define _MTK_HDMI_PHY_8195_H 9 + 10 + #include <linux/clk.h> 11 + #include <linux/clk-provider.h> 12 + #include <linux/types.h> 13 + 14 + #define PCW_DECIMAL_WIDTH 24 15 + #define PLL_PREDIV 1 16 + #define PLL_FBKDIV_HS3 1 17 + 18 + #define HDMI20_CLK_CFG 0x70 19 + #define REG_TXC_DIV GENMASK(31, 30) 20 + 21 + #define HDMI_1_CFG_0 0x00 22 + #define RG_HDMITX21_DRV_IBIAS_CLK GENMASK(10, 5) 23 + #define RG_HDMITX21_DRV_IMP_EN GENMASK(23, 20) 24 + #define RG_HDMITX21_DRV_EN GENMASK(27, 24) 25 + #define RG_HDMITX21_SER_EN GENMASK(31, 28) 26 + 27 + #define HDMI_1_CFG_1 0x04 28 + #define RG_HDMITX21_DRV_IBIAS_D0 GENMASK(19, 14) 29 + #define RG_HDMITX21_DRV_IBIAS_D1 GENMASK(25, 20) 30 + #define RG_HDMITX21_DRV_IBIAS_D2 GENMASK(31, 26) 31 + 32 + #define HDMI_1_CFG_10 0x40 33 + #define RG_HDMITXPLL_REF_CK_SEL GENMASK(2, 1) 34 + #define RG_HDMITX21_VREF_SEL BIT(4) 35 + #define RG_HDMITX21_BIAS_PE_VREF_SELB BIT(10) 36 + #define RG_HDMITX21_BIAS_PE_BG_VREF_SEL GENMASK(16, 15) 37 + #define RG_HDMITX21_BG_PWD BIT(20) 38 + 39 + #define HDMI_1_CFG_2 0x08 40 + #define RG_HDMITX21_DRV_IMP_D0_EN1 GENMASK(13, 8) 41 + #define RG_HDMITX21_DRV_IMP_D1_EN1 GENMASK(19, 14) 42 + #define RG_HDMITX21_DRV_IMP_D2_EN1 GENMASK(25, 20) 43 + #define RG_HDMITX21_DRV_IMP_CLK_EN1 GENMASK(31, 26) 44 + 45 + #define HDMI_1_CFG_3 0x0c 46 + #define RG_HDMITX21_CKLDO_EN BIT(3) 47 + #define RG_HDMITX21_SLDOLPF_EN BIT(7) 48 + #define RG_HDMITX21_SLDO_EN GENMASK(11, 8) 49 + 50 + #define HDMI_1_CFG_6 0x18 51 + #define RG_HDMITX21_D2_DRV_OP_EN BIT(8) 52 + #define RG_HDMITX21_D1_DRV_OP_EN BIT(9) 53 + #define RG_HDMITX21_D0_DRV_OP_EN BIT(10) 54 + #define RG_HDMITX21_CK_DRV_OP_EN BIT(11) 55 + #define RG_HDMITX21_FRL_EN BIT(12) 56 + #define RG_HDMITX21_FRL_CK_EN BIT(13) 57 + #define RG_HDMITX21_FRL_D0_EN BIT(14) 58 + #define RG_HDMITX21_FRL_D1_EN BIT(15) 59 + #define RG_HDMITX21_FRL_D2_EN BIT(16) 60 + #define RG_HDMITX21_INTR_CAL GENMASK(22, 18) 61 + #define RG_HDMITX21_TX_POSDIV GENMASK(27, 26) 62 + #define RG_HDMITX21_TX_POSDIV_EN BIT(28) 63 + #define RG_HDMITX21_BIAS_EN BIT(29) 64 + 65 + #define HDMI_1_CFG_9 0x24 66 + #define RG_HDMITX21_SLDO_VREF_SEL GENMASK(5, 4) 67 + 68 + #define HDMI_1_PLL_CFG_0 0x44 69 + #define RG_HDMITXPLL_HREN GENMASK(13, 12) 70 + #define RG_HDMITXPLL_IBAND_FIX_EN BIT(24) 71 + #define RG_HDMITXPLL_LVR_SEL GENMASK(27, 26) 72 + #define RG_HDMITXPLL_BP2 BIT(30) 73 + #define RG_HDMITXPLL_TCL_EN BIT(31) 74 + 75 + #define HDMI_1_PLL_CFG_1 0x48 76 + #define RG_HDMITXPLL_RESERVE_BIT1_0 GENMASK(1, 0) 77 + #define RG_HDMITXPLL_RESERVE_BIT3_2 GENMASK(3, 2) 78 + #define RG_HDMITXPLL_RESERVE_BIT12_11 GENMASK(12, 11) 79 + #define RG_HDMITXPLL_RESERVE_BIT13 BIT(13) 80 + #define RG_HDMITXPLL_RESERVE_BIT14 BIT(14) 81 + 82 + #define HDMI_1_PLL_CFG_2 0x4c 83 + #define RG_HDMITXPLL_BC GENMASK(28, 27) 84 + #define RG_HDMITXPLL_IC GENMASK(26, 22) 85 + #define RG_HDMITXPLL_BR GENMASK(21, 19) 86 + #define RG_HDMITXPLL_IR GENMASK(18, 14) 87 + #define RG_HDMITXPLL_BP GENMASK(13, 10) 88 + #define RG_HDMITXPLL_HIKVCO BIT(29) 89 + #define RG_HDMITXPLL_PWD BIT(31) 90 + 91 + #define HDMI_1_PLL_CFG_3 0x50 92 + #define RG_HDMITXPLL_FBKDIV_LOW GENMASK(31, 0) 93 + 94 + #define HDMI_1_PLL_CFG_4 0x54 95 + #define DA_HDMITXPLL_ISO_EN BIT(1) 96 + #define DA_HDMITXPLL_PWR_ON BIT(2) 97 + #define RG_HDMITXPLL_POSDIV_DIV3_CTRL BIT(21) 98 + #define RG_HDMITXPLL_POSDIV GENMASK(23, 22) 99 + #define RG_HDMITXPLL_DIV_CTRL GENMASK(25, 24) 100 + #define RG_HDMITXPLL_PREDIV GENMASK(29, 28) 101 + #define RG_HDMITXPLL_FBKDIV_HIGH BIT(31) 102 + 103 + #define HDMI_ANA_CTL 0x7c 104 + #define REG_ANA_HDMI20_FIFO_EN BIT(16) 105 + 106 + #define HDMI_CTL_3 0xcc 107 + #define REG_HDMITXPLL_DIV GENMASK(4, 0) 108 + #define REG_HDMITX_REF_XTAL_SEL BIT(7) 109 + #define REG_HDMITX_REF_RESPLL_SEL BIT(9) 110 + #define REG_PIXEL_CLOCK_SEL BIT(10) 111 + #define REG_HDMITX_PIXEL_CLOCK BIT(23) 112 + 113 + #endif /* MTK_HDMI_PHY_8195_H */
+3
drivers/phy/mediatek/phy-mtk-hdmi.c
··· 161 161 { .compatible = "mediatek,mt8173-hdmi-phy", 162 162 .data = &mtk_hdmi_phy_8173_conf, 163 163 }, 164 + { .compatible = "mediatek,mt8195-hdmi-phy", 165 + .data = &mtk_hdmi_phy_8195_conf, 166 + }, 164 167 {}, 165 168 }; 166 169 MODULE_DEVICE_TABLE(of, mtk_hdmi_phy_match);
+2
drivers/phy/mediatek/phy-mtk-hdmi.h
··· 40 40 unsigned char drv_imp_d0; 41 41 unsigned int ibias; 42 42 unsigned int ibias_up; 43 + bool tmds_over_340M; 43 44 }; 44 45 45 46 struct mtk_hdmi_phy *to_mtk_hdmi_phy(struct clk_hw *hw); 46 47 48 + extern struct mtk_hdmi_phy_conf mtk_hdmi_phy_8195_conf; 47 49 extern struct mtk_hdmi_phy_conf mtk_hdmi_phy_8173_conf; 48 50 extern struct mtk_hdmi_phy_conf mtk_hdmi_phy_2701_conf; 49 51