[ARM] 4017/1: [Jornada7xx] - Updating Jornada720.c

* HP Jornada 720 uses epson 1356 chip for graphics. This chip is compatible with s1d13xxxfb driver.

* HP Jornada 720 uses a Microprocessor Control Unit to talk to various
hardware. We add it as a platform device in jornada720_init()

* We provide pm_suspend() to avoid unresolved symbols in apm.o. We are
unable to truly suspend now, hence the stub.

* Speaker/microphone enabling got removed because it will be placed in the alsa driver.

Signed-off-by: Filip Zyzniewski <(address hidden)>
Signed-off-by: Kristoffer Ericson <(address hidden)>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>

authored by Kristoffer Ericson and committed by Russell King 408966b8 3c8cd0cc

+204 -25
+204 -25
arch/arm/mach-sa1100/jornada720.c
··· 1 /* 2 * linux/arch/arm/mach-sa1100/jornada720.c 3 */ 4 5 #include <linux/init.h> ··· 20 #include <linux/ioport.h> 21 #include <linux/mtd/mtd.h> 22 #include <linux/mtd/partitions.h> 23 24 #include <asm/hardware.h> 25 #include <asm/hardware/sa1111.h> 26 #include <asm/irq.h> 27 #include <asm/mach-types.h> 28 #include <asm/setup.h> 29 - 30 #include <asm/mach/arch.h> 31 #include <asm/mach/flash.h> 32 #include <asm/mach/map.h> ··· 34 35 #include "generic.h" 36 37 38 - #define JORTUCR_VAL 0x20000400 39 40 static struct resource sa1111_resources[] = { 41 [0] = { 42 - .start = 0x40000000, 43 - .end = 0x40001fff, 44 .flags = IORESOURCE_MEM, 45 }, 46 [1] = { ··· 220 .resource = sa1111_resources, 221 }; 222 223 static struct platform_device *devices[] __initdata = { 224 &sa1111_device, 225 }; 226 227 static int __init jornada720_init(void) 228 { ··· 243 244 if (machine_is_jornada720()) { 245 GPDR |= GPIO_GPIO20; 246 - TUCR = JORTUCR_VAL; /* set the oscillator out to the SA-1101 */ 247 - 248 GPSR = GPIO_GPIO20; 249 udelay(1); 250 GPCR = GPIO_GPIO20; 251 udelay(1); 252 GPSR = GPIO_GPIO20; 253 udelay(20); 254 - 255 - /* LDD4 is speaker, LDD3 is microphone */ 256 - PPSR &= ~(PPC_LDD3 | PPC_LDD4); 257 - PPDR |= PPC_LDD3 | PPC_LDD4; 258 259 ret = platform_add_devices(devices, ARRAY_SIZE(devices)); 260 } ··· 262 263 static struct map_desc jornada720_io_desc[] __initdata = { 264 { /* Epson registers */ 265 - .virtual = 0xf0000000, 266 - .pfn = __phys_to_pfn(0x48000000), 267 - .length = 0x00100000, 268 .type = MT_DEVICE 269 }, { /* Epson frame buffer */ 270 - .virtual = 0xf1000000, 271 - .pfn = __phys_to_pfn(0x48200000), 272 - .length = 0x00100000, 273 .type = MT_DEVICE 274 }, { /* SA-1111 */ 275 - .virtual = 0xf4000000, 276 - .pfn = __phys_to_pfn(0x40000000), 277 - .length = 0x00100000, 278 .type = MT_DEVICE 279 } 280 }; ··· 283 { 284 sa1100_map_io(); 285 iotable_init(jornada720_io_desc, ARRAY_SIZE(jornada720_io_desc)); 286 - 287 sa1100_register_uart(0, 3); 288 sa1100_register_uart(1, 1); 289 } ··· 293 .name = "JORNADA720 boot firmware", 294 .size = 0x00040000, 295 .offset = 0, 296 - .mask_flags = MTD_WRITEABLE, /* force read-only */ 297 }, { 298 .name = "JORNADA720 kernel", 299 .size = 0x000c0000, ··· 316 .offset = 0x00540000, 317 }, { 318 .name = "JORNADA720 usr local", 319 - .size = 0, /* will expand to the end of the flash */ 320 .offset = 0x00d00000, 321 } 322 }; ··· 324 static void jornada720_set_vpp(int vpp) 325 { 326 if (vpp) 327 - PPSR |= 0x80; 328 else 329 - PPSR &= ~0x80; 330 - PPDR |= 0x80; 331 } 332 333 static struct flash_platform_data jornada720_flash_data = {
··· 1 /* 2 * linux/arch/arm/mach-sa1100/jornada720.c 3 + * 4 + * HP Jornada720 init code 5 + * 6 + * Copyright (C) 2006 Filip Zyzniewski <filip.zyzniewski@tefnet.pl> 7 + * Copyright (C) 2005 Michael Gernoth <michael@gernoth.net> 8 + * 9 + * This program is free software; you can redistribute it and/or modify 10 + * it under the terms of the GNU General Public License version 2 as 11 + * published by the Free Software Foundation. 12 + * 13 */ 14 15 #include <linux/init.h> ··· 10 #include <linux/ioport.h> 11 #include <linux/mtd/mtd.h> 12 #include <linux/mtd/partitions.h> 13 + #include <video/s1d13xxxfb.h> 14 15 #include <asm/hardware.h> 16 #include <asm/hardware/sa1111.h> 17 #include <asm/irq.h> 18 #include <asm/mach-types.h> 19 #include <asm/setup.h> 20 #include <asm/mach/arch.h> 21 #include <asm/mach/flash.h> 22 #include <asm/mach/map.h> ··· 24 25 #include "generic.h" 26 27 + /* 28 + * HP Documentation referred in this file: 29 + * http://www.jlime.com/downloads/development/docs/jornada7xx/jornada720.txt 30 + */ 31 32 + /* line 110 of HP's doc */ 33 + #define TUCR_VAL 0x20000400 34 + 35 + /* memory space (line 52 of HP's doc) */ 36 + #define SA1111REGSTART 0x40000000 37 + #define SA1111REGLEN 0x00001fff 38 + #define EPSONREGSTART 0x48000000 39 + #define EPSONREGLEN 0x00100000 40 + #define EPSONFBSTART 0x48200000 41 + /* 512kB framebuffer */ 42 + #define EPSONFBLEN 512*1024 43 + 44 + static struct s1d13xxxfb_regval s1d13xxxfb_initregs[] = { 45 + /* line 344 of HP's doc */ 46 + {0x0001,0x00}, // Miscellaneous Register 47 + {0x01FC,0x00}, // Display Mode Register 48 + {0x0004,0x00}, // General IO Pins Configuration Register 0 49 + {0x0005,0x00}, // General IO Pins Configuration Register 1 50 + {0x0008,0x00}, // General IO Pins Control Register 0 51 + {0x0009,0x00}, // General IO Pins Control Register 1 52 + {0x0010,0x01}, // Memory Clock Configuration Register 53 + {0x0014,0x11}, // LCD Pixel Clock Configuration Register 54 + {0x0018,0x01}, // CRT/TV Pixel Clock Configuration Register 55 + {0x001C,0x01}, // MediaPlug Clock Configuration Register 56 + {0x001E,0x01}, // CPU To Memory Wait State Select Register 57 + {0x0020,0x00}, // Memory Configuration Register 58 + {0x0021,0x45}, // DRAM Refresh Rate Register 59 + {0x002A,0x01}, // DRAM Timings Control Register 0 60 + {0x002B,0x03}, // DRAM Timings Control Register 1 61 + {0x0030,0x1c}, // Panel Type Register 62 + {0x0031,0x00}, // MOD Rate Register 63 + {0x0032,0x4F}, // LCD Horizontal Display Width Register 64 + {0x0034,0x07}, // LCD Horizontal Non-Display Period Register 65 + {0x0035,0x01}, // TFT FPLINE Start Position Register 66 + {0x0036,0x0B}, // TFT FPLINE Pulse Width Register 67 + {0x0038,0xEF}, // LCD Vertical Display Height Register 0 68 + {0x0039,0x00}, // LCD Vertical Display Height Register 1 69 + {0x003A,0x13}, // LCD Vertical Non-Display Period Register 70 + {0x003B,0x0B}, // TFT FPFRAME Start Position Register 71 + {0x003C,0x01}, // TFT FPFRAME Pulse Width Register 72 + {0x0040,0x05}, // LCD Display Mode Register (2:4bpp,3:8bpp,5:16bpp) 73 + {0x0041,0x00}, // LCD Miscellaneous Register 74 + {0x0042,0x00}, // LCD Display Start Address Register 0 75 + {0x0043,0x00}, // LCD Display Start Address Register 1 76 + {0x0044,0x00}, // LCD Display Start Address Register 2 77 + {0x0046,0x80}, // LCD Memory Address Offset Register 0 78 + {0x0047,0x02}, // LCD Memory Address Offset Register 1 79 + {0x0048,0x00}, // LCD Pixel Panning Register 80 + {0x004A,0x00}, // LCD Display FIFO High Threshold Control Register 81 + {0x004B,0x00}, // LCD Display FIFO Low Threshold Control Register 82 + {0x0050,0x4F}, // CRT/TV Horizontal Display Width Register 83 + {0x0052,0x13}, // CRT/TV Horizontal Non-Display Period Register 84 + {0x0053,0x01}, // CRT/TV HRTC Start Position Register 85 + {0x0054,0x0B}, // CRT/TV HRTC Pulse Width Register 86 + {0x0056,0xDF}, // CRT/TV Vertical Display Height Register 0 87 + {0x0057,0x01}, // CRT/TV Vertical Display Height Register 1 88 + {0x0058,0x2B}, // CRT/TV Vertical Non-Display Period Register 89 + {0x0059,0x09}, // CRT/TV VRTC Start Position Register 90 + {0x005A,0x01}, // CRT/TV VRTC Pulse Width Register 91 + {0x005B,0x10}, // TV Output Control Register 92 + {0x0060,0x03}, // CRT/TV Display Mode Register (2:4bpp,3:8bpp,5:16bpp) 93 + {0x0062,0x00}, // CRT/TV Display Start Address Register 0 94 + {0x0063,0x00}, // CRT/TV Display Start Address Register 1 95 + {0x0064,0x00}, // CRT/TV Display Start Address Register 2 96 + {0x0066,0x40}, // CRT/TV Memory Address Offset Register 0 97 + {0x0067,0x01}, // CRT/TV Memory Address Offset Register 1 98 + {0x0068,0x00}, // CRT/TV Pixel Panning Register 99 + {0x006A,0x00}, // CRT/TV Display FIFO High Threshold Control Register 100 + {0x006B,0x00}, // CRT/TV Display FIFO Low Threshold Control Register 101 + {0x0070,0x00}, // LCD Ink/Cursor Control Register 102 + {0x0071,0x01}, // LCD Ink/Cursor Start Address Register 103 + {0x0072,0x00}, // LCD Cursor X Position Register 0 104 + {0x0073,0x00}, // LCD Cursor X Position Register 1 105 + {0x0074,0x00}, // LCD Cursor Y Position Register 0 106 + {0x0075,0x00}, // LCD Cursor Y Position Register 1 107 + {0x0076,0x00}, // LCD Ink/Cursor Blue Color 0 Register 108 + {0x0077,0x00}, // LCD Ink/Cursor Green Color 0 Register 109 + {0x0078,0x00}, // LCD Ink/Cursor Red Color 0 Register 110 + {0x007A,0x1F}, // LCD Ink/Cursor Blue Color 1 Register 111 + {0x007B,0x3F}, // LCD Ink/Cursor Green Color 1 Register 112 + {0x007C,0x1F}, // LCD Ink/Cursor Red Color 1 Register 113 + {0x007E,0x00}, // LCD Ink/Cursor FIFO Threshold Register 114 + {0x0080,0x00}, // CRT/TV Ink/Cursor Control Register 115 + {0x0081,0x01}, // CRT/TV Ink/Cursor Start Address Register 116 + {0x0082,0x00}, // CRT/TV Cursor X Position Register 0 117 + {0x0083,0x00}, // CRT/TV Cursor X Position Register 1 118 + {0x0084,0x00}, // CRT/TV Cursor Y Position Register 0 119 + {0x0085,0x00}, // CRT/TV Cursor Y Position Register 1 120 + {0x0086,0x00}, // CRT/TV Ink/Cursor Blue Color 0 Register 121 + {0x0087,0x00}, // CRT/TV Ink/Cursor Green Color 0 Register 122 + {0x0088,0x00}, // CRT/TV Ink/Cursor Red Color 0 Register 123 + {0x008A,0x1F}, // CRT/TV Ink/Cursor Blue Color 1 Register 124 + {0x008B,0x3F}, // CRT/TV Ink/Cursor Green Color 1 Register 125 + {0x008C,0x1F}, // CRT/TV Ink/Cursor Red Color 1 Register 126 + {0x008E,0x00}, // CRT/TV Ink/Cursor FIFO Threshold Register 127 + {0x0100,0x00}, // BitBlt Control Register 0 128 + {0x0101,0x00}, // BitBlt Control Register 1 129 + {0x0102,0x00}, // BitBlt ROP Code/Color Expansion Register 130 + {0x0103,0x00}, // BitBlt Operation Register 131 + {0x0104,0x00}, // BitBlt Source Start Address Register 0 132 + {0x0105,0x00}, // BitBlt Source Start Address Register 1 133 + {0x0106,0x00}, // BitBlt Source Start Address Register 2 134 + {0x0108,0x00}, // BitBlt Destination Start Address Register 0 135 + {0x0109,0x00}, // BitBlt Destination Start Address Register 1 136 + {0x010A,0x00}, // BitBlt Destination Start Address Register 2 137 + {0x010C,0x00}, // BitBlt Memory Address Offset Register 0 138 + {0x010D,0x00}, // BitBlt Memory Address Offset Register 1 139 + {0x0110,0x00}, // BitBlt Width Register 0 140 + {0x0111,0x00}, // BitBlt Width Register 1 141 + {0x0112,0x00}, // BitBlt Height Register 0 142 + {0x0113,0x00}, // BitBlt Height Register 1 143 + {0x0114,0x00}, // BitBlt Background Color Register 0 144 + {0x0115,0x00}, // BitBlt Background Color Register 1 145 + {0x0118,0x00}, // BitBlt Foreground Color Register 0 146 + {0x0119,0x00}, // BitBlt Foreground Color Register 1 147 + {0x01E0,0x00}, // Look-Up Table Mode Register 148 + {0x01E2,0x00}, // Look-Up Table Address Register 149 + /* not sure, wouldn't like to mess with the driver */ 150 + {0x01E4,0x00}, // Look-Up Table Data Register 151 + /* jornada doc says 0x00, but I trust the driver */ 152 + {0x01F0,0x10}, // Power Save Configuration Register 153 + {0x01F1,0x00}, // Power Save Status Register 154 + {0x01F4,0x00}, // CPU-to-Memory Access Watchdog Timer Register 155 + {0x01FC,0x01}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT) 156 + }; 157 + 158 + static struct s1d13xxxfb_pdata s1d13xxxfb_data = { 159 + .initregs = s1d13xxxfb_initregs, 160 + .initregssize = ARRAY_SIZE(s1d13xxxfb_initregs), 161 + .platform_init_video = NULL 162 + }; 163 + 164 + static struct resource s1d13xxxfb_resources[] = { 165 + [0] = { 166 + .start = EPSONFBSTART, 167 + .end = EPSONFBSTART + EPSONFBLEN, 168 + .flags = IORESOURCE_MEM, 169 + }, 170 + [1] = { 171 + .start = EPSONREGSTART, 172 + .end = EPSONREGSTART + EPSONREGLEN, 173 + .flags = IORESOURCE_MEM, 174 + } 175 + }; 176 + 177 + static struct platform_device s1d13xxxfb_device = { 178 + .name = S1D_DEVICENAME, 179 + .id = 0, 180 + .dev = { 181 + .platform_data = &s1d13xxxfb_data, 182 + }, 183 + .num_resources = ARRAY_SIZE(s1d13xxxfb_resources), 184 + .resource = s1d13xxxfb_resources, 185 + }; 186 187 static struct resource sa1111_resources[] = { 188 [0] = { 189 + .start = SA1111REGSTART, 190 + .end = SA1111REGSTART + SA1111REGLEN, 191 .flags = IORESOURCE_MEM, 192 }, 193 [1] = { ··· 53 .resource = sa1111_resources, 54 }; 55 56 + static struct platform_device jornada720_mcu_device = { 57 + .name = "jornada720_mcu", 58 + .id = -1, 59 + }; 60 + 61 static struct platform_device *devices[] __initdata = { 62 &sa1111_device, 63 + &jornada720_mcu_device, 64 + &s1d13xxxfb_device, 65 }; 66 + 67 + /* a stub for now, we theoretically cannot suspend without a flashboard */ 68 + int pm_suspend(suspend_state_t state) 69 + { 70 + return -1; 71 + } 72 73 static int __init jornada720_init(void) 74 { ··· 63 64 if (machine_is_jornada720()) { 65 GPDR |= GPIO_GPIO20; 66 + /* oscillator setup (line 116 of HP's doc) */ 67 + TUCR = TUCR_VAL; 68 + /* resetting SA1111 (line 118 of HP's doc) */ 69 GPSR = GPIO_GPIO20; 70 udelay(1); 71 GPCR = GPIO_GPIO20; 72 udelay(1); 73 GPSR = GPIO_GPIO20; 74 udelay(20); 75 76 ret = platform_add_devices(devices, ARRAY_SIZE(devices)); 77 } ··· 85 86 static struct map_desc jornada720_io_desc[] __initdata = { 87 { /* Epson registers */ 88 + .virtual = 0xf0000000, 89 + .pfn = __phys_to_pfn(EPSONREGSTART), 90 + .length = EPSONREGLEN, 91 .type = MT_DEVICE 92 }, { /* Epson frame buffer */ 93 + .virtual = 0xf1000000, 94 + .pfn = __phys_to_pfn(EPSONFBSTART), 95 + .length = EPSONFBLEN, 96 .type = MT_DEVICE 97 }, { /* SA-1111 */ 98 + .virtual = 0xf4000000, 99 + .pfn = __phys_to_pfn(SA1111REGSTART), 100 + .length = SA1111REGLEN, 101 .type = MT_DEVICE 102 } 103 }; ··· 106 { 107 sa1100_map_io(); 108 iotable_init(jornada720_io_desc, ARRAY_SIZE(jornada720_io_desc)); 109 + 110 sa1100_register_uart(0, 3); 111 sa1100_register_uart(1, 1); 112 } ··· 116 .name = "JORNADA720 boot firmware", 117 .size = 0x00040000, 118 .offset = 0, 119 + .mask_flags = MTD_WRITEABLE, /* force read-only */ 120 }, { 121 .name = "JORNADA720 kernel", 122 .size = 0x000c0000, ··· 139 .offset = 0x00540000, 140 }, { 141 .name = "JORNADA720 usr local", 142 + .size = 0, /* will expand to the end of the flash */ 143 .offset = 0x00d00000, 144 } 145 }; ··· 147 static void jornada720_set_vpp(int vpp) 148 { 149 if (vpp) 150 + /* enabling flash write (line 470 of HP's doc) */ 151 + PPSR |= PPC_LDD7; 152 else 153 + /* disabling flash write (line 470 of HP's doc) */ 154 + PPSR &= ~PPC_LDD7; 155 + PPDR |= PPC_LDD7; 156 } 157 158 static struct flash_platform_data jornada720_flash_data = {