Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

dt-bindings: interconnect: Add Qualcomm SM8150 DT bindings

The Qualcomm SM8150 platform has several bus fabrics that could be
controlled and tuned dynamically according to the bandwidth demand.

Signed-off-by: Jonathan Marek <jonathan@marek.ca>
Reviewed-by: Rob Herring <robh@kernel.org>
Reviewed-by: Sibi Sankar <sibis@codeaurora.org>
Link: https://lore.kernel.org/r/20200728023811.5607-3-jonathan@marek.ca
Signed-off-by: Georgi Djakov <georgi.djakov@linaro.org>

authored by

Jonathan Marek and committed by
Georgi Djakov
3fe3578c 3c733a75

+173
+11
Documentation/devicetree/bindings/interconnect/qcom,rpmh.yaml
··· 45 45 - qcom,sdm845-mem-noc 46 46 - qcom,sdm845-mmss-noc 47 47 - qcom,sdm845-system-noc 48 + - qcom,sm8150-aggre1-noc 49 + - qcom,sm8150-aggre2-noc 50 + - qcom,sm8150-camnoc-noc 51 + - qcom,sm8150-compute-noc 52 + - qcom,sm8150-config-noc 53 + - qcom,sm8150-dc-noc 54 + - qcom,sm8150-gem-noc 55 + - qcom,sm8150-ipa-virt 56 + - qcom,sm8150-mc-virt 57 + - qcom,sm8150-mmss-noc 58 + - qcom,sm8150-system-noc 48 59 49 60 '#interconnect-cells': 50 61 const: 1
+162
include/dt-bindings/interconnect/qcom,sm8150.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Qualcomm SM8150 interconnect IDs 4 + * 5 + * Copyright (c) 2020, The Linux Foundation. All rights reserved. 6 + */ 7 + 8 + #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_SM8150_H 9 + #define __DT_BINDINGS_INTERCONNECT_QCOM_SM8150_H 10 + 11 + #define MASTER_A1NOC_CFG 0 12 + #define MASTER_QUP_0 1 13 + #define MASTER_EMAC 2 14 + #define MASTER_UFS_MEM 3 15 + #define MASTER_USB3 4 16 + #define MASTER_USB3_1 5 17 + #define A1NOC_SNOC_SLV 6 18 + #define SLAVE_SERVICE_A1NOC 7 19 + 20 + #define MASTER_A2NOC_CFG 0 21 + #define MASTER_QDSS_BAM 1 22 + #define MASTER_QSPI 2 23 + #define MASTER_QUP_1 3 24 + #define MASTER_QUP_2 4 25 + #define MASTER_SENSORS_AHB 5 26 + #define MASTER_TSIF 6 27 + #define MASTER_CNOC_A2NOC 7 28 + #define MASTER_CRYPTO_CORE_0 8 29 + #define MASTER_IPA 9 30 + #define MASTER_PCIE 10 31 + #define MASTER_PCIE_1 11 32 + #define MASTER_QDSS_ETR 12 33 + #define MASTER_SDCC_2 13 34 + #define MASTER_SDCC_4 14 35 + #define A2NOC_SNOC_SLV 15 36 + #define SLAVE_ANOC_PCIE_GEM_NOC 16 37 + #define SLAVE_SERVICE_A2NOC 17 38 + 39 + #define MASTER_CAMNOC_HF0_UNCOMP 0 40 + #define MASTER_CAMNOC_HF1_UNCOMP 1 41 + #define MASTER_CAMNOC_SF_UNCOMP 2 42 + #define SLAVE_CAMNOC_UNCOMP 3 43 + 44 + #define MASTER_NPU 0 45 + #define SLAVE_CDSP_MEM_NOC 1 46 + 47 + #define MASTER_SPDM 0 48 + #define SNOC_CNOC_MAS 1 49 + #define MASTER_QDSS_DAP 2 50 + #define SLAVE_A1NOC_CFG 3 51 + #define SLAVE_A2NOC_CFG 4 52 + #define SLAVE_AHB2PHY_SOUTH 5 53 + #define SLAVE_AOP 6 54 + #define SLAVE_AOSS 7 55 + #define SLAVE_CAMERA_CFG 8 56 + #define SLAVE_CLK_CTL 9 57 + #define SLAVE_CDSP_CFG 10 58 + #define SLAVE_RBCPR_CX_CFG 11 59 + #define SLAVE_RBCPR_MMCX_CFG 12 60 + #define SLAVE_RBCPR_MX_CFG 13 61 + #define SLAVE_CRYPTO_0_CFG 14 62 + #define SLAVE_CNOC_DDRSS 15 63 + #define SLAVE_DISPLAY_CFG 16 64 + #define SLAVE_EMAC_CFG 17 65 + #define SLAVE_GLM 18 66 + #define SLAVE_GRAPHICS_3D_CFG 19 67 + #define SLAVE_IMEM_CFG 20 68 + #define SLAVE_IPA_CFG 21 69 + #define SLAVE_CNOC_MNOC_CFG 22 70 + #define SLAVE_NPU_CFG 23 71 + #define SLAVE_PCIE_0_CFG 24 72 + #define SLAVE_PCIE_1_CFG 25 73 + #define SLAVE_NORTH_PHY_CFG 26 74 + #define SLAVE_PIMEM_CFG 27 75 + #define SLAVE_PRNG 28 76 + #define SLAVE_QDSS_CFG 29 77 + #define SLAVE_QSPI 30 78 + #define SLAVE_QUP_2 31 79 + #define SLAVE_QUP_1 32 80 + #define SLAVE_QUP_0 33 81 + #define SLAVE_SDCC_2 34 82 + #define SLAVE_SDCC_4 35 83 + #define SLAVE_SNOC_CFG 36 84 + #define SLAVE_SPDM_WRAPPER 37 85 + #define SLAVE_SPSS_CFG 38 86 + #define SLAVE_SSC_CFG 39 87 + #define SLAVE_TCSR 40 88 + #define SLAVE_TLMM_EAST 41 89 + #define SLAVE_TLMM_NORTH 42 90 + #define SLAVE_TLMM_SOUTH 43 91 + #define SLAVE_TLMM_WEST 44 92 + #define SLAVE_TSIF 45 93 + #define SLAVE_UFS_CARD_CFG 46 94 + #define SLAVE_UFS_MEM_CFG 47 95 + #define SLAVE_USB3 48 96 + #define SLAVE_USB3_1 49 97 + #define SLAVE_VENUS_CFG 50 98 + #define SLAVE_VSENSE_CTRL_CFG 51 99 + #define SLAVE_CNOC_A2NOC 52 100 + #define SLAVE_SERVICE_CNOC 53 101 + 102 + #define MASTER_CNOC_DC_NOC 0 103 + #define SLAVE_LLCC_CFG 1 104 + #define SLAVE_GEM_NOC_CFG 2 105 + 106 + #define MASTER_AMPSS_M0 0 107 + #define MASTER_GPU_TCU 1 108 + #define MASTER_SYS_TCU 2 109 + #define MASTER_GEM_NOC_CFG 3 110 + #define MASTER_COMPUTE_NOC 4 111 + #define MASTER_GRAPHICS_3D 5 112 + #define MASTER_MNOC_HF_MEM_NOC 6 113 + #define MASTER_MNOC_SF_MEM_NOC 7 114 + #define MASTER_GEM_NOC_PCIE_SNOC 8 115 + #define MASTER_SNOC_GC_MEM_NOC 9 116 + #define MASTER_SNOC_SF_MEM_NOC 10 117 + #define MASTER_ECC 11 118 + #define SLAVE_MSS_PROC_MS_MPU_CFG 12 119 + #define SLAVE_ECC 13 120 + #define SLAVE_GEM_NOC_SNOC 14 121 + #define SLAVE_LLCC 15 122 + #define SLAVE_SERVICE_GEM_NOC 16 123 + 124 + #define MASTER_IPA_CORE 0 125 + #define SLAVE_IPA_CORE 1 126 + 127 + #define MASTER_LLCC 0 128 + #define SLAVE_EBI_CH0 1 129 + 130 + #define MASTER_CNOC_MNOC_CFG 0 131 + #define MASTER_CAMNOC_HF0 1 132 + #define MASTER_CAMNOC_HF1 2 133 + #define MASTER_CAMNOC_SF 3 134 + #define MASTER_MDP_PORT0 4 135 + #define MASTER_MDP_PORT1 5 136 + #define MASTER_ROTATOR 6 137 + #define MASTER_VIDEO_P0 7 138 + #define MASTER_VIDEO_P1 8 139 + #define MASTER_VIDEO_PROC 9 140 + #define SLAVE_MNOC_SF_MEM_NOC 10 141 + #define SLAVE_MNOC_HF_MEM_NOC 11 142 + #define SLAVE_SERVICE_MNOC 12 143 + 144 + #define MASTER_SNOC_CFG 0 145 + #define A1NOC_SNOC_MAS 1 146 + #define A2NOC_SNOC_MAS 2 147 + #define MASTER_GEM_NOC_SNOC 3 148 + #define MASTER_PIMEM 4 149 + #define MASTER_GIC 5 150 + #define SLAVE_APPSS 6 151 + #define SNOC_CNOC_SLV 7 152 + #define SLAVE_SNOC_GEM_NOC_GC 8 153 + #define SLAVE_SNOC_GEM_NOC_SF 9 154 + #define SLAVE_OCIMEM 10 155 + #define SLAVE_PIMEM 11 156 + #define SLAVE_SERVICE_SNOC 12 157 + #define SLAVE_PCIE_0 13 158 + #define SLAVE_PCIE_1 14 159 + #define SLAVE_QDSS_STM 15 160 + #define SLAVE_TCU 16 161 + 162 + #endif