Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

OMAPDSS: HDMI: remove the unused code

We no longer need the horrible driver internal videmode tables, which
were used to decide if a given videomode is a HDMI or DVI mode. So
remove all related code.

Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>

-327
-11
drivers/video/fbdev/omap2/dss/hdmi.h
··· 179 179 HDMI_AUDIO_MCLK_192FS = 7 180 180 }; 181 181 182 - struct hdmi_cm { 183 - int code; 184 - int mode; 185 - }; 186 - 187 182 struct hdmi_video_format { 188 183 enum hdmi_packing_mode packing_mode; 189 184 u32 y_res; /* Line per panel */ ··· 187 192 188 193 struct hdmi_config { 189 194 struct omap_video_timings timings; 190 - struct hdmi_cm cm; 191 195 struct hdmi_avi_infoframe infoframe; 192 196 enum hdmi_core_hdmi_dvi hdmi_dvi_mode; 193 197 }; ··· 266 272 267 273 struct hdmi_core_data { 268 274 void __iomem *base; 269 - 270 - struct hdmi_avi_infoframe avi_infoframe; 271 275 }; 272 276 273 277 static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx, ··· 331 339 int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes); 332 340 333 341 /* HDMI common funcs */ 334 - const struct hdmi_config *hdmi_default_timing(void); 335 - const struct hdmi_config *hdmi_get_timings(int mode, int code); 336 - struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing); 337 342 int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep, 338 343 struct hdmi_phy_data *phy); 339 344
-316
drivers/video/fbdev/omap2/dss/hdmi_common.c
··· 1 1 2 - /* 3 - * Logic for the below structure : 4 - * user enters the CEA or VESA timings by specifying the HDMI/DVI code. 5 - * There is a correspondence between CEA/VESA timing and code, please 6 - * refer to section 6.3 in HDMI 1.3 specification for timing code. 7 - * 8 - * In the below structure, cea_vesa_timings corresponds to all OMAP4 9 - * supported CEA and VESA timing values.code_cea corresponds to the CEA 10 - * code, It is used to get the timing from cea_vesa_timing array.Similarly 11 - * with code_vesa. Code_index is used for back mapping, that is once EDID 12 - * is read from the TV, EDID is parsed to find the timing values and then 13 - * map it to corresponding CEA or VESA index. 14 - */ 15 - 16 2 #define DSS_SUBSYS_NAME "HDMI" 17 3 18 4 #include <linux/kernel.h> ··· 7 21 #include <video/omapdss.h> 8 22 9 23 #include "hdmi.h" 10 - 11 - static const struct hdmi_config cea_timings[] = { 12 - { 13 - { 640, 480, 25200000, 96, 16, 48, 2, 10, 33, 14 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 15 - false, }, 16 - { 1, HDMI_HDMI }, 17 - }, 18 - { 19 - { 720, 480, 27027000, 62, 16, 60, 6, 9, 30, 20 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 21 - false, }, 22 - { 2, HDMI_HDMI }, 23 - }, 24 - { 25 - { 1280, 720, 74250000, 40, 110, 220, 5, 5, 20, 26 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 27 - false, }, 28 - { 4, HDMI_HDMI }, 29 - }, 30 - { 31 - { 1920, 540, 74250000, 44, 88, 148, 5, 2, 15, 32 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 33 - true, }, 34 - { 5, HDMI_HDMI }, 35 - }, 36 - { 37 - { 1440, 240, 27027000, 124, 38, 114, 3, 4, 15, 38 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 39 - true, }, 40 - { 6, HDMI_HDMI }, 41 - }, 42 - { 43 - { 1920, 1080, 148500000, 44, 88, 148, 5, 4, 36, 44 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 45 - false, }, 46 - { 16, HDMI_HDMI }, 47 - }, 48 - { 49 - { 720, 576, 27000000, 64, 12, 68, 5, 5, 39, 50 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 51 - false, }, 52 - { 17, HDMI_HDMI }, 53 - }, 54 - { 55 - { 1280, 720, 74250000, 40, 440, 220, 5, 5, 20, 56 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 57 - false, }, 58 - { 19, HDMI_HDMI }, 59 - }, 60 - { 61 - { 1920, 540, 74250000, 44, 528, 148, 5, 2, 15, 62 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 63 - true, }, 64 - { 20, HDMI_HDMI }, 65 - }, 66 - { 67 - { 1440, 288, 27000000, 126, 24, 138, 3, 2, 19, 68 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 69 - true, }, 70 - { 21, HDMI_HDMI }, 71 - }, 72 - { 73 - { 1440, 576, 54000000, 128, 24, 136, 5, 5, 39, 74 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 75 - false, }, 76 - { 29, HDMI_HDMI }, 77 - }, 78 - { 79 - { 1920, 1080, 148500000, 44, 528, 148, 5, 4, 36, 80 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 81 - false, }, 82 - { 31, HDMI_HDMI }, 83 - }, 84 - { 85 - { 1920, 1080, 74250000, 44, 638, 148, 5, 4, 36, 86 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 87 - false, }, 88 - { 32, HDMI_HDMI }, 89 - }, 90 - { 91 - { 2880, 480, 108108000, 248, 64, 240, 6, 9, 30, 92 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 93 - false, }, 94 - { 35, HDMI_HDMI }, 95 - }, 96 - { 97 - { 2880, 576, 108000000, 256, 48, 272, 5, 5, 39, 98 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 99 - false, }, 100 - { 37, HDMI_HDMI }, 101 - }, 102 - }; 103 - 104 - static const struct hdmi_config vesa_timings[] = { 105 - /* VESA From Here */ 106 - { 107 - { 640, 480, 25175000, 96, 16, 48, 2, 11, 31, 108 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 109 - false, }, 110 - { 4, HDMI_DVI }, 111 - }, 112 - { 113 - { 800, 600, 40000000, 128, 40, 88, 4, 1, 23, 114 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 115 - false, }, 116 - { 9, HDMI_DVI }, 117 - }, 118 - { 119 - { 848, 480, 33750000, 112, 16, 112, 8, 6, 23, 120 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 121 - false, }, 122 - { 0xE, HDMI_DVI }, 123 - }, 124 - { 125 - { 1280, 768, 79500000, 128, 64, 192, 7, 3, 20, 126 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW, 127 - false, }, 128 - { 0x17, HDMI_DVI }, 129 - }, 130 - { 131 - { 1280, 800, 83500000, 128, 72, 200, 6, 3, 22, 132 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW, 133 - false, }, 134 - { 0x1C, HDMI_DVI }, 135 - }, 136 - { 137 - { 1360, 768, 85500000, 112, 64, 256, 6, 3, 18, 138 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 139 - false, }, 140 - { 0x27, HDMI_DVI }, 141 - }, 142 - { 143 - { 1280, 960, 108000000, 112, 96, 312, 3, 1, 36, 144 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 145 - false, }, 146 - { 0x20, HDMI_DVI }, 147 - }, 148 - { 149 - { 1280, 1024, 108000000, 112, 48, 248, 3, 1, 38, 150 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 151 - false, }, 152 - { 0x23, HDMI_DVI }, 153 - }, 154 - { 155 - { 1024, 768, 65000000, 136, 24, 160, 6, 3, 29, 156 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW, 157 - false, }, 158 - { 0x10, HDMI_DVI }, 159 - }, 160 - { 161 - { 1400, 1050, 121750000, 144, 88, 232, 4, 3, 32, 162 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW, 163 - false, }, 164 - { 0x2A, HDMI_DVI }, 165 - }, 166 - { 167 - { 1440, 900, 106500000, 152, 80, 232, 6, 3, 25, 168 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW, 169 - false, }, 170 - { 0x2F, HDMI_DVI }, 171 - }, 172 - { 173 - { 1680, 1050, 146250000, 176 , 104, 280, 6, 3, 30, 174 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW, 175 - false, }, 176 - { 0x3A, HDMI_DVI }, 177 - }, 178 - { 179 - { 1366, 768, 85500000, 143, 70, 213, 3, 3, 24, 180 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 181 - false, }, 182 - { 0x51, HDMI_DVI }, 183 - }, 184 - { 185 - { 1920, 1080, 148500000, 44, 148, 80, 5, 4, 36, 186 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 187 - false, }, 188 - { 0x52, HDMI_DVI }, 189 - }, 190 - { 191 - { 1280, 768, 68250000, 32, 48, 80, 7, 3, 12, 192 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH, 193 - false, }, 194 - { 0x16, HDMI_DVI }, 195 - }, 196 - { 197 - { 1400, 1050, 101000000, 32, 48, 80, 4, 3, 23, 198 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH, 199 - false, }, 200 - { 0x29, HDMI_DVI }, 201 - }, 202 - { 203 - { 1680, 1050, 119000000, 32, 48, 80, 6, 3, 21, 204 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH, 205 - false, }, 206 - { 0x39, HDMI_DVI }, 207 - }, 208 - { 209 - { 1280, 800, 79500000, 32, 48, 80, 6, 3, 14, 210 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH, 211 - false, }, 212 - { 0x1B, HDMI_DVI }, 213 - }, 214 - { 215 - { 1280, 720, 74250000, 40, 110, 220, 5, 5, 20, 216 - OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH, 217 - false, }, 218 - { 0x55, HDMI_DVI }, 219 - }, 220 - { 221 - { 1920, 1200, 154000000, 32, 48, 80, 6, 3, 26, 222 - OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH, 223 - false, }, 224 - { 0x44, HDMI_DVI }, 225 - }, 226 - }; 227 - 228 - const struct hdmi_config *hdmi_default_timing(void) 229 - { 230 - return &vesa_timings[0]; 231 - } 232 - 233 - static const struct hdmi_config *hdmi_find_timing(int code, 234 - const struct hdmi_config *timings_arr, int len) 235 - { 236 - int i; 237 - 238 - for (i = 0; i < len; i++) { 239 - if (timings_arr[i].cm.code == code) 240 - return &timings_arr[i]; 241 - } 242 - 243 - return NULL; 244 - } 245 - 246 - const struct hdmi_config *hdmi_get_timings(int mode, int code) 247 - { 248 - const struct hdmi_config *arr; 249 - int len; 250 - 251 - if (mode == HDMI_DVI) { 252 - arr = vesa_timings; 253 - len = ARRAY_SIZE(vesa_timings); 254 - } else { 255 - arr = cea_timings; 256 - len = ARRAY_SIZE(cea_timings); 257 - } 258 - 259 - return hdmi_find_timing(code, arr, len); 260 - } 261 - 262 - static bool hdmi_timings_compare(struct omap_video_timings *timing1, 263 - const struct omap_video_timings *timing2) 264 - { 265 - int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync; 266 - 267 - if ((DIV_ROUND_CLOSEST(timing2->pixelclock, 1000000) == 268 - DIV_ROUND_CLOSEST(timing1->pixelclock, 1000000)) && 269 - (timing2->x_res == timing1->x_res) && 270 - (timing2->y_res == timing1->y_res)) { 271 - 272 - timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp; 273 - timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp; 274 - timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp; 275 - timing1_vsync = timing1->vfp + timing1->vsw + timing1->vbp; 276 - 277 - DSSDBG("timing1_hsync = %d timing1_vsync = %d"\ 278 - "timing2_hsync = %d timing2_vsync = %d\n", 279 - timing1_hsync, timing1_vsync, 280 - timing2_hsync, timing2_vsync); 281 - 282 - if ((timing1_hsync == timing2_hsync) && 283 - (timing1_vsync == timing2_vsync)) { 284 - return true; 285 - } 286 - } 287 - return false; 288 - } 289 - 290 - struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing) 291 - { 292 - int i; 293 - struct hdmi_cm cm = {-1}; 294 - DSSDBG("hdmi_get_code\n"); 295 - 296 - for (i = 0; i < ARRAY_SIZE(cea_timings); i++) { 297 - if (hdmi_timings_compare(timing, &cea_timings[i].timings)) { 298 - cm = cea_timings[i].cm; 299 - goto end; 300 - } 301 - } 302 - for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) { 303 - if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) { 304 - cm = vesa_timings[i].cm; 305 - goto end; 306 - } 307 - } 308 - 309 - end: 310 - return cm; 311 - } 312 24 313 25 int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep, 314 26 struct hdmi_phy_data *phy)