Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

fpga: dfl: fme: add partial reconfiguration sub feature support

Partial Reconfiguration (PR) is the most important function for FME. It
allows reconfiguration for given Port/Accelerated Function Unit (AFU).

It creates platform devices for fpga-mgr, fpga-regions and fpga-bridges,
and invokes fpga-region's interface (fpga_region_program_fpga) for PR
operation once PR request received via ioctl. Below user space interface
is exposed by this sub feature.

Ioctl interface:
* DFL_FPGA_FME_PORT_PR
Do partial reconfiguration per information from userspace, including
target port(AFU), buffer size and address info. It returns error code
to userspace if failed. For detailed PR error information, user needs
to read fpga-mgr's status sysfs interface.

Signed-off-by: Tim Whisonant <tim.whisonant@intel.com>
Signed-off-by: Enno Luebbers <enno.luebbers@intel.com>
Signed-off-by: Shiva Rao <shiva.rao@intel.com>
Signed-off-by: Christopher Rauer <christopher.rauer@intel.com>
Signed-off-by: Kang Luwei <luwei.kang@intel.com>
Signed-off-by: Xiao Guangrong <guangrong.xiao@linux.intel.com>
Signed-off-by: Wu Hao <hao.wu@intel.com>
Acked-by: Alan Tull <atull@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>

authored by

Kang Luwei and committed by
Greg Kroah-Hartman
29de7624 620e1902

+671 -2
+1 -1
drivers/fpga/Makefile
··· 33 33 obj-$(CONFIG_FPGA_DFL) += dfl.o 34 34 obj-$(CONFIG_FPGA_DFL_FME) += dfl-fme.o 35 35 36 - dfl-fme-objs := dfl-fme-main.o 36 + dfl-fme-objs := dfl-fme-main.o dfl-fme-pr.o 37 37 38 38 # Drivers for FPGAs which implement DFL 39 39 obj-$(CONFIG_FPGA_DFL_PCI) += dfl-pci.o
+42 -1
drivers/fpga/dfl-fme-main.c
··· 19 19 #include <linux/fpga-dfl.h> 20 20 21 21 #include "dfl.h" 22 + #include "dfl-fme.h" 22 23 23 24 static ssize_t ports_num_show(struct device *dev, 24 25 struct device_attribute *attr, char *buf) ··· 114 113 .ops = &fme_hdr_ops, 115 114 }, 116 115 { 116 + .id = FME_FEATURE_ID_PR_MGMT, 117 + .ops = &pr_mgmt_ops, 118 + }, 119 + { 117 120 .ops = NULL, 118 121 }, 119 122 }; ··· 192 187 return -EINVAL; 193 188 } 194 189 190 + static int fme_dev_init(struct platform_device *pdev) 191 + { 192 + struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 193 + struct dfl_fme *fme; 194 + 195 + fme = devm_kzalloc(&pdev->dev, sizeof(*fme), GFP_KERNEL); 196 + if (!fme) 197 + return -ENOMEM; 198 + 199 + fme->pdata = pdata; 200 + 201 + mutex_lock(&pdata->lock); 202 + dfl_fpga_pdata_set_private(pdata, fme); 203 + mutex_unlock(&pdata->lock); 204 + 205 + return 0; 206 + } 207 + 208 + static void fme_dev_destroy(struct platform_device *pdev) 209 + { 210 + struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 211 + struct dfl_fme *fme; 212 + 213 + mutex_lock(&pdata->lock); 214 + fme = dfl_fpga_pdata_get_private(pdata); 215 + dfl_fpga_pdata_set_private(pdata, NULL); 216 + mutex_unlock(&pdata->lock); 217 + } 218 + 195 219 static const struct file_operations fme_fops = { 196 220 .owner = THIS_MODULE, 197 221 .open = fme_open, ··· 232 198 { 233 199 int ret; 234 200 235 - ret = dfl_fpga_dev_feature_init(pdev, fme_feature_drvs); 201 + ret = fme_dev_init(pdev); 236 202 if (ret) 237 203 goto exit; 204 + 205 + ret = dfl_fpga_dev_feature_init(pdev, fme_feature_drvs); 206 + if (ret) 207 + goto dev_destroy; 238 208 239 209 ret = dfl_fpga_dev_ops_register(pdev, &fme_fops, THIS_MODULE); 240 210 if (ret) ··· 248 210 249 211 feature_uinit: 250 212 dfl_fpga_dev_feature_uinit(pdev); 213 + dev_destroy: 214 + fme_dev_destroy(pdev); 251 215 exit: 252 216 return ret; 253 217 } ··· 258 218 { 259 219 dfl_fpga_dev_ops_unregister(pdev); 260 220 dfl_fpga_dev_feature_uinit(pdev); 221 + fme_dev_destroy(pdev); 261 222 262 223 return 0; 263 224 }
+479
drivers/fpga/dfl-fme-pr.c
··· 1 + // SPDX-License-Identifier: GPL-2.0 2 + /* 3 + * Driver for FPGA Management Engine (FME) Partial Reconfiguration 4 + * 5 + * Copyright (C) 2017-2018 Intel Corporation, Inc. 6 + * 7 + * Authors: 8 + * Kang Luwei <luwei.kang@intel.com> 9 + * Xiao Guangrong <guangrong.xiao@linux.intel.com> 10 + * Wu Hao <hao.wu@intel.com> 11 + * Joseph Grecco <joe.grecco@intel.com> 12 + * Enno Luebbers <enno.luebbers@intel.com> 13 + * Tim Whisonant <tim.whisonant@intel.com> 14 + * Ananda Ravuri <ananda.ravuri@intel.com> 15 + * Christopher Rauer <christopher.rauer@intel.com> 16 + * Henry Mitchel <henry.mitchel@intel.com> 17 + */ 18 + 19 + #include <linux/types.h> 20 + #include <linux/device.h> 21 + #include <linux/vmalloc.h> 22 + #include <linux/uaccess.h> 23 + #include <linux/fpga/fpga-mgr.h> 24 + #include <linux/fpga/fpga-bridge.h> 25 + #include <linux/fpga/fpga-region.h> 26 + #include <linux/fpga-dfl.h> 27 + 28 + #include "dfl.h" 29 + #include "dfl-fme.h" 30 + #include "dfl-fme-pr.h" 31 + 32 + static struct dfl_fme_region * 33 + dfl_fme_region_find_by_port_id(struct dfl_fme *fme, int port_id) 34 + { 35 + struct dfl_fme_region *fme_region; 36 + 37 + list_for_each_entry(fme_region, &fme->region_list, node) 38 + if (fme_region->port_id == port_id) 39 + return fme_region; 40 + 41 + return NULL; 42 + } 43 + 44 + static int dfl_fme_region_match(struct device *dev, const void *data) 45 + { 46 + return dev->parent == data; 47 + } 48 + 49 + static struct fpga_region *dfl_fme_region_find(struct dfl_fme *fme, int port_id) 50 + { 51 + struct dfl_fme_region *fme_region; 52 + struct fpga_region *region; 53 + 54 + fme_region = dfl_fme_region_find_by_port_id(fme, port_id); 55 + if (!fme_region) 56 + return NULL; 57 + 58 + region = fpga_region_class_find(NULL, &fme_region->region->dev, 59 + dfl_fme_region_match); 60 + if (!region) 61 + return NULL; 62 + 63 + return region; 64 + } 65 + 66 + static int fme_pr(struct platform_device *pdev, unsigned long arg) 67 + { 68 + struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 69 + void __user *argp = (void __user *)arg; 70 + struct dfl_fpga_fme_port_pr port_pr; 71 + struct fpga_image_info *info; 72 + struct fpga_region *region; 73 + void __iomem *fme_hdr; 74 + struct dfl_fme *fme; 75 + unsigned long minsz; 76 + void *buf = NULL; 77 + int ret = 0; 78 + u64 v; 79 + 80 + minsz = offsetofend(struct dfl_fpga_fme_port_pr, buffer_address); 81 + 82 + if (copy_from_user(&port_pr, argp, minsz)) 83 + return -EFAULT; 84 + 85 + if (port_pr.argsz < minsz || port_pr.flags) 86 + return -EINVAL; 87 + 88 + if (!IS_ALIGNED(port_pr.buffer_size, 4)) 89 + return -EINVAL; 90 + 91 + /* get fme header region */ 92 + fme_hdr = dfl_get_feature_ioaddr_by_id(&pdev->dev, 93 + FME_FEATURE_ID_HEADER); 94 + 95 + /* check port id */ 96 + v = readq(fme_hdr + FME_HDR_CAP); 97 + if (port_pr.port_id >= FIELD_GET(FME_CAP_NUM_PORTS, v)) { 98 + dev_dbg(&pdev->dev, "port number more than maximum\n"); 99 + return -EINVAL; 100 + } 101 + 102 + if (!access_ok(VERIFY_READ, 103 + (void __user *)(unsigned long)port_pr.buffer_address, 104 + port_pr.buffer_size)) 105 + return -EFAULT; 106 + 107 + buf = vmalloc(port_pr.buffer_size); 108 + if (!buf) 109 + return -ENOMEM; 110 + 111 + if (copy_from_user(buf, 112 + (void __user *)(unsigned long)port_pr.buffer_address, 113 + port_pr.buffer_size)) { 114 + ret = -EFAULT; 115 + goto free_exit; 116 + } 117 + 118 + /* prepare fpga_image_info for PR */ 119 + info = fpga_image_info_alloc(&pdev->dev); 120 + if (!info) { 121 + ret = -ENOMEM; 122 + goto free_exit; 123 + } 124 + 125 + info->flags |= FPGA_MGR_PARTIAL_RECONFIG; 126 + 127 + mutex_lock(&pdata->lock); 128 + fme = dfl_fpga_pdata_get_private(pdata); 129 + /* fme device has been unregistered. */ 130 + if (!fme) { 131 + ret = -EINVAL; 132 + goto unlock_exit; 133 + } 134 + 135 + region = dfl_fme_region_find(fme, port_pr.port_id); 136 + if (!region) { 137 + ret = -EINVAL; 138 + goto unlock_exit; 139 + } 140 + 141 + fpga_image_info_free(region->info); 142 + 143 + info->buf = buf; 144 + info->count = port_pr.buffer_size; 145 + info->region_id = port_pr.port_id; 146 + region->info = info; 147 + 148 + ret = fpga_region_program_fpga(region); 149 + 150 + /* 151 + * it allows userspace to reset the PR region's logic by disabling and 152 + * reenabling the bridge to clear things out between accleration runs. 153 + * so no need to hold the bridges after partial reconfiguration. 154 + */ 155 + if (region->get_bridges) 156 + fpga_bridges_put(&region->bridge_list); 157 + 158 + put_device(&region->dev); 159 + unlock_exit: 160 + mutex_unlock(&pdata->lock); 161 + free_exit: 162 + vfree(buf); 163 + if (copy_to_user((void __user *)arg, &port_pr, minsz)) 164 + return -EFAULT; 165 + 166 + return ret; 167 + } 168 + 169 + /** 170 + * dfl_fme_create_mgr - create fpga mgr platform device as child device 171 + * 172 + * @pdata: fme platform_device's pdata 173 + * 174 + * Return: mgr platform device if successful, and error code otherwise. 175 + */ 176 + static struct platform_device * 177 + dfl_fme_create_mgr(struct dfl_feature_platform_data *pdata, 178 + struct dfl_feature *feature) 179 + { 180 + struct platform_device *mgr, *fme = pdata->dev; 181 + struct dfl_fme_mgr_pdata mgr_pdata; 182 + int ret = -ENOMEM; 183 + 184 + if (!feature->ioaddr) 185 + return ERR_PTR(-ENODEV); 186 + 187 + mgr_pdata.ioaddr = feature->ioaddr; 188 + 189 + /* 190 + * Each FME has only one fpga-mgr, so allocate platform device using 191 + * the same FME platform device id. 192 + */ 193 + mgr = platform_device_alloc(DFL_FPGA_FME_MGR, fme->id); 194 + if (!mgr) 195 + return ERR_PTR(ret); 196 + 197 + mgr->dev.parent = &fme->dev; 198 + 199 + ret = platform_device_add_data(mgr, &mgr_pdata, sizeof(mgr_pdata)); 200 + if (ret) 201 + goto create_mgr_err; 202 + 203 + ret = platform_device_add(mgr); 204 + if (ret) 205 + goto create_mgr_err; 206 + 207 + return mgr; 208 + 209 + create_mgr_err: 210 + platform_device_put(mgr); 211 + return ERR_PTR(ret); 212 + } 213 + 214 + /** 215 + * dfl_fme_destroy_mgr - destroy fpga mgr platform device 216 + * @pdata: fme platform device's pdata 217 + */ 218 + static void dfl_fme_destroy_mgr(struct dfl_feature_platform_data *pdata) 219 + { 220 + struct dfl_fme *priv = dfl_fpga_pdata_get_private(pdata); 221 + 222 + platform_device_unregister(priv->mgr); 223 + } 224 + 225 + /** 226 + * dfl_fme_create_bridge - create fme fpga bridge platform device as child 227 + * 228 + * @pdata: fme platform device's pdata 229 + * @port_id: port id for the bridge to be created. 230 + * 231 + * Return: bridge platform device if successful, and error code otherwise. 232 + */ 233 + static struct dfl_fme_bridge * 234 + dfl_fme_create_bridge(struct dfl_feature_platform_data *pdata, int port_id) 235 + { 236 + struct device *dev = &pdata->dev->dev; 237 + struct dfl_fme_br_pdata br_pdata; 238 + struct dfl_fme_bridge *fme_br; 239 + int ret = -ENOMEM; 240 + 241 + fme_br = devm_kzalloc(dev, sizeof(*fme_br), GFP_KERNEL); 242 + if (!fme_br) 243 + return ERR_PTR(ret); 244 + 245 + br_pdata.cdev = pdata->dfl_cdev; 246 + br_pdata.port_id = port_id; 247 + 248 + fme_br->br = platform_device_alloc(DFL_FPGA_FME_BRIDGE, 249 + PLATFORM_DEVID_AUTO); 250 + if (!fme_br->br) 251 + return ERR_PTR(ret); 252 + 253 + fme_br->br->dev.parent = dev; 254 + 255 + ret = platform_device_add_data(fme_br->br, &br_pdata, sizeof(br_pdata)); 256 + if (ret) 257 + goto create_br_err; 258 + 259 + ret = platform_device_add(fme_br->br); 260 + if (ret) 261 + goto create_br_err; 262 + 263 + return fme_br; 264 + 265 + create_br_err: 266 + platform_device_put(fme_br->br); 267 + return ERR_PTR(ret); 268 + } 269 + 270 + /** 271 + * dfl_fme_destroy_bridge - destroy fpga bridge platform device 272 + * @fme_br: fme bridge to destroy 273 + */ 274 + static void dfl_fme_destroy_bridge(struct dfl_fme_bridge *fme_br) 275 + { 276 + platform_device_unregister(fme_br->br); 277 + } 278 + 279 + /** 280 + * dfl_fme_destroy_bridge - destroy all fpga bridge platform device 281 + * @pdata: fme platform device's pdata 282 + */ 283 + static void dfl_fme_destroy_bridges(struct dfl_feature_platform_data *pdata) 284 + { 285 + struct dfl_fme *priv = dfl_fpga_pdata_get_private(pdata); 286 + struct dfl_fme_bridge *fbridge, *tmp; 287 + 288 + list_for_each_entry_safe(fbridge, tmp, &priv->bridge_list, node) { 289 + list_del(&fbridge->node); 290 + dfl_fme_destroy_bridge(fbridge); 291 + } 292 + } 293 + 294 + /** 295 + * dfl_fme_create_region - create fpga region platform device as child 296 + * 297 + * @pdata: fme platform device's pdata 298 + * @mgr: mgr platform device needed for region 299 + * @br: br platform device needed for region 300 + * @port_id: port id 301 + * 302 + * Return: fme region if successful, and error code otherwise. 303 + */ 304 + static struct dfl_fme_region * 305 + dfl_fme_create_region(struct dfl_feature_platform_data *pdata, 306 + struct platform_device *mgr, 307 + struct platform_device *br, int port_id) 308 + { 309 + struct dfl_fme_region_pdata region_pdata; 310 + struct device *dev = &pdata->dev->dev; 311 + struct dfl_fme_region *fme_region; 312 + int ret = -ENOMEM; 313 + 314 + fme_region = devm_kzalloc(dev, sizeof(*fme_region), GFP_KERNEL); 315 + if (!fme_region) 316 + return ERR_PTR(ret); 317 + 318 + region_pdata.mgr = mgr; 319 + region_pdata.br = br; 320 + 321 + /* 322 + * Each FPGA device may have more than one port, so allocate platform 323 + * device using the same port platform device id. 324 + */ 325 + fme_region->region = platform_device_alloc(DFL_FPGA_FME_REGION, br->id); 326 + if (!fme_region->region) 327 + return ERR_PTR(ret); 328 + 329 + fme_region->region->dev.parent = dev; 330 + 331 + ret = platform_device_add_data(fme_region->region, &region_pdata, 332 + sizeof(region_pdata)); 333 + if (ret) 334 + goto create_region_err; 335 + 336 + ret = platform_device_add(fme_region->region); 337 + if (ret) 338 + goto create_region_err; 339 + 340 + fme_region->port_id = port_id; 341 + 342 + return fme_region; 343 + 344 + create_region_err: 345 + platform_device_put(fme_region->region); 346 + return ERR_PTR(ret); 347 + } 348 + 349 + /** 350 + * dfl_fme_destroy_region - destroy fme region 351 + * @fme_region: fme region to destroy 352 + */ 353 + static void dfl_fme_destroy_region(struct dfl_fme_region *fme_region) 354 + { 355 + platform_device_unregister(fme_region->region); 356 + } 357 + 358 + /** 359 + * dfl_fme_destroy_regions - destroy all fme regions 360 + * @pdata: fme platform device's pdata 361 + */ 362 + static void dfl_fme_destroy_regions(struct dfl_feature_platform_data *pdata) 363 + { 364 + struct dfl_fme *priv = dfl_fpga_pdata_get_private(pdata); 365 + struct dfl_fme_region *fme_region, *tmp; 366 + 367 + list_for_each_entry_safe(fme_region, tmp, &priv->region_list, node) { 368 + list_del(&fme_region->node); 369 + dfl_fme_destroy_region(fme_region); 370 + } 371 + } 372 + 373 + static int pr_mgmt_init(struct platform_device *pdev, 374 + struct dfl_feature *feature) 375 + { 376 + struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 377 + struct dfl_fme_region *fme_region; 378 + struct dfl_fme_bridge *fme_br; 379 + struct platform_device *mgr; 380 + struct dfl_fme *priv; 381 + void __iomem *fme_hdr; 382 + int ret = -ENODEV, i = 0; 383 + u64 fme_cap, port_offset; 384 + 385 + fme_hdr = dfl_get_feature_ioaddr_by_id(&pdev->dev, 386 + FME_FEATURE_ID_HEADER); 387 + 388 + mutex_lock(&pdata->lock); 389 + priv = dfl_fpga_pdata_get_private(pdata); 390 + 391 + /* Initialize the region and bridge sub device list */ 392 + INIT_LIST_HEAD(&priv->region_list); 393 + INIT_LIST_HEAD(&priv->bridge_list); 394 + 395 + /* Create fpga mgr platform device */ 396 + mgr = dfl_fme_create_mgr(pdata, feature); 397 + if (IS_ERR(mgr)) { 398 + dev_err(&pdev->dev, "fail to create fpga mgr pdev\n"); 399 + goto unlock; 400 + } 401 + 402 + priv->mgr = mgr; 403 + 404 + /* Read capability register to check number of regions and bridges */ 405 + fme_cap = readq(fme_hdr + FME_HDR_CAP); 406 + for (; i < FIELD_GET(FME_CAP_NUM_PORTS, fme_cap); i++) { 407 + port_offset = readq(fme_hdr + FME_HDR_PORT_OFST(i)); 408 + if (!(port_offset & FME_PORT_OFST_IMP)) 409 + continue; 410 + 411 + /* Create bridge for each port */ 412 + fme_br = dfl_fme_create_bridge(pdata, i); 413 + if (IS_ERR(fme_br)) { 414 + ret = PTR_ERR(fme_br); 415 + goto destroy_region; 416 + } 417 + 418 + list_add(&fme_br->node, &priv->bridge_list); 419 + 420 + /* Create region for each port */ 421 + fme_region = dfl_fme_create_region(pdata, mgr, 422 + fme_br->br, i); 423 + if (!fme_region) { 424 + ret = PTR_ERR(fme_region); 425 + goto destroy_region; 426 + } 427 + 428 + list_add(&fme_region->node, &priv->region_list); 429 + } 430 + mutex_unlock(&pdata->lock); 431 + 432 + return 0; 433 + 434 + destroy_region: 435 + dfl_fme_destroy_regions(pdata); 436 + dfl_fme_destroy_bridges(pdata); 437 + dfl_fme_destroy_mgr(pdata); 438 + unlock: 439 + mutex_unlock(&pdata->lock); 440 + return ret; 441 + } 442 + 443 + static void pr_mgmt_uinit(struct platform_device *pdev, 444 + struct dfl_feature *feature) 445 + { 446 + struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev); 447 + struct dfl_fme *priv; 448 + 449 + mutex_lock(&pdata->lock); 450 + priv = dfl_fpga_pdata_get_private(pdata); 451 + 452 + dfl_fme_destroy_regions(pdata); 453 + dfl_fme_destroy_bridges(pdata); 454 + dfl_fme_destroy_mgr(pdata); 455 + mutex_unlock(&pdata->lock); 456 + } 457 + 458 + static long fme_pr_ioctl(struct platform_device *pdev, 459 + struct dfl_feature *feature, 460 + unsigned int cmd, unsigned long arg) 461 + { 462 + long ret; 463 + 464 + switch (cmd) { 465 + case DFL_FPGA_FME_PORT_PR: 466 + ret = fme_pr(pdev, arg); 467 + break; 468 + default: 469 + ret = -ENODEV; 470 + } 471 + 472 + return ret; 473 + } 474 + 475 + const struct dfl_feature_ops pr_mgmt_ops = { 476 + .init = pr_mgmt_init, 477 + .uinit = pr_mgmt_uinit, 478 + .ioctl = fme_pr_ioctl, 479 + };
+84
drivers/fpga/dfl-fme-pr.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Header file for FPGA Management Engine (FME) Partial Reconfiguration Driver 4 + * 5 + * Copyright (C) 2017-2018 Intel Corporation, Inc. 6 + * 7 + * Authors: 8 + * Kang Luwei <luwei.kang@intel.com> 9 + * Xiao Guangrong <guangrong.xiao@linux.intel.com> 10 + * Wu Hao <hao.wu@intel.com> 11 + * Joseph Grecco <joe.grecco@intel.com> 12 + * Enno Luebbers <enno.luebbers@intel.com> 13 + * Tim Whisonant <tim.whisonant@intel.com> 14 + * Ananda Ravuri <ananda.ravuri@intel.com> 15 + * Henry Mitchel <henry.mitchel@intel.com> 16 + */ 17 + 18 + #ifndef __DFL_FME_PR_H 19 + #define __DFL_FME_PR_H 20 + 21 + #include <linux/platform_device.h> 22 + 23 + /** 24 + * struct dfl_fme_region - FME fpga region data structure 25 + * 26 + * @region: platform device of the FPGA region. 27 + * @node: used to link fme_region to a list. 28 + * @port_id: indicate which port this region connected to. 29 + */ 30 + struct dfl_fme_region { 31 + struct platform_device *region; 32 + struct list_head node; 33 + int port_id; 34 + }; 35 + 36 + /** 37 + * struct dfl_fme_region_pdata - platform data for FME region platform device. 38 + * 39 + * @mgr: platform device of the FPGA manager. 40 + * @br: platform device of the FPGA bridge. 41 + * @region_id: region id (same as port_id). 42 + */ 43 + struct dfl_fme_region_pdata { 44 + struct platform_device *mgr; 45 + struct platform_device *br; 46 + int region_id; 47 + }; 48 + 49 + /** 50 + * struct dfl_fme_bridge - FME fpga bridge data structure 51 + * 52 + * @br: platform device of the FPGA bridge. 53 + * @node: used to link fme_bridge to a list. 54 + */ 55 + struct dfl_fme_bridge { 56 + struct platform_device *br; 57 + struct list_head node; 58 + }; 59 + 60 + /** 61 + * struct dfl_fme_bridge_pdata - platform data for FME bridge platform device. 62 + * 63 + * @cdev: container device. 64 + * @port_id: port id. 65 + */ 66 + struct dfl_fme_br_pdata { 67 + struct dfl_fpga_cdev *cdev; 68 + int port_id; 69 + }; 70 + 71 + /** 72 + * struct dfl_fme_mgr_pdata - platform data for FME manager platform device. 73 + * 74 + * @ioaddr: mapped io address for FME manager platform device. 75 + */ 76 + struct dfl_fme_mgr_pdata { 77 + void __iomem *ioaddr; 78 + }; 79 + 80 + #define DFL_FPGA_FME_MGR "dfl-fme-mgr" 81 + #define DFL_FPGA_FME_BRIDGE "dfl-fme-bridge" 82 + #define DFL_FPGA_FME_REGION "dfl-fme-region" 83 + 84 + #endif /* __DFL_FME_PR_H */
+38
drivers/fpga/dfl-fme.h
··· 1 + /* SPDX-License-Identifier: GPL-2.0 */ 2 + /* 3 + * Header file for FPGA Management Engine (FME) Driver 4 + * 5 + * Copyright (C) 2017-2018 Intel Corporation, Inc. 6 + * 7 + * Authors: 8 + * Kang Luwei <luwei.kang@intel.com> 9 + * Xiao Guangrong <guangrong.xiao@linux.intel.com> 10 + * Wu Hao <hao.wu@intel.com> 11 + * Joseph Grecco <joe.grecco@intel.com> 12 + * Enno Luebbers <enno.luebbers@intel.com> 13 + * Tim Whisonant <tim.whisonant@intel.com> 14 + * Ananda Ravuri <ananda.ravuri@intel.com> 15 + * Henry Mitchel <henry.mitchel@intel.com> 16 + */ 17 + 18 + #ifndef __DFL_FME_H 19 + #define __DFL_FME_H 20 + 21 + /** 22 + * struct dfl_fme - dfl fme private data 23 + * 24 + * @mgr: FME's FPGA manager platform device. 25 + * @region_list: linked list of FME's FPGA regions. 26 + * @bridge_list: linked list of FME's FPGA bridges. 27 + * @pdata: fme platform device's pdata. 28 + */ 29 + struct dfl_fme { 30 + struct platform_device *mgr; 31 + struct list_head region_list; 32 + struct list_head bridge_list; 33 + struct dfl_feature_platform_data *pdata; 34 + }; 35 + 36 + extern const struct dfl_feature_ops pr_mgmt_ops; 37 + 38 + #endif /* __DFL_FME_H */
+27
include/uapi/linux/fpga-dfl.h
··· 14 14 #ifndef _UAPI_LINUX_FPGA_DFL_H 15 15 #define _UAPI_LINUX_FPGA_DFL_H 16 16 17 + #include <linux/types.h> 17 18 #include <linux/ioctl.h> 18 19 19 20 #define DFL_FPGA_API_VERSION 0 ··· 29 28 #define DFL_FPGA_MAGIC 0xB6 30 29 31 30 #define DFL_FPGA_BASE 0 31 + #define DFL_FME_BASE 0x80 32 32 33 33 /** 34 34 * DFL_FPGA_GET_API_VERSION - _IO(DFL_FPGA_MAGIC, DFL_FPGA_BASE + 0) ··· 48 46 */ 49 47 50 48 #define DFL_FPGA_CHECK_EXTENSION _IO(DFL_FPGA_MAGIC, DFL_FPGA_BASE + 1) 49 + 50 + /* IOCTLs for FME file descriptor */ 51 + 52 + /** 53 + * DFL_FPGA_FME_PORT_PR - _IOW(DFL_FPGA_MAGIC, DFL_FME_BASE + 0, 54 + * struct dfl_fpga_fme_port_pr) 55 + * 56 + * Driver does Partial Reconfiguration based on Port ID and Buffer (Image) 57 + * provided by caller. 58 + * Return: 0 on success, -errno on failure. 59 + * If DFL_FPGA_FME_PORT_PR returns -EIO, that indicates the HW has detected 60 + * some errors during PR, under this case, the user can fetch HW error info 61 + * from the status of FME's fpga manager. 62 + */ 63 + 64 + struct dfl_fpga_fme_port_pr { 65 + /* Input */ 66 + __u32 argsz; /* Structure length */ 67 + __u32 flags; /* Zero for now */ 68 + __u32 port_id; 69 + __u32 buffer_size; 70 + __u64 buffer_address; /* Userspace address to the buffer for PR */ 71 + }; 72 + 73 + #define DFL_FPGA_FME_PORT_PR _IO(DFL_FPGA_MAGIC, DFL_FME_BASE + 0) 51 74 52 75 #endif /* _UAPI_LINUX_FPGA_DFL_H */