Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
fork

Configure Feed

Select the types of activity you want to include in your feed.

perf/x86/intel/ds: Fix EVENT vs. UEVENT PEBS constraints

This patch fixes an bug revealed by the following commit:

6b89d4c1ae85 ("perf/x86/intel: Fix INTEL_FLAGS_EVENT_CONSTRAINT* masking")

That patch modified INTEL_FLAGS_EVENT_CONSTRAINT() to only look at the event code
when matching a constraint. If code+umask were needed, then the
INTEL_FLAGS_UEVENT_CONSTRAINT() macro was needed instead.
This broke with some of the constraints for PEBS events.

Several of them, including the one used for cycles:p, cycles:pp, cycles:ppp
fell in that category and caused the event to be rejected in PEBS mode.
In other words, on some platforms a cmdline such as:

$ perf top -e cycles:pp

would fail with -EINVAL.

This patch fixes this bug by properly using INTEL_FLAGS_UEVENT_CONSTRAINT()
when needed in the PEBS constraint tables.

Reported-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Stephane Eranian <eranian@google.com>
Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com>
Cc: Arnaldo Carvalho de Melo <acme@redhat.com>
Cc: Jiri Olsa <jolsa@redhat.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Vince Weaver <vincent.weaver@maine.edu>
Cc: kan.liang@intel.com
Link: http://lkml.kernel.org/r/20190521005246.423-1-eranian@google.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>

authored by

Stephane Eranian and committed by
Ingo Molnar
23e3983a a188339c

+14 -14
+14 -14
arch/x86/events/intel/ds.c
··· 684 684 INTEL_FLAGS_UEVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */ 685 685 INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */ 686 686 /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */ 687 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01), 687 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x01), 688 688 EVENT_CONSTRAINT_END 689 689 }; 690 690 ··· 693 693 INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* MISPREDICTED_BRANCH_RETIRED */ 694 694 INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */ 695 695 /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */ 696 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01), 696 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x01), 697 697 /* Allow all events as PEBS with no flags */ 698 698 INTEL_ALL_EVENT_CONSTRAINT(0, 0x1), 699 699 EVENT_CONSTRAINT_END ··· 701 701 702 702 struct event_constraint intel_slm_pebs_event_constraints[] = { 703 703 /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */ 704 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x1), 704 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x1), 705 705 /* Allow all events as PEBS with no flags */ 706 706 INTEL_ALL_EVENT_CONSTRAINT(0, 0x1), 707 707 EVENT_CONSTRAINT_END ··· 726 726 INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */ 727 727 INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */ 728 728 /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */ 729 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f), 729 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f), 730 730 EVENT_CONSTRAINT_END 731 731 }; 732 732 ··· 743 743 INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */ 744 744 INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */ 745 745 /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */ 746 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f), 746 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f), 747 747 EVENT_CONSTRAINT_END 748 748 }; 749 749 ··· 752 752 INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */ 753 753 INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */ 754 754 /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */ 755 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf), 755 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf), 756 756 INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */ 757 757 INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */ 758 758 INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */ ··· 767 767 INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */ 768 768 INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */ 769 769 /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */ 770 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf), 770 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf), 771 771 /* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */ 772 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2), 772 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2), 773 773 INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */ 774 774 INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */ 775 775 INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */ ··· 783 783 INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */ 784 784 INTEL_PLD_CONSTRAINT(0x01cd, 0xf), /* MEM_TRANS_RETIRED.* */ 785 785 /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */ 786 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf), 786 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf), 787 787 /* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */ 788 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2), 788 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2), 789 789 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */ 790 790 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */ 791 791 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */ ··· 806 806 INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */ 807 807 INTEL_PLD_CONSTRAINT(0x01cd, 0xf), /* MEM_TRANS_RETIRED.* */ 808 808 /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */ 809 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf), 809 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf), 810 810 /* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */ 811 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2), 811 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2), 812 812 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */ 813 813 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */ 814 814 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */ ··· 829 829 struct event_constraint intel_skl_pebs_event_constraints[] = { 830 830 INTEL_FLAGS_UEVENT_CONSTRAINT(0x1c0, 0x2), /* INST_RETIRED.PREC_DIST */ 831 831 /* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */ 832 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2), 832 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2), 833 833 /* INST_RETIRED.TOTAL_CYCLES_PS (inv=1, cmask=16) (cycles:p). */ 834 - INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f), 834 + INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f), 835 835 INTEL_PLD_CONSTRAINT(0x1cd, 0xf), /* MEM_TRANS_RETIRED.* */ 836 836 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x11d0, 0xf), /* MEM_INST_RETIRED.STLB_MISS_LOADS */ 837 837 INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(0x12d0, 0xf), /* MEM_INST_RETIRED.STLB_MISS_STORES */