Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

pinctrl: meson: Add GXL pinctrl definitions

Add support for the Amlogic Meson GXL SoC, this is a partially complete
definition only based on the Amlogic Vendor tree.

This definition differs a lot from the GXBB and needs a separate entry.

Acked-by: Rob Herring <robh@kernel.org>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Acked-by: Kevin Hilman <khilman@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>

authored by

Neil Armstrong and committed by
Linus Walleij
0f15f500 22d5127e

+734 -1
+2
Documentation/devicetree/bindings/pinctrl/meson,pinctrl.txt
··· 7 7 "amlogic,meson8b-aobus-pinctrl" 8 8 "amlogic,meson-gxbb-periphs-pinctrl" 9 9 "amlogic,meson-gxbb-aobus-pinctrl" 10 + "amlogic,meson-gxl-periphs-pinctrl" 11 + "amlogic,meson-gxl-aobus-pinctrl" 10 12 - reg: address and size of registers controlling irq functionality 11 13 12 14 === GPIO sub-nodes ===
+2 -1
drivers/pinctrl/meson/Makefile
··· 1 - obj-y += pinctrl-meson8.o pinctrl-meson8b.o pinctrl-meson-gxbb.o 1 + obj-y += pinctrl-meson8.o pinctrl-meson8b.o 2 + obj-y += pinctrl-meson-gxbb.o pinctrl-meson-gxl.o 2 3 obj-y += pinctrl-meson.o
+589
drivers/pinctrl/meson/pinctrl-meson-gxl.c
··· 1 + /* 2 + * Pin controller and GPIO driver for Amlogic Meson GXL. 3 + * 4 + * Copyright (C) 2016 Endless Mobile, Inc. 5 + * Author: Carlo Caione <carlo@endlessm.com> 6 + * 7 + * This program is free software; you can redistribute it and/or 8 + * modify it under the terms of the GNU General Public License 9 + * version 2 as published by the Free Software Foundation. 10 + * 11 + * You should have received a copy of the GNU General Public License 12 + * along with this program. If not, see <http://www.gnu.org/licenses/>. 13 + */ 14 + 15 + #include <dt-bindings/gpio/meson-gxl-gpio.h> 16 + #include "pinctrl-meson.h" 17 + 18 + #define EE_OFF 10 19 + 20 + static const struct pinctrl_pin_desc meson_gxl_periphs_pins[] = { 21 + MESON_PIN(GPIOZ_0, EE_OFF), 22 + MESON_PIN(GPIOZ_1, EE_OFF), 23 + MESON_PIN(GPIOZ_2, EE_OFF), 24 + MESON_PIN(GPIOZ_3, EE_OFF), 25 + MESON_PIN(GPIOZ_4, EE_OFF), 26 + MESON_PIN(GPIOZ_5, EE_OFF), 27 + MESON_PIN(GPIOZ_6, EE_OFF), 28 + MESON_PIN(GPIOZ_7, EE_OFF), 29 + MESON_PIN(GPIOZ_8, EE_OFF), 30 + MESON_PIN(GPIOZ_9, EE_OFF), 31 + MESON_PIN(GPIOZ_10, EE_OFF), 32 + MESON_PIN(GPIOZ_11, EE_OFF), 33 + MESON_PIN(GPIOZ_12, EE_OFF), 34 + MESON_PIN(GPIOZ_13, EE_OFF), 35 + MESON_PIN(GPIOZ_14, EE_OFF), 36 + MESON_PIN(GPIOZ_15, EE_OFF), 37 + 38 + MESON_PIN(GPIOH_0, EE_OFF), 39 + MESON_PIN(GPIOH_1, EE_OFF), 40 + MESON_PIN(GPIOH_2, EE_OFF), 41 + MESON_PIN(GPIOH_3, EE_OFF), 42 + MESON_PIN(GPIOH_4, EE_OFF), 43 + MESON_PIN(GPIOH_5, EE_OFF), 44 + MESON_PIN(GPIOH_6, EE_OFF), 45 + MESON_PIN(GPIOH_7, EE_OFF), 46 + MESON_PIN(GPIOH_8, EE_OFF), 47 + MESON_PIN(GPIOH_9, EE_OFF), 48 + 49 + MESON_PIN(BOOT_0, EE_OFF), 50 + MESON_PIN(BOOT_1, EE_OFF), 51 + MESON_PIN(BOOT_2, EE_OFF), 52 + MESON_PIN(BOOT_3, EE_OFF), 53 + MESON_PIN(BOOT_4, EE_OFF), 54 + MESON_PIN(BOOT_5, EE_OFF), 55 + MESON_PIN(BOOT_6, EE_OFF), 56 + MESON_PIN(BOOT_7, EE_OFF), 57 + MESON_PIN(BOOT_8, EE_OFF), 58 + MESON_PIN(BOOT_9, EE_OFF), 59 + MESON_PIN(BOOT_10, EE_OFF), 60 + MESON_PIN(BOOT_11, EE_OFF), 61 + MESON_PIN(BOOT_12, EE_OFF), 62 + MESON_PIN(BOOT_13, EE_OFF), 63 + MESON_PIN(BOOT_14, EE_OFF), 64 + MESON_PIN(BOOT_15, EE_OFF), 65 + 66 + MESON_PIN(CARD_0, EE_OFF), 67 + MESON_PIN(CARD_1, EE_OFF), 68 + MESON_PIN(CARD_2, EE_OFF), 69 + MESON_PIN(CARD_3, EE_OFF), 70 + MESON_PIN(CARD_4, EE_OFF), 71 + MESON_PIN(CARD_5, EE_OFF), 72 + MESON_PIN(CARD_6, EE_OFF), 73 + 74 + MESON_PIN(GPIODV_0, EE_OFF), 75 + MESON_PIN(GPIODV_1, EE_OFF), 76 + MESON_PIN(GPIODV_2, EE_OFF), 77 + MESON_PIN(GPIODV_3, EE_OFF), 78 + MESON_PIN(GPIODV_4, EE_OFF), 79 + MESON_PIN(GPIODV_5, EE_OFF), 80 + MESON_PIN(GPIODV_6, EE_OFF), 81 + MESON_PIN(GPIODV_7, EE_OFF), 82 + MESON_PIN(GPIODV_8, EE_OFF), 83 + MESON_PIN(GPIODV_9, EE_OFF), 84 + MESON_PIN(GPIODV_10, EE_OFF), 85 + MESON_PIN(GPIODV_11, EE_OFF), 86 + MESON_PIN(GPIODV_12, EE_OFF), 87 + MESON_PIN(GPIODV_13, EE_OFF), 88 + MESON_PIN(GPIODV_14, EE_OFF), 89 + MESON_PIN(GPIODV_15, EE_OFF), 90 + MESON_PIN(GPIODV_16, EE_OFF), 91 + MESON_PIN(GPIODV_17, EE_OFF), 92 + MESON_PIN(GPIODV_19, EE_OFF), 93 + MESON_PIN(GPIODV_20, EE_OFF), 94 + MESON_PIN(GPIODV_21, EE_OFF), 95 + MESON_PIN(GPIODV_22, EE_OFF), 96 + MESON_PIN(GPIODV_23, EE_OFF), 97 + MESON_PIN(GPIODV_24, EE_OFF), 98 + MESON_PIN(GPIODV_25, EE_OFF), 99 + MESON_PIN(GPIODV_26, EE_OFF), 100 + MESON_PIN(GPIODV_27, EE_OFF), 101 + MESON_PIN(GPIODV_28, EE_OFF), 102 + MESON_PIN(GPIODV_29, EE_OFF), 103 + 104 + MESON_PIN(GPIOX_0, EE_OFF), 105 + MESON_PIN(GPIOX_1, EE_OFF), 106 + MESON_PIN(GPIOX_2, EE_OFF), 107 + MESON_PIN(GPIOX_3, EE_OFF), 108 + MESON_PIN(GPIOX_4, EE_OFF), 109 + MESON_PIN(GPIOX_5, EE_OFF), 110 + MESON_PIN(GPIOX_6, EE_OFF), 111 + MESON_PIN(GPIOX_7, EE_OFF), 112 + MESON_PIN(GPIOX_8, EE_OFF), 113 + MESON_PIN(GPIOX_9, EE_OFF), 114 + MESON_PIN(GPIOX_10, EE_OFF), 115 + MESON_PIN(GPIOX_11, EE_OFF), 116 + MESON_PIN(GPIOX_12, EE_OFF), 117 + MESON_PIN(GPIOX_13, EE_OFF), 118 + MESON_PIN(GPIOX_14, EE_OFF), 119 + MESON_PIN(GPIOX_15, EE_OFF), 120 + MESON_PIN(GPIOX_16, EE_OFF), 121 + MESON_PIN(GPIOX_17, EE_OFF), 122 + MESON_PIN(GPIOX_18, EE_OFF), 123 + 124 + MESON_PIN(GPIOCLK_0, EE_OFF), 125 + MESON_PIN(GPIOCLK_1, EE_OFF), 126 + 127 + MESON_PIN(GPIO_TEST_N, EE_OFF), 128 + }; 129 + 130 + static const unsigned int emmc_nand_d07_pins[] = { 131 + PIN(BOOT_0, EE_OFF), PIN(BOOT_1, EE_OFF), PIN(BOOT_2, EE_OFF), 132 + PIN(BOOT_3, EE_OFF), PIN(BOOT_4, EE_OFF), PIN(BOOT_5, EE_OFF), 133 + PIN(BOOT_6, EE_OFF), PIN(BOOT_7, EE_OFF), 134 + }; 135 + static const unsigned int emmc_clk_pins[] = { PIN(BOOT_8, EE_OFF) }; 136 + static const unsigned int emmc_cmd_pins[] = { PIN(BOOT_10, EE_OFF) }; 137 + static const unsigned int emmc_ds_pins[] = { PIN(BOOT_15, EE_OFF) }; 138 + 139 + static const unsigned int sdcard_d0_pins[] = { PIN(CARD_1, EE_OFF) }; 140 + static const unsigned int sdcard_d1_pins[] = { PIN(CARD_0, EE_OFF) }; 141 + static const unsigned int sdcard_d2_pins[] = { PIN(CARD_5, EE_OFF) }; 142 + static const unsigned int sdcard_d3_pins[] = { PIN(CARD_4, EE_OFF) }; 143 + static const unsigned int sdcard_cmd_pins[] = { PIN(CARD_3, EE_OFF) }; 144 + static const unsigned int sdcard_clk_pins[] = { PIN(CARD_2, EE_OFF) }; 145 + 146 + static const unsigned int sdio_d0_pins[] = { PIN(GPIOX_0, EE_OFF) }; 147 + static const unsigned int sdio_d1_pins[] = { PIN(GPIOX_1, EE_OFF) }; 148 + static const unsigned int sdio_d2_pins[] = { PIN(GPIOX_2, EE_OFF) }; 149 + static const unsigned int sdio_d3_pins[] = { PIN(GPIOX_3, EE_OFF) }; 150 + static const unsigned int sdio_cmd_pins[] = { PIN(GPIOX_4, EE_OFF) }; 151 + static const unsigned int sdio_clk_pins[] = { PIN(GPIOX_5, EE_OFF) }; 152 + static const unsigned int sdio_irq_pins[] = { PIN(GPIOX_7, EE_OFF) }; 153 + 154 + static const unsigned int nand_ce0_pins[] = { PIN(BOOT_8, EE_OFF) }; 155 + static const unsigned int nand_ce1_pins[] = { PIN(BOOT_9, EE_OFF) }; 156 + static const unsigned int nand_rb0_pins[] = { PIN(BOOT_10, EE_OFF) }; 157 + static const unsigned int nand_ale_pins[] = { PIN(BOOT_11, EE_OFF) }; 158 + static const unsigned int nand_cle_pins[] = { PIN(BOOT_12, EE_OFF) }; 159 + static const unsigned int nand_wen_clk_pins[] = { PIN(BOOT_13, EE_OFF) }; 160 + static const unsigned int nand_ren_wr_pins[] = { PIN(BOOT_14, EE_OFF) }; 161 + static const unsigned int nand_dqs_pins[] = { PIN(BOOT_15, EE_OFF) }; 162 + 163 + static const unsigned int uart_tx_a_pins[] = { PIN(GPIOX_12, EE_OFF) }; 164 + static const unsigned int uart_rx_a_pins[] = { PIN(GPIOX_13, EE_OFF) }; 165 + static const unsigned int uart_cts_a_pins[] = { PIN(GPIOX_14, EE_OFF) }; 166 + static const unsigned int uart_rts_a_pins[] = { PIN(GPIOX_15, EE_OFF) }; 167 + 168 + static const unsigned int uart_tx_b_pins[] = { PIN(GPIODV_24, EE_OFF) }; 169 + static const unsigned int uart_rx_b_pins[] = { PIN(GPIODV_25, EE_OFF) }; 170 + 171 + static const unsigned int uart_tx_c_pins[] = { PIN(GPIOX_8, EE_OFF) }; 172 + static const unsigned int uart_rx_c_pins[] = { PIN(GPIOX_9, EE_OFF) }; 173 + 174 + static const unsigned int i2c_sck_a_pins[] = { PIN(GPIODV_25, EE_OFF) }; 175 + static const unsigned int i2c_sda_a_pins[] = { PIN(GPIODV_24, EE_OFF) }; 176 + 177 + static const unsigned int i2c_sck_b_pins[] = { PIN(GPIODV_27, EE_OFF) }; 178 + static const unsigned int i2c_sda_b_pins[] = { PIN(GPIODV_26, EE_OFF) }; 179 + 180 + static const unsigned int i2c_sck_c_pins[] = { PIN(GPIODV_29, EE_OFF) }; 181 + static const unsigned int i2c_sda_c_pins[] = { PIN(GPIODV_28, EE_OFF) }; 182 + 183 + static const unsigned int eth_mdio_pins[] = { PIN(GPIOZ_0, EE_OFF) }; 184 + static const unsigned int eth_mdc_pins[] = { PIN(GPIOZ_1, EE_OFF) }; 185 + static const unsigned int eth_clk_rx_clk_pins[] = { PIN(GPIOZ_2, EE_OFF) }; 186 + static const unsigned int eth_rx_dv_pins[] = { PIN(GPIOZ_3, EE_OFF) }; 187 + static const unsigned int eth_rxd0_pins[] = { PIN(GPIOZ_4, EE_OFF) }; 188 + static const unsigned int eth_rxd1_pins[] = { PIN(GPIOZ_5, EE_OFF) }; 189 + static const unsigned int eth_rxd2_pins[] = { PIN(GPIOZ_6, EE_OFF) }; 190 + static const unsigned int eth_rxd3_pins[] = { PIN(GPIOZ_7, EE_OFF) }; 191 + static const unsigned int eth_rgmii_tx_clk_pins[] = { PIN(GPIOZ_8, EE_OFF) }; 192 + static const unsigned int eth_tx_en_pins[] = { PIN(GPIOZ_9, EE_OFF) }; 193 + static const unsigned int eth_txd0_pins[] = { PIN(GPIOZ_10, EE_OFF) }; 194 + static const unsigned int eth_txd1_pins[] = { PIN(GPIOZ_11, EE_OFF) }; 195 + static const unsigned int eth_txd2_pins[] = { PIN(GPIOZ_12, EE_OFF) }; 196 + static const unsigned int eth_txd3_pins[] = { PIN(GPIOZ_13, EE_OFF) }; 197 + 198 + static const unsigned int pwm_e_pins[] = { PIN(GPIOX_16, EE_OFF) }; 199 + 200 + static const struct pinctrl_pin_desc meson_gxl_aobus_pins[] = { 201 + MESON_PIN(GPIOAO_0, 0), 202 + MESON_PIN(GPIOAO_1, 0), 203 + MESON_PIN(GPIOAO_2, 0), 204 + MESON_PIN(GPIOAO_3, 0), 205 + MESON_PIN(GPIOAO_4, 0), 206 + MESON_PIN(GPIOAO_5, 0), 207 + MESON_PIN(GPIOAO_6, 0), 208 + MESON_PIN(GPIOAO_7, 0), 209 + MESON_PIN(GPIOAO_8, 0), 210 + MESON_PIN(GPIOAO_9, 0), 211 + }; 212 + 213 + static const unsigned int uart_tx_ao_a_pins[] = { PIN(GPIOAO_0, 0) }; 214 + static const unsigned int uart_rx_ao_a_pins[] = { PIN(GPIOAO_1, 0) }; 215 + static const unsigned int uart_cts_ao_a_pins[] = { PIN(GPIOAO_2, 0) }; 216 + static const unsigned int uart_rts_ao_a_pins[] = { PIN(GPIOAO_3, 0) }; 217 + static const unsigned int uart_tx_ao_b_pins[] = { PIN(GPIOAO_0, 0) }; 218 + static const unsigned int uart_rx_ao_b_pins[] = { PIN(GPIOAO_1, 0), 219 + PIN(GPIOAO_5, 0) }; 220 + static const unsigned int uart_cts_ao_b_pins[] = { PIN(GPIOAO_2, 0) }; 221 + static const unsigned int uart_rts_ao_b_pins[] = { PIN(GPIOAO_3, 0) }; 222 + 223 + static const unsigned int remote_input_ao_pins[] = {PIN(GPIOAO_7, 0) }; 224 + 225 + static struct meson_pmx_group meson_gxl_periphs_groups[] = { 226 + GPIO_GROUP(GPIOZ_0, EE_OFF), 227 + GPIO_GROUP(GPIOZ_1, EE_OFF), 228 + GPIO_GROUP(GPIOZ_2, EE_OFF), 229 + GPIO_GROUP(GPIOZ_3, EE_OFF), 230 + GPIO_GROUP(GPIOZ_4, EE_OFF), 231 + GPIO_GROUP(GPIOZ_5, EE_OFF), 232 + GPIO_GROUP(GPIOZ_6, EE_OFF), 233 + GPIO_GROUP(GPIOZ_7, EE_OFF), 234 + GPIO_GROUP(GPIOZ_8, EE_OFF), 235 + GPIO_GROUP(GPIOZ_9, EE_OFF), 236 + GPIO_GROUP(GPIOZ_10, EE_OFF), 237 + GPIO_GROUP(GPIOZ_11, EE_OFF), 238 + GPIO_GROUP(GPIOZ_12, EE_OFF), 239 + GPIO_GROUP(GPIOZ_13, EE_OFF), 240 + GPIO_GROUP(GPIOZ_14, EE_OFF), 241 + GPIO_GROUP(GPIOZ_15, EE_OFF), 242 + 243 + GPIO_GROUP(GPIOH_0, EE_OFF), 244 + GPIO_GROUP(GPIOH_1, EE_OFF), 245 + GPIO_GROUP(GPIOH_2, EE_OFF), 246 + GPIO_GROUP(GPIOH_3, EE_OFF), 247 + GPIO_GROUP(GPIOH_4, EE_OFF), 248 + GPIO_GROUP(GPIOH_5, EE_OFF), 249 + GPIO_GROUP(GPIOH_6, EE_OFF), 250 + GPIO_GROUP(GPIOH_7, EE_OFF), 251 + GPIO_GROUP(GPIOH_8, EE_OFF), 252 + GPIO_GROUP(GPIOH_9, EE_OFF), 253 + 254 + GPIO_GROUP(BOOT_0, EE_OFF), 255 + GPIO_GROUP(BOOT_1, EE_OFF), 256 + GPIO_GROUP(BOOT_2, EE_OFF), 257 + GPIO_GROUP(BOOT_3, EE_OFF), 258 + GPIO_GROUP(BOOT_4, EE_OFF), 259 + GPIO_GROUP(BOOT_5, EE_OFF), 260 + GPIO_GROUP(BOOT_6, EE_OFF), 261 + GPIO_GROUP(BOOT_7, EE_OFF), 262 + GPIO_GROUP(BOOT_8, EE_OFF), 263 + GPIO_GROUP(BOOT_9, EE_OFF), 264 + GPIO_GROUP(BOOT_10, EE_OFF), 265 + GPIO_GROUP(BOOT_11, EE_OFF), 266 + GPIO_GROUP(BOOT_12, EE_OFF), 267 + GPIO_GROUP(BOOT_13, EE_OFF), 268 + GPIO_GROUP(BOOT_14, EE_OFF), 269 + GPIO_GROUP(BOOT_15, EE_OFF), 270 + 271 + GPIO_GROUP(CARD_0, EE_OFF), 272 + GPIO_GROUP(CARD_1, EE_OFF), 273 + GPIO_GROUP(CARD_2, EE_OFF), 274 + GPIO_GROUP(CARD_3, EE_OFF), 275 + GPIO_GROUP(CARD_4, EE_OFF), 276 + GPIO_GROUP(CARD_5, EE_OFF), 277 + GPIO_GROUP(CARD_6, EE_OFF), 278 + 279 + GPIO_GROUP(GPIODV_0, EE_OFF), 280 + GPIO_GROUP(GPIODV_1, EE_OFF), 281 + GPIO_GROUP(GPIODV_2, EE_OFF), 282 + GPIO_GROUP(GPIODV_3, EE_OFF), 283 + GPIO_GROUP(GPIODV_4, EE_OFF), 284 + GPIO_GROUP(GPIODV_5, EE_OFF), 285 + GPIO_GROUP(GPIODV_6, EE_OFF), 286 + GPIO_GROUP(GPIODV_7, EE_OFF), 287 + GPIO_GROUP(GPIODV_8, EE_OFF), 288 + GPIO_GROUP(GPIODV_9, EE_OFF), 289 + GPIO_GROUP(GPIODV_10, EE_OFF), 290 + GPIO_GROUP(GPIODV_11, EE_OFF), 291 + GPIO_GROUP(GPIODV_12, EE_OFF), 292 + GPIO_GROUP(GPIODV_13, EE_OFF), 293 + GPIO_GROUP(GPIODV_14, EE_OFF), 294 + GPIO_GROUP(GPIODV_15, EE_OFF), 295 + GPIO_GROUP(GPIODV_16, EE_OFF), 296 + GPIO_GROUP(GPIODV_17, EE_OFF), 297 + GPIO_GROUP(GPIODV_19, EE_OFF), 298 + GPIO_GROUP(GPIODV_20, EE_OFF), 299 + GPIO_GROUP(GPIODV_21, EE_OFF), 300 + GPIO_GROUP(GPIODV_22, EE_OFF), 301 + GPIO_GROUP(GPIODV_23, EE_OFF), 302 + GPIO_GROUP(GPIODV_24, EE_OFF), 303 + GPIO_GROUP(GPIODV_25, EE_OFF), 304 + GPIO_GROUP(GPIODV_26, EE_OFF), 305 + GPIO_GROUP(GPIODV_27, EE_OFF), 306 + GPIO_GROUP(GPIODV_28, EE_OFF), 307 + GPIO_GROUP(GPIODV_29, EE_OFF), 308 + 309 + GPIO_GROUP(GPIOX_0, EE_OFF), 310 + GPIO_GROUP(GPIOX_1, EE_OFF), 311 + GPIO_GROUP(GPIOX_2, EE_OFF), 312 + GPIO_GROUP(GPIOX_3, EE_OFF), 313 + GPIO_GROUP(GPIOX_4, EE_OFF), 314 + GPIO_GROUP(GPIOX_5, EE_OFF), 315 + GPIO_GROUP(GPIOX_6, EE_OFF), 316 + GPIO_GROUP(GPIOX_7, EE_OFF), 317 + GPIO_GROUP(GPIOX_8, EE_OFF), 318 + GPIO_GROUP(GPIOX_9, EE_OFF), 319 + GPIO_GROUP(GPIOX_10, EE_OFF), 320 + GPIO_GROUP(GPIOX_11, EE_OFF), 321 + GPIO_GROUP(GPIOX_12, EE_OFF), 322 + GPIO_GROUP(GPIOX_13, EE_OFF), 323 + GPIO_GROUP(GPIOX_14, EE_OFF), 324 + GPIO_GROUP(GPIOX_15, EE_OFF), 325 + GPIO_GROUP(GPIOX_16, EE_OFF), 326 + GPIO_GROUP(GPIOX_17, EE_OFF), 327 + GPIO_GROUP(GPIOX_18, EE_OFF), 328 + 329 + GPIO_GROUP(GPIOCLK_0, EE_OFF), 330 + GPIO_GROUP(GPIOCLK_1, EE_OFF), 331 + 332 + GPIO_GROUP(GPIO_TEST_N, EE_OFF), 333 + 334 + /* Bank X */ 335 + GROUP(sdio_d0, 5, 31), 336 + GROUP(sdio_d1, 5, 30), 337 + GROUP(sdio_d2, 5, 29), 338 + GROUP(sdio_d3, 5, 28), 339 + GROUP(sdio_cmd, 5, 27), 340 + GROUP(sdio_clk, 5, 26), 341 + GROUP(sdio_irq, 5, 24), 342 + GROUP(uart_tx_a, 5, 19), 343 + GROUP(uart_rx_a, 5, 18), 344 + GROUP(uart_cts_a, 5, 17), 345 + GROUP(uart_rts_a, 5, 16), 346 + GROUP(uart_tx_c, 5, 13), 347 + GROUP(uart_rx_c, 5, 12), 348 + GROUP(pwm_e, 5, 15), 349 + 350 + /* Bank Z */ 351 + GROUP(eth_mdio, 4, 22), 352 + GROUP(eth_mdc, 4, 23), 353 + GROUP(eth_clk_rx_clk, 4, 21), 354 + GROUP(eth_rx_dv, 4, 20), 355 + GROUP(eth_rxd0, 4, 19), 356 + GROUP(eth_rxd1, 4, 18), 357 + GROUP(eth_rxd2, 4, 17), 358 + GROUP(eth_rxd3, 4, 16), 359 + GROUP(eth_rgmii_tx_clk, 4, 15), 360 + GROUP(eth_tx_en, 4, 14), 361 + GROUP(eth_txd0, 4, 13), 362 + GROUP(eth_txd1, 4, 12), 363 + GROUP(eth_txd2, 4, 11), 364 + GROUP(eth_txd3, 4, 10), 365 + 366 + /* Bank DV */ 367 + GROUP(uart_tx_b, 2, 16), 368 + GROUP(uart_rx_b, 2, 15), 369 + GROUP(i2c_sck_a, 1, 15), 370 + GROUP(i2c_sda_a, 1, 14), 371 + GROUP(i2c_sck_b, 1, 13), 372 + GROUP(i2c_sda_b, 1, 12), 373 + GROUP(i2c_sck_c, 1, 11), 374 + GROUP(i2c_sda_c, 1, 10), 375 + 376 + /* Bank BOOT */ 377 + GROUP(emmc_nand_d07, 7, 31), 378 + GROUP(emmc_clk, 7, 30), 379 + GROUP(emmc_cmd, 7, 29), 380 + GROUP(emmc_ds, 7, 28), 381 + GROUP(nand_ce0, 7, 7), 382 + GROUP(nand_ce1, 7, 6), 383 + GROUP(nand_rb0, 7, 5), 384 + GROUP(nand_ale, 7, 4), 385 + GROUP(nand_cle, 7, 3), 386 + GROUP(nand_wen_clk, 7, 2), 387 + GROUP(nand_ren_wr, 7, 1), 388 + GROUP(nand_dqs, 7, 0), 389 + 390 + /* Bank CARD */ 391 + GROUP(sdcard_d1, 6, 5), 392 + GROUP(sdcard_d0, 6, 4), 393 + GROUP(sdcard_d3, 6, 1), 394 + GROUP(sdcard_d2, 6, 0), 395 + GROUP(sdcard_cmd, 6, 2), 396 + GROUP(sdcard_clk, 6, 3), 397 + }; 398 + 399 + static struct meson_pmx_group meson_gxl_aobus_groups[] = { 400 + GPIO_GROUP(GPIOAO_0, 0), 401 + GPIO_GROUP(GPIOAO_1, 0), 402 + GPIO_GROUP(GPIOAO_2, 0), 403 + GPIO_GROUP(GPIOAO_3, 0), 404 + GPIO_GROUP(GPIOAO_4, 0), 405 + GPIO_GROUP(GPIOAO_5, 0), 406 + GPIO_GROUP(GPIOAO_6, 0), 407 + GPIO_GROUP(GPIOAO_7, 0), 408 + GPIO_GROUP(GPIOAO_8, 0), 409 + GPIO_GROUP(GPIOAO_9, 0), 410 + 411 + /* bank AO */ 412 + GROUP(uart_tx_ao_b, 0, 26), 413 + GROUP(uart_rx_ao_b, 0, 25), 414 + GROUP(uart_tx_ao_a, 0, 12), 415 + GROUP(uart_rx_ao_a, 0, 11), 416 + GROUP(uart_cts_ao_a, 0, 10), 417 + GROUP(uart_rts_ao_a, 0, 9), 418 + GROUP(uart_cts_ao_b, 0, 8), 419 + GROUP(uart_rts_ao_b, 0, 7), 420 + GROUP(remote_input_ao, 0, 0), 421 + }; 422 + 423 + static const char * const gpio_periphs_groups[] = { 424 + "GPIOZ_0", "GPIOZ_1", "GPIOZ_2", "GPIOZ_3", "GPIOZ_4", 425 + "GPIOZ_5", "GPIOZ_6", "GPIOZ_7", "GPIOZ_8", "GPIOZ_9", 426 + "GPIOZ_10", "GPIOZ_11", "GPIOZ_12", "GPIOZ_13", "GPIOZ_14", 427 + "GPIOZ_15", 428 + 429 + "GPIOH_0", "GPIOH_1", "GPIOH_2", "GPIOH_3", "GPIOH_4", 430 + "GPIOH_5", "GPIOH_6", "GPIOH_7", "GPIOH_8", "GPIOH_9", 431 + 432 + "BOOT_0", "BOOT_1", "BOOT_2", "BOOT_3", "BOOT_4", 433 + "BOOT_5", "BOOT_6", "BOOT_7", "BOOT_8", "BOOT_9", 434 + "BOOT_10", "BOOT_11", "BOOT_12", "BOOT_13", "BOOT_14", 435 + "BOOT_15", 436 + 437 + "CARD_0", "CARD_1", "CARD_2", "CARD_3", "CARD_4", 438 + "CARD_5", "CARD_6", 439 + 440 + "GPIODV_0", "GPIODV_1", "GPIODV_2", "GPIODV_3", "GPIODV_4", 441 + "GPIODV_5", "GPIODV_6", "GPIODV_7", "GPIODV_8", "GPIODV_9", 442 + "GPIODV_10", "GPIODV_11", "GPIODV_12", "GPIODV_13", "GPIODV_14", 443 + "GPIODV_15", "GPIODV_16", "GPIODV_17", "GPIODV_18", "GPIODV_19", 444 + "GPIODV_20", "GPIODV_21", "GPIODV_22", "GPIODV_23", "GPIODV_24", 445 + "GPIODV_25", "GPIODV_26", "GPIODV_27", "GPIODV_28", "GPIODV_29", 446 + 447 + "GPIOX_0", "GPIOX_1", "GPIOX_2", "GPIOX_3", "GPIOX_4", 448 + "GPIOX_5", "GPIOX_6", "GPIOX_7", "GPIOX_8", "GPIOX_9", 449 + "GPIOX_10", "GPIOX_11", "GPIOX_12", "GPIOX_13", "GPIOX_14", 450 + "GPIOX_15", "GPIOX_16", "GPIOX_17", "GPIOX_18", 451 + 452 + "GPIO_TEST_N", 453 + }; 454 + 455 + static const char * const emmc_groups[] = { 456 + "emmc_nand_d07", "emmc_clk", "emmc_cmd", "emmc_ds", 457 + }; 458 + 459 + static const char * const sdcard_groups[] = { 460 + "sdcard_d0", "sdcard_d1", "sdcard_d2", "sdcard_d3", 461 + "sdcard_cmd", "sdcard_clk", 462 + }; 463 + 464 + static const char * const sdio_groups[] = { 465 + "sdio_d0", "sdio_d1", "sdio_d2", "sdio_d3", 466 + "sdio_cmd", "sdio_clk", "sdio_irq", 467 + }; 468 + 469 + static const char * const nand_groups[] = { 470 + "nand_ce0", "nand_ce1", "nand_rb0", "nand_ale", "nand_cle", 471 + "nand_wen_clk", "nand_ren_wr", "nand_dqs", 472 + }; 473 + 474 + static const char * const uart_a_groups[] = { 475 + "uart_tx_a", "uart_rx_a", "uart_cts_a", "uart_rts_a", 476 + }; 477 + 478 + static const char * const uart_b_groups[] = { 479 + "uart_tx_b", "uart_rx_b", 480 + }; 481 + 482 + static const char * const uart_c_groups[] = { 483 + "uart_tx_c", "uart_rx_c", 484 + }; 485 + 486 + static const char * const i2c_a_groups[] = { 487 + "i2c_sck_a", "i2c_sda_a", 488 + }; 489 + 490 + static const char * const i2c_b_groups[] = { 491 + "i2c_sck_b", "i2c_sda_b", 492 + }; 493 + 494 + static const char * const i2c_c_groups[] = { 495 + "i2c_sck_c", "i2c_sda_c", 496 + }; 497 + 498 + static const char * const eth_groups[] = { 499 + "eth_mdio", "eth_mdc", "eth_clk_rx_clk", "eth_rx_dv", 500 + "eth_rxd0", "eth_rxd1", "eth_rxd2", "eth_rxd3", 501 + "eth_rgmii_tx_clk", "eth_tx_en", 502 + "eth_txd0", "eth_txd1", "eth_txd2", "eth_txd3", 503 + }; 504 + 505 + static const char * const pwm_e_groups[] = { 506 + "pwm_e", 507 + }; 508 + 509 + static const char * const gpio_aobus_groups[] = { 510 + "GPIOAO_0", "GPIOAO_1", "GPIOAO_2", "GPIOAO_3", "GPIOAO_4", 511 + "GPIOAO_5", "GPIOAO_6", "GPIOAO_7", "GPIOAO_8", "GPIOAO_9", 512 + }; 513 + 514 + static const char * const uart_ao_groups[] = { 515 + "uart_tx_ao_a", "uart_rx_ao_a", "uart_cts_ao_a", "uart_rts_ao_a", 516 + }; 517 + 518 + static const char * const uart_ao_b_groups[] = { 519 + "uart_tx_ao_b", "uart_rx_ao_b", "uart_cts_ao_b", "uart_rts_ao_b", 520 + }; 521 + 522 + static const char * const remote_input_ao_groups[] = { 523 + "remote_input_ao", 524 + }; 525 + 526 + static struct meson_pmx_func meson_gxl_periphs_functions[] = { 527 + FUNCTION(gpio_periphs), 528 + FUNCTION(emmc), 529 + FUNCTION(sdcard), 530 + FUNCTION(sdio), 531 + FUNCTION(nand), 532 + FUNCTION(uart_a), 533 + FUNCTION(uart_b), 534 + FUNCTION(uart_c), 535 + FUNCTION(i2c_a), 536 + FUNCTION(i2c_b), 537 + FUNCTION(i2c_c), 538 + FUNCTION(eth), 539 + FUNCTION(pwm_e), 540 + }; 541 + 542 + static struct meson_pmx_func meson_gxl_aobus_functions[] = { 543 + FUNCTION(gpio_aobus), 544 + FUNCTION(uart_ao), 545 + FUNCTION(uart_ao_b), 546 + FUNCTION(remote_input_ao), 547 + }; 548 + 549 + static struct meson_bank meson_gxl_periphs_banks[] = { 550 + /* name first last pullen pull dir out in */ 551 + BANK("X", PIN(GPIOX_0, EE_OFF), PIN(GPIOX_18, EE_OFF), 4, 0, 4, 0, 12, 0, 13, 0, 14, 0), 552 + BANK("DV", PIN(GPIODV_0, EE_OFF), PIN(GPIODV_29, EE_OFF), 0, 0, 0, 0, 0, 0, 1, 0, 2, 0), 553 + BANK("H", PIN(GPIOH_0, EE_OFF), PIN(GPIOH_9, EE_OFF), 1, 20, 1, 20, 3, 20, 4, 20, 5, 20), 554 + BANK("Z", PIN(GPIOZ_0, EE_OFF), PIN(GPIOZ_15, EE_OFF), 3, 0, 3, 0, 9, 0, 10, 0, 11, 0), 555 + BANK("CARD", PIN(CARD_0, EE_OFF), PIN(CARD_6, EE_OFF), 2, 20, 2, 20, 6, 20, 7, 20, 8, 20), 556 + BANK("BOOT", PIN(BOOT_0, EE_OFF), PIN(BOOT_15, EE_OFF), 2, 0, 2, 0, 6, 0, 7, 0, 8, 0), 557 + BANK("CLK", PIN(GPIOCLK_0, EE_OFF), PIN(GPIOCLK_1, EE_OFF), 3, 28, 3, 28, 9, 28, 10, 28, 11, 28), 558 + }; 559 + 560 + static struct meson_bank meson_gxl_aobus_banks[] = { 561 + /* name first last pullen pull dir out in */ 562 + BANK("AO", PIN(GPIOAO_0, 0), PIN(GPIOAO_9, 0), 0, 0, 0, 16, 0, 0, 0, 16, 1, 0), 563 + }; 564 + 565 + struct meson_pinctrl_data meson_gxl_periphs_pinctrl_data = { 566 + .name = "periphs-banks", 567 + .pin_base = 10, 568 + .pins = meson_gxl_periphs_pins, 569 + .groups = meson_gxl_periphs_groups, 570 + .funcs = meson_gxl_periphs_functions, 571 + .banks = meson_gxl_periphs_banks, 572 + .num_pins = ARRAY_SIZE(meson_gxl_periphs_pins), 573 + .num_groups = ARRAY_SIZE(meson_gxl_periphs_groups), 574 + .num_funcs = ARRAY_SIZE(meson_gxl_periphs_functions), 575 + .num_banks = ARRAY_SIZE(meson_gxl_periphs_banks), 576 + }; 577 + 578 + struct meson_pinctrl_data meson_gxl_aobus_pinctrl_data = { 579 + .name = "aobus-banks", 580 + .pin_base = 0, 581 + .pins = meson_gxl_aobus_pins, 582 + .groups = meson_gxl_aobus_groups, 583 + .funcs = meson_gxl_aobus_functions, 584 + .banks = meson_gxl_aobus_banks, 585 + .num_pins = ARRAY_SIZE(meson_gxl_aobus_pins), 586 + .num_groups = ARRAY_SIZE(meson_gxl_aobus_groups), 587 + .num_funcs = ARRAY_SIZE(meson_gxl_aobus_functions), 588 + .num_banks = ARRAY_SIZE(meson_gxl_aobus_banks), 589 + };
+8
drivers/pinctrl/meson/pinctrl-meson.c
··· 524 524 .compatible = "amlogic,meson-gxbb-aobus-pinctrl", 525 525 .data = &meson_gxbb_aobus_pinctrl_data, 526 526 }, 527 + { 528 + .compatible = "amlogic,meson-gxl-periphs-pinctrl", 529 + .data = &meson_gxl_periphs_pinctrl_data, 530 + }, 531 + { 532 + .compatible = "amlogic,meson-gxl-aobus-pinctrl", 533 + .data = &meson_gxl_aobus_pinctrl_data, 534 + }, 527 535 { }, 528 536 }; 529 537
+2
drivers/pinctrl/meson/pinctrl-meson.h
··· 169 169 extern struct meson_pinctrl_data meson8b_aobus_pinctrl_data; 170 170 extern struct meson_pinctrl_data meson_gxbb_periphs_pinctrl_data; 171 171 extern struct meson_pinctrl_data meson_gxbb_aobus_pinctrl_data; 172 + extern struct meson_pinctrl_data meson_gxl_periphs_pinctrl_data; 173 + extern struct meson_pinctrl_data meson_gxl_aobus_pinctrl_data;
+131
include/dt-bindings/gpio/meson-gxl-gpio.h
··· 1 + /* 2 + * GPIO definitions for Amlogic Meson GXL SoCs 3 + * 4 + * Copyright (C) 2016 Endless Mobile, Inc. 5 + * Author: Carlo Caione <carlo@endlessm.com> 6 + * 7 + * This program is free software; you can redistribute it and/or 8 + * modify it under the terms of the GNU General Public License 9 + * version 2 as published by the Free Software Foundation. 10 + * 11 + * You should have received a copy of the GNU General Public License 12 + * along with this program. If not, see <http://www.gnu.org/licenses/>. 13 + */ 14 + 15 + #ifndef _DT_BINDINGS_MESON_GXL_GPIO_H 16 + #define _DT_BINDINGS_MESON_GXL_GPIO_H 17 + 18 + #define GPIOAO_0 0 19 + #define GPIOAO_1 1 20 + #define GPIOAO_2 2 21 + #define GPIOAO_3 3 22 + #define GPIOAO_4 4 23 + #define GPIOAO_5 5 24 + #define GPIOAO_6 6 25 + #define GPIOAO_7 7 26 + #define GPIOAO_8 8 27 + #define GPIOAO_9 9 28 + 29 + #define GPIOZ_0 0 30 + #define GPIOZ_1 1 31 + #define GPIOZ_2 2 32 + #define GPIOZ_3 3 33 + #define GPIOZ_4 4 34 + #define GPIOZ_5 5 35 + #define GPIOZ_6 6 36 + #define GPIOZ_7 7 37 + #define GPIOZ_8 8 38 + #define GPIOZ_9 9 39 + #define GPIOZ_10 10 40 + #define GPIOZ_11 11 41 + #define GPIOZ_12 12 42 + #define GPIOZ_13 13 43 + #define GPIOZ_14 14 44 + #define GPIOZ_15 15 45 + #define GPIOH_0 16 46 + #define GPIOH_1 17 47 + #define GPIOH_2 18 48 + #define GPIOH_3 19 49 + #define GPIOH_4 20 50 + #define GPIOH_5 21 51 + #define GPIOH_6 22 52 + #define GPIOH_7 23 53 + #define GPIOH_8 24 54 + #define GPIOH_9 25 55 + #define BOOT_0 26 56 + #define BOOT_1 27 57 + #define BOOT_2 28 58 + #define BOOT_3 29 59 + #define BOOT_4 30 60 + #define BOOT_5 31 61 + #define BOOT_6 32 62 + #define BOOT_7 33 63 + #define BOOT_8 34 64 + #define BOOT_9 35 65 + #define BOOT_10 36 66 + #define BOOT_11 37 67 + #define BOOT_12 38 68 + #define BOOT_13 39 69 + #define BOOT_14 40 70 + #define BOOT_15 41 71 + #define CARD_0 42 72 + #define CARD_1 43 73 + #define CARD_2 44 74 + #define CARD_3 45 75 + #define CARD_4 46 76 + #define CARD_5 47 77 + #define CARD_6 48 78 + #define GPIODV_0 49 79 + #define GPIODV_1 50 80 + #define GPIODV_2 51 81 + #define GPIODV_3 52 82 + #define GPIODV_4 53 83 + #define GPIODV_5 54 84 + #define GPIODV_6 55 85 + #define GPIODV_7 56 86 + #define GPIODV_8 57 87 + #define GPIODV_9 58 88 + #define GPIODV_10 59 89 + #define GPIODV_11 60 90 + #define GPIODV_12 61 91 + #define GPIODV_13 62 92 + #define GPIODV_14 63 93 + #define GPIODV_15 64 94 + #define GPIODV_16 65 95 + #define GPIODV_17 66 96 + #define GPIODV_18 67 97 + #define GPIODV_19 68 98 + #define GPIODV_20 69 99 + #define GPIODV_21 70 100 + #define GPIODV_22 71 101 + #define GPIODV_23 72 102 + #define GPIODV_24 73 103 + #define GPIODV_25 74 104 + #define GPIODV_26 75 105 + #define GPIODV_27 76 106 + #define GPIODV_28 77 107 + #define GPIODV_29 78 108 + #define GPIOX_0 79 109 + #define GPIOX_1 80 110 + #define GPIOX_2 81 111 + #define GPIOX_3 82 112 + #define GPIOX_4 83 113 + #define GPIOX_5 84 114 + #define GPIOX_6 85 115 + #define GPIOX_7 86 116 + #define GPIOX_8 87 117 + #define GPIOX_9 88 118 + #define GPIOX_10 89 119 + #define GPIOX_11 90 120 + #define GPIOX_12 91 121 + #define GPIOX_13 92 122 + #define GPIOX_14 93 123 + #define GPIOX_15 94 124 + #define GPIOX_16 95 125 + #define GPIOX_17 96 126 + #define GPIOX_18 97 127 + #define GPIOCLK_0 98 128 + #define GPIOCLK_1 99 129 + #define GPIO_TEST_N 100 130 + 131 + #endif