Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: shmobile: add r8a7793 minimal SoC device tree

Minimal r8a7793 device tree including one CPU core, interrupt controllers,
timers, two serial ports, and the Ethernet controller, plus the required
clock descriptions.

Signed-off-by: Ulrich Hecht <ulrich.hecht+renesas@gmail.com>
Acked-by: Geert Uytterhoeven <geert+renesas@glider.be>
Signed-off-by: Simon Horman <horms+renesas@verge.net.au>

authored by

Ulrich Hecht and committed by
Simon Horman
0e03e8ae d770e558

+531
+367
arch/arm/boot/dts/r8a7793.dtsi
··· 1 + /* 2 + * Device Tree Source for the r8a7793 SoC 3 + * 4 + * Copyright (C) 2014-2015 Renesas Electronics Corporation 5 + * 6 + * This file is licensed under the terms of the GNU General Public License 7 + * version 2. This program is licensed "as is" without any warranty of any 8 + * kind, whether express or implied. 9 + */ 10 + 11 + #include <dt-bindings/clock/r8a7793-clock.h> 12 + #include <dt-bindings/interrupt-controller/arm-gic.h> 13 + #include <dt-bindings/interrupt-controller/irq.h> 14 + 15 + / { 16 + compatible = "renesas,r8a7793"; 17 + interrupt-parent = <&gic>; 18 + #address-cells = <2>; 19 + #size-cells = <2>; 20 + 21 + cpus { 22 + #address-cells = <1>; 23 + #size-cells = <0>; 24 + 25 + cpu0: cpu@0 { 26 + device_type = "cpu"; 27 + compatible = "arm,cortex-a15"; 28 + reg = <0>; 29 + clock-frequency = <1500000000>; 30 + voltage-tolerance = <1>; /* 1% */ 31 + clocks = <&cpg_clocks R8A7793_CLK_Z>; 32 + clock-latency = <300000>; /* 300 us */ 33 + 34 + /* kHz - uV - OPPs unknown yet */ 35 + operating-points = <1500000 1000000>, 36 + <1312500 1000000>, 37 + <1125000 1000000>, 38 + < 937500 1000000>, 39 + < 750000 1000000>, 40 + < 375000 1000000>; 41 + }; 42 + }; 43 + 44 + gic: interrupt-controller@f1001000 { 45 + compatible = "arm,cortex-a15-gic"; 46 + #interrupt-cells = <3>; 47 + #address-cells = <0>; 48 + interrupt-controller; 49 + reg = <0 0xf1001000 0 0x1000>, 50 + <0 0xf1002000 0 0x1000>, 51 + <0 0xf1004000 0 0x2000>, 52 + <0 0xf1006000 0 0x2000>; 53 + interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 54 + }; 55 + 56 + timer { 57 + compatible = "arm,armv7-timer"; 58 + interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 59 + <1 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 60 + <1 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 61 + <1 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 62 + }; 63 + 64 + cmt0: timer@ffca0000 { 65 + compatible = "renesas,cmt-48-r8a7793", "renesas,cmt-48-gen2"; 66 + reg = <0 0xffca0000 0 0x1004>; 67 + interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>, 68 + <0 143 IRQ_TYPE_LEVEL_HIGH>; 69 + clocks = <&mstp1_clks R8A7793_CLK_CMT0>; 70 + clock-names = "fck"; 71 + 72 + renesas,channels-mask = <0x60>; 73 + 74 + status = "disabled"; 75 + }; 76 + 77 + cmt1: timer@e6130000 { 78 + compatible = "renesas,cmt-48-r8a7793", "renesas,cmt-48-gen2"; 79 + reg = <0 0xe6130000 0 0x1004>; 80 + interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>, 81 + <0 121 IRQ_TYPE_LEVEL_HIGH>, 82 + <0 122 IRQ_TYPE_LEVEL_HIGH>, 83 + <0 123 IRQ_TYPE_LEVEL_HIGH>, 84 + <0 124 IRQ_TYPE_LEVEL_HIGH>, 85 + <0 125 IRQ_TYPE_LEVEL_HIGH>, 86 + <0 126 IRQ_TYPE_LEVEL_HIGH>, 87 + <0 127 IRQ_TYPE_LEVEL_HIGH>; 88 + clocks = <&mstp3_clks R8A7793_CLK_CMT1>; 89 + clock-names = "fck"; 90 + 91 + renesas,channels-mask = <0xff>; 92 + 93 + status = "disabled"; 94 + }; 95 + 96 + irqc0: interrupt-controller@e61c0000 { 97 + compatible = "renesas,irqc-r8a7793", "renesas,irqc"; 98 + #interrupt-cells = <2>; 99 + interrupt-controller; 100 + reg = <0 0xe61c0000 0 0x200>; 101 + interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>, 102 + <0 1 IRQ_TYPE_LEVEL_HIGH>, 103 + <0 2 IRQ_TYPE_LEVEL_HIGH>, 104 + <0 3 IRQ_TYPE_LEVEL_HIGH>, 105 + <0 12 IRQ_TYPE_LEVEL_HIGH>, 106 + <0 13 IRQ_TYPE_LEVEL_HIGH>, 107 + <0 14 IRQ_TYPE_LEVEL_HIGH>, 108 + <0 15 IRQ_TYPE_LEVEL_HIGH>, 109 + <0 16 IRQ_TYPE_LEVEL_HIGH>, 110 + <0 17 IRQ_TYPE_LEVEL_HIGH>; 111 + clocks = <&mstp4_clks R8A7793_CLK_IRQC>; 112 + }; 113 + 114 + scif0: serial@e6e60000 { 115 + compatible = "renesas,scif-r8a7793", "renesas,scif"; 116 + reg = <0 0xe6e60000 0 64>; 117 + interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>; 118 + clocks = <&mstp7_clks R8A7793_CLK_SCIF0>; 119 + clock-names = "sci_ick"; 120 + status = "disabled"; 121 + }; 122 + 123 + scif1: serial@e6e68000 { 124 + compatible = "renesas,scif-r8a7793", "renesas,scif"; 125 + reg = <0 0xe6e68000 0 64>; 126 + interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>; 127 + clocks = <&mstp7_clks R8A7793_CLK_SCIF1>; 128 + clock-names = "sci_ick"; 129 + status = "disabled"; 130 + }; 131 + 132 + ether: ethernet@ee700000 { 133 + compatible = "renesas,ether-r8a7793"; 134 + reg = <0 0xee700000 0 0x400>; 135 + interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>; 136 + clocks = <&mstp8_clks R8A7793_CLK_ETHER>; 137 + phy-mode = "rmii"; 138 + #address-cells = <1>; 139 + #size-cells = <0>; 140 + status = "disabled"; 141 + }; 142 + 143 + clocks { 144 + #address-cells = <2>; 145 + #size-cells = <2>; 146 + ranges; 147 + 148 + /* External root clock */ 149 + extal_clk: extal_clk { 150 + compatible = "fixed-clock"; 151 + #clock-cells = <0>; 152 + /* This value must be overridden by the board. */ 153 + clock-frequency = <0>; 154 + clock-output-names = "extal"; 155 + }; 156 + 157 + /* Special CPG clocks */ 158 + cpg_clocks: cpg_clocks@e6150000 { 159 + compatible = "renesas,r8a7793-cpg-clocks", 160 + "renesas,rcar-gen2-cpg-clocks"; 161 + reg = <0 0xe6150000 0 0x1000>; 162 + clocks = <&extal_clk>; 163 + #clock-cells = <1>; 164 + clock-output-names = "main", "pll0", "pll1", "pll3", 165 + "lb", "qspi", "sdh", "sd0", "z", 166 + "rcan", "adsp"; 167 + }; 168 + 169 + /* Variable factor clocks */ 170 + sd2_clk: sd2_clk@e6150078 { 171 + compatible = "renesas,r8a7793-div6-clock", 172 + "renesas,cpg-div6-clock"; 173 + reg = <0 0xe6150078 0 4>; 174 + clocks = <&pll1_div2_clk>; 175 + #clock-cells = <0>; 176 + clock-output-names = "sd2"; 177 + }; 178 + sd3_clk: sd3_clk@e615026c { 179 + compatible = "renesas,r8a7793-div6-clock", 180 + "renesas,cpg-div6-clock"; 181 + reg = <0 0xe615026c 0 4>; 182 + clocks = <&pll1_div2_clk>; 183 + #clock-cells = <0>; 184 + clock-output-names = "sd3"; 185 + }; 186 + mmc0_clk: mmc0_clk@e6150240 { 187 + compatible = "renesas,r8a7793-div6-clock", 188 + "renesas,cpg-div6-clock"; 189 + reg = <0 0xe6150240 0 4>; 190 + clocks = <&pll1_div2_clk>; 191 + #clock-cells = <0>; 192 + clock-output-names = "mmc0"; 193 + }; 194 + 195 + /* Fixed factor clocks */ 196 + pll1_div2_clk: pll1_div2_clk { 197 + compatible = "fixed-factor-clock"; 198 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 199 + #clock-cells = <0>; 200 + clock-div = <2>; 201 + clock-mult = <1>; 202 + clock-output-names = "pll1_div2"; 203 + }; 204 + zg_clk: zg_clk { 205 + compatible = "fixed-factor-clock"; 206 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 207 + #clock-cells = <0>; 208 + clock-div = <5>; 209 + clock-mult = <1>; 210 + clock-output-names = "zg"; 211 + }; 212 + zx_clk: zx_clk { 213 + compatible = "fixed-factor-clock"; 214 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 215 + #clock-cells = <0>; 216 + clock-div = <3>; 217 + clock-mult = <1>; 218 + clock-output-names = "zx"; 219 + }; 220 + zs_clk: zs_clk { 221 + compatible = "fixed-factor-clock"; 222 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 223 + #clock-cells = <0>; 224 + clock-div = <6>; 225 + clock-mult = <1>; 226 + clock-output-names = "zs"; 227 + }; 228 + hp_clk: hp_clk { 229 + compatible = "fixed-factor-clock"; 230 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 231 + #clock-cells = <0>; 232 + clock-div = <12>; 233 + clock-mult = <1>; 234 + clock-output-names = "hp"; 235 + }; 236 + p_clk: p_clk { 237 + compatible = "fixed-factor-clock"; 238 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 239 + #clock-cells = <0>; 240 + clock-div = <24>; 241 + clock-mult = <1>; 242 + clock-output-names = "p"; 243 + }; 244 + rclk_clk: rclk_clk { 245 + compatible = "fixed-factor-clock"; 246 + clocks = <&cpg_clocks R8A7793_CLK_PLL1>; 247 + #clock-cells = <0>; 248 + clock-div = <(48 * 1024)>; 249 + clock-mult = <1>; 250 + clock-output-names = "rclk"; 251 + }; 252 + mp_clk: mp_clk { 253 + compatible = "fixed-factor-clock"; 254 + clocks = <&pll1_div2_clk>; 255 + #clock-cells = <0>; 256 + clock-div = <15>; 257 + clock-mult = <1>; 258 + clock-output-names = "mp"; 259 + }; 260 + cp_clk: cp_clk { 261 + compatible = "fixed-factor-clock"; 262 + clocks = <&extal_clk>; 263 + #clock-cells = <0>; 264 + clock-div = <2>; 265 + clock-mult = <1>; 266 + clock-output-names = "cp"; 267 + }; 268 + 269 + /* Gate clocks */ 270 + mstp1_clks: mstp1_clks@e6150134 { 271 + compatible = "renesas,r8a7793-mstp-clocks", 272 + "renesas,cpg-mstp-clocks"; 273 + reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>; 274 + clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>, 275 + <&zg_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, 276 + <&p_clk>, <&p_clk>, <&rclk_clk>, <&cp_clk>, 277 + <&zs_clk>, <&zs_clk>, <&zs_clk>; 278 + #clock-cells = <1>; 279 + clock-indices = < 280 + R8A7793_CLK_VCP0 R8A7793_CLK_VPC0 281 + R8A7793_CLK_SSP1 R8A7793_CLK_TMU1 282 + R8A7793_CLK_3DG R8A7793_CLK_2DDMAC 283 + R8A7793_CLK_FDP1_1 R8A7793_CLK_FDP1_0 284 + R8A7793_CLK_TMU3 R8A7793_CLK_TMU2 285 + R8A7793_CLK_CMT0 R8A7793_CLK_TMU0 286 + R8A7793_CLK_VSP1_DU1 R8A7793_CLK_VSP1_DU0 287 + R8A7793_CLK_VSP1_S 288 + >; 289 + clock-output-names = 290 + "vcp0", "vpc0", "ssp_dev", "tmu1", 291 + "pvrsrvkm", "tddmac", "fdp1", "fdp0", 292 + "tmu3", "tmu2", "cmt0", "tmu0", "vsp1-du1", 293 + "vsp1-du0", "vsps"; 294 + }; 295 + mstp3_clks: mstp3_clks@e615013c { 296 + compatible = "renesas,r8a7793-mstp-clocks", 297 + "renesas,cpg-mstp-clocks"; 298 + reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>; 299 + clocks = <&cp_clk>, <&sd3_clk>, <&sd2_clk>, 300 + <&cpg_clocks R8A7793_CLK_SD0>, <&mmc0_clk>, 301 + <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, 302 + <&rclk_clk>, <&hp_clk>, <&hp_clk>; 303 + #clock-cells = <1>; 304 + clock-indices = < 305 + R8A7793_CLK_TPU0 R8A7793_CLK_SDHI2 306 + R8A7793_CLK_SDHI1 R8A7793_CLK_SDHI0 307 + R8A7793_CLK_MMCIF0 R8A7793_CLK_IIC0 308 + R8A7793_CLK_PCIEC R8A7793_CLK_IIC1 309 + R8A7793_CLK_SSUSB R8A7793_CLK_CMT1 310 + R8A7793_CLK_USBDMAC0 R8A7793_CLK_USBDMAC1 311 + >; 312 + clock-output-names = 313 + "tpu0", "sdhi2", "sdhi1", "sdhi0", "mmcif0", 314 + "i2c7", "pciec", "i2c8", "ssusb", "cmt1", 315 + "usbdmac0", "usbdmac1"; 316 + }; 317 + mstp4_clks: mstp4_clks@e6150140 { 318 + compatible = "renesas,r8a7793-mstp-clocks", "renesas,cpg-mstp-clocks"; 319 + reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>; 320 + clocks = <&cp_clk>; 321 + #clock-cells = <1>; 322 + clock-indices = <R8A7793_CLK_IRQC>; 323 + clock-output-names = "irqc"; 324 + }; 325 + mstp7_clks: mstp7_clks@e615014c { 326 + compatible = "renesas,r8a7793-mstp-clocks", 327 + "renesas,cpg-mstp-clocks"; 328 + reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>; 329 + clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&p_clk>, 330 + <&p_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>, 331 + <&p_clk>, <&p_clk>, <&p_clk>, <&zx_clk>, 332 + <&zx_clk>, <&zx_clk>; 333 + #clock-cells = <1>; 334 + clock-indices = < 335 + R8A7793_CLK_EHCI R8A7793_CLK_HSUSB 336 + R8A7793_CLK_HSCIF2 R8A7793_CLK_SCIF5 337 + R8A7793_CLK_SCIF4 R8A7793_CLK_HSCIF1 338 + R8A7793_CLK_HSCIF0 R8A7793_CLK_SCIF3 339 + R8A7793_CLK_SCIF2 R8A7793_CLK_SCIF1 340 + R8A7793_CLK_SCIF0 R8A7793_CLK_DU1 341 + R8A7793_CLK_DU0 R8A7793_CLK_LVDS0 342 + >; 343 + clock-output-names = 344 + "ehci", "hsusb", "hscif2", "scif5", "scif4", 345 + "hscif1", "hscif0", "scif3", "scif2", 346 + "scif1", "scif0", "du1", "du0", "lvds0"; 347 + }; 348 + mstp8_clks: mstp8_clks@e6150990 { 349 + compatible = "renesas,r8a7793-mstp-clocks", 350 + "renesas,cpg-mstp-clocks"; 351 + reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>; 352 + clocks = <&zx_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>, 353 + <&p_clk>, <&zs_clk>, <&zs_clk>; 354 + #clock-cells = <1>; 355 + clock-indices = < 356 + R8A7793_CLK_IPMMU_SGX R8A7793_CLK_VIN2 357 + R8A7793_CLK_VIN1 R8A7793_CLK_VIN0 358 + R8A7793_CLK_ETHER R8A7793_CLK_SATA1 359 + R8A7793_CLK_SATA0 360 + >; 361 + clock-output-names = 362 + "ipmmu_sgx", "vin2", "vin1", "vin0", "ether", 363 + "sata1", "sata0"; 364 + }; 365 + }; 366 + 367 + };
+164
include/dt-bindings/clock/r8a7793-clock.h
··· 1 + /* 2 + * r8a7793 clock definition 3 + * 4 + * Copyright (C) 2014 Renesas Electronics Corporation 5 + * 6 + * This program is free software; you can redistribute it and/or modify 7 + * it under the terms of the GNU General Public License as published by 8 + * the Free Software Foundation; version 2 of the License. 9 + * 10 + * This program is distributed in the hope that it will be useful, 11 + * but WITHOUT ANY WARRANTY; without even the implied warranty of 12 + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13 + * GNU General Public License for more details. 14 + */ 15 + 16 + #ifndef __DT_BINDINGS_CLOCK_R8A7793_H__ 17 + #define __DT_BINDINGS_CLOCK_R8A7793_H__ 18 + 19 + /* CPG */ 20 + #define R8A7793_CLK_MAIN 0 21 + #define R8A7793_CLK_PLL0 1 22 + #define R8A7793_CLK_PLL1 2 23 + #define R8A7793_CLK_PLL3 3 24 + #define R8A7793_CLK_LB 4 25 + #define R8A7793_CLK_QSPI 5 26 + #define R8A7793_CLK_SDH 6 27 + #define R8A7793_CLK_SD0 7 28 + #define R8A7793_CLK_Z 8 29 + #define R8A7793_CLK_RCAN 9 30 + #define R8A7793_CLK_ADSP 10 31 + 32 + /* MSTP0 */ 33 + #define R8A7793_CLK_MSIOF0 0 34 + 35 + /* MSTP1 */ 36 + #define R8A7793_CLK_VCP0 1 37 + #define R8A7793_CLK_VPC0 3 38 + #define R8A7793_CLK_SSP1 9 39 + #define R8A7793_CLK_TMU1 11 40 + #define R8A7793_CLK_3DG 12 41 + #define R8A7793_CLK_2DDMAC 15 42 + #define R8A7793_CLK_FDP1_1 18 43 + #define R8A7793_CLK_FDP1_0 19 44 + #define R8A7793_CLK_TMU3 21 45 + #define R8A7793_CLK_TMU2 22 46 + #define R8A7793_CLK_CMT0 24 47 + #define R8A7793_CLK_TMU0 25 48 + #define R8A7793_CLK_VSP1_DU1 27 49 + #define R8A7793_CLK_VSP1_DU0 28 50 + #define R8A7793_CLK_VSP1_S 31 51 + 52 + /* MSTP2 */ 53 + #define R8A7793_CLK_SCIFA2 2 54 + #define R8A7793_CLK_SCIFA1 3 55 + #define R8A7793_CLK_SCIFA0 4 56 + #define R8A7793_CLK_MSIOF2 5 57 + #define R8A7793_CLK_SCIFB0 6 58 + #define R8A7793_CLK_SCIFB1 7 59 + #define R8A7793_CLK_MSIOF1 8 60 + #define R8A7793_CLK_SCIFB2 16 61 + #define R8A7793_CLK_SYS_DMAC1 18 62 + #define R8A7793_CLK_SYS_DMAC0 19 63 + 64 + /* MSTP3 */ 65 + #define R8A7793_CLK_TPU0 4 66 + #define R8A7793_CLK_SDHI2 11 67 + #define R8A7793_CLK_SDHI1 12 68 + #define R8A7793_CLK_SDHI0 14 69 + #define R8A7793_CLK_MMCIF0 15 70 + #define R8A7793_CLK_IIC0 18 71 + #define R8A7793_CLK_PCIEC 19 72 + #define R8A7793_CLK_IIC1 23 73 + #define R8A7793_CLK_SSUSB 28 74 + #define R8A7793_CLK_CMT1 29 75 + #define R8A7793_CLK_USBDMAC0 30 76 + #define R8A7793_CLK_USBDMAC1 31 77 + 78 + /* MSTP4 */ 79 + #define R8A7793_CLK_IRQC 7 80 + 81 + /* MSTP5 */ 82 + #define R8A7793_CLK_AUDIO_DMAC1 1 83 + #define R8A7793_CLK_AUDIO_DMAC0 2 84 + #define R8A7793_CLK_ADSP_MOD 6 85 + #define R8A7793_CLK_THERMAL 22 86 + #define R8A7793_CLK_PWM 23 87 + 88 + /* MSTP7 */ 89 + #define R8A7793_CLK_EHCI 3 90 + #define R8A7793_CLK_HSUSB 4 91 + #define R8A7793_CLK_HSCIF2 13 92 + #define R8A7793_CLK_SCIF5 14 93 + #define R8A7793_CLK_SCIF4 15 94 + #define R8A7793_CLK_HSCIF1 16 95 + #define R8A7793_CLK_HSCIF0 17 96 + #define R8A7793_CLK_SCIF3 18 97 + #define R8A7793_CLK_SCIF2 19 98 + #define R8A7793_CLK_SCIF1 20 99 + #define R8A7793_CLK_SCIF0 21 100 + #define R8A7793_CLK_DU1 23 101 + #define R8A7793_CLK_DU0 24 102 + #define R8A7793_CLK_LVDS0 26 103 + 104 + /* MSTP8 */ 105 + #define R8A7793_CLK_IPMMU_SGX 0 106 + #define R8A7793_CLK_VIN2 9 107 + #define R8A7793_CLK_VIN1 10 108 + #define R8A7793_CLK_VIN0 11 109 + #define R8A7793_CLK_ETHER 13 110 + #define R8A7793_CLK_SATA1 14 111 + #define R8A7793_CLK_SATA0 15 112 + 113 + /* MSTP9 */ 114 + #define R8A7793_CLK_GPIO7 4 115 + #define R8A7793_CLK_GPIO6 5 116 + #define R8A7793_CLK_GPIO5 7 117 + #define R8A7793_CLK_GPIO4 8 118 + #define R8A7793_CLK_GPIO3 9 119 + #define R8A7793_CLK_GPIO2 10 120 + #define R8A7793_CLK_GPIO1 11 121 + #define R8A7793_CLK_GPIO0 12 122 + #define R8A7793_CLK_RCAN1 15 123 + #define R8A7793_CLK_RCAN0 16 124 + #define R8A7793_CLK_QSPI_MOD 17 125 + #define R8A7793_CLK_I2C5 25 126 + #define R8A7793_CLK_IICDVFS 26 127 + #define R8A7793_CLK_I2C4 27 128 + #define R8A7793_CLK_I2C3 28 129 + #define R8A7793_CLK_I2C2 29 130 + #define R8A7793_CLK_I2C1 30 131 + #define R8A7793_CLK_I2C0 31 132 + 133 + /* MSTP10 */ 134 + #define R8A7793_CLK_SSI_ALL 5 135 + #define R8A7793_CLK_SSI9 6 136 + #define R8A7793_CLK_SSI8 7 137 + #define R8A7793_CLK_SSI7 8 138 + #define R8A7793_CLK_SSI6 9 139 + #define R8A7793_CLK_SSI5 10 140 + #define R8A7793_CLK_SSI4 11 141 + #define R8A7793_CLK_SSI3 12 142 + #define R8A7793_CLK_SSI2 13 143 + #define R8A7793_CLK_SSI1 14 144 + #define R8A7793_CLK_SSI0 15 145 + #define R8A7793_CLK_SCU_ALL 17 146 + #define R8A7793_CLK_SCU_DVC1 18 147 + #define R8A7793_CLK_SCU_DVC0 19 148 + #define R8A7793_CLK_SCU_SRC9 22 149 + #define R8A7793_CLK_SCU_SRC8 23 150 + #define R8A7793_CLK_SCU_SRC7 24 151 + #define R8A7793_CLK_SCU_SRC6 25 152 + #define R8A7793_CLK_SCU_SRC5 26 153 + #define R8A7793_CLK_SCU_SRC4 27 154 + #define R8A7793_CLK_SCU_SRC3 28 155 + #define R8A7793_CLK_SCU_SRC2 29 156 + #define R8A7793_CLK_SCU_SRC1 30 157 + #define R8A7793_CLK_SCU_SRC0 31 158 + 159 + /* MSTP11 */ 160 + #define R8A7793_CLK_SCIFA3 6 161 + #define R8A7793_CLK_SCIFA4 7 162 + #define R8A7793_CLK_SCIFA5 8 163 + 164 + #endif /* __DT_BINDINGS_CLOCK_R8A7793_H__ */