ARM: pxa: irq: fix handling of ICMR registers in suspend/resume

PXA3xx platforms have 56 interrupts that are stored in two ICMR
registers. The code in pxa_irq_suspend() and pxa_irq_resume() however
does a simple division by 32 which only leads to one register being
saved at suspend and restored at resume time. The NAND interrupt
setting, for instance, is lost.

Fix this by using DIV_ROUND_UP() instead.

Signed-off-by: Daniel Mack <daniel@zonque.org>
Signed-off-by: Robert Jarzmik <robert.jarzmik@free.fr>

authored by

Daniel Mack and committed by
Robert Jarzmik
0c1049dc ce397d21

+2 -2
+2 -2
arch/arm/mach-pxa/irq.c
··· 185 { 186 int i; 187 188 - for (i = 0; i < pxa_internal_irq_nr / 32; i++) { 189 void __iomem *base = irq_base(i); 190 191 saved_icmr[i] = __raw_readl(base + ICMR); ··· 204 { 205 int i; 206 207 - for (i = 0; i < pxa_internal_irq_nr / 32; i++) { 208 void __iomem *base = irq_base(i); 209 210 __raw_writel(saved_icmr[i], base + ICMR);
··· 185 { 186 int i; 187 188 + for (i = 0; i < DIV_ROUND_UP(pxa_internal_irq_nr, 32); i++) { 189 void __iomem *base = irq_base(i); 190 191 saved_icmr[i] = __raw_readl(base + ICMR); ··· 204 { 205 int i; 206 207 + for (i = 0; i < DIV_ROUND_UP(pxa_internal_irq_nr, 32); i++) { 208 void __iomem *base = irq_base(i); 209 210 __raw_writel(saved_icmr[i], base + ICMR);