Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

tools/headers: Synchronize kernel x86 UAPI headers

Two x86 headers got modified in this merge window:

arch/x86/include/asm/cpufeatures.h
arch/x86/include/asm/disabled-features.h

To support x86 UMIP feature, to add new AVX instructions, plus cleanups.

None of those changes have an effect on tooling, so do a plain copy.

Cc: Arnaldo Carvalho de Melo <acme@redhat.com>
Cc: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Namhyung Kim <namhyung@kernel.org>
Cc: Jiri Olsa <jolsa@redhat.com>
Cc: linux-kernel@vger.kernel.org
Signed-off-by: Ingo Molnar <mingo@kernel.org>

authored by

Ingo Molnar and committed by
Arnaldo Carvalho de Melo
0b44cfb8 51cacdc8

+281 -264
+274 -263
tools/arch/x86/include/asm/cpufeatures.h
··· 13 13 /* 14 14 * Defines x86 CPU feature bits 15 15 */ 16 - #define NCAPINTS 18 /* N 32-bit words worth of info */ 17 - #define NBUGINTS 1 /* N 32-bit bug flags */ 16 + #define NCAPINTS 18 /* N 32-bit words worth of info */ 17 + #define NBUGINTS 1 /* N 32-bit bug flags */ 18 18 19 19 /* 20 20 * Note: If the comment begins with a quoted string, that string is used 21 21 * in /proc/cpuinfo instead of the macro name. If the string is "", 22 22 * this feature bit is not displayed in /proc/cpuinfo at all. 23 + * 24 + * When adding new features here that depend on other features, 25 + * please update the table in kernel/cpu/cpuid-deps.c as well. 23 26 */ 24 27 25 - /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */ 26 - #define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */ 27 - #define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */ 28 - #define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */ 29 - #define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */ 30 - #define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */ 31 - #define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */ 32 - #define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */ 33 - #define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */ 34 - #define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */ 35 - #define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */ 36 - #define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */ 37 - #define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */ 38 - #define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */ 39 - #define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */ 40 - #define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */ 41 - /* (plus FCMOVcc, FCOMI with FPU) */ 42 - #define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */ 43 - #define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */ 44 - #define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */ 45 - #define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */ 46 - #define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */ 47 - #define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */ 48 - #define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */ 49 - #define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */ 50 - #define X86_FEATURE_XMM ( 0*32+25) /* "sse" */ 51 - #define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */ 52 - #define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */ 53 - #define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */ 54 - #define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */ 55 - #define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */ 56 - #define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */ 28 + /* Intel-defined CPU features, CPUID level 0x00000001 (EDX), word 0 */ 29 + #define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */ 30 + #define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */ 31 + #define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */ 32 + #define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */ 33 + #define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */ 34 + #define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */ 35 + #define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */ 36 + #define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */ 37 + #define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */ 38 + #define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */ 39 + #define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */ 40 + #define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */ 41 + #define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */ 42 + #define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */ 43 + #define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions (plus FCMOVcc, FCOMI with FPU) */ 44 + #define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */ 45 + #define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */ 46 + #define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */ 47 + #define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */ 48 + #define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */ 49 + #define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */ 50 + #define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */ 51 + #define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */ 52 + #define X86_FEATURE_XMM ( 0*32+25) /* "sse" */ 53 + #define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */ 54 + #define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */ 55 + #define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */ 56 + #define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */ 57 + #define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */ 58 + #define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */ 57 59 58 60 /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */ 59 61 /* Don't duplicate feature flags which are redundant with Intel! */ 60 - #define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */ 61 - #define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */ 62 - #define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */ 63 - #define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */ 64 - #define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */ 65 - #define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */ 66 - #define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */ 67 - #define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */ 68 - #define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */ 69 - #define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */ 62 + #define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */ 63 + #define X86_FEATURE_MP ( 1*32+19) /* MP Capable */ 64 + #define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */ 65 + #define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */ 66 + #define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */ 67 + #define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */ 68 + #define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */ 69 + #define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64, 64-bit support) */ 70 + #define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow extensions */ 71 + #define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow */ 70 72 71 73 /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */ 72 - #define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */ 73 - #define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */ 74 - #define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */ 74 + #define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */ 75 + #define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */ 76 + #define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */ 75 77 76 78 /* Other features, Linux-defined mapping, word 3 */ 77 79 /* This range is used for feature bits which conflict or are synthesized */ 78 - #define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */ 79 - #define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */ 80 - #define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */ 81 - #define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */ 82 - /* cpu types for specific tunings: */ 83 - #define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */ 84 - #define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */ 85 - #define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */ 86 - #define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */ 87 - #define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */ 88 - #define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */ 89 - #define X86_FEATURE_ART ( 3*32+10) /* Platform has always running timer (ART) */ 90 - #define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */ 91 - #define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */ 92 - #define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */ 93 - #define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */ 94 - #define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */ 95 - #define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */ 96 - #define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */ 97 - #define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */ 98 - #define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */ 99 - #define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */ 100 - #define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */ 101 - #define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */ 102 - #define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */ 103 - #define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */ 104 - #define X86_FEATURE_CPUID ( 3*32+25) /* CPU has CPUID instruction itself */ 105 - #define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */ 106 - #define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */ 107 - #define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */ 108 - #define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */ 109 - #define X86_FEATURE_TSC_KNOWN_FREQ ( 3*32+31) /* TSC has known frequency */ 80 + #define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */ 81 + #define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */ 82 + #define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */ 83 + #define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */ 110 84 111 - /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */ 112 - #define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */ 113 - #define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */ 114 - #define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */ 115 - #define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */ 116 - #define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */ 117 - #define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */ 118 - #define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */ 119 - #define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */ 120 - #define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */ 121 - #define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */ 122 - #define X86_FEATURE_CID ( 4*32+10) /* Context ID */ 123 - #define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */ 124 - #define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */ 125 - #define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */ 126 - #define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */ 127 - #define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */ 128 - #define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */ 129 - #define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */ 130 - #define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */ 131 - #define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */ 132 - #define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */ 133 - #define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */ 134 - #define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */ 135 - #define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */ 136 - #define X86_FEATURE_AES ( 4*32+25) /* AES instructions */ 137 - #define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */ 138 - #define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */ 139 - #define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */ 140 - #define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */ 141 - #define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */ 142 - #define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */ 85 + /* CPU types for specific tunings: */ 86 + #define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */ 87 + #define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */ 88 + #define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */ 89 + #define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */ 90 + #define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */ 91 + #define X86_FEATURE_UP ( 3*32+ 9) /* SMP kernel running on UP */ 92 + #define X86_FEATURE_ART ( 3*32+10) /* Always running timer (ART) */ 93 + #define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */ 94 + #define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */ 95 + #define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */ 96 + #define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in IA32 userspace */ 97 + #define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in IA32 userspace */ 98 + #define X86_FEATURE_REP_GOOD ( 3*32+16) /* REP microcode works well */ 99 + #define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" MFENCE synchronizes RDTSC */ 100 + #define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" LFENCE synchronizes RDTSC */ 101 + #define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */ 102 + #define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */ 103 + #define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */ 104 + #define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* CPU topology enum extensions */ 105 + #define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */ 106 + #define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */ 107 + #define X86_FEATURE_CPUID ( 3*32+25) /* CPU has CPUID instruction itself */ 108 + #define X86_FEATURE_EXTD_APICID ( 3*32+26) /* Extended APICID (8 bits) */ 109 + #define X86_FEATURE_AMD_DCM ( 3*32+27) /* AMD multi-node processor */ 110 + #define X86_FEATURE_APERFMPERF ( 3*32+28) /* P-State hardware coordination feedback capability (APERF/MPERF MSRs) */ 111 + #define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */ 112 + #define X86_FEATURE_TSC_KNOWN_FREQ ( 3*32+31) /* TSC has known frequency */ 113 + 114 + /* Intel-defined CPU features, CPUID level 0x00000001 (ECX), word 4 */ 115 + #define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */ 116 + #define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */ 117 + #define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */ 118 + #define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" MONITOR/MWAIT support */ 119 + #define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL-qualified (filtered) Debug Store */ 120 + #define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */ 121 + #define X86_FEATURE_SMX ( 4*32+ 6) /* Safer Mode eXtensions */ 122 + #define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */ 123 + #define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */ 124 + #define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */ 125 + #define X86_FEATURE_CID ( 4*32+10) /* Context ID */ 126 + #define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */ 127 + #define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */ 128 + #define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B instruction */ 129 + #define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */ 130 + #define X86_FEATURE_PDCM ( 4*32+15) /* Perf/Debug Capabilities MSR */ 131 + #define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */ 132 + #define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */ 133 + #define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */ 134 + #define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */ 135 + #define X86_FEATURE_X2APIC ( 4*32+21) /* X2APIC */ 136 + #define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */ 137 + #define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */ 138 + #define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* TSC deadline timer */ 139 + #define X86_FEATURE_AES ( 4*32+25) /* AES instructions */ 140 + #define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV instructions */ 141 + #define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE instruction enabled in the OS */ 142 + #define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */ 143 + #define X86_FEATURE_F16C ( 4*32+29) /* 16-bit FP conversions */ 144 + #define X86_FEATURE_RDRAND ( 4*32+30) /* RDRAND instruction */ 145 + #define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */ 143 146 144 147 /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */ 145 - #define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */ 146 - #define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */ 147 - #define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */ 148 - #define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */ 149 - #define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */ 150 - #define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */ 151 - #define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */ 152 - #define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */ 153 - #define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */ 154 - #define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */ 148 + #define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */ 149 + #define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */ 150 + #define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */ 151 + #define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */ 152 + #define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */ 153 + #define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */ 154 + #define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */ 155 + #define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */ 156 + #define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */ 157 + #define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */ 155 158 156 - /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */ 157 - #define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */ 158 - #define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */ 159 - #define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */ 160 - #define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */ 161 - #define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */ 162 - #define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */ 163 - #define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */ 164 - #define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */ 165 - #define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */ 166 - #define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */ 167 - #define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */ 168 - #define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */ 169 - #define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */ 170 - #define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */ 171 - #define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */ 172 - #define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */ 173 - #define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */ 174 - #define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */ 175 - #define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */ 176 - #define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */ 177 - #define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */ 178 - #define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */ 179 - #define X86_FEATURE_BPEXT (6*32+26) /* data breakpoint extension */ 180 - #define X86_FEATURE_PTSC ( 6*32+27) /* performance time-stamp counter */ 181 - #define X86_FEATURE_PERFCTR_LLC ( 6*32+28) /* Last Level Cache performance counter extensions */ 182 - #define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX) */ 159 + /* More extended AMD flags: CPUID level 0x80000001, ECX, word 6 */ 160 + #define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */ 161 + #define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */ 162 + #define X86_FEATURE_SVM ( 6*32+ 2) /* Secure Virtual Machine */ 163 + #define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */ 164 + #define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */ 165 + #define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */ 166 + #define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */ 167 + #define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */ 168 + #define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */ 169 + #define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */ 170 + #define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */ 171 + #define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */ 172 + #define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */ 173 + #define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */ 174 + #define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */ 175 + #define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */ 176 + #define X86_FEATURE_TCE ( 6*32+17) /* Translation Cache Extension */ 177 + #define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */ 178 + #define X86_FEATURE_TBM ( 6*32+21) /* Trailing Bit Manipulations */ 179 + #define X86_FEATURE_TOPOEXT ( 6*32+22) /* Topology extensions CPUID leafs */ 180 + #define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* Core performance counter extensions */ 181 + #define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */ 182 + #define X86_FEATURE_BPEXT ( 6*32+26) /* Data breakpoint extension */ 183 + #define X86_FEATURE_PTSC ( 6*32+27) /* Performance time-stamp counter */ 184 + #define X86_FEATURE_PERFCTR_LLC ( 6*32+28) /* Last Level Cache performance counter extensions */ 185 + #define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX instructions) */ 183 186 184 187 /* 185 188 * Auxiliary flags: Linux defined - For features scattered in various ··· 190 187 * 191 188 * Reuse free bits when adding new feature flags! 192 189 */ 193 - #define X86_FEATURE_RING3MWAIT ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT */ 194 - #define X86_FEATURE_CPUID_FAULT ( 7*32+ 1) /* Intel CPUID faulting */ 195 - #define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */ 196 - #define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */ 197 - #define X86_FEATURE_CAT_L3 ( 7*32+ 4) /* Cache Allocation Technology L3 */ 198 - #define X86_FEATURE_CAT_L2 ( 7*32+ 5) /* Cache Allocation Technology L2 */ 199 - #define X86_FEATURE_CDP_L3 ( 7*32+ 6) /* Code and Data Prioritization L3 */ 190 + #define X86_FEATURE_RING3MWAIT ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT instructions */ 191 + #define X86_FEATURE_CPUID_FAULT ( 7*32+ 1) /* Intel CPUID faulting */ 192 + #define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */ 193 + #define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */ 194 + #define X86_FEATURE_CAT_L3 ( 7*32+ 4) /* Cache Allocation Technology L3 */ 195 + #define X86_FEATURE_CAT_L2 ( 7*32+ 5) /* Cache Allocation Technology L2 */ 196 + #define X86_FEATURE_CDP_L3 ( 7*32+ 6) /* Code and Data Prioritization L3 */ 200 197 201 - #define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */ 202 - #define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */ 203 - #define X86_FEATURE_SME ( 7*32+10) /* AMD Secure Memory Encryption */ 198 + #define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */ 199 + #define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */ 200 + #define X86_FEATURE_SME ( 7*32+10) /* AMD Secure Memory Encryption */ 204 201 205 - #define X86_FEATURE_INTEL_PPIN ( 7*32+14) /* Intel Processor Inventory Number */ 206 - #define X86_FEATURE_INTEL_PT ( 7*32+15) /* Intel Processor Trace */ 207 - #define X86_FEATURE_AVX512_4VNNIW (7*32+16) /* AVX-512 Neural Network Instructions */ 208 - #define X86_FEATURE_AVX512_4FMAPS (7*32+17) /* AVX-512 Multiply Accumulation Single precision */ 202 + #define X86_FEATURE_INTEL_PPIN ( 7*32+14) /* Intel Processor Inventory Number */ 203 + #define X86_FEATURE_INTEL_PT ( 7*32+15) /* Intel Processor Trace */ 204 + #define X86_FEATURE_AVX512_4VNNIW ( 7*32+16) /* AVX-512 Neural Network Instructions */ 205 + #define X86_FEATURE_AVX512_4FMAPS ( 7*32+17) /* AVX-512 Multiply Accumulation Single precision */ 209 206 210 - #define X86_FEATURE_MBA ( 7*32+18) /* Memory Bandwidth Allocation */ 207 + #define X86_FEATURE_MBA ( 7*32+18) /* Memory Bandwidth Allocation */ 211 208 212 209 /* Virtualization flags: Linux defined, word 8 */ 213 - #define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */ 214 - #define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */ 215 - #define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */ 216 - #define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */ 217 - #define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */ 210 + #define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */ 211 + #define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */ 212 + #define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */ 213 + #define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */ 214 + #define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */ 218 215 219 - #define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer vmmcall to vmcall */ 220 - #define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */ 216 + #define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer VMMCALL to VMCALL */ 217 + #define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */ 221 218 222 219 223 - /* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */ 224 - #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/ 225 - #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */ 226 - #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ 227 - #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ 228 - #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ 229 - #define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */ 230 - #define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */ 231 - #define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */ 232 - #define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */ 233 - #define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */ 234 - #define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */ 235 - #define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */ 236 - #define X86_FEATURE_RDT_A ( 9*32+15) /* Resource Director Technology Allocation */ 237 - #define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */ 238 - #define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */ 239 - #define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */ 240 - #define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */ 241 - #define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */ 242 - #define X86_FEATURE_AVX512IFMA ( 9*32+21) /* AVX-512 Integer Fused Multiply-Add instructions */ 243 - #define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */ 244 - #define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */ 245 - #define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */ 246 - #define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */ 247 - #define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */ 248 - #define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */ 249 - #define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */ 250 - #define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */ 220 + /* Intel-defined CPU features, CPUID level 0x00000007:0 (EBX), word 9 */ 221 + #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* RDFSBASE, WRFSBASE, RDGSBASE, WRGSBASE instructions*/ 222 + #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3B */ 223 + #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ 224 + #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ 225 + #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ 226 + #define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */ 227 + #define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */ 228 + #define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB instructions */ 229 + #define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */ 230 + #define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */ 231 + #define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */ 232 + #define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */ 233 + #define X86_FEATURE_RDT_A ( 9*32+15) /* Resource Director Technology Allocation */ 234 + #define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */ 235 + #define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */ 236 + #define X86_FEATURE_RDSEED ( 9*32+18) /* RDSEED instruction */ 237 + #define X86_FEATURE_ADX ( 9*32+19) /* ADCX and ADOX instructions */ 238 + #define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */ 239 + #define X86_FEATURE_AVX512IFMA ( 9*32+21) /* AVX-512 Integer Fused Multiply-Add instructions */ 240 + #define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */ 241 + #define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */ 242 + #define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */ 243 + #define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */ 244 + #define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */ 245 + #define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */ 246 + #define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */ 247 + #define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */ 251 248 252 - /* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */ 253 - #define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */ 254 - #define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */ 255 - #define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */ 256 - #define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */ 249 + /* Extended state features, CPUID level 0x0000000d:1 (EAX), word 10 */ 250 + #define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT instruction */ 251 + #define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC instruction */ 252 + #define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 instruction */ 253 + #define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS instructions */ 257 254 258 - /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (edx), word 11 */ 259 - #define X86_FEATURE_CQM_LLC (11*32+ 1) /* LLC QoS if 1 */ 255 + /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (EDX), word 11 */ 256 + #define X86_FEATURE_CQM_LLC (11*32+ 1) /* LLC QoS if 1 */ 260 257 261 - /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (edx), word 12 */ 262 - #define X86_FEATURE_CQM_OCCUP_LLC (12*32+ 0) /* LLC occupancy monitoring if 1 */ 263 - #define X86_FEATURE_CQM_MBM_TOTAL (12*32+ 1) /* LLC Total MBM monitoring */ 264 - #define X86_FEATURE_CQM_MBM_LOCAL (12*32+ 2) /* LLC Local MBM monitoring */ 258 + /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (EDX), word 12 */ 259 + #define X86_FEATURE_CQM_OCCUP_LLC (12*32+ 0) /* LLC occupancy monitoring */ 260 + #define X86_FEATURE_CQM_MBM_TOTAL (12*32+ 1) /* LLC Total MBM monitoring */ 261 + #define X86_FEATURE_CQM_MBM_LOCAL (12*32+ 2) /* LLC Local MBM monitoring */ 265 262 266 - /* AMD-defined CPU features, CPUID level 0x80000008 (ebx), word 13 */ 267 - #define X86_FEATURE_CLZERO (13*32+0) /* CLZERO instruction */ 268 - #define X86_FEATURE_IRPERF (13*32+1) /* Instructions Retired Count */ 263 + /* AMD-defined CPU features, CPUID level 0x80000008 (EBX), word 13 */ 264 + #define X86_FEATURE_CLZERO (13*32+ 0) /* CLZERO instruction */ 265 + #define X86_FEATURE_IRPERF (13*32+ 1) /* Instructions Retired Count */ 269 266 270 - /* Thermal and Power Management Leaf, CPUID level 0x00000006 (eax), word 14 */ 271 - #define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */ 272 - #define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */ 273 - #define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */ 274 - #define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */ 275 - #define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */ 276 - #define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */ 277 - #define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */ 278 - #define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */ 279 - #define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */ 280 - #define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */ 267 + /* Thermal and Power Management Leaf, CPUID level 0x00000006 (EAX), word 14 */ 268 + #define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */ 269 + #define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */ 270 + #define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */ 271 + #define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */ 272 + #define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */ 273 + #define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */ 274 + #define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */ 275 + #define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */ 276 + #define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */ 277 + #define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */ 281 278 282 - /* AMD SVM Feature Identification, CPUID level 0x8000000a (edx), word 15 */ 283 - #define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */ 284 - #define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */ 285 - #define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */ 286 - #define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */ 287 - #define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */ 288 - #define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */ 289 - #define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */ 290 - #define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */ 291 - #define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */ 292 - #define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */ 293 - #define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */ 294 - #define X86_FEATURE_V_VMSAVE_VMLOAD (15*32+15) /* Virtual VMSAVE VMLOAD */ 295 - #define X86_FEATURE_VGIF (15*32+16) /* Virtual GIF */ 279 + /* AMD SVM Feature Identification, CPUID level 0x8000000a (EDX), word 15 */ 280 + #define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */ 281 + #define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */ 282 + #define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */ 283 + #define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */ 284 + #define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */ 285 + #define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */ 286 + #define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */ 287 + #define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */ 288 + #define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */ 289 + #define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */ 290 + #define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */ 291 + #define X86_FEATURE_V_VMSAVE_VMLOAD (15*32+15) /* Virtual VMSAVE VMLOAD */ 292 + #define X86_FEATURE_VGIF (15*32+16) /* Virtual GIF */ 296 293 297 - /* Intel-defined CPU features, CPUID level 0x00000007:0 (ecx), word 16 */ 298 - #define X86_FEATURE_AVX512VBMI (16*32+ 1) /* AVX512 Vector Bit Manipulation instructions*/ 299 - #define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */ 300 - #define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */ 301 - #define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW */ 302 - #define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */ 303 - #define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */ 294 + /* Intel-defined CPU features, CPUID level 0x00000007:0 (ECX), word 16 */ 295 + #define X86_FEATURE_AVX512VBMI (16*32+ 1) /* AVX512 Vector Bit Manipulation instructions*/ 296 + #define X86_FEATURE_UMIP (16*32+ 2) /* User Mode Instruction Protection */ 297 + #define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */ 298 + #define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */ 299 + #define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */ 300 + #define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */ 301 + #define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */ 302 + #define X86_FEATURE_VPCLMULQDQ (16*32+10) /* Carry-Less Multiplication Double Quadword */ 303 + #define X86_FEATURE_AVX512_VNNI (16*32+11) /* Vector Neural Network Instructions */ 304 + #define X86_FEATURE_AVX512_BITALG (16*32+12) /* Support for VPOPCNT[B,W] and VPSHUF-BITQMB instructions */ 305 + #define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW */ 306 + #define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */ 307 + #define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */ 304 308 305 - /* AMD-defined CPU features, CPUID level 0x80000007 (ebx), word 17 */ 306 - #define X86_FEATURE_OVERFLOW_RECOV (17*32+0) /* MCA overflow recovery support */ 307 - #define X86_FEATURE_SUCCOR (17*32+1) /* Uncorrectable error containment and recovery */ 308 - #define X86_FEATURE_SMCA (17*32+3) /* Scalable MCA */ 309 + /* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ 310 + #define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ 311 + #define X86_FEATURE_SUCCOR (17*32+ 1) /* Uncorrectable error containment and recovery */ 312 + #define X86_FEATURE_SMCA (17*32+ 3) /* Scalable MCA */ 309 313 310 314 /* 311 315 * BUG word(s) 312 316 */ 313 - #define X86_BUG(x) (NCAPINTS*32 + (x)) 317 + #define X86_BUG(x) (NCAPINTS*32 + (x)) 314 318 315 - #define X86_BUG_F00F X86_BUG(0) /* Intel F00F */ 316 - #define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */ 317 - #define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */ 318 - #define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */ 319 - #define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */ 320 - #define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */ 321 - #define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */ 322 - #define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */ 323 - #define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */ 319 + #define X86_BUG_F00F X86_BUG(0) /* Intel F00F */ 320 + #define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */ 321 + #define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */ 322 + #define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */ 323 + #define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */ 324 + #define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */ 325 + #define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */ 326 + #define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */ 327 + #define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */ 324 328 #ifdef CONFIG_X86_32 325 329 /* 326 330 * 64-bit kernels don't use X86_BUG_ESPFIX. Make the define conditional 327 331 * to avoid confusion. 328 332 */ 329 - #define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */ 333 + #define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */ 330 334 #endif 331 - #define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */ 332 - #define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */ 333 - #define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */ 334 - #define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */ 335 + #define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */ 336 + #define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */ 337 + #define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */ 338 + #define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */ 339 + 335 340 #endif /* _ASM_X86_CPUFEATURES_H */
+7 -1
tools/arch/x86/include/asm/disabled-features.h
··· 16 16 # define DISABLE_MPX (1<<(X86_FEATURE_MPX & 31)) 17 17 #endif 18 18 19 + #ifdef CONFIG_X86_INTEL_UMIP 20 + # define DISABLE_UMIP 0 21 + #else 22 + # define DISABLE_UMIP (1<<(X86_FEATURE_UMIP & 31)) 23 + #endif 24 + 19 25 #ifdef CONFIG_X86_64 20 26 # define DISABLE_VME (1<<(X86_FEATURE_VME & 31)) 21 27 # define DISABLE_K6_MTRR (1<<(X86_FEATURE_K6_MTRR & 31)) ··· 69 63 #define DISABLED_MASK13 0 70 64 #define DISABLED_MASK14 0 71 65 #define DISABLED_MASK15 0 72 - #define DISABLED_MASK16 (DISABLE_PKU|DISABLE_OSPKE|DISABLE_LA57) 66 + #define DISABLED_MASK16 (DISABLE_PKU|DISABLE_OSPKE|DISABLE_LA57|DISABLE_UMIP) 73 67 #define DISABLED_MASK17 0 74 68 #define DISABLED_MASK_CHECK BUILD_BUG_ON_ZERO(NCAPINTS != 18) 75 69