Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

ARM: at91: remove mach/at91_ramc.h and mach/at91rm9200_mc.h

mach/at91_ramc.h and mach/at91rm9200_mc.h aren't necessary anymore, remove them.

Signed-off-by: Alexandre Belloni <alexandre.belloni@free-electrons.com>
Acked-by: Nicolas Ferre <nicolas.ferre@atmel.com>

+13 -149
-3
arch/arm/mach-at91/Makefile
··· 1 1 # 2 2 # Makefile for the linux kernel. 3 3 # 4 - ccflags-$(CONFIG_ARCH_MULTIPLATFORM) := -I$(srctree)/$(src)/include 5 - asflags-$(CONFIG_ARCH_MULTIPLATFORM) := -I$(srctree)/$(src)/include 6 - 7 4 obj-y := soc.o 8 5 9 6 # CPU-specific support
-28
arch/arm/mach-at91/include/mach/at91_ramc.h
··· 1 - /* 2 - * Header file for the Atmel RAM Controller 3 - * 4 - * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> 5 - * 6 - * Under GPLv2 only 7 - */ 8 - 9 - #ifndef __AT91_RAMC_H__ 10 - #define __AT91_RAMC_H__ 11 - 12 - #ifndef __ASSEMBLY__ 13 - extern void __iomem *at91_ramc_base[]; 14 - 15 - #define at91_ramc_read(id, field) \ 16 - __raw_readl(at91_ramc_base[id] + field) 17 - 18 - #define at91_ramc_write(id, field, value) \ 19 - __raw_writel(value, at91_ramc_base[id] + field) 20 - #else 21 - .extern at91_ramc_base 22 - #endif 23 - 24 - #include <linux/mfd/syscon/atmel-mc.h> 25 - #include <soc/at91/at91sam9_ddrsdr.h> 26 - #include <soc/at91/at91sam9_sdramc.h> 27 - 28 - #endif /* __AT91_RAMC_H__ */
-116
arch/arm/mach-at91/include/mach/at91rm9200_mc.h
··· 1 - /* 2 - * arch/arm/mach-at91/include/mach/at91rm9200_mc.h 3 - * 4 - * Copyright (C) 2005 Ivan Kokshaysky 5 - * Copyright (C) SAN People 6 - * 7 - * Memory Controllers (MC, EBI, SMC, SDRAMC, BFC) - System peripherals registers. 8 - * Based on AT91RM9200 datasheet revision E. 9 - * 10 - * This program is free software; you can redistribute it and/or modify 11 - * it under the terms of the GNU General Public License as published by 12 - * the Free Software Foundation; either version 2 of the License, or 13 - * (at your option) any later version. 14 - */ 15 - 16 - #ifndef AT91RM9200_MC_H 17 - #define AT91RM9200_MC_H 18 - 19 - /* Memory Controller */ 20 - #define AT91_MC_RCR 0x00 /* MC Remap Control Register */ 21 - #define AT91_MC_RCB (1 << 0) /* Remap Command Bit */ 22 - 23 - #define AT91_MC_ASR 0x04 /* MC Abort Status Register */ 24 - #define AT91_MC_UNADD (1 << 0) /* Undefined Address Abort Status */ 25 - #define AT91_MC_MISADD (1 << 1) /* Misaligned Address Abort Status */ 26 - #define AT91_MC_ABTSZ (3 << 8) /* Abort Size Status */ 27 - #define AT91_MC_ABTSZ_BYTE (0 << 8) 28 - #define AT91_MC_ABTSZ_HALFWORD (1 << 8) 29 - #define AT91_MC_ABTSZ_WORD (2 << 8) 30 - #define AT91_MC_ABTTYP (3 << 10) /* Abort Type Status */ 31 - #define AT91_MC_ABTTYP_DATAREAD (0 << 10) 32 - #define AT91_MC_ABTTYP_DATAWRITE (1 << 10) 33 - #define AT91_MC_ABTTYP_FETCH (2 << 10) 34 - #define AT91_MC_MST0 (1 << 16) /* ARM920T Abort Source */ 35 - #define AT91_MC_MST1 (1 << 17) /* PDC Abort Source */ 36 - #define AT91_MC_MST2 (1 << 18) /* UHP Abort Source */ 37 - #define AT91_MC_MST3 (1 << 19) /* EMAC Abort Source */ 38 - #define AT91_MC_SVMST0 (1 << 24) /* Saved ARM920T Abort Source */ 39 - #define AT91_MC_SVMST1 (1 << 25) /* Saved PDC Abort Source */ 40 - #define AT91_MC_SVMST2 (1 << 26) /* Saved UHP Abort Source */ 41 - #define AT91_MC_SVMST3 (1 << 27) /* Saved EMAC Abort Source */ 42 - 43 - #define AT91_MC_AASR 0x08 /* MC Abort Address Status Register */ 44 - 45 - #define AT91_MC_MPR 0x0c /* MC Master Priority Register */ 46 - #define AT91_MPR_MSTP0 (7 << 0) /* ARM920T Priority */ 47 - #define AT91_MPR_MSTP1 (7 << 4) /* PDC Priority */ 48 - #define AT91_MPR_MSTP2 (7 << 8) /* UHP Priority */ 49 - #define AT91_MPR_MSTP3 (7 << 12) /* EMAC Priority */ 50 - 51 - /* External Bus Interface (EBI) registers */ 52 - #define AT91_EBI_CSA 0x60 /* Chip Select Assignment Register */ 53 - #define AT91_EBI_CS0A (1 << 0) /* Chip Select 0 Assignment */ 54 - #define AT91_EBI_CS0A_SMC (0 << 0) 55 - #define AT91_EBI_CS0A_BFC (1 << 0) 56 - #define AT91_EBI_CS1A (1 << 1) /* Chip Select 1 Assignment */ 57 - #define AT91_EBI_CS1A_SMC (0 << 1) 58 - #define AT91_EBI_CS1A_SDRAMC (1 << 1) 59 - #define AT91_EBI_CS3A (1 << 3) /* Chip Select 2 Assignment */ 60 - #define AT91_EBI_CS3A_SMC (0 << 3) 61 - #define AT91_EBI_CS3A_SMC_SMARTMEDIA (1 << 3) 62 - #define AT91_EBI_CS4A (1 << 4) /* Chip Select 3 Assignment */ 63 - #define AT91_EBI_CS4A_SMC (0 << 4) 64 - #define AT91_EBI_CS4A_SMC_COMPACTFLASH (1 << 4) 65 - #define AT91_EBI_CFGR (AT91_MC + 0x64) /* Configuration Register */ 66 - #define AT91_EBI_DBPUC (1 << 0) /* Data Bus Pull-Up Configuration */ 67 - 68 - /* Static Memory Controller (SMC) registers */ 69 - #define AT91_SMC_CSR(n) (0x70 + ((n) * 4)) /* SMC Chip Select Register */ 70 - #define AT91_SMC_NWS (0x7f << 0) /* Number of Wait States */ 71 - #define AT91_SMC_NWS_(x) ((x) << 0) 72 - #define AT91_SMC_WSEN (1 << 7) /* Wait State Enable */ 73 - #define AT91_SMC_TDF (0xf << 8) /* Data Float Time */ 74 - #define AT91_SMC_TDF_(x) ((x) << 8) 75 - #define AT91_SMC_BAT (1 << 12) /* Byte Access Type */ 76 - #define AT91_SMC_DBW (3 << 13) /* Data Bus Width */ 77 - #define AT91_SMC_DBW_16 (1 << 13) 78 - #define AT91_SMC_DBW_8 (2 << 13) 79 - #define AT91_SMC_DPR (1 << 15) /* Data Read Protocol */ 80 - #define AT91_SMC_ACSS (3 << 16) /* Address to Chip Select Setup */ 81 - #define AT91_SMC_ACSS_STD (0 << 16) 82 - #define AT91_SMC_ACSS_1 (1 << 16) 83 - #define AT91_SMC_ACSS_2 (2 << 16) 84 - #define AT91_SMC_ACSS_3 (3 << 16) 85 - #define AT91_SMC_RWSETUP (7 << 24) /* Read & Write Signal Time Setup */ 86 - #define AT91_SMC_RWSETUP_(x) ((x) << 24) 87 - #define AT91_SMC_RWHOLD (7 << 28) /* Read & Write Signal Hold Time */ 88 - #define AT91_SMC_RWHOLD_(x) ((x) << 28) 89 - 90 - /* Burst Flash Controller register */ 91 - #define AT91_BFC_MR 0xc0 /* Mode Register */ 92 - #define AT91_BFC_BFCOM (3 << 0) /* Burst Flash Controller Operating Mode */ 93 - #define AT91_BFC_BFCOM_DISABLED (0 << 0) 94 - #define AT91_BFC_BFCOM_ASYNC (1 << 0) 95 - #define AT91_BFC_BFCOM_BURST (2 << 0) 96 - #define AT91_BFC_BFCC (3 << 2) /* Burst Flash Controller Clock */ 97 - #define AT91_BFC_BFCC_MCK (1 << 2) 98 - #define AT91_BFC_BFCC_DIV2 (2 << 2) 99 - #define AT91_BFC_BFCC_DIV4 (3 << 2) 100 - #define AT91_BFC_AVL (0xf << 4) /* Address Valid Latency */ 101 - #define AT91_BFC_PAGES (7 << 8) /* Page Size */ 102 - #define AT91_BFC_PAGES_NO_PAGE (0 << 8) 103 - #define AT91_BFC_PAGES_16 (1 << 8) 104 - #define AT91_BFC_PAGES_32 (2 << 8) 105 - #define AT91_BFC_PAGES_64 (3 << 8) 106 - #define AT91_BFC_PAGES_128 (4 << 8) 107 - #define AT91_BFC_PAGES_256 (5 << 8) 108 - #define AT91_BFC_PAGES_512 (6 << 8) 109 - #define AT91_BFC_PAGES_1024 (7 << 8) 110 - #define AT91_BFC_OEL (3 << 12) /* Output Enable Latency */ 111 - #define AT91_BFC_BAAEN (1 << 16) /* Burst Address Advance Enable */ 112 - #define AT91_BFC_BFOEH (1 << 17) /* Burst Flash Output Enable Handling */ 113 - #define AT91_BFC_MUXEN (1 << 18) /* Multiplexed Bus Enable */ 114 - #define AT91_BFC_RDYEN (1 << 19) /* Ready Enable Mode */ 115 - 116 - #endif
+13 -1
arch/arm/mach-at91/pm.h
··· 13 13 14 14 #include <asm/proc-fns.h> 15 15 16 - #include <mach/at91_ramc.h> 16 + #include <linux/mfd/syscon/atmel-mc.h> 17 + #include <soc/at91/at91sam9_ddrsdr.h> 18 + #include <soc/at91/at91sam9_sdramc.h> 19 + 20 + #ifndef __ASSEMBLY__ 21 + extern void __iomem *at91_ramc_base[]; 22 + 23 + #define at91_ramc_read(id, field) \ 24 + __raw_readl(at91_ramc_base[id] + field) 25 + 26 + #define at91_ramc_write(id, field, value) \ 27 + __raw_writel(value, at91_ramc_base[id] + field) 28 + #endif 17 29 18 30 #define AT91_MEMCTRL_MC 0 19 31 #define AT91_MEMCTRL_SDRAMC 1
-1
arch/arm/mach-at91/pm_suspend.S
··· 13 13 */ 14 14 #include <linux/linkage.h> 15 15 #include <linux/clk/at91_pmc.h> 16 - #include <mach/at91_ramc.h> 17 16 #include "pm.h" 18 17 19 18 #define SRAMC_SELF_FRESH_ACTIVE 0x01