Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

drm/i915/pps: split out PPS regs to a separate file

Clean up i915_reg.h by splitting out PPS regs to
display/intel_pps_regs.h.

Signed-off-by: Jani Nikula <jani.nikula@intel.com>
Reviewed-by: Nirmoy Das <nirmoy.das@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/80d66ee6d7e56153a0ab25640ac2dad239b1ef6e.1678973282.git.jani.nikula@intel.com

+83 -67
+1
drivers/gpu/drm/i915/display/intel_display_power.c
··· 19 19 #include "intel_mchbar_regs.h" 20 20 #include "intel_pch_refclk.h" 21 21 #include "intel_pcode.h" 22 + #include "intel_pps_regs.h" 22 23 #include "intel_snps_phy.h" 23 24 #include "skl_watermark.h" 24 25 #include "vlv_sideband.h"
+1
drivers/gpu/drm/i915/display/intel_dsi_vbt.c
··· 46 46 #include "intel_dsi.h" 47 47 #include "intel_dsi_vbt.h" 48 48 #include "intel_gmbus_regs.h" 49 + #include "intel_pps_regs.h" 49 50 #include "vlv_dsi.h" 50 51 #include "vlv_dsi_regs.h" 51 52 #include "vlv_sideband.h"
+1
drivers/gpu/drm/i915/display/intel_lvds.c
··· 51 51 #include "intel_lvds.h" 52 52 #include "intel_lvds_regs.h" 53 53 #include "intel_panel.h" 54 + #include "intel_pps_regs.h" 54 55 55 56 /* Private structure for the integrated LVDS support */ 56 57 struct intel_lvds_pps {
+1
drivers/gpu/drm/i915/display/intel_pps.c
··· 15 15 #include "intel_lvds.h" 16 16 #include "intel_lvds_regs.h" 17 17 #include "intel_pps.h" 18 + #include "intel_pps_regs.h" 18 19 #include "intel_quirks.h" 19 20 20 21 static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
+78
drivers/gpu/drm/i915/display/intel_pps_regs.h
··· 1 + /* SPDX-License-Identifier: MIT */ 2 + /* 3 + * Copyright © 2023 Intel Corporation 4 + */ 5 + 6 + #ifndef __INTEL_PPS_REGS_H__ 7 + #define __INTEL_PPS_REGS_H__ 8 + 9 + #include "intel_display_reg_defs.h" 10 + 11 + /* Panel power sequencing */ 12 + #define PPS_BASE 0x61200 13 + #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 14 + #define PCH_PPS_BASE 0xC7200 15 + 16 + #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->display.pps.mmio_base - \ 17 + PPS_BASE + (reg) + \ 18 + (pps_idx) * 0x100) 19 + 20 + #define _PP_STATUS 0x61200 21 + #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 22 + #define PP_ON REG_BIT(31) 23 + /* 24 + * Indicates that all dependencies of the panel are on: 25 + * 26 + * - PLL enabled 27 + * - pipe enabled 28 + * - LVDS/DVOB/DVOC on 29 + */ 30 + #define PP_READY REG_BIT(30) 31 + #define PP_SEQUENCE_MASK REG_GENMASK(29, 28) 32 + #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0) 33 + #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1) 34 + #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2) 35 + #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27) 36 + #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0) 37 + #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0) 38 + #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1) 39 + #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2) 40 + #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3) 41 + #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8) 42 + #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9) 43 + #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa) 44 + #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb) 45 + #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf) 46 + 47 + #define _PP_CONTROL 0x61204 48 + #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 49 + #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16) 50 + #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd) 51 + #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4) 52 + #define EDP_FORCE_VDD REG_BIT(3) 53 + #define EDP_BLC_ENABLE REG_BIT(2) 54 + #define PANEL_POWER_RESET REG_BIT(1) 55 + #define PANEL_POWER_ON REG_BIT(0) 56 + 57 + #define _PP_ON_DELAYS 0x61208 58 + #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 59 + #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30) 60 + #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0) 61 + #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1) 62 + #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2) 63 + #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3) 64 + #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port) 65 + #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16) 66 + #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0) 67 + 68 + #define _PP_OFF_DELAYS 0x6120C 69 + #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 70 + #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16) 71 + #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0) 72 + 73 + #define _PP_DIVISOR 0x61210 74 + #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 75 + #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8) 76 + #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0) 77 + 78 + #endif /* __INTEL_PPS_REGS_H__ */
+1
drivers/gpu/drm/i915/gvt/handlers.c
··· 45 45 #include "display/intel_dmc_regs.h" 46 46 #include "display/intel_dpio_phy.h" 47 47 #include "display/intel_fbc.h" 48 + #include "display/intel_pps_regs.h" 48 49 #include "display/vlv_dsi_pll_regs.h" 49 50 #include "gt/intel_gt_regs.h" 50 51
-67
drivers/gpu/drm/i915/i915_reg.h
··· 2557 2557 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 2558 2558 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 2559 2559 2560 - /* Panel power sequencing */ 2561 - #define PPS_BASE 0x61200 2562 - #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 2563 - #define PCH_PPS_BASE 0xC7200 2564 - 2565 - #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->display.pps.mmio_base - \ 2566 - PPS_BASE + (reg) + \ 2567 - (pps_idx) * 0x100) 2568 - 2569 - #define _PP_STATUS 0x61200 2570 - #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 2571 - #define PP_ON REG_BIT(31) 2572 - /* 2573 - * Indicates that all dependencies of the panel are on: 2574 - * 2575 - * - PLL enabled 2576 - * - pipe enabled 2577 - * - LVDS/DVOB/DVOC on 2578 - */ 2579 - #define PP_READY REG_BIT(30) 2580 - #define PP_SEQUENCE_MASK REG_GENMASK(29, 28) 2581 - #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0) 2582 - #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1) 2583 - #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2) 2584 - #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27) 2585 - #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0) 2586 - #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0) 2587 - #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1) 2588 - #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2) 2589 - #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3) 2590 - #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8) 2591 - #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9) 2592 - #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa) 2593 - #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb) 2594 - #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf) 2595 - 2596 - #define _PP_CONTROL 0x61204 2597 - #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 2598 - #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16) 2599 - #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd) 2600 - #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4) 2601 - #define EDP_FORCE_VDD REG_BIT(3) 2602 - #define EDP_BLC_ENABLE REG_BIT(2) 2603 - #define PANEL_POWER_RESET REG_BIT(1) 2604 - #define PANEL_POWER_ON REG_BIT(0) 2605 - 2606 - #define _PP_ON_DELAYS 0x61208 2607 - #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 2608 - #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30) 2609 - #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0) 2610 - #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1) 2611 - #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2) 2612 - #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3) 2613 - #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port) 2614 - #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16) 2615 - #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0) 2616 - 2617 - #define _PP_OFF_DELAYS 0x6120C 2618 - #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 2619 - #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16) 2620 - #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0) 2621 - 2622 - #define _PP_DIVISOR 0x61210 2623 - #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 2624 - #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8) 2625 - #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0) 2626 - 2627 2560 /* Panel fitting */ 2628 2561 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230) 2629 2562 #define PFIT_ENABLE (1 << 31)