···6363 default XTENSA_VARIANT_FSF64646565config XTENSA_VARIANT_FSF6666- bool "fsf"6666+ bool "fsf - default (not generic) configuration"6767+6868+config XTENSA_VARIANT_DC232B6969+ bool "dc232b - Diamond 232L Standard Core Rev.B (LE)"7070+ help7171+ This variant refers to Tensilica's Diamond 232L Standard core Rev.B (LE).6772endchoice68736974config MMU
+1
arch/xtensa/Makefile
···1414# (Use VAR=<xtensa_config> to use another default compiler.)15151616variant-$(CONFIG_XTENSA_VARIANT_FSF) := fsf1717+variant-$(CONFIG_XTENSA_VARIANT_DC232B) := dc232b1718variant-$(CONFIG_XTENSA_VARIANT_LINUX_CUSTOM) := custom18191920VARIANT = $(variant-y)
+424
include/asm-xtensa/variant-dc232b/core.h
···11+/*22+ * Xtensa processor core configuration information.33+ *44+ * This file is subject to the terms and conditions of the GNU General Public55+ * License. See the file "COPYING" in the main directory of this archive66+ * for more details.77+ *88+ * Copyright (c) 1999-2007 Tensilica Inc.99+ */1010+1111+#ifndef _XTENSA_CORE_CONFIGURATION_H1212+#define _XTENSA_CORE_CONFIGURATION_H1313+1414+1515+/****************************************************************************1616+ Parameters Useful for Any Code, USER or PRIVILEGED1717+ ****************************************************************************/1818+1919+/*2020+ * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is2121+ * configured, and a value of 0 otherwise. These macros are always defined.2222+ */2323+2424+2525+/*----------------------------------------------------------------------2626+ ISA2727+ ----------------------------------------------------------------------*/2828+2929+#define XCHAL_HAVE_BE 0 /* big-endian byte ordering */3030+#define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */3131+#define XCHAL_NUM_AREGS 32 /* num of physical addr regs */3232+#define XCHAL_NUM_AREGS_LOG2 5 /* log2(XCHAL_NUM_AREGS) */3333+#define XCHAL_MAX_INSTRUCTION_SIZE 3 /* max instr bytes (3..8) */3434+#define XCHAL_HAVE_DEBUG 1 /* debug option */3535+#define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */3636+#define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */3737+#define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */3838+#define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */3939+#define XCHAL_HAVE_SEXT 1 /* SEXT instruction */4040+#define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */4141+#define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */4242+#define XCHAL_HAVE_MUL32 1 /* MULL instruction */4343+#define XCHAL_HAVE_MUL32_HIGH 0 /* MULUH/MULSH instructions */4444+#define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */4545+#define XCHAL_HAVE_L32R 1 /* L32R instruction */4646+#define XCHAL_HAVE_ABSOLUTE_LITERALS 1 /* non-PC-rel (extended) L32R */4747+#define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */4848+#define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */4949+#define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */5050+#define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */5151+#define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */5252+#define XCHAL_HAVE_ABS 1 /* ABS instruction */5353+/*#define XCHAL_HAVE_POPC 0*/ /* POPC instruction */5454+/*#define XCHAL_HAVE_CRC 0*/ /* CRC instruction */5555+#define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */5656+#define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */5757+#define XCHAL_HAVE_SPECULATION 0 /* speculation */5858+#define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */5959+#define XCHAL_NUM_CONTEXTS 1 /* */6060+#define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */6161+#define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */6262+#define XCHAL_HAVE_PRID 1 /* processor ID register */6363+#define XCHAL_HAVE_THREADPTR 1 /* THREADPTR register */6464+#define XCHAL_HAVE_BOOLEANS 0 /* boolean registers */6565+#define XCHAL_HAVE_CP 1 /* CPENABLE reg (coprocessor) */6666+#define XCHAL_CP_MAXCFG 8 /* max allowed cp id plus one */6767+#define XCHAL_HAVE_MAC16 1 /* MAC16 package */6868+#define XCHAL_HAVE_VECTORFPU2005 0 /* vector floating-point pkg */6969+#define XCHAL_HAVE_FP 0 /* floating point pkg */7070+#define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */7171+#define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */7272+#define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */7373+7474+7575+/*----------------------------------------------------------------------7676+ MISC7777+ ----------------------------------------------------------------------*/7878+7979+#define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */8080+#define XCHAL_INST_FETCH_WIDTH 4 /* instr-fetch width in bytes */8181+#define XCHAL_DATA_WIDTH 4 /* data width in bytes */8282+/* In T1050, applies to selected core load and store instructions (see ISA): */8383+#define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */8484+#define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/8585+8686+#define XCHAL_SW_VERSION 701001 /* sw version of this header */8787+8888+#define XCHAL_CORE_ID "dc232b" /* alphanum core name8989+ (CoreID) set in the Xtensa9090+ Processor Generator */9191+9292+#define XCHAL_CORE_DESCRIPTION "Diamond 232L Standard Core Rev.B (LE)"9393+#define XCHAL_BUILD_UNIQUE_ID 0x0000BEEF /* 22-bit sw build ID */9494+9595+/*9696+ * These definitions describe the hardware targeted by this software.9797+ */9898+#define XCHAL_HW_CONFIGID0 0xC56307FE /* ConfigID hi 32 bits*/9999+#define XCHAL_HW_CONFIGID1 0x0D40BEEF /* ConfigID lo 32 bits*/100100+#define XCHAL_HW_VERSION_NAME "LX2.1.1" /* full version name */101101+#define XCHAL_HW_VERSION_MAJOR 2210 /* major ver# of targeted hw */102102+#define XCHAL_HW_VERSION_MINOR 1 /* minor ver# of targeted hw */103103+#define XCHAL_HW_VERSION 221001 /* major*100+minor */104104+#define XCHAL_HW_REL_LX2 1105105+#define XCHAL_HW_REL_LX2_1 1106106+#define XCHAL_HW_REL_LX2_1_1 1107107+#define XCHAL_HW_CONFIGID_RELIABLE 1108108+/* If software targets a *range* of hardware versions, these are the bounds: */109109+#define XCHAL_HW_MIN_VERSION_MAJOR 2210 /* major v of earliest tgt hw */110110+#define XCHAL_HW_MIN_VERSION_MINOR 1 /* minor v of earliest tgt hw */111111+#define XCHAL_HW_MIN_VERSION 221001 /* earliest targeted hw */112112+#define XCHAL_HW_MAX_VERSION_MAJOR 2210 /* major v of latest tgt hw */113113+#define XCHAL_HW_MAX_VERSION_MINOR 1 /* minor v of latest tgt hw */114114+#define XCHAL_HW_MAX_VERSION 221001 /* latest targeted hw */115115+116116+117117+/*----------------------------------------------------------------------118118+ CACHE119119+ ----------------------------------------------------------------------*/120120+121121+#define XCHAL_ICACHE_LINESIZE 32 /* I-cache line size in bytes */122122+#define XCHAL_DCACHE_LINESIZE 32 /* D-cache line size in bytes */123123+#define XCHAL_ICACHE_LINEWIDTH 5 /* log2(I line size in bytes) */124124+#define XCHAL_DCACHE_LINEWIDTH 5 /* log2(D line size in bytes) */125125+126126+#define XCHAL_ICACHE_SIZE 16384 /* I-cache size in bytes or 0 */127127+#define XCHAL_DCACHE_SIZE 16384 /* D-cache size in bytes or 0 */128128+129129+#define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */130130+131131+132132+133133+134134+/****************************************************************************135135+ Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code136136+ ****************************************************************************/137137+138138+139139+#ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY140140+141141+/*----------------------------------------------------------------------142142+ CACHE143143+ ----------------------------------------------------------------------*/144144+145145+#define XCHAL_HAVE_PIF 1 /* any outbound PIF present */146146+147147+/* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */148148+149149+/* Number of cache sets in log2(lines per way): */150150+#define XCHAL_ICACHE_SETWIDTH 7151151+#define XCHAL_DCACHE_SETWIDTH 7152152+153153+/* Cache set associativity (number of ways): */154154+#define XCHAL_ICACHE_WAYS 4155155+#define XCHAL_DCACHE_WAYS 4156156+157157+/* Cache features: */158158+#define XCHAL_ICACHE_LINE_LOCKABLE 1159159+#define XCHAL_DCACHE_LINE_LOCKABLE 1160160+#define XCHAL_ICACHE_ECC_PARITY 0161161+#define XCHAL_DCACHE_ECC_PARITY 0162162+163163+/* Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits): */164164+#define XCHAL_CA_BITS 4165165+166166+167167+/*----------------------------------------------------------------------168168+ INTERNAL I/D RAM/ROMs and XLMI169169+ ----------------------------------------------------------------------*/170170+171171+#define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */172172+#define XCHAL_NUM_INSTRAM 0 /* number of core instr. RAMs */173173+#define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */174174+#define XCHAL_NUM_DATARAM 0 /* number of core data RAMs */175175+#define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/176176+#define XCHAL_NUM_XLMI 0 /* number of core XLMI ports */177177+178178+179179+/*----------------------------------------------------------------------180180+ INTERRUPTS and TIMERS181181+ ----------------------------------------------------------------------*/182182+183183+#define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */184184+#define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */185185+#define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */186186+#define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */187187+#define XCHAL_NUM_TIMERS 3 /* number of CCOMPAREn regs */188188+#define XCHAL_NUM_INTERRUPTS 22 /* number of interrupts */189189+#define XCHAL_NUM_INTERRUPTS_LOG2 5 /* ceil(log2(NUM_INTERRUPTS)) */190190+#define XCHAL_NUM_EXTINTERRUPTS 17 /* num of external interrupts */191191+#define XCHAL_NUM_INTLEVELS 6 /* number of interrupt levels192192+ (not including level zero) */193193+#define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */194194+ /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */195195+196196+/* Masks of interrupts at each interrupt level: */197197+#define XCHAL_INTLEVEL1_MASK 0x001F80FF198198+#define XCHAL_INTLEVEL2_MASK 0x00000100199199+#define XCHAL_INTLEVEL3_MASK 0x00200E00200200+#define XCHAL_INTLEVEL4_MASK 0x00001000201201+#define XCHAL_INTLEVEL5_MASK 0x00002000202202+#define XCHAL_INTLEVEL6_MASK 0x00000000203203+#define XCHAL_INTLEVEL7_MASK 0x00004000204204+205205+/* Masks of interrupts at each range 1..n of interrupt levels: */206206+#define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF207207+#define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF208208+#define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF209209+#define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF210210+#define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF211211+#define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF212212+#define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF213213+214214+/* Level of each interrupt: */215215+#define XCHAL_INT0_LEVEL 1216216+#define XCHAL_INT1_LEVEL 1217217+#define XCHAL_INT2_LEVEL 1218218+#define XCHAL_INT3_LEVEL 1219219+#define XCHAL_INT4_LEVEL 1220220+#define XCHAL_INT5_LEVEL 1221221+#define XCHAL_INT6_LEVEL 1222222+#define XCHAL_INT7_LEVEL 1223223+#define XCHAL_INT8_LEVEL 2224224+#define XCHAL_INT9_LEVEL 3225225+#define XCHAL_INT10_LEVEL 3226226+#define XCHAL_INT11_LEVEL 3227227+#define XCHAL_INT12_LEVEL 4228228+#define XCHAL_INT13_LEVEL 5229229+#define XCHAL_INT14_LEVEL 7230230+#define XCHAL_INT15_LEVEL 1231231+#define XCHAL_INT16_LEVEL 1232232+#define XCHAL_INT17_LEVEL 1233233+#define XCHAL_INT18_LEVEL 1234234+#define XCHAL_INT19_LEVEL 1235235+#define XCHAL_INT20_LEVEL 1236236+#define XCHAL_INT21_LEVEL 3237237+#define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */238238+#define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */239239+#define XCHAL_NMILEVEL 7 /* NMI "level" (for use with240240+ EXCSAVE/EPS/EPC_n, RFI n) */241241+242242+/* Type of each interrupt: */243243+#define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL244244+#define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL245245+#define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL246246+#define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL247247+#define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL248248+#define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL249249+#define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER250250+#define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE251251+#define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL252252+#define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL253253+#define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER254254+#define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE255255+#define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL256256+#define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER257257+#define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI258258+#define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE259259+#define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE260260+#define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE261261+#define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE262262+#define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE263263+#define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE264264+#define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE265265+266266+/* Masks of interrupts for each type of interrupt: */267267+#define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000268268+#define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880269269+#define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000270270+#define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F271271+#define XCHAL_INTTYPE_MASK_TIMER 0x00002440272272+#define XCHAL_INTTYPE_MASK_NMI 0x00004000273273+#define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000274274+275275+/* Interrupt numbers assigned to specific interrupt sources: */276276+#define XCHAL_TIMER0_INTERRUPT 6 /* CCOMPARE0 */277277+#define XCHAL_TIMER1_INTERRUPT 10 /* CCOMPARE1 */278278+#define XCHAL_TIMER2_INTERRUPT 13 /* CCOMPARE2 */279279+#define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED280280+#define XCHAL_NMI_INTERRUPT 14 /* non-maskable interrupt */281281+282282+/* Interrupt numbers for levels at which only one interrupt is configured: */283283+#define XCHAL_INTLEVEL2_NUM 8284284+#define XCHAL_INTLEVEL4_NUM 12285285+#define XCHAL_INTLEVEL5_NUM 13286286+#define XCHAL_INTLEVEL7_NUM 14287287+/* (There are many interrupts each at level(s) 1, 3.) */288288+289289+290290+/*291291+ * External interrupt vectors/levels.292292+ * These macros describe how Xtensa processor interrupt numbers293293+ * (as numbered internally, eg. in INTERRUPT and INTENABLE registers)294294+ * map to external BInterrupt<n> pins, for those interrupts295295+ * configured as external (level-triggered, edge-triggered, or NMI).296296+ * See the Xtensa processor databook for more details.297297+ */298298+299299+/* Core interrupt numbers mapped to each EXTERNAL interrupt number: */300300+#define XCHAL_EXTINT0_NUM 0 /* (intlevel 1) */301301+#define XCHAL_EXTINT1_NUM 1 /* (intlevel 1) */302302+#define XCHAL_EXTINT2_NUM 2 /* (intlevel 1) */303303+#define XCHAL_EXTINT3_NUM 3 /* (intlevel 1) */304304+#define XCHAL_EXTINT4_NUM 4 /* (intlevel 1) */305305+#define XCHAL_EXTINT5_NUM 5 /* (intlevel 1) */306306+#define XCHAL_EXTINT6_NUM 8 /* (intlevel 2) */307307+#define XCHAL_EXTINT7_NUM 9 /* (intlevel 3) */308308+#define XCHAL_EXTINT8_NUM 12 /* (intlevel 4) */309309+#define XCHAL_EXTINT9_NUM 14 /* (intlevel 7) */310310+#define XCHAL_EXTINT10_NUM 15 /* (intlevel 1) */311311+#define XCHAL_EXTINT11_NUM 16 /* (intlevel 1) */312312+#define XCHAL_EXTINT12_NUM 17 /* (intlevel 1) */313313+#define XCHAL_EXTINT13_NUM 18 /* (intlevel 1) */314314+#define XCHAL_EXTINT14_NUM 19 /* (intlevel 1) */315315+#define XCHAL_EXTINT15_NUM 20 /* (intlevel 1) */316316+#define XCHAL_EXTINT16_NUM 21 /* (intlevel 3) */317317+318318+319319+/*----------------------------------------------------------------------320320+ EXCEPTIONS and VECTORS321321+ ----------------------------------------------------------------------*/322322+323323+#define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture324324+ number: 1 == XEA1 (old)325325+ 2 == XEA2 (new)326326+ 0 == XEAX (extern) */327327+#define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */328328+#define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */329329+#define XCHAL_HAVE_XEAX 0 /* External Exception Arch. */330330+#define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */331331+#define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */332332+#define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */333333+#define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */334334+#define XCHAL_VECBASE_RESET_VADDR 0xD0000000 /* VECBASE reset value */335335+#define XCHAL_VECBASE_RESET_PADDR 0x00000000336336+#define XCHAL_RESET_VECBASE_OVERLAP 0337337+338338+#define XCHAL_RESET_VECTOR0_VADDR 0xFE000000339339+#define XCHAL_RESET_VECTOR0_PADDR 0xFE000000340340+#define XCHAL_RESET_VECTOR1_VADDR 0xD8000500341341+#define XCHAL_RESET_VECTOR1_PADDR 0x00000500342342+#define XCHAL_RESET_VECTOR_VADDR 0xFE000000343343+#define XCHAL_RESET_VECTOR_PADDR 0xFE000000344344+#define XCHAL_USER_VECOFS 0x00000340345345+#define XCHAL_USER_VECTOR_VADDR 0xD0000340346346+#define XCHAL_USER_VECTOR_PADDR 0x00000340347347+#define XCHAL_KERNEL_VECOFS 0x00000300348348+#define XCHAL_KERNEL_VECTOR_VADDR 0xD0000300349349+#define XCHAL_KERNEL_VECTOR_PADDR 0x00000300350350+#define XCHAL_DOUBLEEXC_VECOFS 0x000003C0351351+#define XCHAL_DOUBLEEXC_VECTOR_VADDR 0xD00003C0352352+#define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x000003C0353353+#define XCHAL_WINDOW_OF4_VECOFS 0x00000000354354+#define XCHAL_WINDOW_UF4_VECOFS 0x00000040355355+#define XCHAL_WINDOW_OF8_VECOFS 0x00000080356356+#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0357357+#define XCHAL_WINDOW_OF12_VECOFS 0x00000100358358+#define XCHAL_WINDOW_UF12_VECOFS 0x00000140359359+#define XCHAL_WINDOW_VECTORS_VADDR 0xD0000000360360+#define XCHAL_WINDOW_VECTORS_PADDR 0x00000000361361+#define XCHAL_INTLEVEL2_VECOFS 0x00000180362362+#define XCHAL_INTLEVEL2_VECTOR_VADDR 0xD0000180363363+#define XCHAL_INTLEVEL2_VECTOR_PADDR 0x00000180364364+#define XCHAL_INTLEVEL3_VECOFS 0x000001C0365365+#define XCHAL_INTLEVEL3_VECTOR_VADDR 0xD00001C0366366+#define XCHAL_INTLEVEL3_VECTOR_PADDR 0x000001C0367367+#define XCHAL_INTLEVEL4_VECOFS 0x00000200368368+#define XCHAL_INTLEVEL4_VECTOR_VADDR 0xD0000200369369+#define XCHAL_INTLEVEL4_VECTOR_PADDR 0x00000200370370+#define XCHAL_INTLEVEL5_VECOFS 0x00000240371371+#define XCHAL_INTLEVEL5_VECTOR_VADDR 0xD0000240372372+#define XCHAL_INTLEVEL5_VECTOR_PADDR 0x00000240373373+#define XCHAL_INTLEVEL6_VECOFS 0x00000280374374+#define XCHAL_INTLEVEL6_VECTOR_VADDR 0xD0000280375375+#define XCHAL_INTLEVEL6_VECTOR_PADDR 0x00000280376376+#define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS377377+#define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR378378+#define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR379379+#define XCHAL_NMI_VECOFS 0x000002C0380380+#define XCHAL_NMI_VECTOR_VADDR 0xD00002C0381381+#define XCHAL_NMI_VECTOR_PADDR 0x000002C0382382+#define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS383383+#define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR384384+#define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR385385+386386+387387+/*----------------------------------------------------------------------388388+ DEBUG389389+ ----------------------------------------------------------------------*/390390+391391+#define XCHAL_HAVE_OCD 1 /* OnChipDebug option */392392+#define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */393393+#define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */394394+#define XCHAL_HAVE_OCD_DIR_ARRAY 1 /* faster OCD option */395395+396396+397397+/*----------------------------------------------------------------------398398+ MMU399399+ ----------------------------------------------------------------------*/400400+401401+/* See core-matmap.h header file for more details. */402402+403403+#define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */404404+#define XCHAL_HAVE_SPANNING_WAY 0 /* one way maps I+D 4GB vaddr */405405+#define XCHAL_HAVE_IDENTITY_MAP 0 /* vaddr == paddr always */406406+#define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */407407+#define XCHAL_HAVE_MIMIC_CACHEATTR 0 /* region protection */408408+#define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */409409+#define XCHAL_HAVE_PTP_MMU 1 /* full MMU (with page table410410+ [autorefill] and protection)411411+ usable for an MMU-based OS */412412+/* If none of the above last 4 are set, it's a custom TLB configuration. */413413+#define XCHAL_ITLB_ARF_ENTRIES_LOG2 2 /* log2(autorefill way size) */414414+#define XCHAL_DTLB_ARF_ENTRIES_LOG2 2 /* log2(autorefill way size) */415415+416416+#define XCHAL_MMU_ASID_BITS 8 /* number of bits in ASIDs */417417+#define XCHAL_MMU_RINGS 4 /* number of rings (1..4) */418418+#define XCHAL_MMU_RING_BITS 2 /* num of bits in RING field */419419+420420+#endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */421421+422422+423423+#endif /* _XTENSA_CORE_CONFIGURATION_H */424424+
+122
include/asm-xtensa/variant-dc232b/tie-asm.h
···11+/*22+ * This header file contains assembly-language definitions (assembly33+ * macros, etc.) for this specific Xtensa processor's TIE extensions44+ * and options. It is customized to this Xtensa processor configuration.55+ *66+ * This file is subject to the terms and conditions of the GNU General Public77+ * License. See the file "COPYING" in the main directory of this archive88+ * for more details.99+ *1010+ * Copyright (C) 1999-2007 Tensilica Inc.1111+ */1212+1313+#ifndef _XTENSA_CORE_TIE_ASM_H1414+#define _XTENSA_CORE_TIE_ASM_H1515+1616+/* Selection parameter values for save-area save/restore macros: */1717+/* Option vs. TIE: */1818+#define XTHAL_SAS_TIE 0x0001 /* custom extension or coprocessor */1919+#define XTHAL_SAS_OPT 0x0002 /* optional (and not a coprocessor) */2020+/* Whether used automatically by compiler: */2121+#define XTHAL_SAS_NOCC 0x0004 /* not used by compiler w/o special opts/code */2222+#define XTHAL_SAS_CC 0x0008 /* used by compiler without special opts/code */2323+/* ABI handling across function calls: */2424+#define XTHAL_SAS_CALR 0x0010 /* caller-saved */2525+#define XTHAL_SAS_CALE 0x0020 /* callee-saved */2626+#define XTHAL_SAS_GLOB 0x0040 /* global across function calls (in thread) */2727+/* Misc */2828+#define XTHAL_SAS_ALL 0xFFFF /* include all default NCP contents */2929+3030+3131+3232+/* Macro to save all non-coprocessor (extra) custom TIE and optional state3333+ * (not including zero-overhead loop registers).3434+ * Save area ptr (clobbered): ptr (1 byte aligned)3535+ * Scratch regs (clobbered): at1..at4 (only first XCHAL_NCP_NUM_ATMPS needed)3636+ */3737+ .macro xchal_ncp_store ptr at1 at2 at3 at4 continue=0 ofs=-1 select=XTHAL_SAS_ALL3838+ xchal_sa_start \continue, \ofs3939+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_CC | XTHAL_SAS_CALR) & ~\select4040+ xchal_sa_align \ptr, 0, 1024-8, 4, 44141+ rsr \at1, ACCLO // MAC16 accumulator4242+ rsr \at2, ACCHI4343+ s32i \at1, \ptr, .Lxchal_ofs_ + 04444+ s32i \at2, \ptr, .Lxchal_ofs_ + 44545+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 84646+ .endif4747+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_NOCC | XTHAL_SAS_CALR) & ~\select4848+ xchal_sa_align \ptr, 0, 1024-16, 4, 44949+ rsr \at1, M0 // MAC16 registers5050+ rsr \at2, M15151+ s32i \at1, \ptr, .Lxchal_ofs_ + 05252+ s32i \at2, \ptr, .Lxchal_ofs_ + 45353+ rsr \at1, M25454+ rsr \at2, M35555+ s32i \at1, \ptr, .Lxchal_ofs_ + 85656+ s32i \at2, \ptr, .Lxchal_ofs_ + 125757+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 165858+ .endif5959+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_NOCC | XTHAL_SAS_CALR) & ~\select6060+ xchal_sa_align \ptr, 0, 1024-4, 4, 46161+ rsr \at1, SCOMPARE1 // conditional store option6262+ s32i \at1, \ptr, .Lxchal_ofs_ + 06363+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 46464+ .endif6565+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_CC | XTHAL_SAS_GLOB) & ~\select6666+ xchal_sa_align \ptr, 0, 1024-4, 4, 46767+ rur \at1, THREADPTR // threadptr option6868+ s32i \at1, \ptr, .Lxchal_ofs_ + 06969+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 47070+ .endif7171+ .endm // xchal_ncp_store7272+7373+/* Macro to save all non-coprocessor (extra) custom TIE and optional state7474+ * (not including zero-overhead loop registers).7575+ * Save area ptr (clobbered): ptr (1 byte aligned)7676+ * Scratch regs (clobbered): at1..at4 (only first XCHAL_NCP_NUM_ATMPS needed)7777+ */7878+ .macro xchal_ncp_load ptr at1 at2 at3 at4 continue=0 ofs=-1 select=XTHAL_SAS_ALL7979+ xchal_sa_start \continue, \ofs8080+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_CC | XTHAL_SAS_CALR) & ~\select8181+ xchal_sa_align \ptr, 0, 1024-8, 4, 48282+ l32i \at1, \ptr, .Lxchal_ofs_ + 08383+ l32i \at2, \ptr, .Lxchal_ofs_ + 48484+ wsr \at1, ACCLO // MAC16 accumulator8585+ wsr \at2, ACCHI8686+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 88787+ .endif8888+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_NOCC | XTHAL_SAS_CALR) & ~\select8989+ xchal_sa_align \ptr, 0, 1024-16, 4, 49090+ l32i \at1, \ptr, .Lxchal_ofs_ + 09191+ l32i \at2, \ptr, .Lxchal_ofs_ + 49292+ wsr \at1, M0 // MAC16 registers9393+ wsr \at2, M19494+ l32i \at1, \ptr, .Lxchal_ofs_ + 89595+ l32i \at2, \ptr, .Lxchal_ofs_ + 129696+ wsr \at1, M29797+ wsr \at2, M39898+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 169999+ .endif100100+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_NOCC | XTHAL_SAS_CALR) & ~\select101101+ xchal_sa_align \ptr, 0, 1024-4, 4, 4102102+ l32i \at1, \ptr, .Lxchal_ofs_ + 0103103+ wsr \at1, SCOMPARE1 // conditional store option104104+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 4105105+ .endif106106+ .ifeq (XTHAL_SAS_OPT | XTHAL_SAS_CC | XTHAL_SAS_GLOB) & ~\select107107+ xchal_sa_align \ptr, 0, 1024-4, 4, 4108108+ l32i \at1, \ptr, .Lxchal_ofs_ + 0109109+ wur \at1, THREADPTR // threadptr option110110+ .set .Lxchal_ofs_, .Lxchal_ofs_ + 4111111+ .endif112112+ .endm // xchal_ncp_load113113+114114+115115+116116+#define XCHAL_NCP_NUM_ATMPS 2117117+118118+119119+#define XCHAL_SA_NUM_ATMPS 2120120+121121+#endif /*_XTENSA_CORE_TIE_ASM_H*/122122+
+131
include/asm-xtensa/variant-dc232b/tie.h
···11+/*22+ * This header file describes this specific Xtensa processor's TIE extensions33+ * that extend basic Xtensa core functionality. It is customized to this44+ * Xtensa processor configuration.55+ *66+ * This file is subject to the terms and conditions of the GNU General Public77+ * License. See the file "COPYING" in the main directory of this archive88+ * for more details.99+ *1010+ * Copyright (C) 1999-2007 Tensilica Inc.1111+ */1212+1313+#ifndef _XTENSA_CORE_TIE_H1414+#define _XTENSA_CORE_TIE_H1515+1616+#define XCHAL_CP_NUM 1 /* number of coprocessors */1717+#define XCHAL_CP_MAX 8 /* max CP ID + 1 (0 if none) */1818+#define XCHAL_CP_MASK 0x80 /* bitmask of all CPs by ID */1919+#define XCHAL_CP_PORT_MASK 0x80 /* bitmask of only port CPs */2020+2121+/* Basic parameters of each coprocessor: */2222+#define XCHAL_CP7_NAME "XTIOP"2323+#define XCHAL_CP7_IDENT XTIOP2424+#define XCHAL_CP7_SA_SIZE 0 /* size of state save area */2525+#define XCHAL_CP7_SA_ALIGN 1 /* min alignment of save area */2626+#define XCHAL_CP_ID_XTIOP 7 /* coprocessor ID (0..7) */2727+2828+/* Filler info for unassigned coprocessors, to simplify arrays etc: */2929+#define XCHAL_CP0_SA_SIZE 03030+#define XCHAL_CP0_SA_ALIGN 13131+#define XCHAL_CP1_SA_SIZE 03232+#define XCHAL_CP1_SA_ALIGN 13333+#define XCHAL_CP2_SA_SIZE 03434+#define XCHAL_CP2_SA_ALIGN 13535+#define XCHAL_CP3_SA_SIZE 03636+#define XCHAL_CP3_SA_ALIGN 13737+#define XCHAL_CP4_SA_SIZE 03838+#define XCHAL_CP4_SA_ALIGN 13939+#define XCHAL_CP5_SA_SIZE 04040+#define XCHAL_CP5_SA_ALIGN 14141+#define XCHAL_CP6_SA_SIZE 04242+#define XCHAL_CP6_SA_ALIGN 14343+4444+/* Save area for non-coprocessor optional and custom (TIE) state: */4545+#define XCHAL_NCP_SA_SIZE 324646+#define XCHAL_NCP_SA_ALIGN 44747+4848+/* Total save area for optional and custom state (NCP + CPn): */4949+#define XCHAL_TOTAL_SA_SIZE 32 /* with 16-byte align padding */5050+#define XCHAL_TOTAL_SA_ALIGN 4 /* actual minimum alignment */5151+5252+/*5353+ * Detailed contents of save areas.5454+ * NOTE: caller must define the XCHAL_SA_REG macro (not defined here)5555+ * before expanding the XCHAL_xxx_SA_LIST() macros.5656+ *5757+ * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize,5858+ * dbnum,base,regnum,bitsz,gapsz,reset,x...)5959+ *6060+ * s = passed from XCHAL_*_LIST(s), eg. to select how to expand6161+ * ccused = set if used by compiler without special options or code6262+ * abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global)6363+ * kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg)6464+ * opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg)6565+ * name = lowercase reg name (no quotes)6666+ * galign = group byte alignment (power of 2) (galign >= align)6767+ * align = register byte alignment (power of 2)6868+ * asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz)6969+ * (not including any pad bytes required to galign this or next reg)7070+ * dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>)7171+ * base = reg shortname w/o index (or sr=special, ur=TIE user reg)7272+ * regnum = reg index in regfile, or special/TIE-user reg number7373+ * bitsz = number of significant bits (regfile width, or ur/sr mask bits)7474+ * gapsz = intervening bits, if bitsz bits not stored contiguously7575+ * (padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize)7676+ * reset = register reset value (or 0 if undefined at reset)7777+ * x = reserved for future use (0 until then)7878+ *7979+ * To filter out certain registers, e.g. to expand only the non-global8080+ * registers used by the compiler, you can do something like this:8181+ *8282+ * #define XCHAL_SA_REG(s,ccused,p...) SELCC##ccused(p)8383+ * #define SELCC0(p...)8484+ * #define SELCC1(abikind,p...) SELAK##abikind(p)8585+ * #define SELAK0(p...) REG(p)8686+ * #define SELAK1(p...) REG(p)8787+ * #define SELAK2(p...)8888+ * #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \8989+ * ...what you want to expand...9090+ */9191+9292+#define XCHAL_NCP_SA_NUM 89393+#define XCHAL_NCP_SA_LIST(s) \9494+ XCHAL_SA_REG(s,1,0,0,1, acclo, 4, 4, 4,0x0210, sr,16 , 32,0,0,0) \9595+ XCHAL_SA_REG(s,1,0,0,1, acchi, 4, 4, 4,0x0211, sr,17 , 8,0,0,0) \9696+ XCHAL_SA_REG(s,0,0,0,1, m0, 4, 4, 4,0x0220, sr,32 , 32,0,0,0) \9797+ XCHAL_SA_REG(s,0,0,0,1, m1, 4, 4, 4,0x0221, sr,33 , 32,0,0,0) \9898+ XCHAL_SA_REG(s,0,0,0,1, m2, 4, 4, 4,0x0222, sr,34 , 32,0,0,0) \9999+ XCHAL_SA_REG(s,0,0,0,1, m3, 4, 4, 4,0x0223, sr,35 , 32,0,0,0) \100100+ XCHAL_SA_REG(s,0,0,0,1, scompare1, 4, 4, 4,0x020C, sr,12 , 32,0,0,0) \101101+ XCHAL_SA_REG(s,1,2,1,1, threadptr, 4, 4, 4,0x03E7, ur,231, 32,0,0,0)102102+103103+#define XCHAL_CP0_SA_NUM 0104104+#define XCHAL_CP0_SA_LIST(s) /* empty */105105+106106+#define XCHAL_CP1_SA_NUM 0107107+#define XCHAL_CP1_SA_LIST(s) /* empty */108108+109109+#define XCHAL_CP2_SA_NUM 0110110+#define XCHAL_CP2_SA_LIST(s) /* empty */111111+112112+#define XCHAL_CP3_SA_NUM 0113113+#define XCHAL_CP3_SA_LIST(s) /* empty */114114+115115+#define XCHAL_CP4_SA_NUM 0116116+#define XCHAL_CP4_SA_LIST(s) /* empty */117117+118118+#define XCHAL_CP5_SA_NUM 0119119+#define XCHAL_CP5_SA_LIST(s) /* empty */120120+121121+#define XCHAL_CP6_SA_NUM 0122122+#define XCHAL_CP6_SA_LIST(s) /* empty */123123+124124+#define XCHAL_CP7_SA_NUM 0125125+#define XCHAL_CP7_SA_LIST(s) /* empty */126126+127127+/* Byte length of instruction from its first nibble (op0 field), per FLIX. */128128+#define XCHAL_OP0_FORMAT_LENGTHS 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3129129+130130+#endif /*_XTENSA_CORE_TIE_H*/131131+