Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux

PCI: designware: Use of_pci_get_host_bridge_resources() to parse DT

Use the new of_pci_get_host_bridge_resources() API in place of the PCI OF
DT parser.

[bhelgaas: changelog]
Tested-by: James Morse <james.morse@arm.com>
Tested-by: Gabriel Fernandez <gabriel.fernandez@st.com>
Tested-by: Minghuan Lian <Minghuan.Lian@freescale.com>
Signed-off-by: Zhou Wang <wangzhou1@hisilicon.com>
Signed-off-by: Gabriele Paoloni <gabriele.paoloni@huawei.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
Acked-by: Pratyush Anand <pratyush.anand@gmail.com>

authored by

Zhou Wang and committed by
Bjorn Helgaas
0021d22b 9cdce1cd

+53 -60
+1 -1
drivers/pci/host/pci-keystone-dw.c
··· 322 322 void ks_dw_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie) 323 323 { 324 324 struct pcie_port *pp = &ks_pcie->pp; 325 - u32 start = pp->mem.start, end = pp->mem.end; 325 + u32 start = pp->mem->start, end = pp->mem->end; 326 326 int i, tr_size; 327 327 328 328 /* Disable BARs for inbound access */
+46 -53
drivers/pci/host/pcie-designware.c
··· 414 414 { 415 415 struct device_node *np = pp->dev->of_node; 416 416 struct platform_device *pdev = to_platform_device(pp->dev); 417 - struct of_pci_range range; 418 - struct of_pci_range_parser parser; 419 417 struct resource *cfg_res; 420 418 u32 val; 421 419 int i, ret; 420 + LIST_HEAD(res); 421 + struct resource_entry *win; 422 422 423 423 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config"); 424 424 if (cfg_res) { ··· 430 430 dev_err(pp->dev, "missing *config* reg space\n"); 431 431 } 432 432 433 - if (of_pci_range_parser_init(&parser, np)) { 434 - dev_err(pp->dev, "missing ranges property\n"); 435 - return -EINVAL; 436 - } 433 + ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base); 434 + if (ret) 435 + return ret; 437 436 438 437 /* Get the I/O and memory ranges from DT */ 439 - for_each_of_pci_range(&parser, &range) { 440 - unsigned long restype = range.flags & IORESOURCE_TYPE_BITS; 441 - 442 - if (restype == IORESOURCE_IO) { 443 - of_pci_range_to_resource(&range, np, &pp->io); 444 - pp->io.name = "I/O"; 445 - pp->io.start = max_t(resource_size_t, 446 - PCIBIOS_MIN_IO, 447 - range.pci_addr + global_io_offset); 448 - pp->io.end = min_t(resource_size_t, 449 - IO_SPACE_LIMIT, 450 - range.pci_addr + range.size 451 - + global_io_offset - 1); 452 - pp->io_size = resource_size(&pp->io); 453 - pp->io_bus_addr = range.pci_addr; 454 - pp->io_base = range.cpu_addr; 455 - pp->io_base_tmp = range.cpu_addr; 438 + resource_list_for_each_entry(win, &res) { 439 + switch (resource_type(win->res)) { 440 + case IORESOURCE_IO: 441 + pp->io = win->res; 442 + pp->io->name = "I/O"; 443 + pp->io_size = resource_size(pp->io); 444 + pp->io_bus_addr = pp->io->start - win->offset; 445 + pp->io->start = max_t(resource_size_t, PCIBIOS_MIN_IO, 446 + pp->io_bus_addr + 447 + global_io_offset); 448 + pp->io->end = min_t(resource_size_t, IO_SPACE_LIMIT, 449 + pp->io_bus_addr + pp->io_size + 450 + global_io_offset - 1); 451 + pp->io_base = pp->io->start; 452 + pp->io_base_tmp = pp->io->start; 453 + break; 454 + case IORESOURCE_MEM: 455 + pp->mem = win->res; 456 + pp->mem->name = "MEM"; 457 + pp->mem_size = resource_size(pp->mem); 458 + pp->mem_bus_addr = pp->mem->start - win->offset; 459 + break; 460 + case 0: 461 + pp->cfg = win->res; 462 + pp->cfg0_size = resource_size(pp->cfg)/2; 463 + pp->cfg1_size = resource_size(pp->cfg)/2; 464 + pp->cfg0_base = pp->cfg->start; 465 + pp->cfg1_base = pp->cfg->start + pp->cfg0_size; 466 + break; 467 + case IORESOURCE_BUS: 468 + pp->busn = win->res; 469 + break; 470 + default: 471 + continue; 456 472 } 457 - if (restype == IORESOURCE_MEM) { 458 - of_pci_range_to_resource(&range, np, &pp->mem); 459 - pp->mem.name = "MEM"; 460 - pp->mem_size = resource_size(&pp->mem); 461 - pp->mem_bus_addr = range.pci_addr; 462 - } 463 - if (restype == 0) { 464 - of_pci_range_to_resource(&range, np, &pp->cfg); 465 - pp->cfg0_size = resource_size(&pp->cfg)/2; 466 - pp->cfg1_size = resource_size(&pp->cfg)/2; 467 - pp->cfg0_base = pp->cfg.start; 468 - pp->cfg1_base = pp->cfg.start + pp->cfg0_size; 469 - } 470 - } 471 - 472 - ret = of_pci_parse_bus_range(np, &pp->busn); 473 - if (ret < 0) { 474 - pp->busn.name = np->name; 475 - pp->busn.start = 0; 476 - pp->busn.end = 0xff; 477 - pp->busn.flags = IORESOURCE_BUS; 478 - dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n", 479 - ret, &pp->busn); 480 473 } 481 474 482 475 if (!pp->dbi_base) { 483 - pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start, 484 - resource_size(&pp->cfg)); 476 + pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start, 477 + resource_size(pp->cfg)); 485 478 if (!pp->dbi_base) { 486 479 dev_err(pp->dev, "error with ioremap\n"); 487 480 return -ENOMEM; 488 481 } 489 482 } 490 483 491 - pp->mem_base = pp->mem.start; 484 + pp->mem_base = pp->mem->start; 492 485 493 486 if (!pp->va_cfg0_base) { 494 487 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base, ··· 705 712 sys->io_offset = global_io_offset - pp->io_bus_addr; 706 713 pci_ioremap_io(global_io_offset, pp->io_base_tmp); 707 714 global_io_offset += SZ_64K; 708 - pci_add_resource_offset(&sys->resources, &pp->io, 715 + pci_add_resource_offset(&sys->resources, pp->io, 709 716 sys->io_offset); 710 717 } 711 718 712 - sys->mem_offset = pp->mem.start - pp->mem_bus_addr; 713 - pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset); 714 - pci_add_resource(&sys->resources, &pp->busn); 719 + sys->mem_offset = pp->mem->start - pp->mem_bus_addr; 720 + pci_add_resource_offset(&sys->resources, pp->mem, sys->mem_offset); 721 + pci_add_resource(&sys->resources, pp->busn); 715 722 716 723 return 1; 717 724 }
+6 -6
drivers/pci/host/pcie-designware.h
··· 32 32 u64 cfg1_base; 33 33 void __iomem *va_cfg1_base; 34 34 u32 cfg1_size; 35 - u64 io_base; 36 - u64 io_base_tmp; 35 + resource_size_t io_base; 36 + resource_size_t io_base_tmp; 37 37 phys_addr_t io_bus_addr; 38 38 u32 io_size; 39 39 u64 mem_base; 40 40 phys_addr_t mem_bus_addr; 41 41 u32 mem_size; 42 - struct resource cfg; 43 - struct resource io; 44 - struct resource mem; 45 - struct resource busn; 42 + struct resource *cfg; 43 + struct resource *io; 44 + struct resource *mem; 45 + struct resource *busn; 46 46 int irq; 47 47 u32 lanes; 48 48 struct pcie_host_ops *ops;