Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v6.2-rc3 624 lines 17 kB view raw
1// SPDX-License-Identifier: GPL-1.0+ 2/* 3 * OHCI HCD (Host Controller Driver) for USB. 4 * 5 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at> 6 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net> 7 * (C) Copyright 2002 Hewlett-Packard Company 8 * 9 * Bus Glue for pxa27x 10 * 11 * Written by Christopher Hoover <ch@hpl.hp.com> 12 * Based on fragments of previous driver by Russell King et al. 13 * 14 * Modified for LH7A404 from ohci-sa1111.c 15 * by Durgesh Pattamatta <pattamattad@sharpsec.com> 16 * 17 * Modified for pxa27x from ohci-lh7a404.c 18 * by Nick Bane <nick@cecomputing.co.uk> 26-8-2004 19 * 20 * This file is licenced under the GPL. 21 */ 22 23#include <linux/clk.h> 24#include <linux/device.h> 25#include <linux/dma-mapping.h> 26#include <linux/io.h> 27#include <linux/kernel.h> 28#include <linux/module.h> 29#include <linux/of_platform.h> 30#include <linux/of_gpio.h> 31#include <linux/platform_data/usb-ohci-pxa27x.h> 32#include <linux/platform_data/usb-pxa3xx-ulpi.h> 33#include <linux/platform_device.h> 34#include <linux/regulator/consumer.h> 35#include <linux/signal.h> 36#include <linux/usb.h> 37#include <linux/usb/hcd.h> 38#include <linux/usb/otg.h> 39#include <linux/soc/pxa/cpu.h> 40 41#include "ohci.h" 42 43#define DRIVER_DESC "OHCI PXA27x/PXA3x driver" 44 45/* 46 * UHC: USB Host Controller (OHCI-like) register definitions 47 */ 48#define UHCREV (0x0000) /* UHC HCI Spec Revision */ 49#define UHCHCON (0x0004) /* UHC Host Control Register */ 50#define UHCCOMS (0x0008) /* UHC Command Status Register */ 51#define UHCINTS (0x000C) /* UHC Interrupt Status Register */ 52#define UHCINTE (0x0010) /* UHC Interrupt Enable */ 53#define UHCINTD (0x0014) /* UHC Interrupt Disable */ 54#define UHCHCCA (0x0018) /* UHC Host Controller Comm. Area */ 55#define UHCPCED (0x001C) /* UHC Period Current Endpt Descr */ 56#define UHCCHED (0x0020) /* UHC Control Head Endpt Descr */ 57#define UHCCCED (0x0024) /* UHC Control Current Endpt Descr */ 58#define UHCBHED (0x0028) /* UHC Bulk Head Endpt Descr */ 59#define UHCBCED (0x002C) /* UHC Bulk Current Endpt Descr */ 60#define UHCDHEAD (0x0030) /* UHC Done Head */ 61#define UHCFMI (0x0034) /* UHC Frame Interval */ 62#define UHCFMR (0x0038) /* UHC Frame Remaining */ 63#define UHCFMN (0x003C) /* UHC Frame Number */ 64#define UHCPERS (0x0040) /* UHC Periodic Start */ 65#define UHCLS (0x0044) /* UHC Low Speed Threshold */ 66 67#define UHCRHDA (0x0048) /* UHC Root Hub Descriptor A */ 68#define UHCRHDA_NOCP (1 << 12) /* No over current protection */ 69#define UHCRHDA_OCPM (1 << 11) /* Over Current Protection Mode */ 70#define UHCRHDA_POTPGT(x) \ 71 (((x) & 0xff) << 24) /* Power On To Power Good Time */ 72 73#define UHCRHDB (0x004C) /* UHC Root Hub Descriptor B */ 74#define UHCRHS (0x0050) /* UHC Root Hub Status */ 75#define UHCRHPS1 (0x0054) /* UHC Root Hub Port 1 Status */ 76#define UHCRHPS2 (0x0058) /* UHC Root Hub Port 2 Status */ 77#define UHCRHPS3 (0x005C) /* UHC Root Hub Port 3 Status */ 78 79#define UHCSTAT (0x0060) /* UHC Status Register */ 80#define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */ 81#define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/ 82#define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/ 83#define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */ 84#define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */ 85#define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */ 86#define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */ 87#define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */ 88#define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */ 89 90#define UHCHR (0x0064) /* UHC Reset Register */ 91#define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */ 92#define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */ 93#define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */ 94#define UHCHR_PCPL (1 << 7) /* Power control polarity low */ 95#define UHCHR_PSPL (1 << 6) /* Power sense polarity low */ 96#define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */ 97#define UHCHR_UIT (1 << 4) /* USB Interrupt Test */ 98#define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */ 99#define UHCHR_CGR (1 << 2) /* Clock Generation Reset */ 100#define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */ 101#define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */ 102 103#define UHCHIE (0x0068) /* UHC Interrupt Enable Register*/ 104#define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */ 105#define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */ 106#define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */ 107#define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */ 108#define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort 109 Interrupt Enable*/ 110#define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */ 111#define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */ 112 113#define UHCHIT (0x006C) /* UHC Interrupt Test register */ 114 115#define PXA_UHC_MAX_PORTNUM 3 116 117static struct hc_driver __read_mostly ohci_pxa27x_hc_driver; 118 119struct pxa27x_ohci { 120 struct clk *clk; 121 void __iomem *mmio_base; 122 struct regulator *vbus[3]; 123 bool vbus_enabled[3]; 124}; 125 126#define to_pxa27x_ohci(hcd) (struct pxa27x_ohci *)(hcd_to_ohci(hcd)->priv) 127 128/* 129 PMM_NPS_MODE -- PMM Non-power switching mode 130 Ports are powered continuously. 131 132 PMM_GLOBAL_MODE -- PMM global switching mode 133 All ports are powered at the same time. 134 135 PMM_PERPORT_MODE -- PMM per port switching mode 136 Ports are powered individually. 137 */ 138static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *pxa_ohci, int mode) 139{ 140 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA); 141 uint32_t uhcrhdb = __raw_readl(pxa_ohci->mmio_base + UHCRHDB); 142 143 switch (mode) { 144 case PMM_NPS_MODE: 145 uhcrhda |= RH_A_NPS; 146 break; 147 case PMM_GLOBAL_MODE: 148 uhcrhda &= ~(RH_A_NPS | RH_A_PSM); 149 break; 150 case PMM_PERPORT_MODE: 151 uhcrhda &= ~(RH_A_NPS); 152 uhcrhda |= RH_A_PSM; 153 154 /* Set port power control mask bits, only 3 ports. */ 155 uhcrhdb |= (0x7<<17); 156 break; 157 default: 158 printk( KERN_ERR 159 "Invalid mode %d, set to non-power switch mode.\n", 160 mode ); 161 162 uhcrhda |= RH_A_NPS; 163 } 164 165 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA); 166 __raw_writel(uhcrhdb, pxa_ohci->mmio_base + UHCRHDB); 167 return 0; 168} 169 170static int pxa27x_ohci_set_vbus_power(struct pxa27x_ohci *pxa_ohci, 171 unsigned int port, bool enable) 172{ 173 struct regulator *vbus = pxa_ohci->vbus[port]; 174 int ret = 0; 175 176 if (IS_ERR_OR_NULL(vbus)) 177 return 0; 178 179 if (enable && !pxa_ohci->vbus_enabled[port]) 180 ret = regulator_enable(vbus); 181 else if (!enable && pxa_ohci->vbus_enabled[port]) 182 ret = regulator_disable(vbus); 183 184 if (ret < 0) 185 return ret; 186 187 pxa_ohci->vbus_enabled[port] = enable; 188 189 return 0; 190} 191 192static int pxa27x_ohci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, 193 u16 wIndex, char *buf, u16 wLength) 194{ 195 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd); 196 int ret; 197 198 switch (typeReq) { 199 case SetPortFeature: 200 case ClearPortFeature: 201 if (!wIndex || wIndex > 3) 202 return -EPIPE; 203 204 if (wValue != USB_PORT_FEAT_POWER) 205 break; 206 207 ret = pxa27x_ohci_set_vbus_power(pxa_ohci, wIndex - 1, 208 typeReq == SetPortFeature); 209 if (ret) 210 return ret; 211 break; 212 } 213 214 return ohci_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength); 215} 216/*-------------------------------------------------------------------------*/ 217 218static inline void pxa27x_setup_hc(struct pxa27x_ohci *pxa_ohci, 219 struct pxaohci_platform_data *inf) 220{ 221 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR); 222 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA); 223 224 if (inf->flags & ENABLE_PORT1) 225 uhchr &= ~UHCHR_SSEP1; 226 227 if (inf->flags & ENABLE_PORT2) 228 uhchr &= ~UHCHR_SSEP2; 229 230 if (inf->flags & ENABLE_PORT3) 231 uhchr &= ~UHCHR_SSEP3; 232 233 if (inf->flags & POWER_CONTROL_LOW) 234 uhchr |= UHCHR_PCPL; 235 236 if (inf->flags & POWER_SENSE_LOW) 237 uhchr |= UHCHR_PSPL; 238 239 if (inf->flags & NO_OC_PROTECTION) 240 uhcrhda |= UHCRHDA_NOCP; 241 else 242 uhcrhda &= ~UHCRHDA_NOCP; 243 244 if (inf->flags & OC_MODE_PERPORT) 245 uhcrhda |= UHCRHDA_OCPM; 246 else 247 uhcrhda &= ~UHCRHDA_OCPM; 248 249 if (inf->power_on_delay) { 250 uhcrhda &= ~UHCRHDA_POTPGT(0xff); 251 uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2); 252 } 253 254 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR); 255 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA); 256} 257 258static inline void pxa27x_reset_hc(struct pxa27x_ohci *pxa_ohci) 259{ 260 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR); 261 262 __raw_writel(uhchr | UHCHR_FHR, pxa_ohci->mmio_base + UHCHR); 263 udelay(11); 264 __raw_writel(uhchr & ~UHCHR_FHR, pxa_ohci->mmio_base + UHCHR); 265} 266 267#ifdef CONFIG_PXA27x 268extern void pxa27x_clear_otgph(void); 269#else 270#define pxa27x_clear_otgph() do {} while (0) 271#endif 272 273static int pxa27x_start_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev) 274{ 275 int retval; 276 struct pxaohci_platform_data *inf; 277 uint32_t uhchr; 278 struct usb_hcd *hcd = dev_get_drvdata(dev); 279 280 inf = dev_get_platdata(dev); 281 282 retval = clk_prepare_enable(pxa_ohci->clk); 283 if (retval) 284 return retval; 285 286 pxa27x_reset_hc(pxa_ohci); 287 288 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) | UHCHR_FSBIR; 289 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR); 290 291 while (__raw_readl(pxa_ohci->mmio_base + UHCHR) & UHCHR_FSBIR) 292 cpu_relax(); 293 294 pxa27x_setup_hc(pxa_ohci, inf); 295 296 if (inf->init) 297 retval = inf->init(dev); 298 299 if (retval < 0) { 300 clk_disable_unprepare(pxa_ohci->clk); 301 return retval; 302 } 303 304 if (cpu_is_pxa3xx()) 305 pxa3xx_u2d_start_hc(&hcd->self); 306 307 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) & ~UHCHR_SSE; 308 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR); 309 __raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, pxa_ohci->mmio_base + UHCHIE); 310 311 /* Clear any OTG Pin Hold */ 312 pxa27x_clear_otgph(); 313 return 0; 314} 315 316static void pxa27x_stop_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev) 317{ 318 struct pxaohci_platform_data *inf; 319 struct usb_hcd *hcd = dev_get_drvdata(dev); 320 uint32_t uhccoms; 321 322 inf = dev_get_platdata(dev); 323 324 if (cpu_is_pxa3xx()) 325 pxa3xx_u2d_stop_hc(&hcd->self); 326 327 if (inf->exit) 328 inf->exit(dev); 329 330 pxa27x_reset_hc(pxa_ohci); 331 332 /* Host Controller Reset */ 333 uhccoms = __raw_readl(pxa_ohci->mmio_base + UHCCOMS) | 0x01; 334 __raw_writel(uhccoms, pxa_ohci->mmio_base + UHCCOMS); 335 udelay(10); 336 337 clk_disable_unprepare(pxa_ohci->clk); 338} 339 340#ifdef CONFIG_OF 341static const struct of_device_id pxa_ohci_dt_ids[] = { 342 { .compatible = "marvell,pxa-ohci" }, 343 { } 344}; 345 346MODULE_DEVICE_TABLE(of, pxa_ohci_dt_ids); 347 348static int ohci_pxa_of_init(struct platform_device *pdev) 349{ 350 struct device_node *np = pdev->dev.of_node; 351 struct pxaohci_platform_data *pdata; 352 u32 tmp; 353 int ret; 354 355 if (!np) 356 return 0; 357 358 /* Right now device-tree probed devices don't get dma_mask set. 359 * Since shared usb code relies on it, set it here for now. 360 * Once we have dma capability bindings this can go away. 361 */ 362 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 363 if (ret) 364 return ret; 365 366 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); 367 if (!pdata) 368 return -ENOMEM; 369 370 if (of_property_read_bool(np, "marvell,enable-port1")) 371 pdata->flags |= ENABLE_PORT1; 372 if (of_property_read_bool(np, "marvell,enable-port2")) 373 pdata->flags |= ENABLE_PORT2; 374 if (of_property_read_bool(np, "marvell,enable-port3")) 375 pdata->flags |= ENABLE_PORT3; 376 if (of_property_read_bool(np, "marvell,port-sense-low")) 377 pdata->flags |= POWER_SENSE_LOW; 378 if (of_property_read_bool(np, "marvell,power-control-low")) 379 pdata->flags |= POWER_CONTROL_LOW; 380 if (of_property_read_bool(np, "marvell,no-oc-protection")) 381 pdata->flags |= NO_OC_PROTECTION; 382 if (of_property_read_bool(np, "marvell,oc-mode-perport")) 383 pdata->flags |= OC_MODE_PERPORT; 384 if (!of_property_read_u32(np, "marvell,power-on-delay", &tmp)) 385 pdata->power_on_delay = tmp; 386 if (!of_property_read_u32(np, "marvell,port-mode", &tmp)) 387 pdata->port_mode = tmp; 388 if (!of_property_read_u32(np, "marvell,power-budget", &tmp)) 389 pdata->power_budget = tmp; 390 391 pdev->dev.platform_data = pdata; 392 393 return 0; 394} 395#else 396static int ohci_pxa_of_init(struct platform_device *pdev) 397{ 398 return 0; 399} 400#endif 401 402/*-------------------------------------------------------------------------*/ 403 404/* configure so an HC device and id are always provided */ 405/* always called with process context; sleeping is OK */ 406 407 408/** 409 * ohci_hcd_pxa27x_probe - initialize pxa27x-based HCDs 410 * @pdev: USB Host controller to probe 411 * 412 * Context: task context, might sleep 413 * 414 * Allocates basic resources for this USB host controller, and 415 * then invokes the start() method for the HCD associated with it 416 * through the hotplug entry's driver_data. 417 */ 418static int ohci_hcd_pxa27x_probe(struct platform_device *pdev) 419{ 420 int retval, irq; 421 struct usb_hcd *hcd; 422 struct pxaohci_platform_data *inf; 423 struct pxa27x_ohci *pxa_ohci; 424 struct ohci_hcd *ohci; 425 struct resource *r; 426 struct clk *usb_clk; 427 unsigned int i; 428 429 retval = ohci_pxa_of_init(pdev); 430 if (retval) 431 return retval; 432 433 inf = dev_get_platdata(&pdev->dev); 434 435 if (!inf) 436 return -ENODEV; 437 438 irq = platform_get_irq(pdev, 0); 439 if (irq < 0) { 440 pr_err("no resource of IORESOURCE_IRQ"); 441 return irq; 442 } 443 444 usb_clk = devm_clk_get(&pdev->dev, NULL); 445 if (IS_ERR(usb_clk)) 446 return PTR_ERR(usb_clk); 447 448 hcd = usb_create_hcd(&ohci_pxa27x_hc_driver, &pdev->dev, "pxa27x"); 449 if (!hcd) 450 return -ENOMEM; 451 452 r = platform_get_resource(pdev, IORESOURCE_MEM, 0); 453 hcd->regs = devm_ioremap_resource(&pdev->dev, r); 454 if (IS_ERR(hcd->regs)) { 455 retval = PTR_ERR(hcd->regs); 456 goto err; 457 } 458 hcd->rsrc_start = r->start; 459 hcd->rsrc_len = resource_size(r); 460 461 /* initialize "struct pxa27x_ohci" */ 462 pxa_ohci = to_pxa27x_ohci(hcd); 463 pxa_ohci->clk = usb_clk; 464 pxa_ohci->mmio_base = (void __iomem *)hcd->regs; 465 466 for (i = 0; i < 3; ++i) { 467 char name[6]; 468 469 if (!(inf->flags & (ENABLE_PORT1 << i))) 470 continue; 471 472 sprintf(name, "vbus%u", i + 1); 473 pxa_ohci->vbus[i] = devm_regulator_get(&pdev->dev, name); 474 } 475 476 retval = pxa27x_start_hc(pxa_ohci, &pdev->dev); 477 if (retval < 0) { 478 pr_debug("pxa27x_start_hc failed"); 479 goto err; 480 } 481 482 /* Select Power Management Mode */ 483 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode); 484 485 if (inf->power_budget) 486 hcd->power_budget = inf->power_budget; 487 488 /* The value of NDP in roothub_a is incorrect on this hardware */ 489 ohci = hcd_to_ohci(hcd); 490 ohci->num_ports = 3; 491 492 retval = usb_add_hcd(hcd, irq, 0); 493 if (retval == 0) { 494 device_wakeup_enable(hcd->self.controller); 495 return retval; 496 } 497 498 pxa27x_stop_hc(pxa_ohci, &pdev->dev); 499 err: 500 usb_put_hcd(hcd); 501 return retval; 502} 503 504 505/* may be called without controller electrically present */ 506/* may be called with controller, bus, and devices active */ 507 508/** 509 * ohci_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs 510 * @pdev: USB Host Controller being removed 511 * 512 * Context: task context, might sleep 513 * 514 * Reverses the effect of ohci_hcd_pxa27x_probe(), first invoking 515 * the HCD's stop() method. It is always called from a thread 516 * context, normally "rmmod", "apmd", or something similar. 517 */ 518static int ohci_hcd_pxa27x_remove(struct platform_device *pdev) 519{ 520 struct usb_hcd *hcd = platform_get_drvdata(pdev); 521 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd); 522 unsigned int i; 523 524 usb_remove_hcd(hcd); 525 pxa27x_stop_hc(pxa_ohci, &pdev->dev); 526 527 for (i = 0; i < 3; ++i) 528 pxa27x_ohci_set_vbus_power(pxa_ohci, i, false); 529 530 usb_put_hcd(hcd); 531 return 0; 532} 533 534/*-------------------------------------------------------------------------*/ 535 536#ifdef CONFIG_PM 537static int ohci_hcd_pxa27x_drv_suspend(struct device *dev) 538{ 539 struct usb_hcd *hcd = dev_get_drvdata(dev); 540 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd); 541 struct ohci_hcd *ohci = hcd_to_ohci(hcd); 542 bool do_wakeup = device_may_wakeup(dev); 543 int ret; 544 545 546 if (time_before(jiffies, ohci->next_statechange)) 547 msleep(5); 548 ohci->next_statechange = jiffies; 549 550 ret = ohci_suspend(hcd, do_wakeup); 551 if (ret) 552 return ret; 553 554 pxa27x_stop_hc(pxa_ohci, dev); 555 return ret; 556} 557 558static int ohci_hcd_pxa27x_drv_resume(struct device *dev) 559{ 560 struct usb_hcd *hcd = dev_get_drvdata(dev); 561 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd); 562 struct pxaohci_platform_data *inf = dev_get_platdata(dev); 563 struct ohci_hcd *ohci = hcd_to_ohci(hcd); 564 int status; 565 566 if (time_before(jiffies, ohci->next_statechange)) 567 msleep(5); 568 ohci->next_statechange = jiffies; 569 570 status = pxa27x_start_hc(pxa_ohci, dev); 571 if (status < 0) 572 return status; 573 574 /* Select Power Management Mode */ 575 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode); 576 577 ohci_resume(hcd, false); 578 return 0; 579} 580 581static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = { 582 .suspend = ohci_hcd_pxa27x_drv_suspend, 583 .resume = ohci_hcd_pxa27x_drv_resume, 584}; 585#endif 586 587static struct platform_driver ohci_hcd_pxa27x_driver = { 588 .probe = ohci_hcd_pxa27x_probe, 589 .remove = ohci_hcd_pxa27x_remove, 590 .shutdown = usb_hcd_platform_shutdown, 591 .driver = { 592 .name = "pxa27x-ohci", 593 .of_match_table = of_match_ptr(pxa_ohci_dt_ids), 594#ifdef CONFIG_PM 595 .pm = &ohci_hcd_pxa27x_pm_ops, 596#endif 597 }, 598}; 599 600static const struct ohci_driver_overrides pxa27x_overrides __initconst = { 601 .extra_priv_size = sizeof(struct pxa27x_ohci), 602}; 603 604static int __init ohci_pxa27x_init(void) 605{ 606 if (usb_disabled()) 607 return -ENODEV; 608 609 ohci_init_driver(&ohci_pxa27x_hc_driver, &pxa27x_overrides); 610 ohci_pxa27x_hc_driver.hub_control = pxa27x_ohci_hub_control; 611 612 return platform_driver_register(&ohci_hcd_pxa27x_driver); 613} 614module_init(ohci_pxa27x_init); 615 616static void __exit ohci_pxa27x_cleanup(void) 617{ 618 platform_driver_unregister(&ohci_hcd_pxa27x_driver); 619} 620module_exit(ohci_pxa27x_cleanup); 621 622MODULE_DESCRIPTION(DRIVER_DESC); 623MODULE_LICENSE("GPL"); 624MODULE_ALIAS("platform:pxa27x-ohci");