Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v6.19-rc4 1299 lines 51 kB view raw
1/* SPDX-License-Identifier: GPL-2.0 */ 2#ifndef _ASM_X86_MSR_INDEX_H 3#define _ASM_X86_MSR_INDEX_H 4 5#include <linux/bits.h> 6 7/* CPU model specific register (MSR) numbers. */ 8 9/* x86-64 specific MSRs */ 10#define MSR_EFER 0xc0000080 /* extended feature register */ 11#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 12#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 13#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 14#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 15#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 16#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 17#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 18#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 19 20/* EFER bits: */ 21#define _EFER_SCE 0 /* SYSCALL/SYSRET */ 22#define _EFER_LME 8 /* Long mode enable */ 23#define _EFER_LMA 10 /* Long mode active (read-only) */ 24#define _EFER_NX 11 /* No execute enable */ 25#define _EFER_SVME 12 /* Enable virtualization */ 26#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 27#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 28#define _EFER_TCE 15 /* Enable Translation Cache Extensions */ 29#define _EFER_AUTOIBRS 21 /* Enable Automatic IBRS */ 30 31#define EFER_SCE (1<<_EFER_SCE) 32#define EFER_LME (1<<_EFER_LME) 33#define EFER_LMA (1<<_EFER_LMA) 34#define EFER_NX (1<<_EFER_NX) 35#define EFER_SVME (1<<_EFER_SVME) 36#define EFER_LMSLE (1<<_EFER_LMSLE) 37#define EFER_FFXSR (1<<_EFER_FFXSR) 38#define EFER_TCE (1<<_EFER_TCE) 39#define EFER_AUTOIBRS (1<<_EFER_AUTOIBRS) 40 41/* 42 * Architectural memory types that are common to MTRRs, PAT, VMX MSRs, etc. 43 * Most MSRs support/allow only a subset of memory types, but the values 44 * themselves are common across all relevant MSRs. 45 */ 46#define X86_MEMTYPE_UC 0ull /* Uncacheable, a.k.a. Strong Uncacheable */ 47#define X86_MEMTYPE_WC 1ull /* Write Combining */ 48/* RESERVED 2 */ 49/* RESERVED 3 */ 50#define X86_MEMTYPE_WT 4ull /* Write Through */ 51#define X86_MEMTYPE_WP 5ull /* Write Protected */ 52#define X86_MEMTYPE_WB 6ull /* Write Back */ 53#define X86_MEMTYPE_UC_MINUS 7ull /* Weak Uncacheabled (PAT only) */ 54 55/* FRED MSRs */ 56#define MSR_IA32_FRED_RSP0 0x1cc /* Level 0 stack pointer */ 57#define MSR_IA32_FRED_RSP1 0x1cd /* Level 1 stack pointer */ 58#define MSR_IA32_FRED_RSP2 0x1ce /* Level 2 stack pointer */ 59#define MSR_IA32_FRED_RSP3 0x1cf /* Level 3 stack pointer */ 60#define MSR_IA32_FRED_STKLVLS 0x1d0 /* Exception stack levels */ 61#define MSR_IA32_FRED_SSP0 MSR_IA32_PL0_SSP /* Level 0 shadow stack pointer */ 62#define MSR_IA32_FRED_SSP1 0x1d1 /* Level 1 shadow stack pointer */ 63#define MSR_IA32_FRED_SSP2 0x1d2 /* Level 2 shadow stack pointer */ 64#define MSR_IA32_FRED_SSP3 0x1d3 /* Level 3 shadow stack pointer */ 65#define MSR_IA32_FRED_CONFIG 0x1d4 /* Entrypoint and interrupt stack level */ 66 67/* Intel MSRs. Some also available on other CPUs */ 68#define MSR_TEST_CTRL 0x00000033 69#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 29 70#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT) 71 72#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ 73#define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */ 74#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */ 75#define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */ 76#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */ 77#define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */ 78#define SPEC_CTRL_RRSBA_DIS_S_SHIFT 6 /* Disable RRSBA behavior */ 79#define SPEC_CTRL_RRSBA_DIS_S BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT) 80#define SPEC_CTRL_BHI_DIS_S_SHIFT 10 /* Disable Branch History Injection behavior */ 81#define SPEC_CTRL_BHI_DIS_S BIT(SPEC_CTRL_BHI_DIS_S_SHIFT) 82 83/* A mask for bits which the kernel toggles when controlling mitigations */ 84#define SPEC_CTRL_MITIGATIONS_MASK (SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD \ 85 | SPEC_CTRL_RRSBA_DIS_S \ 86 | SPEC_CTRL_BHI_DIS_S) 87 88#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ 89#define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */ 90#define PRED_CMD_SBPB BIT(7) /* Selective Branch Prediction Barrier */ 91 92#define MSR_PPIN_CTL 0x0000004e 93#define MSR_PPIN 0x0000004f 94 95#define MSR_IA32_PERFCTR0 0x000000c1 96#define MSR_IA32_PERFCTR1 0x000000c2 97#define MSR_FSB_FREQ 0x000000cd 98#define MSR_PLATFORM_INFO 0x000000ce 99#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31 100#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT) 101 102#define MSR_IA32_UMWAIT_CONTROL 0xe1 103#define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0) 104#define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1) 105/* 106 * The time field is bit[31:2], but representing a 32bit value with 107 * bit[1:0] zero. 108 */ 109#define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U) 110 111/* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */ 112#define MSR_IA32_CORE_CAPS 0x000000cf 113#define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT 2 114#define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT) 115#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5 116#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT) 117 118#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2 119#define NHM_C3_AUTO_DEMOTE (1UL << 25) 120#define NHM_C1_AUTO_DEMOTE (1UL << 26) 121#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) 122#define SNB_C3_AUTO_UNDEMOTE (1UL << 27) 123#define SNB_C1_AUTO_UNDEMOTE (1UL << 28) 124 125#define MSR_MTRRcap 0x000000fe 126 127#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a 128#define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */ 129#define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */ 130#define ARCH_CAP_RSBA BIT(2) /* RET may use alternative branch predictors */ 131#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */ 132#define ARCH_CAP_SSB_NO BIT(4) /* 133 * Not susceptible to Speculative Store Bypass 134 * attack, so no Speculative Store Bypass 135 * control required. 136 */ 137#define ARCH_CAP_MDS_NO BIT(5) /* 138 * Not susceptible to 139 * Microarchitectural Data 140 * Sampling (MDS) vulnerabilities. 141 */ 142#define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /* 143 * The processor is not susceptible to a 144 * machine check error due to modifying the 145 * code page size along with either the 146 * physical address or cache type 147 * without TLB invalidation. 148 */ 149#define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */ 150#define ARCH_CAP_TAA_NO BIT(8) /* 151 * Not susceptible to 152 * TSX Async Abort (TAA) vulnerabilities. 153 */ 154#define ARCH_CAP_SBDR_SSDP_NO BIT(13) /* 155 * Not susceptible to SBDR and SSDP 156 * variants of Processor MMIO stale data 157 * vulnerabilities. 158 */ 159#define ARCH_CAP_FBSDP_NO BIT(14) /* 160 * Not susceptible to FBSDP variant of 161 * Processor MMIO stale data 162 * vulnerabilities. 163 */ 164#define ARCH_CAP_PSDP_NO BIT(15) /* 165 * Not susceptible to PSDP variant of 166 * Processor MMIO stale data 167 * vulnerabilities. 168 */ 169#define ARCH_CAP_MCU_ENUM BIT(16) /* 170 * Indicates the presence of microcode update 171 * feature enumeration and status information. 172 */ 173#define ARCH_CAP_FB_CLEAR BIT(17) /* 174 * VERW clears CPU fill buffer 175 * even on MDS_NO CPUs. 176 */ 177#define ARCH_CAP_FB_CLEAR_CTRL BIT(18) /* 178 * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS] 179 * bit available to control VERW 180 * behavior. 181 */ 182#define ARCH_CAP_RRSBA BIT(19) /* 183 * Indicates RET may use predictors 184 * other than the RSB. With eIBRS 185 * enabled predictions in kernel mode 186 * are restricted to targets in 187 * kernel. 188 */ 189#define ARCH_CAP_BHI_NO BIT(20) /* 190 * CPU is not affected by Branch 191 * History Injection. 192 */ 193#define ARCH_CAP_XAPIC_DISABLE BIT(21) /* 194 * IA32_XAPIC_DISABLE_STATUS MSR 195 * supported 196 */ 197#define ARCH_CAP_PBRSB_NO BIT(24) /* 198 * Not susceptible to Post-Barrier 199 * Return Stack Buffer Predictions. 200 */ 201#define ARCH_CAP_GDS_CTRL BIT(25) /* 202 * CPU is vulnerable to Gather 203 * Data Sampling (GDS) and 204 * has controls for mitigation. 205 */ 206#define ARCH_CAP_GDS_NO BIT(26) /* 207 * CPU is not vulnerable to Gather 208 * Data Sampling (GDS). 209 */ 210#define ARCH_CAP_RFDS_NO BIT(27) /* 211 * Not susceptible to Register 212 * File Data Sampling. 213 */ 214#define ARCH_CAP_RFDS_CLEAR BIT(28) /* 215 * VERW clears CPU Register 216 * File. 217 */ 218#define ARCH_CAP_ITS_NO BIT_ULL(62) /* 219 * Not susceptible to 220 * Indirect Target Selection. 221 * This bit is not set by 222 * HW, but is synthesized by 223 * VMMs for guests to know 224 * their affected status. 225 */ 226 227#define MSR_IA32_FLUSH_CMD 0x0000010b 228#define L1D_FLUSH BIT(0) /* 229 * Writeback and invalidate the 230 * L1 data cache. 231 */ 232 233#define MSR_IA32_BBL_CR_CTL 0x00000119 234#define MSR_IA32_BBL_CR_CTL3 0x0000011e 235 236#define MSR_IA32_TSX_CTRL 0x00000122 237#define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */ 238#define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */ 239 240#define MSR_IA32_MCU_OPT_CTRL 0x00000123 241#define RNGDS_MITG_DIS BIT(0) /* SRBDS support */ 242#define RTM_ALLOW BIT(1) /* TSX development mode */ 243#define FB_CLEAR_DIS BIT(3) /* CPU Fill buffer clear disable */ 244#define GDS_MITG_DIS BIT(4) /* Disable GDS mitigation */ 245#define GDS_MITG_LOCKED BIT(5) /* GDS mitigation locked */ 246 247#define MSR_IA32_SYSENTER_CS 0x00000174 248#define MSR_IA32_SYSENTER_ESP 0x00000175 249#define MSR_IA32_SYSENTER_EIP 0x00000176 250 251#define MSR_IA32_MCG_CAP 0x00000179 252#define MSR_IA32_MCG_STATUS 0x0000017a 253#define MSR_IA32_MCG_CTL 0x0000017b 254#define MSR_ERROR_CONTROL 0x0000017f 255#define MSR_IA32_MCG_EXT_CTL 0x000004d0 256 257#define MSR_OFFCORE_RSP_0 0x000001a6 258#define MSR_OFFCORE_RSP_1 0x000001a7 259#define MSR_TURBO_RATIO_LIMIT 0x000001ad 260#define MSR_TURBO_RATIO_LIMIT1 0x000001ae 261#define MSR_TURBO_RATIO_LIMIT2 0x000001af 262 263#define MSR_SNOOP_RSP_0 0x00001328 264#define MSR_SNOOP_RSP_1 0x00001329 265 266#define MSR_LBR_SELECT 0x000001c8 267#define MSR_LBR_TOS 0x000001c9 268 269#define MSR_IA32_POWER_CTL 0x000001fc 270#define MSR_IA32_POWER_CTL_BIT_EE 19 271 272/* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */ 273#define MSR_INTEGRITY_CAPS 0x000002d9 274#define MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT 2 275#define MSR_INTEGRITY_CAPS_ARRAY_BIST BIT(MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT) 276#define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT 4 277#define MSR_INTEGRITY_CAPS_PERIODIC_BIST BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT) 278#define MSR_INTEGRITY_CAPS_SBAF_BIT 8 279#define MSR_INTEGRITY_CAPS_SBAF BIT(MSR_INTEGRITY_CAPS_SBAF_BIT) 280#define MSR_INTEGRITY_CAPS_SAF_GEN_MASK GENMASK_ULL(10, 9) 281 282#define MSR_LBR_NHM_FROM 0x00000680 283#define MSR_LBR_NHM_TO 0x000006c0 284#define MSR_LBR_CORE_FROM 0x00000040 285#define MSR_LBR_CORE_TO 0x00000060 286 287#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ 288#define LBR_INFO_MISPRED BIT_ULL(63) 289#define LBR_INFO_IN_TX BIT_ULL(62) 290#define LBR_INFO_ABORT BIT_ULL(61) 291#define LBR_INFO_CYC_CNT_VALID BIT_ULL(60) 292#define LBR_INFO_CYCLES 0xffff 293#define LBR_INFO_BR_TYPE_OFFSET 56 294#define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET) 295#define LBR_INFO_BR_CNTR_OFFSET 32 296#define LBR_INFO_BR_CNTR_NUM 4 297#define LBR_INFO_BR_CNTR_BITS 2 298#define LBR_INFO_BR_CNTR_MASK GENMASK_ULL(LBR_INFO_BR_CNTR_BITS - 1, 0) 299#define LBR_INFO_BR_CNTR_FULL_MASK GENMASK_ULL(LBR_INFO_BR_CNTR_NUM * LBR_INFO_BR_CNTR_BITS - 1, 0) 300 301#define MSR_ARCH_LBR_CTL 0x000014ce 302#define ARCH_LBR_CTL_LBREN BIT(0) 303#define ARCH_LBR_CTL_CPL_OFFSET 1 304#define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET) 305#define ARCH_LBR_CTL_STACK_OFFSET 3 306#define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET) 307#define ARCH_LBR_CTL_FILTER_OFFSET 16 308#define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET) 309#define MSR_ARCH_LBR_DEPTH 0x000014cf 310#define MSR_ARCH_LBR_FROM_0 0x00001500 311#define MSR_ARCH_LBR_TO_0 0x00001600 312#define MSR_ARCH_LBR_INFO_0 0x00001200 313 314#define MSR_IA32_PEBS_ENABLE 0x000003f1 315#define MSR_PEBS_DATA_CFG 0x000003f2 316#define MSR_IA32_DS_AREA 0x00000600 317#define MSR_IA32_PERF_CAPABILITIES 0x00000345 318#define PERF_CAP_METRICS_IDX 15 319#define PERF_CAP_PT_IDX 16 320 321#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 322 323#define PERF_CAP_LBR_FMT 0x3f 324#define PERF_CAP_PEBS_TRAP BIT_ULL(6) 325#define PERF_CAP_ARCH_REG BIT_ULL(7) 326#define PERF_CAP_PEBS_FORMAT 0xf00 327#define PERF_CAP_FW_WRITES BIT_ULL(13) 328#define PERF_CAP_PEBS_BASELINE BIT_ULL(14) 329#define PERF_CAP_PEBS_TIMING_INFO BIT_ULL(17) 330#define PERF_CAP_PEBS_MASK (PERF_CAP_PEBS_TRAP | PERF_CAP_ARCH_REG | \ 331 PERF_CAP_PEBS_FORMAT | PERF_CAP_PEBS_BASELINE | \ 332 PERF_CAP_PEBS_TIMING_INFO) 333 334/* Arch PEBS */ 335#define MSR_IA32_PEBS_BASE 0x000003f4 336#define MSR_IA32_PEBS_INDEX 0x000003f5 337#define ARCH_PEBS_OFFSET_MASK 0x7fffff 338#define ARCH_PEBS_INDEX_WR_SHIFT 4 339 340#define ARCH_PEBS_RELOAD 0xffffffff 341#define ARCH_PEBS_CNTR_ALLOW BIT_ULL(35) 342#define ARCH_PEBS_CNTR_GP BIT_ULL(36) 343#define ARCH_PEBS_CNTR_FIXED BIT_ULL(37) 344#define ARCH_PEBS_CNTR_METRICS BIT_ULL(38) 345#define ARCH_PEBS_LBR_SHIFT 40 346#define ARCH_PEBS_LBR (0x3ull << ARCH_PEBS_LBR_SHIFT) 347#define ARCH_PEBS_VECR_XMM BIT_ULL(49) 348#define ARCH_PEBS_GPR BIT_ULL(61) 349#define ARCH_PEBS_AUX BIT_ULL(62) 350#define ARCH_PEBS_EN BIT_ULL(63) 351#define ARCH_PEBS_CNTR_MASK (ARCH_PEBS_CNTR_GP | ARCH_PEBS_CNTR_FIXED | \ 352 ARCH_PEBS_CNTR_METRICS) 353 354#define MSR_IA32_RTIT_CTL 0x00000570 355#define RTIT_CTL_TRACEEN BIT(0) 356#define RTIT_CTL_CYCLEACC BIT(1) 357#define RTIT_CTL_OS BIT(2) 358#define RTIT_CTL_USR BIT(3) 359#define RTIT_CTL_PWR_EVT_EN BIT(4) 360#define RTIT_CTL_FUP_ON_PTW BIT(5) 361#define RTIT_CTL_FABRIC_EN BIT(6) 362#define RTIT_CTL_CR3EN BIT(7) 363#define RTIT_CTL_TOPA BIT(8) 364#define RTIT_CTL_MTC_EN BIT(9) 365#define RTIT_CTL_TSC_EN BIT(10) 366#define RTIT_CTL_DISRETC BIT(11) 367#define RTIT_CTL_PTW_EN BIT(12) 368#define RTIT_CTL_BRANCH_EN BIT(13) 369#define RTIT_CTL_EVENT_EN BIT(31) 370#define RTIT_CTL_NOTNT BIT_ULL(55) 371#define RTIT_CTL_MTC_RANGE_OFFSET 14 372#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET) 373#define RTIT_CTL_CYC_THRESH_OFFSET 19 374#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET) 375#define RTIT_CTL_PSB_FREQ_OFFSET 24 376#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET) 377#define RTIT_CTL_ADDR0_OFFSET 32 378#define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET) 379#define RTIT_CTL_ADDR1_OFFSET 36 380#define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET) 381#define RTIT_CTL_ADDR2_OFFSET 40 382#define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET) 383#define RTIT_CTL_ADDR3_OFFSET 44 384#define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET) 385#define MSR_IA32_RTIT_STATUS 0x00000571 386#define RTIT_STATUS_FILTEREN BIT(0) 387#define RTIT_STATUS_CONTEXTEN BIT(1) 388#define RTIT_STATUS_TRIGGEREN BIT(2) 389#define RTIT_STATUS_BUFFOVF BIT(3) 390#define RTIT_STATUS_ERROR BIT(4) 391#define RTIT_STATUS_STOPPED BIT(5) 392#define RTIT_STATUS_BYTECNT_OFFSET 32 393#define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET) 394#define MSR_IA32_RTIT_ADDR0_A 0x00000580 395#define MSR_IA32_RTIT_ADDR0_B 0x00000581 396#define MSR_IA32_RTIT_ADDR1_A 0x00000582 397#define MSR_IA32_RTIT_ADDR1_B 0x00000583 398#define MSR_IA32_RTIT_ADDR2_A 0x00000584 399#define MSR_IA32_RTIT_ADDR2_B 0x00000585 400#define MSR_IA32_RTIT_ADDR3_A 0x00000586 401#define MSR_IA32_RTIT_ADDR3_B 0x00000587 402#define MSR_IA32_RTIT_CR3_MATCH 0x00000572 403#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 404#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 405 406#define MSR_MTRRfix64K_00000 0x00000250 407#define MSR_MTRRfix16K_80000 0x00000258 408#define MSR_MTRRfix16K_A0000 0x00000259 409#define MSR_MTRRfix4K_C0000 0x00000268 410#define MSR_MTRRfix4K_C8000 0x00000269 411#define MSR_MTRRfix4K_D0000 0x0000026a 412#define MSR_MTRRfix4K_D8000 0x0000026b 413#define MSR_MTRRfix4K_E0000 0x0000026c 414#define MSR_MTRRfix4K_E8000 0x0000026d 415#define MSR_MTRRfix4K_F0000 0x0000026e 416#define MSR_MTRRfix4K_F8000 0x0000026f 417#define MSR_MTRRdefType 0x000002ff 418 419#define MSR_IA32_CR_PAT 0x00000277 420 421#define PAT_VALUE(p0, p1, p2, p3, p4, p5, p6, p7) \ 422 ((X86_MEMTYPE_ ## p0) | (X86_MEMTYPE_ ## p1 << 8) | \ 423 (X86_MEMTYPE_ ## p2 << 16) | (X86_MEMTYPE_ ## p3 << 24) | \ 424 (X86_MEMTYPE_ ## p4 << 32) | (X86_MEMTYPE_ ## p5 << 40) | \ 425 (X86_MEMTYPE_ ## p6 << 48) | (X86_MEMTYPE_ ## p7 << 56)) 426 427#define MSR_IA32_DEBUGCTLMSR 0x000001d9 428#define MSR_IA32_LASTBRANCHFROMIP 0x000001db 429#define MSR_IA32_LASTBRANCHTOIP 0x000001dc 430#define MSR_IA32_LASTINTFROMIP 0x000001dd 431#define MSR_IA32_LASTINTTOIP 0x000001de 432 433#define MSR_IA32_PASID 0x00000d93 434#define MSR_IA32_PASID_VALID BIT_ULL(31) 435 436/* DEBUGCTLMSR bits (others vary by model): */ 437#define DEBUGCTLMSR_LBR_BIT 0 /* last branch recording */ 438#define DEBUGCTLMSR_LBR (1UL << DEBUGCTLMSR_LBR_BIT) 439#define DEBUGCTLMSR_BTF_SHIFT 1 440#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 441#define DEBUGCTLMSR_BUS_LOCK_DETECT (1UL << 2) 442#define DEBUGCTLMSR_TR (1UL << 6) 443#define DEBUGCTLMSR_BTS (1UL << 7) 444#define DEBUGCTLMSR_BTINT (1UL << 8) 445#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 446#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 447#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 448#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12) 449#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14 450#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT) 451#define DEBUGCTLMSR_RTM_DEBUG BIT(15) 452 453#define MSR_PEBS_FRONTEND 0x000003f7 454 455#define MSR_IA32_MC0_CTL 0x00000400 456#define MSR_IA32_MC0_STATUS 0x00000401 457#define MSR_IA32_MC0_ADDR 0x00000402 458#define MSR_IA32_MC0_MISC 0x00000403 459 460/* C-state Residency Counters */ 461#define MSR_PKG_C3_RESIDENCY 0x000003f8 462#define MSR_PKG_C6_RESIDENCY 0x000003f9 463#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa 464#define MSR_PKG_C7_RESIDENCY 0x000003fa 465#define MSR_CORE_C3_RESIDENCY 0x000003fc 466#define MSR_CORE_C6_RESIDENCY 0x000003fd 467#define MSR_CORE_C7_RESIDENCY 0x000003fe 468#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff 469#define MSR_PKG_C2_RESIDENCY 0x0000060d 470#define MSR_PKG_C8_RESIDENCY 0x00000630 471#define MSR_PKG_C9_RESIDENCY 0x00000631 472#define MSR_PKG_C10_RESIDENCY 0x00000632 473 474/* Interrupt Response Limit */ 475#define MSR_PKGC3_IRTL 0x0000060a 476#define MSR_PKGC6_IRTL 0x0000060b 477#define MSR_PKGC7_IRTL 0x0000060c 478#define MSR_PKGC8_IRTL 0x00000633 479#define MSR_PKGC9_IRTL 0x00000634 480#define MSR_PKGC10_IRTL 0x00000635 481 482/* Run Time Average Power Limiting (RAPL) Interface */ 483 484#define MSR_VR_CURRENT_CONFIG 0x00000601 485#define MSR_RAPL_POWER_UNIT 0x00000606 486 487#define MSR_PKG_POWER_LIMIT 0x00000610 488#define MSR_PKG_ENERGY_STATUS 0x00000611 489#define MSR_PKG_PERF_STATUS 0x00000613 490#define MSR_PKG_POWER_INFO 0x00000614 491 492#define MSR_DRAM_POWER_LIMIT 0x00000618 493#define MSR_DRAM_ENERGY_STATUS 0x00000619 494#define MSR_DRAM_PERF_STATUS 0x0000061b 495#define MSR_DRAM_POWER_INFO 0x0000061c 496 497#define MSR_PP0_POWER_LIMIT 0x00000638 498#define MSR_PP0_ENERGY_STATUS 0x00000639 499#define MSR_PP0_POLICY 0x0000063a 500#define MSR_PP0_PERF_STATUS 0x0000063b 501 502#define MSR_PP1_POWER_LIMIT 0x00000640 503#define MSR_PP1_ENERGY_STATUS 0x00000641 504#define MSR_PP1_POLICY 0x00000642 505 506#define MSR_AMD_RAPL_POWER_UNIT 0xc0010299 507#define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a 508#define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b 509 510/* Config TDP MSRs */ 511#define MSR_CONFIG_TDP_NOMINAL 0x00000648 512#define MSR_CONFIG_TDP_LEVEL_1 0x00000649 513#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A 514#define MSR_CONFIG_TDP_CONTROL 0x0000064B 515#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C 516 517#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D 518#define MSR_SECONDARY_TURBO_RATIO_LIMIT 0x00000650 519 520#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 521#define MSR_PKG_ANY_CORE_C0_RES 0x00000659 522#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A 523#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B 524 525#define MSR_CORE_C1_RES 0x00000660 526#define MSR_MODULE_C6_RES_MS 0x00000664 527 528#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 529#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 530 531#define MSR_ATOM_CORE_RATIOS 0x0000066a 532#define MSR_ATOM_CORE_VIDS 0x0000066b 533#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c 534#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d 535 536#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 537#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 538#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 539 540/* Control-flow Enforcement Technology MSRs */ 541#define MSR_IA32_U_CET 0x000006a0 /* user mode cet */ 542#define MSR_IA32_S_CET 0x000006a2 /* kernel mode cet */ 543#define CET_SHSTK_EN BIT_ULL(0) 544#define CET_WRSS_EN BIT_ULL(1) 545#define CET_ENDBR_EN BIT_ULL(2) 546#define CET_LEG_IW_EN BIT_ULL(3) 547#define CET_NO_TRACK_EN BIT_ULL(4) 548#define CET_SUPPRESS_DISABLE BIT_ULL(5) 549#define CET_RESERVED (BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9)) 550#define CET_SUPPRESS BIT_ULL(10) 551#define CET_WAIT_ENDBR BIT_ULL(11) 552 553#define MSR_IA32_PL0_SSP 0x000006a4 /* ring-0 shadow stack pointer */ 554#define MSR_IA32_PL1_SSP 0x000006a5 /* ring-1 shadow stack pointer */ 555#define MSR_IA32_PL2_SSP 0x000006a6 /* ring-2 shadow stack pointer */ 556#define MSR_IA32_PL3_SSP 0x000006a7 /* ring-3 shadow stack pointer */ 557#define MSR_IA32_INT_SSP_TAB 0x000006a8 /* exception shadow stack table */ 558 559/* Hardware P state interface */ 560#define MSR_PPERF 0x0000064e 561#define MSR_PERF_LIMIT_REASONS 0x0000064f 562#define MSR_PM_ENABLE 0x00000770 563#define MSR_HWP_CAPABILITIES 0x00000771 564#define MSR_HWP_REQUEST_PKG 0x00000772 565#define MSR_HWP_INTERRUPT 0x00000773 566#define MSR_HWP_REQUEST 0x00000774 567#define MSR_HWP_STATUS 0x00000777 568 569/* CPUID.6.EAX */ 570#define HWP_BASE_BIT (1<<7) 571#define HWP_NOTIFICATIONS_BIT (1<<8) 572#define HWP_ACTIVITY_WINDOW_BIT (1<<9) 573#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) 574#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) 575 576/* IA32_HWP_CAPABILITIES */ 577#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff) 578#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff) 579#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff) 580#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff) 581 582/* IA32_HWP_REQUEST */ 583#define HWP_MIN_PERF(x) (x & 0xff) 584#define HWP_MAX_PERF(x) ((x & 0xff) << 8) 585#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) 586#define HWP_ENERGY_PERF_PREFERENCE(x) (((u64)x & 0xff) << 24) 587#define HWP_EPP_PERFORMANCE 0x00 588#define HWP_EPP_BALANCE_PERFORMANCE 0x80 589#define HWP_EPP_BALANCE_POWERSAVE 0xC0 590#define HWP_EPP_POWERSAVE 0xFF 591#define HWP_ACTIVITY_WINDOW(x) ((u64)(x & 0xff3) << 32) 592#define HWP_PACKAGE_CONTROL(x) ((u64)(x & 0x1) << 42) 593 594/* IA32_HWP_STATUS */ 595#define HWP_GUARANTEED_CHANGE(x) (x & 0x1) 596#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) 597 598/* IA32_HWP_INTERRUPT */ 599#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) 600#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) 601 602#define MSR_AMD64_MC0_MASK 0xc0010044 603 604#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 605#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 606#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 607#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 608 609#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) 610 611/* These are consecutive and not in the normal 4er MCE bank block */ 612#define MSR_IA32_MC0_CTL2 0x00000280 613#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 614 615#define MSR_P6_PERFCTR0 0x000000c1 616#define MSR_P6_PERFCTR1 0x000000c2 617#define MSR_P6_EVNTSEL0 0x00000186 618#define MSR_P6_EVNTSEL1 0x00000187 619 620#define MSR_KNC_PERFCTR0 0x00000020 621#define MSR_KNC_PERFCTR1 0x00000021 622#define MSR_KNC_EVNTSEL0 0x00000028 623#define MSR_KNC_EVNTSEL1 0x00000029 624 625/* Alternative perfctr range with full access. */ 626#define MSR_IA32_PMC0 0x000004c1 627 628/* Auto-reload via MSR instead of DS area */ 629#define MSR_RELOAD_PMC0 0x000014c1 630#define MSR_RELOAD_FIXED_CTR0 0x00001309 631 632/* V6 PMON MSR range */ 633#define MSR_IA32_PMC_V6_GP0_CTR 0x1900 634#define MSR_IA32_PMC_V6_GP0_CFG_A 0x1901 635#define MSR_IA32_PMC_V6_GP0_CFG_B 0x1902 636#define MSR_IA32_PMC_V6_GP0_CFG_C 0x1903 637#define MSR_IA32_PMC_V6_FX0_CTR 0x1980 638#define MSR_IA32_PMC_V6_FX0_CFG_B 0x1982 639#define MSR_IA32_PMC_V6_FX0_CFG_C 0x1983 640#define MSR_IA32_PMC_V6_STEP 4 641 642/* KeyID partitioning between MKTME and TDX */ 643#define MSR_IA32_MKTME_KEYID_PARTITIONING 0x00000087 644 645/* 646 * AMD64 MSRs. Not complete. See the architecture manual for a more 647 * complete list. 648 */ 649#define MSR_AMD64_PATCH_LEVEL 0x0000008b 650#define MSR_AMD64_TSC_RATIO 0xc0000104 651#define MSR_AMD64_NB_CFG 0xc001001f 652#define MSR_AMD64_PATCH_LOADER 0xc0010020 653#define MSR_AMD_PERF_CTL 0xc0010062 654#define MSR_AMD_PERF_STATUS 0xc0010063 655#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 656#define MSR_AMD64_GUEST_TSC_FREQ 0xc0010134 657#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 658#define MSR_AMD64_OSVW_STATUS 0xc0010141 659#define MSR_AMD_PPIN_CTL 0xc00102f0 660#define MSR_AMD_PPIN 0xc00102f1 661#define MSR_AMD64_CPUID_FN_7 0xc0011002 662#define MSR_AMD64_CPUID_FN_1 0xc0011004 663 664#define MSR_AMD64_CPUID_EXT_FEAT 0xc0011005 665#define MSR_AMD64_CPUID_EXT_FEAT_TOPOEXT_BIT 54 666#define MSR_AMD64_CPUID_EXT_FEAT_TOPOEXT BIT_ULL(MSR_AMD64_CPUID_EXT_FEAT_TOPOEXT_BIT) 667 668#define MSR_AMD64_LS_CFG 0xc0011020 669#define MSR_AMD64_DC_CFG 0xc0011022 670#define MSR_AMD64_TW_CFG 0xc0011023 671 672#define MSR_AMD64_DE_CFG 0xc0011029 673#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT 1 674#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT) 675#define MSR_AMD64_DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 9 676 677#define MSR_AMD64_BU_CFG2 0xc001102a 678#define MSR_AMD64_IBSFETCHCTL 0xc0011030 679#define MSR_AMD64_IBSFETCHLINAD 0xc0011031 680#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 681#define MSR_AMD64_IBSFETCH_REG_COUNT 3 682#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) 683#define MSR_AMD64_IBSOPCTL 0xc0011033 684#define MSR_AMD64_IBSOPRIP 0xc0011034 685#define MSR_AMD64_IBSOPDATA 0xc0011035 686#define MSR_AMD64_IBSOPDATA2 0xc0011036 687#define MSR_AMD64_IBSOPDATA3 0xc0011037 688#define MSR_AMD64_IBSDCLINAD 0xc0011038 689#define MSR_AMD64_IBSDCPHYSAD 0xc0011039 690#define MSR_AMD64_IBSOP_REG_COUNT 7 691#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) 692#define MSR_AMD64_IBSCTL 0xc001103a 693#define MSR_AMD64_IBSBRTARGET 0xc001103b 694#define MSR_AMD64_ICIBSEXTDCTL 0xc001103c 695#define MSR_AMD64_IBSOPDATA4 0xc001103d 696#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ 697#define MSR_AMD64_SVM_AVIC_DOORBELL 0xc001011b 698#define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e 699#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f 700#define MSR_AMD64_SEV_ES_GHCB 0xc0010130 701#define MSR_AMD64_SEV 0xc0010131 702#define MSR_AMD64_SEV_ENABLED_BIT 0 703#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) 704#define MSR_AMD64_SEV_ES_ENABLED_BIT 1 705#define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT) 706#define MSR_AMD64_SEV_SNP_ENABLED_BIT 2 707#define MSR_AMD64_SEV_SNP_ENABLED BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT) 708#define MSR_AMD64_SNP_VTOM_BIT 3 709#define MSR_AMD64_SNP_VTOM BIT_ULL(MSR_AMD64_SNP_VTOM_BIT) 710#define MSR_AMD64_SNP_REFLECT_VC_BIT 4 711#define MSR_AMD64_SNP_REFLECT_VC BIT_ULL(MSR_AMD64_SNP_REFLECT_VC_BIT) 712#define MSR_AMD64_SNP_RESTRICTED_INJ_BIT 5 713#define MSR_AMD64_SNP_RESTRICTED_INJ BIT_ULL(MSR_AMD64_SNP_RESTRICTED_INJ_BIT) 714#define MSR_AMD64_SNP_ALT_INJ_BIT 6 715#define MSR_AMD64_SNP_ALT_INJ BIT_ULL(MSR_AMD64_SNP_ALT_INJ_BIT) 716#define MSR_AMD64_SNP_DEBUG_SWAP_BIT 7 717#define MSR_AMD64_SNP_DEBUG_SWAP BIT_ULL(MSR_AMD64_SNP_DEBUG_SWAP_BIT) 718#define MSR_AMD64_SNP_PREVENT_HOST_IBS_BIT 8 719#define MSR_AMD64_SNP_PREVENT_HOST_IBS BIT_ULL(MSR_AMD64_SNP_PREVENT_HOST_IBS_BIT) 720#define MSR_AMD64_SNP_BTB_ISOLATION_BIT 9 721#define MSR_AMD64_SNP_BTB_ISOLATION BIT_ULL(MSR_AMD64_SNP_BTB_ISOLATION_BIT) 722#define MSR_AMD64_SNP_VMPL_SSS_BIT 10 723#define MSR_AMD64_SNP_VMPL_SSS BIT_ULL(MSR_AMD64_SNP_VMPL_SSS_BIT) 724#define MSR_AMD64_SNP_SECURE_TSC_BIT 11 725#define MSR_AMD64_SNP_SECURE_TSC BIT_ULL(MSR_AMD64_SNP_SECURE_TSC_BIT) 726#define MSR_AMD64_SNP_VMGEXIT_PARAM_BIT 12 727#define MSR_AMD64_SNP_VMGEXIT_PARAM BIT_ULL(MSR_AMD64_SNP_VMGEXIT_PARAM_BIT) 728#define MSR_AMD64_SNP_RESERVED_BIT13 BIT_ULL(13) 729#define MSR_AMD64_SNP_IBS_VIRT_BIT 14 730#define MSR_AMD64_SNP_IBS_VIRT BIT_ULL(MSR_AMD64_SNP_IBS_VIRT_BIT) 731#define MSR_AMD64_SNP_RESERVED_BIT15 BIT_ULL(15) 732#define MSR_AMD64_SNP_VMSA_REG_PROT_BIT 16 733#define MSR_AMD64_SNP_VMSA_REG_PROT BIT_ULL(MSR_AMD64_SNP_VMSA_REG_PROT_BIT) 734#define MSR_AMD64_SNP_SMT_PROT_BIT 17 735#define MSR_AMD64_SNP_SMT_PROT BIT_ULL(MSR_AMD64_SNP_SMT_PROT_BIT) 736#define MSR_AMD64_SNP_SECURE_AVIC_BIT 18 737#define MSR_AMD64_SNP_SECURE_AVIC BIT_ULL(MSR_AMD64_SNP_SECURE_AVIC_BIT) 738#define MSR_AMD64_SNP_RESV_BIT 19 739#define MSR_AMD64_SNP_RESERVED_MASK GENMASK_ULL(63, MSR_AMD64_SNP_RESV_BIT) 740#define MSR_AMD64_SAVIC_CONTROL 0xc0010138 741#define MSR_AMD64_SAVIC_EN_BIT 0 742#define MSR_AMD64_SAVIC_EN BIT_ULL(MSR_AMD64_SAVIC_EN_BIT) 743#define MSR_AMD64_SAVIC_ALLOWEDNMI_BIT 1 744#define MSR_AMD64_SAVIC_ALLOWEDNMI BIT_ULL(MSR_AMD64_SAVIC_ALLOWEDNMI_BIT) 745#define MSR_AMD64_RMP_BASE 0xc0010132 746#define MSR_AMD64_RMP_END 0xc0010133 747#define MSR_AMD64_RMP_CFG 0xc0010136 748#define MSR_AMD64_SEG_RMP_ENABLED_BIT 0 749#define MSR_AMD64_SEG_RMP_ENABLED BIT_ULL(MSR_AMD64_SEG_RMP_ENABLED_BIT) 750#define MSR_AMD64_RMP_SEGMENT_SHIFT(x) (((x) & GENMASK_ULL(13, 8)) >> 8) 751 752#define MSR_SVSM_CAA 0xc001f000 753 754/* AMD Collaborative Processor Performance Control MSRs */ 755#define MSR_AMD_CPPC_CAP1 0xc00102b0 756#define MSR_AMD_CPPC_ENABLE 0xc00102b1 757#define MSR_AMD_CPPC_CAP2 0xc00102b2 758#define MSR_AMD_CPPC_REQ 0xc00102b3 759#define MSR_AMD_CPPC_STATUS 0xc00102b4 760 761/* Masks for use with MSR_AMD_CPPC_CAP1 */ 762#define AMD_CPPC_LOWEST_PERF_MASK GENMASK(7, 0) 763#define AMD_CPPC_LOWNONLIN_PERF_MASK GENMASK(15, 8) 764#define AMD_CPPC_NOMINAL_PERF_MASK GENMASK(23, 16) 765#define AMD_CPPC_HIGHEST_PERF_MASK GENMASK(31, 24) 766 767/* Masks for use with MSR_AMD_CPPC_REQ */ 768#define AMD_CPPC_MAX_PERF_MASK GENMASK(7, 0) 769#define AMD_CPPC_MIN_PERF_MASK GENMASK(15, 8) 770#define AMD_CPPC_DES_PERF_MASK GENMASK(23, 16) 771#define AMD_CPPC_EPP_PERF_MASK GENMASK(31, 24) 772 773/* AMD Performance Counter Global Status and Control MSRs */ 774#define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS 0xc0000300 775#define MSR_AMD64_PERF_CNTR_GLOBAL_CTL 0xc0000301 776#define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR 0xc0000302 777#define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_SET 0xc0000303 778 779/* AMD Hardware Feedback Support MSRs */ 780#define MSR_AMD_WORKLOAD_CLASS_CONFIG 0xc0000500 781#define MSR_AMD_WORKLOAD_CLASS_ID 0xc0000501 782#define MSR_AMD_WORKLOAD_HRST 0xc0000502 783 784/* AMD Last Branch Record MSRs */ 785#define MSR_AMD64_LBR_SELECT 0xc000010e 786 787/* Zen4 */ 788#define MSR_ZEN4_BP_CFG 0xc001102e 789#define MSR_ZEN4_BP_CFG_BP_SPEC_REDUCE_BIT 4 790#define MSR_ZEN4_BP_CFG_SHARED_BTB_FIX_BIT 5 791 792/* Fam 19h MSRs */ 793#define MSR_F19H_UMC_PERF_CTL 0xc0010800 794#define MSR_F19H_UMC_PERF_CTR 0xc0010801 795 796/* Zen 2 */ 797#define MSR_ZEN2_SPECTRAL_CHICKEN 0xc00110e3 798#define MSR_ZEN2_SPECTRAL_CHICKEN_BIT BIT_ULL(1) 799 800/* Fam 17h MSRs */ 801#define MSR_F17H_IRPERF 0xc00000e9 802 803/* Fam 16h MSRs */ 804#define MSR_F16H_L2I_PERF_CTL 0xc0010230 805#define MSR_F16H_L2I_PERF_CTR 0xc0010231 806#define MSR_F16H_DR1_ADDR_MASK 0xc0011019 807#define MSR_F16H_DR2_ADDR_MASK 0xc001101a 808#define MSR_F16H_DR3_ADDR_MASK 0xc001101b 809#define MSR_F16H_DR0_ADDR_MASK 0xc0011027 810 811/* Fam 15h MSRs */ 812#define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a 813#define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b 814#define MSR_F15H_PERF_CTL 0xc0010200 815#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL 816#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) 817#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) 818#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) 819#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) 820#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) 821 822#define MSR_F15H_PERF_CTR 0xc0010201 823#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR 824#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) 825#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) 826#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) 827#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) 828#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) 829 830#define MSR_F15H_NB_PERF_CTL 0xc0010240 831#define MSR_F15H_NB_PERF_CTR 0xc0010241 832#define MSR_F15H_PTSC 0xc0010280 833#define MSR_F15H_IC_CFG 0xc0011021 834#define MSR_F15H_EX_CFG 0xc001102c 835 836/* Fam 10h MSRs */ 837#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 838#define FAM10H_MMIO_CONF_ENABLE (1<<0) 839#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 840#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 841#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL 842#define FAM10H_MMIO_CONF_BASE_SHIFT 20 843#define MSR_FAM10H_NODE_ID 0xc001100c 844 845/* K8 MSRs */ 846#define MSR_K8_TOP_MEM1 0xc001001a 847#define MSR_K8_TOP_MEM2 0xc001001d 848#define MSR_AMD64_SYSCFG 0xc0010010 849#define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT 23 850#define MSR_AMD64_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT) 851#define MSR_AMD64_SYSCFG_SNP_EN_BIT 24 852#define MSR_AMD64_SYSCFG_SNP_EN BIT_ULL(MSR_AMD64_SYSCFG_SNP_EN_BIT) 853#define MSR_AMD64_SYSCFG_SNP_VMPL_EN_BIT 25 854#define MSR_AMD64_SYSCFG_SNP_VMPL_EN BIT_ULL(MSR_AMD64_SYSCFG_SNP_VMPL_EN_BIT) 855#define MSR_AMD64_SYSCFG_MFDM_BIT 19 856#define MSR_AMD64_SYSCFG_MFDM BIT_ULL(MSR_AMD64_SYSCFG_MFDM_BIT) 857 858#define MSR_K8_INT_PENDING_MSG 0xc0010055 859/* C1E active bits in int pending message */ 860#define K8_INTP_C1E_ACTIVE_MASK 0x18000000 861#define MSR_K8_TSEG_ADDR 0xc0010112 862#define MSR_K8_TSEG_MASK 0xc0010113 863#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 864#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 865#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 866 867/* K7 MSRs */ 868#define MSR_K7_EVNTSEL0 0xc0010000 869#define MSR_K7_PERFCTR0 0xc0010004 870#define MSR_K7_EVNTSEL1 0xc0010001 871#define MSR_K7_PERFCTR1 0xc0010005 872#define MSR_K7_EVNTSEL2 0xc0010002 873#define MSR_K7_PERFCTR2 0xc0010006 874#define MSR_K7_EVNTSEL3 0xc0010003 875#define MSR_K7_PERFCTR3 0xc0010007 876#define MSR_K7_CLK_CTL 0xc001001b 877#define MSR_K7_HWCR 0xc0010015 878#define MSR_K7_HWCR_SMMLOCK_BIT 0 879#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT) 880#define MSR_K7_HWCR_IRPERF_EN_BIT 30 881#define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT) 882#define MSR_K7_HWCR_CPUID_USER_DIS_BIT 35 883#define MSR_K7_FID_VID_CTL 0xc0010041 884#define MSR_K7_FID_VID_STATUS 0xc0010042 885#define MSR_K7_HWCR_CPB_DIS_BIT 25 886#define MSR_K7_HWCR_CPB_DIS BIT_ULL(MSR_K7_HWCR_CPB_DIS_BIT) 887 888/* K6 MSRs */ 889#define MSR_K6_WHCR 0xc0000082 890#define MSR_K6_UWCCR 0xc0000085 891#define MSR_K6_EPMR 0xc0000086 892#define MSR_K6_PSOR 0xc0000087 893#define MSR_K6_PFIR 0xc0000088 894 895/* Centaur-Hauls/IDT defined MSRs. */ 896#define MSR_IDT_FCR1 0x00000107 897#define MSR_IDT_FCR2 0x00000108 898#define MSR_IDT_FCR3 0x00000109 899#define MSR_IDT_FCR4 0x0000010a 900 901#define MSR_IDT_MCR0 0x00000110 902#define MSR_IDT_MCR1 0x00000111 903#define MSR_IDT_MCR2 0x00000112 904#define MSR_IDT_MCR3 0x00000113 905#define MSR_IDT_MCR4 0x00000114 906#define MSR_IDT_MCR5 0x00000115 907#define MSR_IDT_MCR6 0x00000116 908#define MSR_IDT_MCR7 0x00000117 909#define MSR_IDT_MCR_CTRL 0x00000120 910 911/* VIA Cyrix defined MSRs*/ 912#define MSR_VIA_FCR 0x00001107 913#define MSR_VIA_LONGHAUL 0x0000110a 914#define MSR_VIA_RNG 0x0000110b 915#define MSR_VIA_BCR2 0x00001147 916 917/* Transmeta defined MSRs */ 918#define MSR_TMTA_LONGRUN_CTRL 0x80868010 919#define MSR_TMTA_LONGRUN_FLAGS 0x80868011 920#define MSR_TMTA_LRTI_READOUT 0x80868018 921#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 922 923/* Intel defined MSRs. */ 924#define MSR_IA32_P5_MC_ADDR 0x00000000 925#define MSR_IA32_P5_MC_TYPE 0x00000001 926#define MSR_IA32_TSC 0x00000010 927#define MSR_IA32_PLATFORM_ID 0x00000017 928#define MSR_IA32_EBL_CR_POWERON 0x0000002a 929#define MSR_EBC_FREQUENCY_ID 0x0000002c 930#define MSR_SMI_COUNT 0x00000034 931 932/* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */ 933#define MSR_IA32_FEAT_CTL 0x0000003a 934#define FEAT_CTL_LOCKED BIT(0) 935#define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) 936#define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) 937#define FEAT_CTL_SGX_LC_ENABLED BIT(17) 938#define FEAT_CTL_SGX_ENABLED BIT(18) 939#define FEAT_CTL_LMCE_ENABLED BIT(20) 940 941#define MSR_IA32_TSC_ADJUST 0x0000003b 942#define MSR_IA32_BNDCFGS 0x00000d90 943 944#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc 945 946#define MSR_IA32_XFD 0x000001c4 947#define MSR_IA32_XFD_ERR 0x000001c5 948#define MSR_IA32_XSS 0x00000da0 949 950#define MSR_IA32_APICBASE 0x0000001b 951#define MSR_IA32_APICBASE_BSP (1<<8) 952#define MSR_IA32_APICBASE_ENABLE (1<<11) 953#define MSR_IA32_APICBASE_BASE (0xfffff<<12) 954 955#define MSR_IA32_UCODE_WRITE 0x00000079 956 957#define MSR_IA32_MCU_ENUMERATION 0x0000007b 958#define MCU_STAGING BIT(4) 959 960#define MSR_IA32_UCODE_REV 0x0000008b 961 962/* Intel SGX Launch Enclave Public Key Hash MSRs */ 963#define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C 964#define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D 965#define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E 966#define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F 967 968#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b 969#define MSR_IA32_SMBASE 0x0000009e 970 971#define MSR_IA32_PERF_STATUS 0x00000198 972#define MSR_IA32_PERF_CTL 0x00000199 973#define INTEL_PERF_CTL_MASK 0xffff 974 975/* AMD Branch Sampling configuration */ 976#define MSR_AMD_DBG_EXTN_CFG 0xc000010f 977#define MSR_AMD_SAMP_BR_FROM 0xc0010300 978 979#define DBG_EXTN_CFG_LBRV2EN BIT_ULL(6) 980 981#define MSR_IA32_MPERF 0x000000e7 982#define MSR_IA32_APERF 0x000000e8 983 984#define MSR_IA32_THERM_CONTROL 0x0000019a 985#define MSR_IA32_THERM_INTERRUPT 0x0000019b 986 987#define THERM_INT_HIGH_ENABLE (1 << 0) 988#define THERM_INT_LOW_ENABLE (1 << 1) 989#define THERM_INT_PLN_ENABLE (1 << 24) 990 991#define MSR_IA32_THERM_STATUS 0x0000019c 992 993#define THERM_STATUS_PROCHOT (1 << 0) 994#define THERM_STATUS_POWER_LIMIT (1 << 10) 995 996#define MSR_THERM2_CTL 0x0000019d 997 998#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 999 1000#define MSR_IA32_MISC_ENABLE 0x000001a0 1001 1002#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 1003 1004#define MSR_MISC_FEATURE_CONTROL 0x000001a4 1005#define MSR_MISC_PWR_MGMT 0x000001aa 1006 1007#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 1008#define ENERGY_PERF_BIAS_PERFORMANCE 0 1009#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4 1010#define ENERGY_PERF_BIAS_NORMAL 6 1011#define ENERGY_PERF_BIAS_NORMAL_POWERSAVE 7 1012#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8 1013#define ENERGY_PERF_BIAS_POWERSAVE 15 1014 1015#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 1016 1017#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) 1018#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) 1019#define PACKAGE_THERM_STATUS_HFI_UPDATED (1 << 26) 1020 1021#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 1022 1023#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) 1024#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) 1025#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) 1026#define PACKAGE_THERM_INT_HFI_ENABLE (1 << 25) 1027 1028/* Thermal Thresholds Support */ 1029#define THERM_INT_THRESHOLD0_ENABLE (1 << 15) 1030#define THERM_SHIFT_THRESHOLD0 8 1031#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) 1032#define THERM_INT_THRESHOLD1_ENABLE (1 << 23) 1033#define THERM_SHIFT_THRESHOLD1 16 1034#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) 1035#define THERM_STATUS_THRESHOLD0 (1 << 6) 1036#define THERM_LOG_THRESHOLD0 (1 << 7) 1037#define THERM_STATUS_THRESHOLD1 (1 << 8) 1038#define THERM_LOG_THRESHOLD1 (1 << 9) 1039 1040/* MISC_ENABLE bits: architectural */ 1041#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 1042#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) 1043#define MSR_IA32_MISC_ENABLE_TCC_BIT 1 1044#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) 1045#define MSR_IA32_MISC_ENABLE_EMON_BIT 7 1046#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) 1047#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 1048#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) 1049#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 1050#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) 1051#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 1052#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) 1053#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 1054#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) 1055#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 1056#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) 1057#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 1058#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) 1059#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 1060#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) 1061 1062/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 1063#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 1064#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) 1065#define MSR_IA32_MISC_ENABLE_TM1_BIT 3 1066#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) 1067#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 1068#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) 1069#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 1070#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) 1071#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 1072#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) 1073#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 1074#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) 1075#define MSR_IA32_MISC_ENABLE_FERR_BIT 10 1076#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) 1077#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 1078#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) 1079#define MSR_IA32_MISC_ENABLE_TM2_BIT 13 1080#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) 1081#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 1082#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) 1083#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 1084#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) 1085#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 1086#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) 1087#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 1088#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) 1089#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 1090#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) 1091#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 1092#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) 1093 1094/* MISC_FEATURES_ENABLES non-architectural features */ 1095#define MSR_MISC_FEATURES_ENABLES 0x00000140 1096 1097#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0 1098#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT) 1099#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1 1100 1101#define MSR_IA32_TSC_DEADLINE 0x000006E0 1102 1103 1104#define MSR_TSX_FORCE_ABORT 0x0000010F 1105 1106#define MSR_TFA_RTM_FORCE_ABORT_BIT 0 1107#define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT) 1108#define MSR_TFA_TSX_CPUID_CLEAR_BIT 1 1109#define MSR_TFA_TSX_CPUID_CLEAR BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT) 1110#define MSR_TFA_SDV_ENABLE_RTM_BIT 2 1111#define MSR_TFA_SDV_ENABLE_RTM BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT) 1112 1113/* P4/Xeon+ specific */ 1114#define MSR_IA32_MCG_EAX 0x00000180 1115#define MSR_IA32_MCG_EBX 0x00000181 1116#define MSR_IA32_MCG_ECX 0x00000182 1117#define MSR_IA32_MCG_EDX 0x00000183 1118#define MSR_IA32_MCG_ESI 0x00000184 1119#define MSR_IA32_MCG_EDI 0x00000185 1120#define MSR_IA32_MCG_EBP 0x00000186 1121#define MSR_IA32_MCG_ESP 0x00000187 1122#define MSR_IA32_MCG_EFLAGS 0x00000188 1123#define MSR_IA32_MCG_EIP 0x00000189 1124#define MSR_IA32_MCG_RESERVED 0x0000018a 1125 1126/* Pentium IV performance counter MSRs */ 1127#define MSR_P4_BPU_PERFCTR0 0x00000300 1128#define MSR_P4_BPU_PERFCTR1 0x00000301 1129#define MSR_P4_BPU_PERFCTR2 0x00000302 1130#define MSR_P4_BPU_PERFCTR3 0x00000303 1131#define MSR_P4_MS_PERFCTR0 0x00000304 1132#define MSR_P4_MS_PERFCTR1 0x00000305 1133#define MSR_P4_MS_PERFCTR2 0x00000306 1134#define MSR_P4_MS_PERFCTR3 0x00000307 1135#define MSR_P4_FLAME_PERFCTR0 0x00000308 1136#define MSR_P4_FLAME_PERFCTR1 0x00000309 1137#define MSR_P4_FLAME_PERFCTR2 0x0000030a 1138#define MSR_P4_FLAME_PERFCTR3 0x0000030b 1139#define MSR_P4_IQ_PERFCTR0 0x0000030c 1140#define MSR_P4_IQ_PERFCTR1 0x0000030d 1141#define MSR_P4_IQ_PERFCTR2 0x0000030e 1142#define MSR_P4_IQ_PERFCTR3 0x0000030f 1143#define MSR_P4_IQ_PERFCTR4 0x00000310 1144#define MSR_P4_IQ_PERFCTR5 0x00000311 1145#define MSR_P4_BPU_CCCR0 0x00000360 1146#define MSR_P4_BPU_CCCR1 0x00000361 1147#define MSR_P4_BPU_CCCR2 0x00000362 1148#define MSR_P4_BPU_CCCR3 0x00000363 1149#define MSR_P4_MS_CCCR0 0x00000364 1150#define MSR_P4_MS_CCCR1 0x00000365 1151#define MSR_P4_MS_CCCR2 0x00000366 1152#define MSR_P4_MS_CCCR3 0x00000367 1153#define MSR_P4_FLAME_CCCR0 0x00000368 1154#define MSR_P4_FLAME_CCCR1 0x00000369 1155#define MSR_P4_FLAME_CCCR2 0x0000036a 1156#define MSR_P4_FLAME_CCCR3 0x0000036b 1157#define MSR_P4_IQ_CCCR0 0x0000036c 1158#define MSR_P4_IQ_CCCR1 0x0000036d 1159#define MSR_P4_IQ_CCCR2 0x0000036e 1160#define MSR_P4_IQ_CCCR3 0x0000036f 1161#define MSR_P4_IQ_CCCR4 0x00000370 1162#define MSR_P4_IQ_CCCR5 0x00000371 1163#define MSR_P4_ALF_ESCR0 0x000003ca 1164#define MSR_P4_ALF_ESCR1 0x000003cb 1165#define MSR_P4_BPU_ESCR0 0x000003b2 1166#define MSR_P4_BPU_ESCR1 0x000003b3 1167#define MSR_P4_BSU_ESCR0 0x000003a0 1168#define MSR_P4_BSU_ESCR1 0x000003a1 1169#define MSR_P4_CRU_ESCR0 0x000003b8 1170#define MSR_P4_CRU_ESCR1 0x000003b9 1171#define MSR_P4_CRU_ESCR2 0x000003cc 1172#define MSR_P4_CRU_ESCR3 0x000003cd 1173#define MSR_P4_CRU_ESCR4 0x000003e0 1174#define MSR_P4_CRU_ESCR5 0x000003e1 1175#define MSR_P4_DAC_ESCR0 0x000003a8 1176#define MSR_P4_DAC_ESCR1 0x000003a9 1177#define MSR_P4_FIRM_ESCR0 0x000003a4 1178#define MSR_P4_FIRM_ESCR1 0x000003a5 1179#define MSR_P4_FLAME_ESCR0 0x000003a6 1180#define MSR_P4_FLAME_ESCR1 0x000003a7 1181#define MSR_P4_FSB_ESCR0 0x000003a2 1182#define MSR_P4_FSB_ESCR1 0x000003a3 1183#define MSR_P4_IQ_ESCR0 0x000003ba 1184#define MSR_P4_IQ_ESCR1 0x000003bb 1185#define MSR_P4_IS_ESCR0 0x000003b4 1186#define MSR_P4_IS_ESCR1 0x000003b5 1187#define MSR_P4_ITLB_ESCR0 0x000003b6 1188#define MSR_P4_ITLB_ESCR1 0x000003b7 1189#define MSR_P4_IX_ESCR0 0x000003c8 1190#define MSR_P4_IX_ESCR1 0x000003c9 1191#define MSR_P4_MOB_ESCR0 0x000003aa 1192#define MSR_P4_MOB_ESCR1 0x000003ab 1193#define MSR_P4_MS_ESCR0 0x000003c0 1194#define MSR_P4_MS_ESCR1 0x000003c1 1195#define MSR_P4_PMH_ESCR0 0x000003ac 1196#define MSR_P4_PMH_ESCR1 0x000003ad 1197#define MSR_P4_RAT_ESCR0 0x000003bc 1198#define MSR_P4_RAT_ESCR1 0x000003bd 1199#define MSR_P4_SAAT_ESCR0 0x000003ae 1200#define MSR_P4_SAAT_ESCR1 0x000003af 1201#define MSR_P4_SSU_ESCR0 0x000003be 1202#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 1203 1204#define MSR_P4_TBPU_ESCR0 0x000003c2 1205#define MSR_P4_TBPU_ESCR1 0x000003c3 1206#define MSR_P4_TC_ESCR0 0x000003c4 1207#define MSR_P4_TC_ESCR1 0x000003c5 1208#define MSR_P4_U2L_ESCR0 0x000003b0 1209#define MSR_P4_U2L_ESCR1 0x000003b1 1210 1211#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 1212 1213/* Intel Core-based CPU performance counters */ 1214#define MSR_CORE_PERF_FIXED_CTR0 0x00000309 1215#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 1216#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 1217#define MSR_CORE_PERF_FIXED_CTR3 0x0000030c 1218#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 1219#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 1220#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 1221#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 1222 1223#define MSR_PERF_METRICS 0x00000329 1224 1225/* PERF_GLOBAL_OVF_CTL bits */ 1226#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55 1227#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT) 1228#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62 1229#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT) 1230#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63 1231#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT) 1232 1233/* Geode defined MSRs */ 1234#define MSR_GEODE_BUSCONT_CONF0 0x00001900 1235 1236/* Intel VT MSRs */ 1237#define MSR_IA32_VMX_BASIC 0x00000480 1238#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 1239#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 1240#define MSR_IA32_VMX_EXIT_CTLS 0x00000483 1241#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 1242#define MSR_IA32_VMX_MISC 0x00000485 1243#define MSR_IA32_VMX_CR0_FIXED0 0x00000486 1244#define MSR_IA32_VMX_CR0_FIXED1 0x00000487 1245#define MSR_IA32_VMX_CR4_FIXED0 0x00000488 1246#define MSR_IA32_VMX_CR4_FIXED1 0x00000489 1247#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 1248#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 1249#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 1250#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 1251#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 1252#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 1253#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 1254#define MSR_IA32_VMX_VMFUNC 0x00000491 1255#define MSR_IA32_VMX_PROCBASED_CTLS3 0x00000492 1256 1257#define MSR_IA32_MCU_STAGING_MBOX_ADDR 0x000007a5 1258 1259/* Resctrl MSRs: */ 1260/* - Intel: */ 1261#define MSR_IA32_L3_QOS_CFG 0xc81 1262#define MSR_IA32_L2_QOS_CFG 0xc82 1263#define MSR_IA32_QM_EVTSEL 0xc8d 1264#define MSR_IA32_QM_CTR 0xc8e 1265#define MSR_IA32_PQR_ASSOC 0xc8f 1266#define MSR_IA32_L3_CBM_BASE 0xc90 1267#define MSR_RMID_SNC_CONFIG 0xca0 1268#define MSR_IA32_L2_CBM_BASE 0xd10 1269#define MSR_IA32_MBA_THRTL_BASE 0xd50 1270 1271/* - AMD: */ 1272#define MSR_IA32_MBA_BW_BASE 0xc0000200 1273#define MSR_IA32_SMBA_BW_BASE 0xc0000280 1274#define MSR_IA32_L3_QOS_ABMC_CFG 0xc00003fd 1275#define MSR_IA32_L3_QOS_EXT_CFG 0xc00003ff 1276#define MSR_IA32_EVT_CFG_BASE 0xc0000400 1277 1278/* AMD-V MSRs */ 1279#define MSR_VM_CR 0xc0010114 1280#define MSR_VM_IGNNE 0xc0010115 1281#define MSR_VM_HSAVE_PA 0xc0010117 1282 1283#define SVM_VM_CR_VALID_MASK 0x001fULL 1284#define SVM_VM_CR_SVM_LOCK_MASK 0x0008ULL 1285#define SVM_VM_CR_SVM_DIS_MASK 0x0010ULL 1286 1287/* Hardware Feedback Interface */ 1288#define MSR_IA32_HW_FEEDBACK_PTR 0x17d0 1289#define MSR_IA32_HW_FEEDBACK_CONFIG 0x17d1 1290 1291/* x2APIC locked status */ 1292#define MSR_IA32_XAPIC_DISABLE_STATUS 0xBD 1293#define LEGACY_XAPIC_DISABLED BIT(0) /* 1294 * x2APIC mode is locked and 1295 * disabling x2APIC will cause 1296 * a #GP 1297 */ 1298 1299#endif /* _ASM_X86_MSR_INDEX_H */