Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/* SPDX-License-Identifier: GPL-2.0-only */
2/* Copyright(c) 2020 Intel Corporation. */
3
4#ifndef __CXL_H__
5#define __CXL_H__
6
7#include <linux/libnvdimm.h>
8#include <linux/bitfield.h>
9#include <linux/notifier.h>
10#include <linux/bitops.h>
11#include <linux/log2.h>
12#include <linux/node.h>
13#include <linux/io.h>
14#include <linux/range.h>
15
16extern const struct nvdimm_security_ops *cxl_security_ops;
17
18/**
19 * DOC: cxl objects
20 *
21 * The CXL core objects like ports, decoders, and regions are shared
22 * between the subsystem drivers cxl_acpi, cxl_pci, and core drivers
23 * (port-driver, region-driver, nvdimm object-drivers... etc).
24 */
25
26/* CXL 2.0 8.2.4 CXL Component Register Layout and Definition */
27#define CXL_COMPONENT_REG_BLOCK_SIZE SZ_64K
28
29/* CXL 2.0 8.2.5 CXL.cache and CXL.mem Registers*/
30#define CXL_CM_OFFSET 0x1000
31#define CXL_CM_CAP_HDR_OFFSET 0x0
32#define CXL_CM_CAP_HDR_ID_MASK GENMASK(15, 0)
33#define CM_CAP_HDR_CAP_ID 1
34#define CXL_CM_CAP_HDR_VERSION_MASK GENMASK(19, 16)
35#define CM_CAP_HDR_CAP_VERSION 1
36#define CXL_CM_CAP_HDR_CACHE_MEM_VERSION_MASK GENMASK(23, 20)
37#define CM_CAP_HDR_CACHE_MEM_VERSION 1
38#define CXL_CM_CAP_HDR_ARRAY_SIZE_MASK GENMASK(31, 24)
39#define CXL_CM_CAP_PTR_MASK GENMASK(31, 20)
40
41#define CXL_CM_CAP_CAP_ID_RAS 0x2
42#define CXL_CM_CAP_CAP_ID_HDM 0x5
43#define CXL_CM_CAP_CAP_HDM_VERSION 1
44
45/* HDM decoders CXL 2.0 8.2.5.12 CXL HDM Decoder Capability Structure */
46#define CXL_HDM_DECODER_CAP_OFFSET 0x0
47#define CXL_HDM_DECODER_COUNT_MASK GENMASK(3, 0)
48#define CXL_HDM_DECODER_TARGET_COUNT_MASK GENMASK(7, 4)
49#define CXL_HDM_DECODER_INTERLEAVE_11_8 BIT(8)
50#define CXL_HDM_DECODER_INTERLEAVE_14_12 BIT(9)
51#define CXL_HDM_DECODER_INTERLEAVE_3_6_12_WAY BIT(11)
52#define CXL_HDM_DECODER_INTERLEAVE_16_WAY BIT(12)
53#define CXL_HDM_DECODER_CTRL_OFFSET 0x4
54#define CXL_HDM_DECODER_ENABLE BIT(1)
55#define CXL_HDM_DECODER0_BASE_LOW_OFFSET(i) (0x20 * (i) + 0x10)
56#define CXL_HDM_DECODER0_BASE_HIGH_OFFSET(i) (0x20 * (i) + 0x14)
57#define CXL_HDM_DECODER0_SIZE_LOW_OFFSET(i) (0x20 * (i) + 0x18)
58#define CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(i) (0x20 * (i) + 0x1c)
59#define CXL_HDM_DECODER0_CTRL_OFFSET(i) (0x20 * (i) + 0x20)
60#define CXL_HDM_DECODER0_CTRL_IG_MASK GENMASK(3, 0)
61#define CXL_HDM_DECODER0_CTRL_IW_MASK GENMASK(7, 4)
62#define CXL_HDM_DECODER0_CTRL_LOCK BIT(8)
63#define CXL_HDM_DECODER0_CTRL_COMMIT BIT(9)
64#define CXL_HDM_DECODER0_CTRL_COMMITTED BIT(10)
65#define CXL_HDM_DECODER0_CTRL_COMMIT_ERROR BIT(11)
66#define CXL_HDM_DECODER0_CTRL_HOSTONLY BIT(12)
67#define CXL_HDM_DECODER0_TL_LOW(i) (0x20 * (i) + 0x24)
68#define CXL_HDM_DECODER0_TL_HIGH(i) (0x20 * (i) + 0x28)
69#define CXL_HDM_DECODER0_SKIP_LOW(i) CXL_HDM_DECODER0_TL_LOW(i)
70#define CXL_HDM_DECODER0_SKIP_HIGH(i) CXL_HDM_DECODER0_TL_HIGH(i)
71
72/* HDM decoder control register constants CXL 3.0 8.2.5.19.7 */
73#define CXL_DECODER_MIN_GRANULARITY 256
74#define CXL_DECODER_MAX_ENCODED_IG 6
75
76static inline int cxl_hdm_decoder_count(u32 cap_hdr)
77{
78 int val = FIELD_GET(CXL_HDM_DECODER_COUNT_MASK, cap_hdr);
79
80 return val ? val * 2 : 1;
81}
82
83/* Encode defined in CXL 2.0 8.2.5.12.7 HDM Decoder Control Register */
84static inline int eig_to_granularity(u16 eig, unsigned int *granularity)
85{
86 if (eig > CXL_DECODER_MAX_ENCODED_IG)
87 return -EINVAL;
88 *granularity = CXL_DECODER_MIN_GRANULARITY << eig;
89 return 0;
90}
91
92/* Encode defined in CXL ECN "3, 6, 12 and 16-way memory Interleaving" */
93static inline int eiw_to_ways(u8 eiw, unsigned int *ways)
94{
95 switch (eiw) {
96 case 0 ... 4:
97 *ways = 1 << eiw;
98 break;
99 case 8 ... 10:
100 *ways = 3 << (eiw - 8);
101 break;
102 default:
103 return -EINVAL;
104 }
105
106 return 0;
107}
108
109static inline int granularity_to_eig(int granularity, u16 *eig)
110{
111 if (granularity > SZ_16K || granularity < CXL_DECODER_MIN_GRANULARITY ||
112 !is_power_of_2(granularity))
113 return -EINVAL;
114 *eig = ilog2(granularity) - 8;
115 return 0;
116}
117
118static inline int ways_to_eiw(unsigned int ways, u8 *eiw)
119{
120 if (ways > 16)
121 return -EINVAL;
122 if (is_power_of_2(ways)) {
123 *eiw = ilog2(ways);
124 return 0;
125 }
126 if (ways % 3)
127 return -EINVAL;
128 ways /= 3;
129 if (!is_power_of_2(ways))
130 return -EINVAL;
131 *eiw = ilog2(ways) + 8;
132 return 0;
133}
134
135/* RAS Registers CXL 2.0 8.2.5.9 CXL RAS Capability Structure */
136#define CXL_RAS_UNCORRECTABLE_STATUS_OFFSET 0x0
137#define CXL_RAS_UNCORRECTABLE_STATUS_MASK (GENMASK(16, 14) | GENMASK(11, 0))
138#define CXL_RAS_UNCORRECTABLE_MASK_OFFSET 0x4
139#define CXL_RAS_UNCORRECTABLE_MASK_MASK (GENMASK(16, 14) | GENMASK(11, 0))
140#define CXL_RAS_UNCORRECTABLE_MASK_F256B_MASK BIT(8)
141#define CXL_RAS_UNCORRECTABLE_SEVERITY_OFFSET 0x8
142#define CXL_RAS_UNCORRECTABLE_SEVERITY_MASK (GENMASK(16, 14) | GENMASK(11, 0))
143#define CXL_RAS_CORRECTABLE_STATUS_OFFSET 0xC
144#define CXL_RAS_CORRECTABLE_STATUS_MASK GENMASK(6, 0)
145#define CXL_RAS_CORRECTABLE_MASK_OFFSET 0x10
146#define CXL_RAS_CORRECTABLE_MASK_MASK GENMASK(6, 0)
147#define CXL_RAS_CAP_CONTROL_OFFSET 0x14
148#define CXL_RAS_CAP_CONTROL_FE_MASK GENMASK(5, 0)
149#define CXL_RAS_HEADER_LOG_OFFSET 0x18
150#define CXL_RAS_CAPABILITY_LENGTH 0x58
151#define CXL_HEADERLOG_SIZE SZ_512
152#define CXL_HEADERLOG_SIZE_U32 SZ_512 / sizeof(u32)
153
154/* CXL 2.0 8.2.8.1 Device Capabilities Array Register */
155#define CXLDEV_CAP_ARRAY_OFFSET 0x0
156#define CXLDEV_CAP_ARRAY_CAP_ID 0
157#define CXLDEV_CAP_ARRAY_ID_MASK GENMASK_ULL(15, 0)
158#define CXLDEV_CAP_ARRAY_COUNT_MASK GENMASK_ULL(47, 32)
159/* CXL 2.0 8.2.8.2 CXL Device Capability Header Register */
160#define CXLDEV_CAP_HDR_CAP_ID_MASK GENMASK(15, 0)
161/* CXL 2.0 8.2.8.2.1 CXL Device Capabilities */
162#define CXLDEV_CAP_CAP_ID_DEVICE_STATUS 0x1
163#define CXLDEV_CAP_CAP_ID_PRIMARY_MAILBOX 0x2
164#define CXLDEV_CAP_CAP_ID_SECONDARY_MAILBOX 0x3
165#define CXLDEV_CAP_CAP_ID_MEMDEV 0x4000
166
167/* CXL 3.0 8.2.8.3.1 Event Status Register */
168#define CXLDEV_DEV_EVENT_STATUS_OFFSET 0x00
169#define CXLDEV_EVENT_STATUS_INFO BIT(0)
170#define CXLDEV_EVENT_STATUS_WARN BIT(1)
171#define CXLDEV_EVENT_STATUS_FAIL BIT(2)
172#define CXLDEV_EVENT_STATUS_FATAL BIT(3)
173
174#define CXLDEV_EVENT_STATUS_ALL (CXLDEV_EVENT_STATUS_INFO | \
175 CXLDEV_EVENT_STATUS_WARN | \
176 CXLDEV_EVENT_STATUS_FAIL | \
177 CXLDEV_EVENT_STATUS_FATAL)
178
179/* CXL rev 3.0 section 8.2.9.2.4; Table 8-52 */
180#define CXLDEV_EVENT_INT_MODE_MASK GENMASK(1, 0)
181#define CXLDEV_EVENT_INT_MSGNUM_MASK GENMASK(7, 4)
182
183/* CXL 2.0 8.2.8.4 Mailbox Registers */
184#define CXLDEV_MBOX_CAPS_OFFSET 0x00
185#define CXLDEV_MBOX_CAP_PAYLOAD_SIZE_MASK GENMASK(4, 0)
186#define CXLDEV_MBOX_CAP_BG_CMD_IRQ BIT(6)
187#define CXLDEV_MBOX_CAP_IRQ_MSGNUM_MASK GENMASK(10, 7)
188#define CXLDEV_MBOX_CTRL_OFFSET 0x04
189#define CXLDEV_MBOX_CTRL_DOORBELL BIT(0)
190#define CXLDEV_MBOX_CTRL_BG_CMD_IRQ BIT(2)
191#define CXLDEV_MBOX_CMD_OFFSET 0x08
192#define CXLDEV_MBOX_CMD_COMMAND_OPCODE_MASK GENMASK_ULL(15, 0)
193#define CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK GENMASK_ULL(36, 16)
194#define CXLDEV_MBOX_STATUS_OFFSET 0x10
195#define CXLDEV_MBOX_STATUS_BG_CMD BIT(0)
196#define CXLDEV_MBOX_STATUS_RET_CODE_MASK GENMASK_ULL(47, 32)
197#define CXLDEV_MBOX_BG_CMD_STATUS_OFFSET 0x18
198#define CXLDEV_MBOX_BG_CMD_COMMAND_OPCODE_MASK GENMASK_ULL(15, 0)
199#define CXLDEV_MBOX_BG_CMD_COMMAND_PCT_MASK GENMASK_ULL(22, 16)
200#define CXLDEV_MBOX_BG_CMD_COMMAND_RC_MASK GENMASK_ULL(47, 32)
201#define CXLDEV_MBOX_BG_CMD_COMMAND_VENDOR_MASK GENMASK_ULL(63, 48)
202#define CXLDEV_MBOX_PAYLOAD_OFFSET 0x20
203
204/*
205 * Using struct_group() allows for per register-block-type helper routines,
206 * without requiring block-type agnostic code to include the prefix.
207 */
208struct cxl_regs {
209 /*
210 * Common set of CXL Component register block base pointers
211 * @hdm_decoder: CXL 2.0 8.2.5.12 CXL HDM Decoder Capability Structure
212 * @ras: CXL 2.0 8.2.5.9 CXL RAS Capability Structure
213 */
214 struct_group_tagged(cxl_component_regs, component,
215 void __iomem *hdm_decoder;
216 void __iomem *ras;
217 );
218 /*
219 * Common set of CXL Device register block base pointers
220 * @status: CXL 2.0 8.2.8.3 Device Status Registers
221 * @mbox: CXL 2.0 8.2.8.4 Mailbox Registers
222 * @memdev: CXL 2.0 8.2.8.5 Memory Device Registers
223 */
224 struct_group_tagged(cxl_device_regs, device_regs,
225 void __iomem *status, *mbox, *memdev;
226 );
227
228 struct_group_tagged(cxl_pmu_regs, pmu_regs,
229 void __iomem *pmu;
230 );
231
232 /*
233 * RCH downstream port specific RAS register
234 * @aer: CXL 3.0 8.2.1.1 RCH Downstream Port RCRB
235 */
236 struct_group_tagged(cxl_rch_regs, rch_regs,
237 void __iomem *dport_aer;
238 );
239
240 /*
241 * RCD upstream port specific PCIe cap register
242 * @pcie_cap: CXL 3.0 8.2.1.2 RCD Upstream Port RCRB
243 */
244 struct_group_tagged(cxl_rcd_regs, rcd_regs,
245 void __iomem *rcd_pcie_cap;
246 );
247};
248
249struct cxl_reg_map {
250 bool valid;
251 int id;
252 unsigned long offset;
253 unsigned long size;
254};
255
256struct cxl_component_reg_map {
257 struct cxl_reg_map hdm_decoder;
258 struct cxl_reg_map ras;
259};
260
261struct cxl_device_reg_map {
262 struct cxl_reg_map status;
263 struct cxl_reg_map mbox;
264 struct cxl_reg_map memdev;
265};
266
267struct cxl_pmu_reg_map {
268 struct cxl_reg_map pmu;
269};
270
271/**
272 * struct cxl_register_map - DVSEC harvested register block mapping parameters
273 * @host: device for devm operations and logging
274 * @base: virtual base of the register-block-BAR + @block_offset
275 * @resource: physical resource base of the register block
276 * @max_size: maximum mapping size to perform register search
277 * @reg_type: see enum cxl_regloc_type
278 * @component_map: cxl_reg_map for component registers
279 * @device_map: cxl_reg_maps for device registers
280 * @pmu_map: cxl_reg_maps for CXL Performance Monitoring Units
281 */
282struct cxl_register_map {
283 struct device *host;
284 void __iomem *base;
285 resource_size_t resource;
286 resource_size_t max_size;
287 u8 reg_type;
288 union {
289 struct cxl_component_reg_map component_map;
290 struct cxl_device_reg_map device_map;
291 struct cxl_pmu_reg_map pmu_map;
292 };
293};
294
295void cxl_probe_component_regs(struct device *dev, void __iomem *base,
296 struct cxl_component_reg_map *map);
297void cxl_probe_device_regs(struct device *dev, void __iomem *base,
298 struct cxl_device_reg_map *map);
299int cxl_map_component_regs(const struct cxl_register_map *map,
300 struct cxl_component_regs *regs,
301 unsigned long map_mask);
302int cxl_map_device_regs(const struct cxl_register_map *map,
303 struct cxl_device_regs *regs);
304int cxl_map_pmu_regs(struct cxl_register_map *map, struct cxl_pmu_regs *regs);
305
306#define CXL_INSTANCES_COUNT -1
307enum cxl_regloc_type;
308int cxl_count_regblock(struct pci_dev *pdev, enum cxl_regloc_type type);
309int cxl_find_regblock_instance(struct pci_dev *pdev, enum cxl_regloc_type type,
310 struct cxl_register_map *map, unsigned int index);
311int cxl_find_regblock(struct pci_dev *pdev, enum cxl_regloc_type type,
312 struct cxl_register_map *map);
313int cxl_setup_regs(struct cxl_register_map *map);
314struct cxl_dport;
315resource_size_t cxl_rcd_component_reg_phys(struct device *dev,
316 struct cxl_dport *dport);
317int cxl_dport_map_rcd_linkcap(struct pci_dev *pdev, struct cxl_dport *dport);
318
319#define CXL_RESOURCE_NONE ((resource_size_t) -1)
320#define CXL_TARGET_STRLEN 20
321
322/*
323 * cxl_decoder flags that define the type of memory / devices this
324 * decoder supports as well as configuration lock status See "CXL 2.0
325 * 8.2.5.12.7 CXL HDM Decoder 0 Control Register" for details.
326 * Additionally indicate whether decoder settings were autodetected,
327 * user customized.
328 */
329#define CXL_DECODER_F_RAM BIT(0)
330#define CXL_DECODER_F_PMEM BIT(1)
331#define CXL_DECODER_F_TYPE2 BIT(2)
332#define CXL_DECODER_F_TYPE3 BIT(3)
333#define CXL_DECODER_F_LOCK BIT(4)
334#define CXL_DECODER_F_ENABLE BIT(5)
335#define CXL_DECODER_F_MASK GENMASK(5, 0)
336
337enum cxl_decoder_type {
338 CXL_DECODER_DEVMEM = 2,
339 CXL_DECODER_HOSTONLYMEM = 3,
340};
341
342/*
343 * Current specification goes up to 8, double that seems a reasonable
344 * software max for the foreseeable future
345 */
346#define CXL_DECODER_MAX_INTERLEAVE 16
347
348#define CXL_QOS_CLASS_INVALID -1
349
350/**
351 * struct cxl_decoder - Common CXL HDM Decoder Attributes
352 * @dev: this decoder's device
353 * @id: kernel device name id
354 * @hpa_range: Host physical address range mapped by this decoder
355 * @interleave_ways: number of cxl_dports in this decode
356 * @interleave_granularity: data stride per dport
357 * @target_type: accelerator vs expander (type2 vs type3) selector
358 * @region: currently assigned region for this decoder
359 * @flags: memory type capabilities and locking
360 * @target_map: cached copy of hardware port-id list, available at init
361 * before all @dport objects have been instantiated. While
362 * dport id is 8bit, CFMWS interleave targets are 32bits.
363 * @commit: device/decoder-type specific callback to commit settings to hw
364 * @reset: device/decoder-type specific callback to reset hw settings
365*/
366struct cxl_decoder {
367 struct device dev;
368 int id;
369 struct range hpa_range;
370 int interleave_ways;
371 int interleave_granularity;
372 enum cxl_decoder_type target_type;
373 struct cxl_region *region;
374 unsigned long flags;
375 u32 target_map[CXL_DECODER_MAX_INTERLEAVE];
376 int (*commit)(struct cxl_decoder *cxld);
377 void (*reset)(struct cxl_decoder *cxld);
378};
379
380/*
381 * Track whether this decoder is reserved for region autodiscovery, or
382 * free for userspace provisioning.
383 */
384enum cxl_decoder_state {
385 CXL_DECODER_STATE_MANUAL,
386 CXL_DECODER_STATE_AUTO,
387};
388
389/**
390 * struct cxl_endpoint_decoder - Endpoint / SPA to DPA decoder
391 * @cxld: base cxl_decoder_object
392 * @dpa_res: actively claimed DPA span of this decoder
393 * @skip: offset into @dpa_res where @cxld.hpa_range maps
394 * @state: autodiscovery state
395 * @part: partition index this decoder maps
396 * @pos: interleave position in @cxld.region
397 */
398struct cxl_endpoint_decoder {
399 struct cxl_decoder cxld;
400 struct resource *dpa_res;
401 resource_size_t skip;
402 enum cxl_decoder_state state;
403 int part;
404 int pos;
405};
406
407/**
408 * struct cxl_switch_decoder - Switch specific CXL HDM Decoder
409 * @cxld: base cxl_decoder object
410 * @nr_targets: number of elements in @target
411 * @target: active ordered target list in current decoder configuration
412 *
413 * The 'switch' decoder type represents the decoder instances of cxl_port's that
414 * route from the root of a CXL memory decode topology to the endpoints. They
415 * come in two flavors, root-level decoders, statically defined by platform
416 * firmware, and mid-level decoders, where interleave-granularity,
417 * interleave-width, and the target list are mutable.
418 */
419struct cxl_switch_decoder {
420 struct cxl_decoder cxld;
421 int nr_targets;
422 struct cxl_dport *target[];
423};
424
425struct cxl_root_decoder;
426/**
427 * struct cxl_rd_ops - CXL root decoder callback operations
428 * @hpa_to_spa: Convert host physical address to system physical address
429 * @spa_to_hpa: Convert system physical address to host physical address
430 */
431struct cxl_rd_ops {
432 u64 (*hpa_to_spa)(struct cxl_root_decoder *cxlrd, u64 hpa);
433 u64 (*spa_to_hpa)(struct cxl_root_decoder *cxlrd, u64 spa);
434};
435
436/**
437 * struct cxl_root_decoder - Static platform CXL address decoder
438 * @res: host / parent resource for region allocations
439 * @cache_size: extended linear cache size if exists, otherwise zero.
440 * @region_id: region id for next region provisioning event
441 * @platform_data: platform specific configuration data
442 * @range_lock: sync region autodiscovery by address range
443 * @qos_class: QoS performance class cookie
444 * @ops: CXL root decoder operations
445 * @cxlsd: base cxl switch decoder
446 */
447struct cxl_root_decoder {
448 struct resource *res;
449 resource_size_t cache_size;
450 atomic_t region_id;
451 void *platform_data;
452 struct mutex range_lock;
453 int qos_class;
454 struct cxl_rd_ops *ops;
455 struct cxl_switch_decoder cxlsd;
456};
457
458/*
459 * enum cxl_config_state - State machine for region configuration
460 * @CXL_CONFIG_IDLE: Any sysfs attribute can be written freely
461 * @CXL_CONFIG_INTERLEAVE_ACTIVE: region size has been set, no more
462 * changes to interleave_ways or interleave_granularity
463 * @CXL_CONFIG_ACTIVE: All targets have been added the region is now
464 * active
465 * @CXL_CONFIG_RESET_PENDING: see commit_store()
466 * @CXL_CONFIG_COMMIT: Soft-config has been committed to hardware
467 */
468enum cxl_config_state {
469 CXL_CONFIG_IDLE,
470 CXL_CONFIG_INTERLEAVE_ACTIVE,
471 CXL_CONFIG_ACTIVE,
472 CXL_CONFIG_RESET_PENDING,
473 CXL_CONFIG_COMMIT,
474};
475
476/**
477 * struct cxl_region_params - region settings
478 * @state: allow the driver to lockdown further parameter changes
479 * @uuid: unique id for persistent regions
480 * @interleave_ways: number of endpoints in the region
481 * @interleave_granularity: capacity each endpoint contributes to a stripe
482 * @res: allocated iomem capacity for this region
483 * @targets: active ordered targets in current decoder configuration
484 * @nr_targets: number of targets
485 * @cache_size: extended linear cache size if exists, otherwise zero.
486 *
487 * State transitions are protected by cxl_rwsem.region
488 */
489struct cxl_region_params {
490 enum cxl_config_state state;
491 uuid_t uuid;
492 int interleave_ways;
493 int interleave_granularity;
494 struct resource *res;
495 struct cxl_endpoint_decoder *targets[CXL_DECODER_MAX_INTERLEAVE];
496 int nr_targets;
497 resource_size_t cache_size;
498};
499
500enum cxl_partition_mode {
501 CXL_PARTMODE_RAM,
502 CXL_PARTMODE_PMEM,
503};
504
505/*
506 * Indicate whether this region has been assembled by autodetection or
507 * userspace assembly. Prevent endpoint decoders outside of automatic
508 * detection from being added to the region.
509 */
510#define CXL_REGION_F_AUTO 0
511
512/*
513 * Require that a committed region successfully complete a teardown once
514 * any of its associated decoders have been torn down. This maintains
515 * the commit state for the region since there are committed decoders,
516 * but blocks cxl_region_probe().
517 */
518#define CXL_REGION_F_NEEDS_RESET 1
519
520/**
521 * struct cxl_region - CXL region
522 * @dev: This region's device
523 * @id: This region's id. Id is globally unique across all regions
524 * @mode: Operational mode of the mapped capacity
525 * @type: Endpoint decoder target type
526 * @cxl_nvb: nvdimm bridge for coordinating @cxlr_pmem setup / shutdown
527 * @cxlr_pmem: (for pmem regions) cached copy of the nvdimm bridge
528 * @flags: Region state flags
529 * @params: active + config params for the region
530 * @coord: QoS access coordinates for the region
531 * @node_notifier: notifier for setting the access coordinates to node
532 * @adist_notifier: notifier for calculating the abstract distance of node
533 */
534struct cxl_region {
535 struct device dev;
536 int id;
537 enum cxl_partition_mode mode;
538 enum cxl_decoder_type type;
539 struct cxl_nvdimm_bridge *cxl_nvb;
540 struct cxl_pmem_region *cxlr_pmem;
541 unsigned long flags;
542 struct cxl_region_params params;
543 struct access_coordinate coord[ACCESS_COORDINATE_MAX];
544 struct notifier_block node_notifier;
545 struct notifier_block adist_notifier;
546};
547
548struct cxl_nvdimm_bridge {
549 int id;
550 struct device dev;
551 struct cxl_port *port;
552 struct nvdimm_bus *nvdimm_bus;
553 struct nvdimm_bus_descriptor nd_desc;
554};
555
556#define CXL_DEV_ID_LEN 19
557
558struct cxl_nvdimm {
559 struct device dev;
560 struct cxl_memdev *cxlmd;
561 u8 dev_id[CXL_DEV_ID_LEN]; /* for nvdimm, string of 'serial' */
562 u64 dirty_shutdowns;
563};
564
565struct cxl_pmem_region_mapping {
566 struct cxl_memdev *cxlmd;
567 struct cxl_nvdimm *cxl_nvd;
568 u64 start;
569 u64 size;
570 int position;
571};
572
573struct cxl_pmem_region {
574 struct device dev;
575 struct cxl_region *cxlr;
576 struct nd_region *nd_region;
577 struct range hpa_range;
578 int nr_mappings;
579 struct cxl_pmem_region_mapping mapping[];
580};
581
582struct cxl_dax_region {
583 struct device dev;
584 struct cxl_region *cxlr;
585 struct range hpa_range;
586};
587
588/**
589 * struct cxl_port - logical collection of upstream port devices and
590 * downstream port devices to construct a CXL memory
591 * decode hierarchy.
592 * @dev: this port's device
593 * @uport_dev: PCI or platform device implementing the upstream port capability
594 * @host_bridge: Shortcut to the platform attach point for this port
595 * @id: id for port device-name
596 * @dports: cxl_dport instances referenced by decoders
597 * @endpoints: cxl_ep instances, endpoints that are a descendant of this port
598 * @regions: cxl_region_ref instances, regions mapped by this port
599 * @parent_dport: dport that points to this port in the parent
600 * @decoder_ida: allocator for decoder ids
601 * @reg_map: component and ras register mapping parameters
602 * @nr_dports: number of entries in @dports
603 * @hdm_end: track last allocated HDM decoder instance for allocation ordering
604 * @commit_end: cursor to track highest committed decoder for commit ordering
605 * @dead: last ep has been removed, force port re-creation
606 * @depth: How deep this port is relative to the root. depth 0 is the root.
607 * @cdat: Cached CDAT data
608 * @cdat_available: Should a CDAT attribute be available in sysfs
609 * @pci_latency: Upstream latency in picoseconds
610 * @component_reg_phys: Physical address of component register
611 */
612struct cxl_port {
613 struct device dev;
614 struct device *uport_dev;
615 struct device *host_bridge;
616 int id;
617 struct xarray dports;
618 struct xarray endpoints;
619 struct xarray regions;
620 struct cxl_dport *parent_dport;
621 struct ida decoder_ida;
622 struct cxl_register_map reg_map;
623 int nr_dports;
624 int hdm_end;
625 int commit_end;
626 bool dead;
627 unsigned int depth;
628 struct cxl_cdat {
629 void *table;
630 size_t length;
631 } cdat;
632 bool cdat_available;
633 long pci_latency;
634 resource_size_t component_reg_phys;
635};
636
637/**
638 * struct cxl_root - logical collection of root cxl_port items
639 *
640 * @port: cxl_port member
641 * @ops: cxl root operations
642 */
643struct cxl_root {
644 struct cxl_port port;
645 const struct cxl_root_ops *ops;
646};
647
648static inline struct cxl_root *
649to_cxl_root(const struct cxl_port *port)
650{
651 return container_of(port, struct cxl_root, port);
652}
653
654struct cxl_root_ops {
655 int (*qos_class)(struct cxl_root *cxl_root,
656 struct access_coordinate *coord, int entries,
657 int *qos_class);
658};
659
660static inline struct cxl_dport *
661cxl_find_dport_by_dev(struct cxl_port *port, const struct device *dport_dev)
662{
663 return xa_load(&port->dports, (unsigned long)dport_dev);
664}
665
666struct cxl_rcrb_info {
667 resource_size_t base;
668 u16 aer_cap;
669};
670
671/**
672 * struct cxl_dport - CXL downstream port
673 * @dport_dev: PCI bridge or firmware device representing the downstream link
674 * @reg_map: component and ras register mapping parameters
675 * @port_id: unique hardware identifier for dport in decoder target list
676 * @rcrb: Data about the Root Complex Register Block layout
677 * @rch: Indicate whether this dport was enumerated in RCH or VH mode
678 * @port: reference to cxl_port that contains this downstream port
679 * @regs: Dport parsed register blocks
680 * @coord: access coordinates (bandwidth and latency performance attributes)
681 * @link_latency: calculated PCIe downstream latency
682 * @gpf_dvsec: Cached GPF port DVSEC
683 */
684struct cxl_dport {
685 struct device *dport_dev;
686 struct cxl_register_map reg_map;
687 int port_id;
688 struct cxl_rcrb_info rcrb;
689 bool rch;
690 struct cxl_port *port;
691 struct cxl_regs regs;
692 struct access_coordinate coord[ACCESS_COORDINATE_MAX];
693 long link_latency;
694 int gpf_dvsec;
695};
696
697/**
698 * struct cxl_ep - track an endpoint's interest in a port
699 * @ep: device that hosts a generic CXL endpoint (expander or accelerator)
700 * @dport: which dport routes to this endpoint on @port
701 * @next: cxl switch port across the link attached to @dport NULL if
702 * attached to an endpoint
703 */
704struct cxl_ep {
705 struct device *ep;
706 struct cxl_dport *dport;
707 struct cxl_port *next;
708};
709
710/**
711 * struct cxl_region_ref - track a region's interest in a port
712 * @port: point in topology to install this reference
713 * @decoder: decoder assigned for @region in @port
714 * @region: region for this reference
715 * @endpoints: cxl_ep references for region members beneath @port
716 * @nr_targets_set: track how many targets have been programmed during setup
717 * @nr_eps: number of endpoints beneath @port
718 * @nr_targets: number of distinct targets needed to reach @nr_eps
719 */
720struct cxl_region_ref {
721 struct cxl_port *port;
722 struct cxl_decoder *decoder;
723 struct cxl_region *region;
724 struct xarray endpoints;
725 int nr_targets_set;
726 int nr_eps;
727 int nr_targets;
728};
729
730/*
731 * The platform firmware device hosting the root is also the top of the
732 * CXL port topology. All other CXL ports have another CXL port as their
733 * parent and their ->uport_dev / host device is out-of-line of the port
734 * ancestry.
735 */
736static inline bool is_cxl_root(struct cxl_port *port)
737{
738 return port->uport_dev == port->dev.parent;
739}
740
741int cxl_num_decoders_committed(struct cxl_port *port);
742bool is_cxl_port(const struct device *dev);
743struct cxl_port *to_cxl_port(const struct device *dev);
744struct cxl_port *parent_port_of(struct cxl_port *port);
745void cxl_port_commit_reap(struct cxl_decoder *cxld);
746struct pci_bus;
747int devm_cxl_register_pci_bus(struct device *host, struct device *uport_dev,
748 struct pci_bus *bus);
749struct pci_bus *cxl_port_to_pci_bus(struct cxl_port *port);
750struct cxl_port *devm_cxl_add_port(struct device *host,
751 struct device *uport_dev,
752 resource_size_t component_reg_phys,
753 struct cxl_dport *parent_dport);
754struct cxl_root *devm_cxl_add_root(struct device *host,
755 const struct cxl_root_ops *ops);
756struct cxl_root *find_cxl_root(struct cxl_port *port);
757
758DEFINE_FREE(put_cxl_root, struct cxl_root *, if (_T) put_device(&_T->port.dev))
759DEFINE_FREE(put_cxl_port, struct cxl_port *, if (!IS_ERR_OR_NULL(_T)) put_device(&_T->dev))
760DEFINE_FREE(put_cxl_root_decoder, struct cxl_root_decoder *, if (!IS_ERR_OR_NULL(_T)) put_device(&_T->cxlsd.cxld.dev))
761DEFINE_FREE(put_cxl_region, struct cxl_region *, if (!IS_ERR_OR_NULL(_T)) put_device(&_T->dev))
762
763int devm_cxl_enumerate_ports(struct cxl_memdev *cxlmd);
764void cxl_bus_rescan(void);
765void cxl_bus_drain(void);
766struct cxl_port *cxl_pci_find_port(struct pci_dev *pdev,
767 struct cxl_dport **dport);
768struct cxl_port *cxl_mem_find_port(struct cxl_memdev *cxlmd,
769 struct cxl_dport **dport);
770bool schedule_cxl_memdev_detach(struct cxl_memdev *cxlmd);
771
772struct cxl_dport *devm_cxl_add_dport(struct cxl_port *port,
773 struct device *dport, int port_id,
774 resource_size_t component_reg_phys);
775struct cxl_dport *devm_cxl_add_rch_dport(struct cxl_port *port,
776 struct device *dport_dev, int port_id,
777 resource_size_t rcrb);
778
779#ifdef CONFIG_PCIEAER_CXL
780void cxl_setup_parent_dport(struct device *host, struct cxl_dport *dport);
781void cxl_dport_init_ras_reporting(struct cxl_dport *dport, struct device *host);
782#else
783static inline void cxl_dport_init_ras_reporting(struct cxl_dport *dport,
784 struct device *host) { }
785#endif
786
787struct cxl_decoder *to_cxl_decoder(struct device *dev);
788struct cxl_root_decoder *to_cxl_root_decoder(struct device *dev);
789struct cxl_switch_decoder *to_cxl_switch_decoder(struct device *dev);
790struct cxl_endpoint_decoder *to_cxl_endpoint_decoder(struct device *dev);
791bool is_root_decoder(struct device *dev);
792bool is_switch_decoder(struct device *dev);
793bool is_endpoint_decoder(struct device *dev);
794struct cxl_root_decoder *cxl_root_decoder_alloc(struct cxl_port *port,
795 unsigned int nr_targets);
796struct cxl_switch_decoder *cxl_switch_decoder_alloc(struct cxl_port *port,
797 unsigned int nr_targets);
798int cxl_decoder_add(struct cxl_decoder *cxld);
799struct cxl_endpoint_decoder *cxl_endpoint_decoder_alloc(struct cxl_port *port);
800int cxl_decoder_add_locked(struct cxl_decoder *cxld);
801int cxl_decoder_autoremove(struct device *host, struct cxl_decoder *cxld);
802static inline int cxl_root_decoder_autoremove(struct device *host,
803 struct cxl_root_decoder *cxlrd)
804{
805 return cxl_decoder_autoremove(host, &cxlrd->cxlsd.cxld);
806}
807int cxl_endpoint_autoremove(struct cxl_memdev *cxlmd, struct cxl_port *endpoint);
808
809/**
810 * struct cxl_endpoint_dvsec_info - Cached DVSEC info
811 * @mem_enabled: cached value of mem_enabled in the DVSEC at init time
812 * @ranges: Number of active HDM ranges this device uses.
813 * @port: endpoint port associated with this info instance
814 * @dvsec_range: cached attributes of the ranges in the DVSEC, PCIE_DEVICE
815 */
816struct cxl_endpoint_dvsec_info {
817 bool mem_enabled;
818 int ranges;
819 struct cxl_port *port;
820 struct range dvsec_range[2];
821};
822
823int devm_cxl_switch_port_decoders_setup(struct cxl_port *port);
824int __devm_cxl_switch_port_decoders_setup(struct cxl_port *port);
825int devm_cxl_endpoint_decoders_setup(struct cxl_port *port);
826
827struct cxl_dev_state;
828int cxl_dvsec_rr_decode(struct cxl_dev_state *cxlds,
829 struct cxl_endpoint_dvsec_info *info);
830
831bool is_cxl_region(struct device *dev);
832
833extern const struct bus_type cxl_bus_type;
834
835struct cxl_driver {
836 const char *name;
837 int (*probe)(struct device *dev);
838 void (*remove)(struct device *dev);
839 struct device_driver drv;
840 int id;
841};
842
843#define to_cxl_drv(__drv) container_of_const(__drv, struct cxl_driver, drv)
844
845int __cxl_driver_register(struct cxl_driver *cxl_drv, struct module *owner,
846 const char *modname);
847#define cxl_driver_register(x) __cxl_driver_register(x, THIS_MODULE, KBUILD_MODNAME)
848void cxl_driver_unregister(struct cxl_driver *cxl_drv);
849
850#define module_cxl_driver(__cxl_driver) \
851 module_driver(__cxl_driver, cxl_driver_register, cxl_driver_unregister)
852
853#define CXL_DEVICE_NVDIMM_BRIDGE 1
854#define CXL_DEVICE_NVDIMM 2
855#define CXL_DEVICE_PORT 3
856#define CXL_DEVICE_ROOT 4
857#define CXL_DEVICE_MEMORY_EXPANDER 5
858#define CXL_DEVICE_REGION 6
859#define CXL_DEVICE_PMEM_REGION 7
860#define CXL_DEVICE_DAX_REGION 8
861#define CXL_DEVICE_PMU 9
862
863#define MODULE_ALIAS_CXL(type) MODULE_ALIAS("cxl:t" __stringify(type) "*")
864#define CXL_MODALIAS_FMT "cxl:t%d"
865
866struct cxl_nvdimm_bridge *to_cxl_nvdimm_bridge(struct device *dev);
867struct cxl_nvdimm_bridge *devm_cxl_add_nvdimm_bridge(struct device *host,
868 struct cxl_port *port);
869struct cxl_nvdimm *to_cxl_nvdimm(struct device *dev);
870bool is_cxl_nvdimm(struct device *dev);
871int devm_cxl_add_nvdimm(struct cxl_port *parent_port, struct cxl_memdev *cxlmd);
872struct cxl_nvdimm_bridge *cxl_find_nvdimm_bridge(struct cxl_port *port);
873
874#ifdef CONFIG_CXL_REGION
875bool is_cxl_pmem_region(struct device *dev);
876struct cxl_pmem_region *to_cxl_pmem_region(struct device *dev);
877int cxl_add_to_region(struct cxl_endpoint_decoder *cxled);
878struct cxl_dax_region *to_cxl_dax_region(struct device *dev);
879u64 cxl_port_get_spa_cache_alias(struct cxl_port *endpoint, u64 spa);
880#else
881static inline bool is_cxl_pmem_region(struct device *dev)
882{
883 return false;
884}
885static inline struct cxl_pmem_region *to_cxl_pmem_region(struct device *dev)
886{
887 return NULL;
888}
889static inline int cxl_add_to_region(struct cxl_endpoint_decoder *cxled)
890{
891 return 0;
892}
893static inline struct cxl_dax_region *to_cxl_dax_region(struct device *dev)
894{
895 return NULL;
896}
897static inline u64 cxl_port_get_spa_cache_alias(struct cxl_port *endpoint,
898 u64 spa)
899{
900 return 0;
901}
902#endif
903
904void cxl_endpoint_parse_cdat(struct cxl_port *port);
905void cxl_switch_parse_cdat(struct cxl_dport *dport);
906
907int cxl_endpoint_get_perf_coordinates(struct cxl_port *port,
908 struct access_coordinate *coord);
909void cxl_region_perf_data_calculate(struct cxl_region *cxlr,
910 struct cxl_endpoint_decoder *cxled);
911void cxl_region_shared_upstream_bandwidth_update(struct cxl_region *cxlr);
912
913void cxl_memdev_update_perf(struct cxl_memdev *cxlmd);
914
915void cxl_coordinates_combine(struct access_coordinate *out,
916 struct access_coordinate *c1,
917 struct access_coordinate *c2);
918
919bool cxl_endpoint_decoder_reset_detected(struct cxl_port *port);
920struct cxl_dport *devm_cxl_add_dport_by_dev(struct cxl_port *port,
921 struct device *dport_dev);
922struct cxl_dport *__devm_cxl_add_dport_by_dev(struct cxl_port *port,
923 struct device *dport_dev);
924
925/*
926 * Unit test builds overrides this to __weak, find the 'strong' version
927 * of these symbols in tools/testing/cxl/.
928 */
929#ifndef __mock
930#define __mock static
931#endif
932
933u16 cxl_gpf_get_dvsec(struct device *dev);
934
935/*
936 * Declaration for functions that are mocked by cxl_test that are called by
937 * cxl_core. The respective functions are defined as __foo() and called by
938 * cxl_core as foo(). The macros below ensures that those functions would
939 * exist as foo(). See tools/testing/cxl/cxl_core_exports.c and
940 * tools/testing/cxl/exports.h for setting up the mock functions. The dance
941 * is done to avoid a circular dependency where cxl_core calls a function that
942 * ends up being a mock function and goes to * cxl_test where it calls a
943 * cxl_core function.
944 */
945#ifndef CXL_TEST_ENABLE
946#define DECLARE_TESTABLE(x) __##x
947#define devm_cxl_add_dport_by_dev DECLARE_TESTABLE(devm_cxl_add_dport_by_dev)
948#define devm_cxl_switch_port_decoders_setup DECLARE_TESTABLE(devm_cxl_switch_port_decoders_setup)
949#endif
950
951#endif /* __CXL_H__ */