Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v6.16-rc5 113 lines 4.3 kB view raw
1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Copyright (C) 2024, Advanced Micro Devices, Inc. 4 */ 5 6#include <drm/amdxdna_accel.h> 7#include <drm/drm_device.h> 8#include <drm/gpu_scheduler.h> 9#include <linux/sizes.h> 10 11#include "aie2_pci.h" 12#include "amdxdna_mailbox.h" 13#include "amdxdna_pci_drv.h" 14 15/* NPU Public Registers on MpNPUAxiXbar (refer to Diag npu_registers.h) */ 16#define MPNPU_PUB_SEC_INTR 0x3010060 17#define MPNPU_PUB_PWRMGMT_INTR 0x3010064 18#define MPNPU_PUB_SCRATCH0 0x301006C 19#define MPNPU_PUB_SCRATCH1 0x3010070 20#define MPNPU_PUB_SCRATCH2 0x3010074 21#define MPNPU_PUB_SCRATCH3 0x3010078 22#define MPNPU_PUB_SCRATCH4 0x301007C 23#define MPNPU_PUB_SCRATCH5 0x3010080 24#define MPNPU_PUB_SCRATCH6 0x3010084 25#define MPNPU_PUB_SCRATCH7 0x3010088 26#define MPNPU_PUB_SCRATCH8 0x301008C 27#define MPNPU_PUB_SCRATCH9 0x3010090 28#define MPNPU_PUB_SCRATCH10 0x3010094 29#define MPNPU_PUB_SCRATCH11 0x3010098 30#define MPNPU_PUB_SCRATCH12 0x301009C 31#define MPNPU_PUB_SCRATCH13 0x30100A0 32#define MPNPU_PUB_SCRATCH14 0x30100A4 33#define MPNPU_PUB_SCRATCH15 0x30100A8 34#define MP0_C2PMSG_73 0x3810A24 35#define MP0_C2PMSG_123 0x3810AEC 36 37#define MP1_C2PMSG_0 0x3B10900 38#define MP1_C2PMSG_60 0x3B109F0 39#define MP1_C2PMSG_61 0x3B109F4 40 41#define MPNPU_SRAM_X2I_MAILBOX_0 0x3600000 42#define MPNPU_SRAM_X2I_MAILBOX_15 0x361E000 43#define MPNPU_SRAM_X2I_MAILBOX_31 0x363E000 44#define MPNPU_SRAM_I2X_MAILBOX_31 0x363F000 45 46#define MMNPU_APERTURE0_BASE 0x3000000 47#define MMNPU_APERTURE1_BASE 0x3600000 48#define MMNPU_APERTURE3_BASE 0x3810000 49#define MMNPU_APERTURE4_BASE 0x3B10000 50 51/* PCIe BAR Index for NPU5 */ 52#define NPU5_REG_BAR_INDEX 0 53#define NPU5_MBOX_BAR_INDEX 0 54#define NPU5_PSP_BAR_INDEX 4 55#define NPU5_SMU_BAR_INDEX 5 56#define NPU5_SRAM_BAR_INDEX 2 57/* Associated BARs and Apertures */ 58#define NPU5_REG_BAR_BASE MMNPU_APERTURE0_BASE 59#define NPU5_MBOX_BAR_BASE MMNPU_APERTURE0_BASE 60#define NPU5_PSP_BAR_BASE MMNPU_APERTURE3_BASE 61#define NPU5_SMU_BAR_BASE MMNPU_APERTURE4_BASE 62#define NPU5_SRAM_BAR_BASE MMNPU_APERTURE1_BASE 63 64static const struct amdxdna_dev_priv npu5_dev_priv = { 65 .fw_path = "amdnpu/17f0_11/npu.sbin", 66 .protocol_major = 0x6, 67 .protocol_minor = 12, 68 .rt_config = npu4_default_rt_cfg, 69 .dpm_clk_tbl = npu4_dpm_clk_table, 70 .col_align = COL_ALIGN_NATURE, 71 .mbox_dev_addr = NPU5_MBOX_BAR_BASE, 72 .mbox_size = 0, /* Use BAR size */ 73 .sram_dev_addr = NPU5_SRAM_BAR_BASE, 74 .sram_offs = { 75 DEFINE_BAR_OFFSET(MBOX_CHANN_OFF, NPU5_SRAM, MPNPU_SRAM_X2I_MAILBOX_0), 76 DEFINE_BAR_OFFSET(FW_ALIVE_OFF, NPU5_SRAM, MPNPU_SRAM_X2I_MAILBOX_15), 77 }, 78 .psp_regs_off = { 79 DEFINE_BAR_OFFSET(PSP_CMD_REG, NPU5_PSP, MP0_C2PMSG_123), 80 DEFINE_BAR_OFFSET(PSP_ARG0_REG, NPU5_REG, MPNPU_PUB_SCRATCH3), 81 DEFINE_BAR_OFFSET(PSP_ARG1_REG, NPU5_REG, MPNPU_PUB_SCRATCH4), 82 DEFINE_BAR_OFFSET(PSP_ARG2_REG, NPU5_REG, MPNPU_PUB_SCRATCH9), 83 DEFINE_BAR_OFFSET(PSP_INTR_REG, NPU5_PSP, MP0_C2PMSG_73), 84 DEFINE_BAR_OFFSET(PSP_STATUS_REG, NPU5_PSP, MP0_C2PMSG_123), 85 DEFINE_BAR_OFFSET(PSP_RESP_REG, NPU5_REG, MPNPU_PUB_SCRATCH3), 86 }, 87 .smu_regs_off = { 88 DEFINE_BAR_OFFSET(SMU_CMD_REG, NPU5_SMU, MP1_C2PMSG_0), 89 DEFINE_BAR_OFFSET(SMU_ARG_REG, NPU5_SMU, MP1_C2PMSG_60), 90 DEFINE_BAR_OFFSET(SMU_INTR_REG, NPU5_SMU, MMNPU_APERTURE4_BASE), 91 DEFINE_BAR_OFFSET(SMU_RESP_REG, NPU5_SMU, MP1_C2PMSG_61), 92 DEFINE_BAR_OFFSET(SMU_OUT_REG, NPU5_SMU, MP1_C2PMSG_60), 93 }, 94 .hw_ops = { 95 .set_dpm = npu4_set_dpm, 96 }, 97}; 98 99const struct amdxdna_dev_info dev_npu5_info = { 100 .reg_bar = NPU5_REG_BAR_INDEX, 101 .mbox_bar = NPU5_MBOX_BAR_INDEX, 102 .sram_bar = NPU5_SRAM_BAR_INDEX, 103 .psp_bar = NPU5_PSP_BAR_INDEX, 104 .smu_bar = NPU5_SMU_BAR_INDEX, 105 .first_col = 0, 106 .dev_mem_buf_shift = 15, /* 32 KiB aligned */ 107 .dev_mem_base = AIE2_DEVM_BASE, 108 .dev_mem_size = AIE2_DEVM_SIZE, 109 .vbnv = "RyzenAI-npu5", 110 .device_type = AMDXDNA_DEV_TYPE_KMQ, 111 .dev_priv = &npu5_dev_priv, 112 .ops = &aie2_ops, 113};