Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2015-2017 Google, Inc
4 *
5 * USB Type-C Port Controller Interface.
6 */
7
8#ifndef __LINUX_USB_TCPCI_H
9#define __LINUX_USB_TCPCI_H
10
11#include <linux/usb/typec.h>
12#include <linux/usb/tcpm.h>
13
14#define TCPC_VENDOR_ID 0x0
15#define TCPC_PRODUCT_ID 0x2
16#define TCPC_BCD_DEV 0x4
17#define TCPC_TC_REV 0x6
18#define TCPC_PD_REV 0x8
19#define TCPC_PD_INT_REV 0xa
20
21#define TCPC_ALERT 0x10
22#define TCPC_ALERT_EXTND BIT(14)
23#define TCPC_ALERT_EXTENDED_STATUS BIT(13)
24#define TCPC_ALERT_VBUS_DISCNCT BIT(11)
25#define TCPC_ALERT_RX_BUF_OVF BIT(10)
26#define TCPC_ALERT_FAULT BIT(9)
27#define TCPC_ALERT_V_ALARM_LO BIT(8)
28#define TCPC_ALERT_V_ALARM_HI BIT(7)
29#define TCPC_ALERT_TX_SUCCESS BIT(6)
30#define TCPC_ALERT_TX_DISCARDED BIT(5)
31#define TCPC_ALERT_TX_FAILED BIT(4)
32#define TCPC_ALERT_RX_HARD_RST BIT(3)
33#define TCPC_ALERT_RX_STATUS BIT(2)
34#define TCPC_ALERT_POWER_STATUS BIT(1)
35#define TCPC_ALERT_CC_STATUS BIT(0)
36
37#define TCPC_ALERT_MASK 0x12
38#define TCPC_POWER_STATUS_MASK 0x14
39
40#define TCPC_FAULT_STATUS_MASK 0x15
41#define TCPC_FAULT_STATUS_MASK_VCONN_OC BIT(1)
42
43#define TCPC_EXTENDED_STATUS_MASK 0x16
44#define TCPC_EXTENDED_STATUS_MASK_VSAFE0V BIT(0)
45
46#define TCPC_ALERT_EXTENDED_MASK 0x17
47#define TCPC_SINK_FAST_ROLE_SWAP BIT(0)
48
49#define TCPC_CONFIG_STD_OUTPUT 0x18
50#define TCPC_CONFIG_STD_OUTPUT_ORIENTATION_MASK BIT(0)
51#define TCPC_CONFIG_STD_OUTPUT_ORIENTATION_NORMAL 0
52#define TCPC_CONFIG_STD_OUTPUT_ORIENTATION_FLIPPED 1
53
54#define TCPC_TCPC_CTRL 0x19
55#define TCPC_TCPC_CTRL_ORIENTATION BIT(0)
56#define PLUG_ORNT_CC1 0
57#define PLUG_ORNT_CC2 1
58#define TCPC_TCPC_CTRL_BIST_TM BIT(1)
59#define TCPC_TCPC_CTRL_EN_LK4CONN_ALRT BIT(6)
60
61#define TCPC_EXTENDED_STATUS 0x20
62#define TCPC_EXTENDED_STATUS_VSAFE0V BIT(0)
63
64#define TCPC_ROLE_CTRL 0x1a
65#define TCPC_ROLE_CTRL_DRP BIT(6)
66#define TCPC_ROLE_CTRL_RP_VAL_SHIFT 4
67#define TCPC_ROLE_CTRL_RP_VAL_MASK 0x3
68#define TCPC_ROLE_CTRL_RP_VAL_DEF 0x0
69#define TCPC_ROLE_CTRL_RP_VAL_1_5 0x1
70#define TCPC_ROLE_CTRL_RP_VAL_3_0 0x2
71#define TCPC_ROLE_CTRL_CC2_SHIFT 2
72#define TCPC_ROLE_CTRL_CC2_MASK 0x3
73#define TCPC_ROLE_CTRL_CC1_SHIFT 0
74#define TCPC_ROLE_CTRL_CC1_MASK 0x3
75#define TCPC_ROLE_CTRL_CC_RA 0x0
76#define TCPC_ROLE_CTRL_CC_RP 0x1
77#define TCPC_ROLE_CTRL_CC_RD 0x2
78#define TCPC_ROLE_CTRL_CC_OPEN 0x3
79
80#define TCPC_FAULT_CTRL 0x1b
81
82#define TCPC_POWER_CTRL 0x1c
83#define TCPC_POWER_CTRL_VCONN_ENABLE BIT(0)
84#define TCPC_POWER_CTRL_BLEED_DISCHARGE BIT(3)
85#define TCPC_POWER_CTRL_AUTO_DISCHARGE BIT(4)
86#define TCPC_DIS_VOLT_ALRM BIT(5)
87#define TCPC_POWER_CTRL_VBUS_VOLT_MON BIT(6)
88#define TCPC_FAST_ROLE_SWAP_EN BIT(7)
89
90#define TCPC_CC_STATUS 0x1d
91#define TCPC_CC_STATUS_TOGGLING BIT(5)
92#define TCPC_CC_STATUS_TERM BIT(4)
93#define TCPC_CC_STATUS_TERM_RP 0
94#define TCPC_CC_STATUS_TERM_RD 1
95#define TCPC_CC_STATE_SRC_OPEN 0
96#define TCPC_CC_STATUS_CC2_SHIFT 2
97#define TCPC_CC_STATUS_CC2_MASK 0x3
98#define TCPC_CC_STATUS_CC1_SHIFT 0
99#define TCPC_CC_STATUS_CC1_MASK 0x3
100
101#define TCPC_POWER_STATUS 0x1e
102#define TCPC_POWER_STATUS_DBG_ACC_CON BIT(7)
103#define TCPC_POWER_STATUS_UNINIT BIT(6)
104#define TCPC_POWER_STATUS_SOURCING_VBUS BIT(4)
105#define TCPC_POWER_STATUS_VBUS_DET BIT(3)
106#define TCPC_POWER_STATUS_VBUS_PRES BIT(2)
107#define TCPC_POWER_STATUS_VCONN_PRES BIT(1)
108#define TCPC_POWER_STATUS_SINKING_VBUS BIT(0)
109
110#define TCPC_FAULT_STATUS 0x1f
111#define TCPC_FAULT_STATUS_ALL_REG_RST_TO_DEFAULT BIT(7)
112#define TCPC_FAULT_STATUS_VCONN_OC BIT(1)
113
114#define TCPC_ALERT_EXTENDED 0x21
115
116#define TCPC_COMMAND 0x23
117#define TCPC_CMD_WAKE_I2C 0x11
118#define TCPC_CMD_DISABLE_VBUS_DETECT 0x22
119#define TCPC_CMD_ENABLE_VBUS_DETECT 0x33
120#define TCPC_CMD_DISABLE_SINK_VBUS 0x44
121#define TCPC_CMD_SINK_VBUS 0x55
122#define TCPC_CMD_DISABLE_SRC_VBUS 0x66
123#define TCPC_CMD_SRC_VBUS_DEFAULT 0x77
124#define TCPC_CMD_SRC_VBUS_HIGH 0x88
125#define TCPC_CMD_LOOK4CONNECTION 0x99
126#define TCPC_CMD_RXONEMORE 0xAA
127#define TCPC_CMD_I2C_IDLE 0xFF
128
129#define TCPC_DEV_CAP_1 0x24
130#define TCPC_DEV_CAP_2 0x26
131#define TCPC_STD_INPUT_CAP 0x28
132#define TCPC_STD_OUTPUT_CAP 0x29
133#define TCPC_STD_OUTPUT_CAP_ORIENTATION BIT(0)
134
135#define TCPC_MSG_HDR_INFO 0x2e
136#define TCPC_MSG_HDR_INFO_DATA_ROLE BIT(3)
137#define TCPC_MSG_HDR_INFO_PWR_ROLE BIT(0)
138#define TCPC_MSG_HDR_INFO_REV_SHIFT 1
139#define TCPC_MSG_HDR_INFO_REV_MASK 0x3
140
141#define TCPC_RX_DETECT 0x2f
142#define TCPC_RX_DETECT_HARD_RESET BIT(5)
143#define TCPC_RX_DETECT_SOP BIT(0)
144#define TCPC_RX_DETECT_SOP1 BIT(1)
145#define TCPC_RX_DETECT_SOP2 BIT(2)
146#define TCPC_RX_DETECT_DBG1 BIT(3)
147#define TCPC_RX_DETECT_DBG2 BIT(4)
148
149#define TCPC_RX_BYTE_CNT 0x30
150#define TCPC_RX_BUF_FRAME_TYPE 0x31
151#define TCPC_RX_BUF_FRAME_TYPE_SOP 0
152#define TCPC_RX_BUF_FRAME_TYPE_SOP1 1
153#define TCPC_RX_HDR 0x32
154#define TCPC_RX_DATA 0x34 /* through 0x4f */
155
156#define TCPC_TRANSMIT 0x50
157#define TCPC_TRANSMIT_RETRY_SHIFT 4
158#define TCPC_TRANSMIT_RETRY_MASK 0x3
159#define TCPC_TRANSMIT_TYPE_SHIFT 0
160#define TCPC_TRANSMIT_TYPE_MASK 0x7
161
162#define TCPC_TX_BYTE_CNT 0x51
163#define TCPC_TX_HDR 0x52
164#define TCPC_TX_DATA 0x54 /* through 0x6f */
165
166#define TCPC_VBUS_VOLTAGE 0x70
167#define TCPC_VBUS_VOLTAGE_MASK 0x3ff
168#define TCPC_VBUS_VOLTAGE_LSB_MV 25
169#define TCPC_VBUS_SINK_DISCONNECT_THRESH 0x72
170#define TCPC_VBUS_SINK_DISCONNECT_THRESH_LSB_MV 25
171#define TCPC_VBUS_SINK_DISCONNECT_THRESH_MAX 0x3ff
172#define TCPC_VBUS_STOP_DISCHARGE_THRESH 0x74
173#define TCPC_VBUS_VOLTAGE_ALARM_HI_CFG 0x76
174#define TCPC_VBUS_VOLTAGE_ALARM_LO_CFG 0x78
175
176/* I2C_WRITE_BYTE_COUNT + 1 when TX_BUF_BYTE_x is only accessible I2C_WRITE_BYTE_COUNT */
177#define TCPC_TRANSMIT_BUFFER_MAX_LEN 31
178
179#define tcpc_presenting_rd(reg, cc) \
180 (!(TCPC_ROLE_CTRL_DRP & (reg)) && \
181 (((reg) & (TCPC_ROLE_CTRL_## cc ##_MASK << TCPC_ROLE_CTRL_## cc ##_SHIFT)) == \
182 (TCPC_ROLE_CTRL_CC_RD << TCPC_ROLE_CTRL_## cc ##_SHIFT)))
183
184struct tcpci;
185
186/*
187 * @TX_BUF_BYTE_x_hidden:
188 * optional; Set when TX_BUF_BYTE_x can only be accessed through I2C_WRITE_BYTE_COUNT.
189 * @frs_sourcing_vbus:
190 * Optional; Callback to perform chip specific operations when FRS
191 * is sourcing vbus.
192 * @auto_discharge_disconnect:
193 * Optional; Enables TCPC to autonously discharge vbus on disconnect.
194 * @vbus_vsafe0v:
195 * optional; Set when TCPC can detect whether vbus is at VSAFE0V.
196 * @set_partner_usb_comm_capable:
197 * Optional; The USB Communications Capable bit indicates if port
198 * partner is capable of communication over the USB data lines
199 * (e.g. D+/- or SS Tx/Rx). Called to notify the status of the bit.
200 * @check_contaminant:
201 * Optional; The callback is invoked when chiplevel drivers indicated
202 * that the USB port needs to be checked for contaminant presence.
203 * Chip level drivers are expected to check for contaminant and call
204 * tcpm_clean_port when the port is clean to put the port back into
205 * toggling state.
206 * @cable_comm_capable
207 * optional; Set when TCPC can communicate with cable plugs over SOP'
208 * @attempt_vconn_swap_discovery:
209 * Optional; The callback is called by the TCPM when the result of
210 * a Discover Identity request indicates that the port partner is
211 * a receptacle capable of modal operation. Chip level TCPCI drivers
212 * can implement their own policy to determine if and when a Vconn
213 * swap following Discover Identity on SOP' occurs.
214 * Return true when the TCPM is allowed to request a Vconn swap
215 * after Discovery Identity on SOP.
216 * @set_orientation:
217 * Optional; Enable setting the connector orientation
218 * CONFIG_STANDARD_OUTPUT (0x18) bit0.
219 */
220struct tcpci_data {
221 struct regmap *regmap;
222 unsigned char TX_BUF_BYTE_x_hidden:1;
223 unsigned char auto_discharge_disconnect:1;
224 unsigned char vbus_vsafe0v:1;
225 unsigned char cable_comm_capable:1;
226 unsigned char set_orientation:1;
227
228 int (*init)(struct tcpci *tcpci, struct tcpci_data *data);
229 int (*set_vconn)(struct tcpci *tcpci, struct tcpci_data *data,
230 bool enable);
231 int (*start_drp_toggling)(struct tcpci *tcpci, struct tcpci_data *data,
232 enum typec_cc_status cc);
233 int (*set_vbus)(struct tcpci *tcpci, struct tcpci_data *data, bool source, bool sink);
234 void (*frs_sourcing_vbus)(struct tcpci *tcpci, struct tcpci_data *data);
235 void (*set_partner_usb_comm_capable)(struct tcpci *tcpci, struct tcpci_data *data,
236 bool capable);
237 void (*check_contaminant)(struct tcpci *tcpci, struct tcpci_data *data);
238 bool (*attempt_vconn_swap_discovery)(struct tcpci *tcpci, struct tcpci_data *data);
239};
240
241struct tcpci *tcpci_register_port(struct device *dev, struct tcpci_data *data);
242void tcpci_unregister_port(struct tcpci *tcpci);
243irqreturn_t tcpci_irq(struct tcpci *tcpci);
244
245struct tcpm_port;
246struct tcpm_port *tcpci_get_tcpm_port(struct tcpci *tcpci);
247
248static inline enum typec_cc_status tcpci_to_typec_cc(unsigned int cc, bool sink)
249{
250 switch (cc) {
251 case 0x1:
252 return sink ? TYPEC_CC_RP_DEF : TYPEC_CC_RA;
253 case 0x2:
254 return sink ? TYPEC_CC_RP_1_5 : TYPEC_CC_RD;
255 case 0x3:
256 if (sink)
257 return TYPEC_CC_RP_3_0;
258 fallthrough;
259 case 0x0:
260 default:
261 return TYPEC_CC_OPEN;
262 }
263}
264#endif /* __LINUX_USB_TCPCI_H */