Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*
2 * Copyright 2021 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include "amdgpu_ras.h"
24#include "amdgpu.h"
25#include "amdgpu_mca.h"
26
27#include "umc/umc_6_7_0_offset.h"
28#include "umc/umc_6_7_0_sh_mask.h"
29
30static bool amdgpu_mca_is_deferred_error(struct amdgpu_device *adev,
31 uint64_t mc_status)
32{
33 if (adev->umc.ras->check_ecc_err_status)
34 return adev->umc.ras->check_ecc_err_status(adev,
35 AMDGPU_MCA_ERROR_TYPE_DE, &mc_status);
36
37 return false;
38}
39
40void amdgpu_mca_query_correctable_error_count(struct amdgpu_device *adev,
41 uint64_t mc_status_addr,
42 unsigned long *error_count)
43{
44 uint64_t mc_status = RREG64_PCIE(mc_status_addr);
45
46 if (REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1 &&
47 REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, CECC) == 1)
48 *error_count += 1;
49}
50
51void amdgpu_mca_query_uncorrectable_error_count(struct amdgpu_device *adev,
52 uint64_t mc_status_addr,
53 unsigned long *error_count)
54{
55 uint64_t mc_status = RREG64_PCIE(mc_status_addr);
56
57 if ((REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1) &&
58 (REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Deferred) == 1 ||
59 REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UECC) == 1 ||
60 REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, PCC) == 1 ||
61 REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UC) == 1 ||
62 REG_GET_FIELD(mc_status, MCA_UMC_UMC0_MCUMC_STATUST0, TCC) == 1))
63 *error_count += 1;
64}
65
66void amdgpu_mca_reset_error_count(struct amdgpu_device *adev,
67 uint64_t mc_status_addr)
68{
69 WREG64_PCIE(mc_status_addr, 0x0ULL);
70}
71
72void amdgpu_mca_query_ras_error_count(struct amdgpu_device *adev,
73 uint64_t mc_status_addr,
74 void *ras_error_status)
75{
76 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
77
78 amdgpu_mca_query_correctable_error_count(adev, mc_status_addr, &(err_data->ce_count));
79 amdgpu_mca_query_uncorrectable_error_count(adev, mc_status_addr, &(err_data->ue_count));
80
81 amdgpu_mca_reset_error_count(adev, mc_status_addr);
82}
83
84int amdgpu_mca_mp0_ras_sw_init(struct amdgpu_device *adev)
85{
86 int err;
87 struct amdgpu_mca_ras_block *ras;
88
89 if (!adev->mca.mp0.ras)
90 return 0;
91
92 ras = adev->mca.mp0.ras;
93
94 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
95 if (err) {
96 dev_err(adev->dev, "Failed to register mca.mp0 ras block!\n");
97 return err;
98 }
99
100 strcpy(ras->ras_block.ras_comm.name, "mca.mp0");
101 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
102 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
103 adev->mca.mp0.ras_if = &ras->ras_block.ras_comm;
104
105 return 0;
106}
107
108int amdgpu_mca_mp1_ras_sw_init(struct amdgpu_device *adev)
109{
110 int err;
111 struct amdgpu_mca_ras_block *ras;
112
113 if (!adev->mca.mp1.ras)
114 return 0;
115
116 ras = adev->mca.mp1.ras;
117
118 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
119 if (err) {
120 dev_err(adev->dev, "Failed to register mca.mp1 ras block!\n");
121 return err;
122 }
123
124 strcpy(ras->ras_block.ras_comm.name, "mca.mp1");
125 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
126 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
127 adev->mca.mp1.ras_if = &ras->ras_block.ras_comm;
128
129 return 0;
130}
131
132int amdgpu_mca_mpio_ras_sw_init(struct amdgpu_device *adev)
133{
134 int err;
135 struct amdgpu_mca_ras_block *ras;
136
137 if (!adev->mca.mpio.ras)
138 return 0;
139
140 ras = adev->mca.mpio.ras;
141
142 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
143 if (err) {
144 dev_err(adev->dev, "Failed to register mca.mpio ras block!\n");
145 return err;
146 }
147
148 strcpy(ras->ras_block.ras_comm.name, "mca.mpio");
149 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__MCA;
150 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
151 adev->mca.mpio.ras_if = &ras->ras_block.ras_comm;
152
153 return 0;
154}
155
156static void amdgpu_mca_bank_set_init(struct mca_bank_set *mca_set)
157{
158 if (!mca_set)
159 return;
160
161 memset(mca_set, 0, sizeof(*mca_set));
162 INIT_LIST_HEAD(&mca_set->list);
163}
164
165static int amdgpu_mca_bank_set_add_entry(struct mca_bank_set *mca_set, struct mca_bank_entry *entry)
166{
167 struct mca_bank_node *node;
168
169 if (!entry)
170 return -EINVAL;
171
172 node = kvzalloc(sizeof(*node), GFP_KERNEL);
173 if (!node)
174 return -ENOMEM;
175
176 memcpy(&node->entry, entry, sizeof(*entry));
177
178 INIT_LIST_HEAD(&node->node);
179 list_add_tail(&node->node, &mca_set->list);
180
181 mca_set->nr_entries++;
182
183 return 0;
184}
185
186static int amdgpu_mca_bank_set_merge(struct mca_bank_set *mca_set, struct mca_bank_set *new)
187{
188 struct mca_bank_node *node;
189
190 list_for_each_entry(node, &new->list, node)
191 amdgpu_mca_bank_set_add_entry(mca_set, &node->entry);
192
193 return 0;
194}
195
196static void amdgpu_mca_bank_set_remove_node(struct mca_bank_set *mca_set, struct mca_bank_node *node)
197{
198 if (!node)
199 return;
200
201 list_del(&node->node);
202 kvfree(node);
203
204 mca_set->nr_entries--;
205}
206
207static void amdgpu_mca_bank_set_release(struct mca_bank_set *mca_set)
208{
209 struct mca_bank_node *node, *tmp;
210
211 if (list_empty(&mca_set->list))
212 return;
213
214 list_for_each_entry_safe(node, tmp, &mca_set->list, node)
215 amdgpu_mca_bank_set_remove_node(mca_set, node);
216}
217
218void amdgpu_mca_smu_init_funcs(struct amdgpu_device *adev, const struct amdgpu_mca_smu_funcs *mca_funcs)
219{
220 struct amdgpu_mca *mca = &adev->mca;
221
222 mca->mca_funcs = mca_funcs;
223}
224
225int amdgpu_mca_init(struct amdgpu_device *adev)
226{
227 struct amdgpu_mca *mca = &adev->mca;
228 struct mca_bank_cache *mca_cache;
229 int i;
230
231 atomic_set(&mca->ue_update_flag, 0);
232
233 for (i = 0; i < ARRAY_SIZE(mca->mca_caches); i++) {
234 mca_cache = &mca->mca_caches[i];
235 mutex_init(&mca_cache->lock);
236 amdgpu_mca_bank_set_init(&mca_cache->mca_set);
237 }
238
239 return 0;
240}
241
242void amdgpu_mca_fini(struct amdgpu_device *adev)
243{
244 struct amdgpu_mca *mca = &adev->mca;
245 struct mca_bank_cache *mca_cache;
246 int i;
247
248 atomic_set(&mca->ue_update_flag, 0);
249
250 for (i = 0; i < ARRAY_SIZE(mca->mca_caches); i++) {
251 mca_cache = &mca->mca_caches[i];
252 amdgpu_mca_bank_set_release(&mca_cache->mca_set);
253 mutex_destroy(&mca_cache->lock);
254 }
255}
256
257int amdgpu_mca_reset(struct amdgpu_device *adev)
258{
259 amdgpu_mca_fini(adev);
260
261 return amdgpu_mca_init(adev);
262}
263
264int amdgpu_mca_smu_set_debug_mode(struct amdgpu_device *adev, bool enable)
265{
266 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
267
268 if (mca_funcs && mca_funcs->mca_set_debug_mode)
269 return mca_funcs->mca_set_debug_mode(adev, enable);
270
271 return -EOPNOTSUPP;
272}
273
274static void amdgpu_mca_smu_mca_bank_dump(struct amdgpu_device *adev, int idx, struct mca_bank_entry *entry,
275 struct ras_query_context *qctx)
276{
277 u64 event_id = qctx ? qctx->evid.event_id : RAS_EVENT_INVALID_ID;
278
279 RAS_EVENT_LOG(adev, event_id, HW_ERR "Accelerator Check Architecture events logged\n");
280 RAS_EVENT_LOG(adev, event_id, HW_ERR "aca entry[%02d].STATUS=0x%016llx\n",
281 idx, entry->regs[MCA_REG_IDX_STATUS]);
282 RAS_EVENT_LOG(adev, event_id, HW_ERR "aca entry[%02d].ADDR=0x%016llx\n",
283 idx, entry->regs[MCA_REG_IDX_ADDR]);
284 RAS_EVENT_LOG(adev, event_id, HW_ERR "aca entry[%02d].MISC0=0x%016llx\n",
285 idx, entry->regs[MCA_REG_IDX_MISC0]);
286 RAS_EVENT_LOG(adev, event_id, HW_ERR "aca entry[%02d].IPID=0x%016llx\n",
287 idx, entry->regs[MCA_REG_IDX_IPID]);
288 RAS_EVENT_LOG(adev, event_id, HW_ERR "aca entry[%02d].SYND=0x%016llx\n",
289 idx, entry->regs[MCA_REG_IDX_SYND]);
290}
291
292static int amdgpu_mca_smu_get_valid_mca_count(struct amdgpu_device *adev, enum amdgpu_mca_error_type type, uint32_t *count)
293{
294 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
295
296 if (!count)
297 return -EINVAL;
298
299 if (mca_funcs && mca_funcs->mca_get_valid_mca_count)
300 return mca_funcs->mca_get_valid_mca_count(adev, type, count);
301
302 return -EOPNOTSUPP;
303}
304
305static int amdgpu_mca_smu_get_mca_entry(struct amdgpu_device *adev, enum amdgpu_mca_error_type type,
306 int idx, struct mca_bank_entry *entry)
307{
308 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
309 int count;
310
311 if (!mca_funcs || !mca_funcs->mca_get_mca_entry)
312 return -EOPNOTSUPP;
313
314 switch (type) {
315 case AMDGPU_MCA_ERROR_TYPE_UE:
316 count = mca_funcs->max_ue_count;
317 break;
318 case AMDGPU_MCA_ERROR_TYPE_CE:
319 count = mca_funcs->max_ce_count;
320 break;
321 default:
322 return -EINVAL;
323 }
324
325 if (idx >= count)
326 return -EINVAL;
327
328 return mca_funcs->mca_get_mca_entry(adev, type, idx, entry);
329}
330
331static bool amdgpu_mca_bank_should_update(struct amdgpu_device *adev, enum amdgpu_mca_error_type type)
332{
333 struct amdgpu_mca *mca = &adev->mca;
334 bool ret = true;
335
336 /*
337 * Because the UE Valid MCA count will only be cleared after reset,
338 * in order to avoid repeated counting of the error count,
339 * the aca bank is only updated once during the gpu recovery stage.
340 */
341 if (type == AMDGPU_MCA_ERROR_TYPE_UE) {
342 if (amdgpu_ras_intr_triggered())
343 ret = atomic_cmpxchg(&mca->ue_update_flag, 0, 1) == 0;
344 else
345 atomic_set(&mca->ue_update_flag, 0);
346 }
347
348 return ret;
349}
350
351static int amdgpu_mca_smu_get_mca_set(struct amdgpu_device *adev, enum amdgpu_mca_error_type type, struct mca_bank_set *mca_set,
352 struct ras_query_context *qctx)
353{
354 struct mca_bank_entry entry;
355 uint32_t count = 0, i;
356 int ret;
357
358 if (!mca_set)
359 return -EINVAL;
360
361 if (!amdgpu_mca_bank_should_update(adev, type))
362 return 0;
363
364 ret = amdgpu_mca_smu_get_valid_mca_count(adev, type, &count);
365 if (ret)
366 return ret;
367
368 for (i = 0; i < count; i++) {
369 memset(&entry, 0, sizeof(entry));
370 ret = amdgpu_mca_smu_get_mca_entry(adev, type, i, &entry);
371 if (ret)
372 return ret;
373
374 amdgpu_mca_bank_set_add_entry(mca_set, &entry);
375
376 amdgpu_mca_smu_mca_bank_dump(adev, i, &entry, qctx);
377 }
378
379 return 0;
380}
381
382static int amdgpu_mca_smu_parse_mca_error_count(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
383 enum amdgpu_mca_error_type type, struct mca_bank_entry *entry, uint32_t *count)
384{
385 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
386
387 if (!count || !entry)
388 return -EINVAL;
389
390 if (!mca_funcs || !mca_funcs->mca_parse_mca_error_count)
391 return -EOPNOTSUPP;
392
393 return mca_funcs->mca_parse_mca_error_count(adev, blk, type, entry, count);
394}
395
396static int amdgpu_mca_dispatch_mca_set(struct amdgpu_device *adev, enum amdgpu_ras_block blk, enum amdgpu_mca_error_type type,
397 struct mca_bank_set *mca_set, struct ras_err_data *err_data)
398{
399 struct ras_err_addr err_addr;
400 struct amdgpu_smuio_mcm_config_info mcm_info;
401 struct mca_bank_node *node, *tmp;
402 struct mca_bank_entry *entry;
403 uint32_t count;
404 int ret;
405
406 if (!mca_set)
407 return -EINVAL;
408
409 if (!mca_set->nr_entries)
410 return 0;
411
412 list_for_each_entry_safe(node, tmp, &mca_set->list, node) {
413 entry = &node->entry;
414
415 count = 0;
416 ret = amdgpu_mca_smu_parse_mca_error_count(adev, blk, type, entry, &count);
417 if (ret && ret != -EOPNOTSUPP)
418 return ret;
419
420 if (!count)
421 continue;
422
423 memset(&mcm_info, 0, sizeof(mcm_info));
424 memset(&err_addr, 0, sizeof(err_addr));
425
426 mcm_info.socket_id = entry->info.socket_id;
427 mcm_info.die_id = entry->info.aid;
428
429 if (blk == AMDGPU_RAS_BLOCK__UMC) {
430 err_addr.err_status = entry->regs[MCA_REG_IDX_STATUS];
431 err_addr.err_ipid = entry->regs[MCA_REG_IDX_IPID];
432 err_addr.err_addr = entry->regs[MCA_REG_IDX_ADDR];
433 }
434
435 if (type == AMDGPU_MCA_ERROR_TYPE_UE) {
436 amdgpu_ras_error_statistic_ue_count(err_data,
437 &mcm_info, &err_addr, (uint64_t)count);
438 } else {
439 if (amdgpu_mca_is_deferred_error(adev, entry->regs[MCA_REG_IDX_STATUS]))
440 amdgpu_ras_error_statistic_de_count(err_data,
441 &mcm_info, &err_addr, (uint64_t)count);
442 else
443 amdgpu_ras_error_statistic_ce_count(err_data,
444 &mcm_info, &err_addr, (uint64_t)count);
445 }
446
447 amdgpu_mca_bank_set_remove_node(mca_set, node);
448 }
449
450 return 0;
451}
452
453static int amdgpu_mca_add_mca_set_to_cache(struct amdgpu_device *adev, enum amdgpu_mca_error_type type, struct mca_bank_set *new)
454{
455 struct mca_bank_cache *mca_cache = &adev->mca.mca_caches[type];
456 int ret;
457
458 mutex_lock(&mca_cache->lock);
459 ret = amdgpu_mca_bank_set_merge(&mca_cache->mca_set, new);
460 mutex_unlock(&mca_cache->lock);
461
462 return ret;
463}
464
465int amdgpu_mca_smu_log_ras_error(struct amdgpu_device *adev, enum amdgpu_ras_block blk, enum amdgpu_mca_error_type type,
466 struct ras_err_data *err_data, struct ras_query_context *qctx)
467{
468 struct mca_bank_set mca_set;
469 struct mca_bank_cache *mca_cache = &adev->mca.mca_caches[type];
470 int ret;
471
472 amdgpu_mca_bank_set_init(&mca_set);
473
474 ret = amdgpu_mca_smu_get_mca_set(adev, type, &mca_set, qctx);
475 if (ret)
476 goto out_mca_release;
477
478 ret = amdgpu_mca_dispatch_mca_set(adev, blk, type, &mca_set, err_data);
479 if (ret)
480 goto out_mca_release;
481
482 /* add remain mca bank to mca cache */
483 if (mca_set.nr_entries) {
484 ret = amdgpu_mca_add_mca_set_to_cache(adev, type, &mca_set);
485 if (ret)
486 goto out_mca_release;
487 }
488
489 /* dispatch mca set again if mca cache has valid data */
490 mutex_lock(&mca_cache->lock);
491 if (mca_cache->mca_set.nr_entries)
492 ret = amdgpu_mca_dispatch_mca_set(adev, blk, type, &mca_cache->mca_set, err_data);
493 mutex_unlock(&mca_cache->lock);
494
495out_mca_release:
496 amdgpu_mca_bank_set_release(&mca_set);
497
498 return ret;
499}
500
501#if defined(CONFIG_DEBUG_FS)
502static int amdgpu_mca_smu_debug_mode_set(void *data, u64 val)
503{
504 struct amdgpu_device *adev = (struct amdgpu_device *)data;
505 int ret;
506
507 ret = amdgpu_ras_set_mca_debug_mode(adev, val ? true : false);
508 if (ret)
509 return ret;
510
511 dev_info(adev->dev, "amdgpu set smu mca debug mode %s success\n", val ? "on" : "off");
512
513 return 0;
514}
515
516static void mca_dump_entry(struct seq_file *m, struct mca_bank_entry *entry)
517{
518 int i, idx = entry->idx;
519 int reg_idx_array[] = {
520 MCA_REG_IDX_STATUS,
521 MCA_REG_IDX_ADDR,
522 MCA_REG_IDX_MISC0,
523 MCA_REG_IDX_IPID,
524 MCA_REG_IDX_SYND,
525 };
526
527 seq_printf(m, "mca entry[%d].type: %s\n", idx, entry->type == AMDGPU_MCA_ERROR_TYPE_UE ? "UE" : "CE");
528 seq_printf(m, "mca entry[%d].ip: %d\n", idx, entry->ip);
529 seq_printf(m, "mca entry[%d].info: socketid:%d aid:%d hwid:0x%03x mcatype:0x%04x\n",
530 idx, entry->info.socket_id, entry->info.aid, entry->info.hwid, entry->info.mcatype);
531
532 for (i = 0; i < ARRAY_SIZE(reg_idx_array); i++)
533 seq_printf(m, "mca entry[%d].regs[%d]: 0x%016llx\n", idx, reg_idx_array[i], entry->regs[reg_idx_array[i]]);
534}
535
536static int mca_dump_show(struct seq_file *m, enum amdgpu_mca_error_type type)
537{
538 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
539 struct mca_bank_node *node;
540 struct mca_bank_set mca_set;
541 struct ras_query_context qctx;
542 int ret;
543
544 amdgpu_mca_bank_set_init(&mca_set);
545
546 qctx.evid.event_id = RAS_EVENT_INVALID_ID;
547 ret = amdgpu_mca_smu_get_mca_set(adev, type, &mca_set, &qctx);
548 if (ret)
549 goto err_free_mca_set;
550
551 seq_printf(m, "amdgpu smu %s valid mca count: %d\n",
552 type == AMDGPU_MCA_ERROR_TYPE_UE ? "UE" : "CE", mca_set.nr_entries);
553
554 if (!mca_set.nr_entries)
555 goto err_free_mca_set;
556
557 list_for_each_entry(node, &mca_set.list, node)
558 mca_dump_entry(m, &node->entry);
559
560 /* add mca bank to mca bank cache */
561 ret = amdgpu_mca_add_mca_set_to_cache(adev, type, &mca_set);
562
563err_free_mca_set:
564 amdgpu_mca_bank_set_release(&mca_set);
565
566 return ret;
567}
568
569static int mca_dump_ce_show(struct seq_file *m, void *unused)
570{
571 return mca_dump_show(m, AMDGPU_MCA_ERROR_TYPE_CE);
572}
573
574static int mca_dump_ce_open(struct inode *inode, struct file *file)
575{
576 return single_open(file, mca_dump_ce_show, inode->i_private);
577}
578
579static const struct file_operations mca_ce_dump_debug_fops = {
580 .owner = THIS_MODULE,
581 .open = mca_dump_ce_open,
582 .read = seq_read,
583 .llseek = seq_lseek,
584 .release = single_release,
585};
586
587static int mca_dump_ue_show(struct seq_file *m, void *unused)
588{
589 return mca_dump_show(m, AMDGPU_MCA_ERROR_TYPE_UE);
590}
591
592static int mca_dump_ue_open(struct inode *inode, struct file *file)
593{
594 return single_open(file, mca_dump_ue_show, inode->i_private);
595}
596
597static const struct file_operations mca_ue_dump_debug_fops = {
598 .owner = THIS_MODULE,
599 .open = mca_dump_ue_open,
600 .read = seq_read,
601 .llseek = seq_lseek,
602 .release = single_release,
603};
604
605DEFINE_DEBUGFS_ATTRIBUTE(mca_debug_mode_fops, NULL, amdgpu_mca_smu_debug_mode_set, "%llu\n");
606#endif
607
608void amdgpu_mca_smu_debugfs_init(struct amdgpu_device *adev, struct dentry *root)
609{
610#if defined(CONFIG_DEBUG_FS)
611 if (!root)
612 return;
613
614 debugfs_create_file("mca_debug_mode", 0200, root, adev, &mca_debug_mode_fops);
615 debugfs_create_file("mca_ue_dump", 0400, root, adev, &mca_ue_dump_debug_fops);
616 debugfs_create_file("mca_ce_dump", 0400, root, adev, &mca_ce_dump_debug_fops);
617#endif
618}
619