Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef __ALPHA_IO_H
3#define __ALPHA_IO_H
4
5#ifdef __KERNEL__
6
7#include <linux/kernel.h>
8#include <linux/mm.h>
9#include <asm/compiler.h>
10#include <asm/pgtable.h>
11#include <asm/machvec.h>
12#include <asm/hwrpb.h>
13
14/* The generic header contains only prototypes. Including it ensures that
15 the implementation we have here matches that interface. */
16#include <asm-generic/iomap.h>
17
18/* We don't use IO slowdowns on the Alpha, but.. */
19#define __SLOW_DOWN_IO do { } while (0)
20#define SLOW_DOWN_IO do { } while (0)
21
22/*
23 * Virtual -> physical identity mapping starts at this offset
24 */
25#ifdef USE_48_BIT_KSEG
26#define IDENT_ADDR 0xffff800000000000UL
27#else
28#define IDENT_ADDR 0xfffffc0000000000UL
29#endif
30
31/*
32 * We try to avoid hae updates (thus the cache), but when we
33 * do need to update the hae, we need to do it atomically, so
34 * that any interrupts wouldn't get confused with the hae
35 * register not being up-to-date with respect to the hardware
36 * value.
37 */
38extern inline void __set_hae(unsigned long new_hae)
39{
40 unsigned long flags = swpipl(IPL_MAX);
41
42 barrier();
43
44 alpha_mv.hae_cache = new_hae;
45 *alpha_mv.hae_register = new_hae;
46 mb();
47 /* Re-read to make sure it was written. */
48 new_hae = *alpha_mv.hae_register;
49
50 setipl(flags);
51 barrier();
52}
53
54extern inline void set_hae(unsigned long new_hae)
55{
56 if (new_hae != alpha_mv.hae_cache)
57 __set_hae(new_hae);
58}
59
60/*
61 * Change virtual addresses to physical addresses and vv.
62 */
63#ifdef USE_48_BIT_KSEG
64static inline unsigned long virt_to_phys(void *address)
65{
66 return (unsigned long)address - IDENT_ADDR;
67}
68
69static inline void * phys_to_virt(unsigned long address)
70{
71 return (void *) (address + IDENT_ADDR);
72}
73#else
74static inline unsigned long virt_to_phys(void *address)
75{
76 unsigned long phys = (unsigned long)address;
77
78 /* Sign-extend from bit 41. */
79 phys <<= (64 - 41);
80 phys = (long)phys >> (64 - 41);
81
82 /* Crop to the physical address width of the processor. */
83 phys &= (1ul << hwrpb->pa_bits) - 1;
84
85 return phys;
86}
87
88static inline void * phys_to_virt(unsigned long address)
89{
90 return (void *)(IDENT_ADDR + (address & ((1ul << 41) - 1)));
91}
92#endif
93
94#define page_to_phys(page) page_to_pa(page)
95
96/* Maximum PIO space address supported? */
97#define IO_SPACE_LIMIT 0xffff
98
99/*
100 * Change addresses as seen by the kernel (virtual) to addresses as
101 * seen by a device (bus), and vice versa.
102 *
103 * Note that this only works for a limited range of kernel addresses,
104 * and very well may not span all memory. Consider this interface
105 * deprecated in favour of the DMA-mapping API.
106 */
107extern unsigned long __direct_map_base;
108extern unsigned long __direct_map_size;
109
110static inline unsigned long __deprecated virt_to_bus(void *address)
111{
112 unsigned long phys = virt_to_phys(address);
113 unsigned long bus = phys + __direct_map_base;
114 return phys <= __direct_map_size ? bus : 0;
115}
116#define isa_virt_to_bus virt_to_bus
117
118static inline void * __deprecated bus_to_virt(unsigned long address)
119{
120 void *virt;
121
122 /* This check is a sanity check but also ensures that bus address 0
123 maps to virtual address 0 which is useful to detect null pointers
124 (the NCR driver is much simpler if NULL pointers are preserved). */
125 address -= __direct_map_base;
126 virt = phys_to_virt(address);
127 return (long)address <= 0 ? NULL : virt;
128}
129#define isa_bus_to_virt bus_to_virt
130
131/*
132 * There are different chipsets to interface the Alpha CPUs to the world.
133 */
134
135#define IO_CONCAT(a,b) _IO_CONCAT(a,b)
136#define _IO_CONCAT(a,b) a ## _ ## b
137
138#ifdef CONFIG_ALPHA_GENERIC
139
140/* In a generic kernel, we always go through the machine vector. */
141
142#define REMAP1(TYPE, NAME, QUAL) \
143static inline TYPE generic_##NAME(QUAL void __iomem *addr) \
144{ \
145 return alpha_mv.mv_##NAME(addr); \
146}
147
148#define REMAP2(TYPE, NAME, QUAL) \
149static inline void generic_##NAME(TYPE b, QUAL void __iomem *addr) \
150{ \
151 alpha_mv.mv_##NAME(b, addr); \
152}
153
154REMAP1(unsigned int, ioread8, /**/)
155REMAP1(unsigned int, ioread16, /**/)
156REMAP1(unsigned int, ioread32, /**/)
157REMAP1(u8, readb, const volatile)
158REMAP1(u16, readw, const volatile)
159REMAP1(u32, readl, const volatile)
160REMAP1(u64, readq, const volatile)
161
162REMAP2(u8, iowrite8, /**/)
163REMAP2(u16, iowrite16, /**/)
164REMAP2(u32, iowrite32, /**/)
165REMAP2(u8, writeb, volatile)
166REMAP2(u16, writew, volatile)
167REMAP2(u32, writel, volatile)
168REMAP2(u64, writeq, volatile)
169
170#undef REMAP1
171#undef REMAP2
172
173extern inline void __iomem *generic_ioportmap(unsigned long a)
174{
175 return alpha_mv.mv_ioportmap(a);
176}
177
178static inline void __iomem *generic_ioremap(unsigned long a, unsigned long s)
179{
180 return alpha_mv.mv_ioremap(a, s);
181}
182
183static inline void generic_iounmap(volatile void __iomem *a)
184{
185 return alpha_mv.mv_iounmap(a);
186}
187
188static inline int generic_is_ioaddr(unsigned long a)
189{
190 return alpha_mv.mv_is_ioaddr(a);
191}
192
193static inline int generic_is_mmio(const volatile void __iomem *a)
194{
195 return alpha_mv.mv_is_mmio(a);
196}
197
198#define __IO_PREFIX generic
199#define generic_trivial_rw_bw 0
200#define generic_trivial_rw_lq 0
201#define generic_trivial_io_bw 0
202#define generic_trivial_io_lq 0
203#define generic_trivial_iounmap 0
204
205#else
206
207#if defined(CONFIG_ALPHA_APECS)
208# include <asm/core_apecs.h>
209#elif defined(CONFIG_ALPHA_CIA)
210# include <asm/core_cia.h>
211#elif defined(CONFIG_ALPHA_IRONGATE)
212# include <asm/core_irongate.h>
213#elif defined(CONFIG_ALPHA_JENSEN)
214# include <asm/jensen.h>
215#elif defined(CONFIG_ALPHA_LCA)
216# include <asm/core_lca.h>
217#elif defined(CONFIG_ALPHA_MARVEL)
218# include <asm/core_marvel.h>
219#elif defined(CONFIG_ALPHA_MCPCIA)
220# include <asm/core_mcpcia.h>
221#elif defined(CONFIG_ALPHA_POLARIS)
222# include <asm/core_polaris.h>
223#elif defined(CONFIG_ALPHA_T2)
224# include <asm/core_t2.h>
225#elif defined(CONFIG_ALPHA_TSUNAMI)
226# include <asm/core_tsunami.h>
227#elif defined(CONFIG_ALPHA_TITAN)
228# include <asm/core_titan.h>
229#elif defined(CONFIG_ALPHA_WILDFIRE)
230# include <asm/core_wildfire.h>
231#else
232#error "What system is this?"
233#endif
234
235#endif /* GENERIC */
236
237/*
238 * We always have external versions of these routines.
239 */
240extern u8 inb(unsigned long port);
241extern u16 inw(unsigned long port);
242extern u32 inl(unsigned long port);
243extern void outb(u8 b, unsigned long port);
244extern void outw(u16 b, unsigned long port);
245extern void outl(u32 b, unsigned long port);
246
247extern u8 readb(const volatile void __iomem *addr);
248extern u16 readw(const volatile void __iomem *addr);
249extern u32 readl(const volatile void __iomem *addr);
250extern u64 readq(const volatile void __iomem *addr);
251extern void writeb(u8 b, volatile void __iomem *addr);
252extern void writew(u16 b, volatile void __iomem *addr);
253extern void writel(u32 b, volatile void __iomem *addr);
254extern void writeq(u64 b, volatile void __iomem *addr);
255
256extern u8 __raw_readb(const volatile void __iomem *addr);
257extern u16 __raw_readw(const volatile void __iomem *addr);
258extern u32 __raw_readl(const volatile void __iomem *addr);
259extern u64 __raw_readq(const volatile void __iomem *addr);
260extern void __raw_writeb(u8 b, volatile void __iomem *addr);
261extern void __raw_writew(u16 b, volatile void __iomem *addr);
262extern void __raw_writel(u32 b, volatile void __iomem *addr);
263extern void __raw_writeq(u64 b, volatile void __iomem *addr);
264
265/*
266 * Mapping from port numbers to __iomem space is pretty easy.
267 */
268
269/* These two have to be extern inline because of the extern prototype from
270 <asm-generic/iomap.h>. It is not legal to mix "extern" and "static" for
271 the same declaration. */
272extern inline void __iomem *ioport_map(unsigned long port, unsigned int size)
273{
274 return IO_CONCAT(__IO_PREFIX,ioportmap) (port);
275}
276
277extern inline void ioport_unmap(void __iomem *addr)
278{
279}
280
281static inline void __iomem *ioremap(unsigned long port, unsigned long size)
282{
283 return IO_CONCAT(__IO_PREFIX,ioremap) (port, size);
284}
285
286#define ioremap_wc ioremap
287#define ioremap_uc ioremap
288
289static inline void iounmap(volatile void __iomem *addr)
290{
291 IO_CONCAT(__IO_PREFIX,iounmap)(addr);
292}
293
294static inline int __is_ioaddr(unsigned long addr)
295{
296 return IO_CONCAT(__IO_PREFIX,is_ioaddr)(addr);
297}
298#define __is_ioaddr(a) __is_ioaddr((unsigned long)(a))
299
300static inline int __is_mmio(const volatile void __iomem *addr)
301{
302 return IO_CONCAT(__IO_PREFIX,is_mmio)(addr);
303}
304
305
306/*
307 * If the actual I/O bits are sufficiently trivial, then expand inline.
308 */
309
310#if IO_CONCAT(__IO_PREFIX,trivial_io_bw)
311extern inline unsigned int ioread8(void __iomem *addr)
312{
313 unsigned int ret = IO_CONCAT(__IO_PREFIX,ioread8)(addr);
314 mb();
315 return ret;
316}
317
318extern inline unsigned int ioread16(void __iomem *addr)
319{
320 unsigned int ret = IO_CONCAT(__IO_PREFIX,ioread16)(addr);
321 mb();
322 return ret;
323}
324
325extern inline void iowrite8(u8 b, void __iomem *addr)
326{
327 mb();
328 IO_CONCAT(__IO_PREFIX, iowrite8)(b, addr);
329}
330
331extern inline void iowrite16(u16 b, void __iomem *addr)
332{
333 mb();
334 IO_CONCAT(__IO_PREFIX, iowrite16)(b, addr);
335}
336
337extern inline u8 inb(unsigned long port)
338{
339 return ioread8(ioport_map(port, 1));
340}
341
342extern inline u16 inw(unsigned long port)
343{
344 return ioread16(ioport_map(port, 2));
345}
346
347extern inline void outb(u8 b, unsigned long port)
348{
349 iowrite8(b, ioport_map(port, 1));
350}
351
352extern inline void outw(u16 b, unsigned long port)
353{
354 iowrite16(b, ioport_map(port, 2));
355}
356#endif
357
358#if IO_CONCAT(__IO_PREFIX,trivial_io_lq)
359extern inline unsigned int ioread32(void __iomem *addr)
360{
361 unsigned int ret = IO_CONCAT(__IO_PREFIX,ioread32)(addr);
362 mb();
363 return ret;
364}
365
366extern inline void iowrite32(u32 b, void __iomem *addr)
367{
368 mb();
369 IO_CONCAT(__IO_PREFIX, iowrite32)(b, addr);
370}
371
372extern inline u32 inl(unsigned long port)
373{
374 return ioread32(ioport_map(port, 4));
375}
376
377extern inline void outl(u32 b, unsigned long port)
378{
379 iowrite32(b, ioport_map(port, 4));
380}
381#endif
382
383#if IO_CONCAT(__IO_PREFIX,trivial_rw_bw) == 1
384extern inline u8 __raw_readb(const volatile void __iomem *addr)
385{
386 return IO_CONCAT(__IO_PREFIX,readb)(addr);
387}
388
389extern inline u16 __raw_readw(const volatile void __iomem *addr)
390{
391 return IO_CONCAT(__IO_PREFIX,readw)(addr);
392}
393
394extern inline void __raw_writeb(u8 b, volatile void __iomem *addr)
395{
396 IO_CONCAT(__IO_PREFIX,writeb)(b, addr);
397}
398
399extern inline void __raw_writew(u16 b, volatile void __iomem *addr)
400{
401 IO_CONCAT(__IO_PREFIX,writew)(b, addr);
402}
403
404extern inline u8 readb(const volatile void __iomem *addr)
405{
406 u8 ret = __raw_readb(addr);
407 mb();
408 return ret;
409}
410
411extern inline u16 readw(const volatile void __iomem *addr)
412{
413 u16 ret = __raw_readw(addr);
414 mb();
415 return ret;
416}
417
418extern inline void writeb(u8 b, volatile void __iomem *addr)
419{
420 mb();
421 __raw_writeb(b, addr);
422}
423
424extern inline void writew(u16 b, volatile void __iomem *addr)
425{
426 mb();
427 __raw_writew(b, addr);
428}
429#endif
430
431#if IO_CONCAT(__IO_PREFIX,trivial_rw_lq) == 1
432extern inline u32 __raw_readl(const volatile void __iomem *addr)
433{
434 return IO_CONCAT(__IO_PREFIX,readl)(addr);
435}
436
437extern inline u64 __raw_readq(const volatile void __iomem *addr)
438{
439 return IO_CONCAT(__IO_PREFIX,readq)(addr);
440}
441
442extern inline void __raw_writel(u32 b, volatile void __iomem *addr)
443{
444 IO_CONCAT(__IO_PREFIX,writel)(b, addr);
445}
446
447extern inline void __raw_writeq(u64 b, volatile void __iomem *addr)
448{
449 IO_CONCAT(__IO_PREFIX,writeq)(b, addr);
450}
451
452extern inline u32 readl(const volatile void __iomem *addr)
453{
454 u32 ret = __raw_readl(addr);
455 mb();
456 return ret;
457}
458
459extern inline u64 readq(const volatile void __iomem *addr)
460{
461 u64 ret = __raw_readq(addr);
462 mb();
463 return ret;
464}
465
466extern inline void writel(u32 b, volatile void __iomem *addr)
467{
468 mb();
469 __raw_writel(b, addr);
470}
471
472extern inline void writeq(u64 b, volatile void __iomem *addr)
473{
474 mb();
475 __raw_writeq(b, addr);
476}
477#endif
478
479#define ioread16be(p) be16_to_cpu(ioread16(p))
480#define ioread32be(p) be32_to_cpu(ioread32(p))
481#define iowrite16be(v,p) iowrite16(cpu_to_be16(v), (p))
482#define iowrite32be(v,p) iowrite32(cpu_to_be32(v), (p))
483
484#define inb_p inb
485#define inw_p inw
486#define inl_p inl
487#define outb_p outb
488#define outw_p outw
489#define outl_p outl
490#define readb_relaxed(addr) __raw_readb(addr)
491#define readw_relaxed(addr) __raw_readw(addr)
492#define readl_relaxed(addr) __raw_readl(addr)
493#define readq_relaxed(addr) __raw_readq(addr)
494#define writeb_relaxed(b, addr) __raw_writeb(b, addr)
495#define writew_relaxed(b, addr) __raw_writew(b, addr)
496#define writel_relaxed(b, addr) __raw_writel(b, addr)
497#define writeq_relaxed(b, addr) __raw_writeq(b, addr)
498
499/*
500 * String version of IO memory access ops:
501 */
502extern void memcpy_fromio(void *, const volatile void __iomem *, long);
503extern void memcpy_toio(volatile void __iomem *, const void *, long);
504extern void _memset_c_io(volatile void __iomem *, unsigned long, long);
505
506static inline void memset_io(volatile void __iomem *addr, u8 c, long len)
507{
508 _memset_c_io(addr, 0x0101010101010101UL * c, len);
509}
510
511#define __HAVE_ARCH_MEMSETW_IO
512static inline void memsetw_io(volatile void __iomem *addr, u16 c, long len)
513{
514 _memset_c_io(addr, 0x0001000100010001UL * c, len);
515}
516
517/*
518 * String versions of in/out ops:
519 */
520extern void insb (unsigned long port, void *dst, unsigned long count);
521extern void insw (unsigned long port, void *dst, unsigned long count);
522extern void insl (unsigned long port, void *dst, unsigned long count);
523extern void outsb (unsigned long port, const void *src, unsigned long count);
524extern void outsw (unsigned long port, const void *src, unsigned long count);
525extern void outsl (unsigned long port, const void *src, unsigned long count);
526
527/*
528 * The Alpha Jensen hardware for some rather strange reason puts
529 * the RTC clock at 0x170 instead of 0x70. Probably due to some
530 * misguided idea about using 0x70 for NMI stuff.
531 *
532 * These defines will override the defaults when doing RTC queries
533 */
534
535#ifdef CONFIG_ALPHA_GENERIC
536# define RTC_PORT(x) ((x) + alpha_mv.rtc_port)
537#else
538# ifdef CONFIG_ALPHA_JENSEN
539# define RTC_PORT(x) (0x170+(x))
540# else
541# define RTC_PORT(x) (0x70 + (x))
542# endif
543#endif
544#define RTC_ALWAYS_BCD 0
545
546/*
547 * Some mucking forons use if[n]def writeq to check if platform has it.
548 * It's a bloody bad idea and we probably want ARCH_HAS_WRITEQ for them
549 * to play with; for now just use cpp anti-recursion logics and make sure
550 * that damn thing is defined and expands to itself.
551 */
552
553#define writeq writeq
554#define readq readq
555
556/*
557 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
558 * access
559 */
560#define xlate_dev_mem_ptr(p) __va(p)
561
562/*
563 * Convert a virtual cached pointer to an uncached pointer
564 */
565#define xlate_dev_kmem_ptr(p) p
566
567#endif /* __KERNEL__ */
568
569#endif /* __ALPHA_IO_H */