Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*
2 * B53 switch driver main logic
3 *
4 * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5 * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6 *
7 * Permission to use, copy, modify, and/or distribute this software for any
8 * purpose with or without fee is hereby granted, provided that the above
9 * copyright notice and this permission notice appear in all copies.
10 *
11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
22#include <linux/delay.h>
23#include <linux/export.h>
24#include <linux/gpio.h>
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/platform_data/b53.h>
28#include <linux/phy.h>
29#include <linux/phylink.h>
30#include <linux/etherdevice.h>
31#include <linux/if_bridge.h>
32#include <net/dsa.h>
33
34#include "b53_regs.h"
35#include "b53_priv.h"
36
37struct b53_mib_desc {
38 u8 size;
39 u8 offset;
40 const char *name;
41};
42
43/* BCM5365 MIB counters */
44static const struct b53_mib_desc b53_mibs_65[] = {
45 { 8, 0x00, "TxOctets" },
46 { 4, 0x08, "TxDropPkts" },
47 { 4, 0x10, "TxBroadcastPkts" },
48 { 4, 0x14, "TxMulticastPkts" },
49 { 4, 0x18, "TxUnicastPkts" },
50 { 4, 0x1c, "TxCollisions" },
51 { 4, 0x20, "TxSingleCollision" },
52 { 4, 0x24, "TxMultipleCollision" },
53 { 4, 0x28, "TxDeferredTransmit" },
54 { 4, 0x2c, "TxLateCollision" },
55 { 4, 0x30, "TxExcessiveCollision" },
56 { 4, 0x38, "TxPausePkts" },
57 { 8, 0x44, "RxOctets" },
58 { 4, 0x4c, "RxUndersizePkts" },
59 { 4, 0x50, "RxPausePkts" },
60 { 4, 0x54, "Pkts64Octets" },
61 { 4, 0x58, "Pkts65to127Octets" },
62 { 4, 0x5c, "Pkts128to255Octets" },
63 { 4, 0x60, "Pkts256to511Octets" },
64 { 4, 0x64, "Pkts512to1023Octets" },
65 { 4, 0x68, "Pkts1024to1522Octets" },
66 { 4, 0x6c, "RxOversizePkts" },
67 { 4, 0x70, "RxJabbers" },
68 { 4, 0x74, "RxAlignmentErrors" },
69 { 4, 0x78, "RxFCSErrors" },
70 { 8, 0x7c, "RxGoodOctets" },
71 { 4, 0x84, "RxDropPkts" },
72 { 4, 0x88, "RxUnicastPkts" },
73 { 4, 0x8c, "RxMulticastPkts" },
74 { 4, 0x90, "RxBroadcastPkts" },
75 { 4, 0x94, "RxSAChanges" },
76 { 4, 0x98, "RxFragments" },
77};
78
79#define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65)
80
81/* BCM63xx MIB counters */
82static const struct b53_mib_desc b53_mibs_63xx[] = {
83 { 8, 0x00, "TxOctets" },
84 { 4, 0x08, "TxDropPkts" },
85 { 4, 0x0c, "TxQoSPkts" },
86 { 4, 0x10, "TxBroadcastPkts" },
87 { 4, 0x14, "TxMulticastPkts" },
88 { 4, 0x18, "TxUnicastPkts" },
89 { 4, 0x1c, "TxCollisions" },
90 { 4, 0x20, "TxSingleCollision" },
91 { 4, 0x24, "TxMultipleCollision" },
92 { 4, 0x28, "TxDeferredTransmit" },
93 { 4, 0x2c, "TxLateCollision" },
94 { 4, 0x30, "TxExcessiveCollision" },
95 { 4, 0x38, "TxPausePkts" },
96 { 8, 0x3c, "TxQoSOctets" },
97 { 8, 0x44, "RxOctets" },
98 { 4, 0x4c, "RxUndersizePkts" },
99 { 4, 0x50, "RxPausePkts" },
100 { 4, 0x54, "Pkts64Octets" },
101 { 4, 0x58, "Pkts65to127Octets" },
102 { 4, 0x5c, "Pkts128to255Octets" },
103 { 4, 0x60, "Pkts256to511Octets" },
104 { 4, 0x64, "Pkts512to1023Octets" },
105 { 4, 0x68, "Pkts1024to1522Octets" },
106 { 4, 0x6c, "RxOversizePkts" },
107 { 4, 0x70, "RxJabbers" },
108 { 4, 0x74, "RxAlignmentErrors" },
109 { 4, 0x78, "RxFCSErrors" },
110 { 8, 0x7c, "RxGoodOctets" },
111 { 4, 0x84, "RxDropPkts" },
112 { 4, 0x88, "RxUnicastPkts" },
113 { 4, 0x8c, "RxMulticastPkts" },
114 { 4, 0x90, "RxBroadcastPkts" },
115 { 4, 0x94, "RxSAChanges" },
116 { 4, 0x98, "RxFragments" },
117 { 4, 0xa0, "RxSymbolErrors" },
118 { 4, 0xa4, "RxQoSPkts" },
119 { 8, 0xa8, "RxQoSOctets" },
120 { 4, 0xb0, "Pkts1523to2047Octets" },
121 { 4, 0xb4, "Pkts2048to4095Octets" },
122 { 4, 0xb8, "Pkts4096to8191Octets" },
123 { 4, 0xbc, "Pkts8192to9728Octets" },
124 { 4, 0xc0, "RxDiscarded" },
125};
126
127#define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx)
128
129/* MIB counters */
130static const struct b53_mib_desc b53_mibs[] = {
131 { 8, 0x00, "TxOctets" },
132 { 4, 0x08, "TxDropPkts" },
133 { 4, 0x10, "TxBroadcastPkts" },
134 { 4, 0x14, "TxMulticastPkts" },
135 { 4, 0x18, "TxUnicastPkts" },
136 { 4, 0x1c, "TxCollisions" },
137 { 4, 0x20, "TxSingleCollision" },
138 { 4, 0x24, "TxMultipleCollision" },
139 { 4, 0x28, "TxDeferredTransmit" },
140 { 4, 0x2c, "TxLateCollision" },
141 { 4, 0x30, "TxExcessiveCollision" },
142 { 4, 0x38, "TxPausePkts" },
143 { 8, 0x50, "RxOctets" },
144 { 4, 0x58, "RxUndersizePkts" },
145 { 4, 0x5c, "RxPausePkts" },
146 { 4, 0x60, "Pkts64Octets" },
147 { 4, 0x64, "Pkts65to127Octets" },
148 { 4, 0x68, "Pkts128to255Octets" },
149 { 4, 0x6c, "Pkts256to511Octets" },
150 { 4, 0x70, "Pkts512to1023Octets" },
151 { 4, 0x74, "Pkts1024to1522Octets" },
152 { 4, 0x78, "RxOversizePkts" },
153 { 4, 0x7c, "RxJabbers" },
154 { 4, 0x80, "RxAlignmentErrors" },
155 { 4, 0x84, "RxFCSErrors" },
156 { 8, 0x88, "RxGoodOctets" },
157 { 4, 0x90, "RxDropPkts" },
158 { 4, 0x94, "RxUnicastPkts" },
159 { 4, 0x98, "RxMulticastPkts" },
160 { 4, 0x9c, "RxBroadcastPkts" },
161 { 4, 0xa0, "RxSAChanges" },
162 { 4, 0xa4, "RxFragments" },
163 { 4, 0xa8, "RxJumboPkts" },
164 { 4, 0xac, "RxSymbolErrors" },
165 { 4, 0xc0, "RxDiscarded" },
166};
167
168#define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs)
169
170static const struct b53_mib_desc b53_mibs_58xx[] = {
171 { 8, 0x00, "TxOctets" },
172 { 4, 0x08, "TxDropPkts" },
173 { 4, 0x0c, "TxQPKTQ0" },
174 { 4, 0x10, "TxBroadcastPkts" },
175 { 4, 0x14, "TxMulticastPkts" },
176 { 4, 0x18, "TxUnicastPKts" },
177 { 4, 0x1c, "TxCollisions" },
178 { 4, 0x20, "TxSingleCollision" },
179 { 4, 0x24, "TxMultipleCollision" },
180 { 4, 0x28, "TxDeferredCollision" },
181 { 4, 0x2c, "TxLateCollision" },
182 { 4, 0x30, "TxExcessiveCollision" },
183 { 4, 0x34, "TxFrameInDisc" },
184 { 4, 0x38, "TxPausePkts" },
185 { 4, 0x3c, "TxQPKTQ1" },
186 { 4, 0x40, "TxQPKTQ2" },
187 { 4, 0x44, "TxQPKTQ3" },
188 { 4, 0x48, "TxQPKTQ4" },
189 { 4, 0x4c, "TxQPKTQ5" },
190 { 8, 0x50, "RxOctets" },
191 { 4, 0x58, "RxUndersizePkts" },
192 { 4, 0x5c, "RxPausePkts" },
193 { 4, 0x60, "RxPkts64Octets" },
194 { 4, 0x64, "RxPkts65to127Octets" },
195 { 4, 0x68, "RxPkts128to255Octets" },
196 { 4, 0x6c, "RxPkts256to511Octets" },
197 { 4, 0x70, "RxPkts512to1023Octets" },
198 { 4, 0x74, "RxPkts1024toMaxPktsOctets" },
199 { 4, 0x78, "RxOversizePkts" },
200 { 4, 0x7c, "RxJabbers" },
201 { 4, 0x80, "RxAlignmentErrors" },
202 { 4, 0x84, "RxFCSErrors" },
203 { 8, 0x88, "RxGoodOctets" },
204 { 4, 0x90, "RxDropPkts" },
205 { 4, 0x94, "RxUnicastPkts" },
206 { 4, 0x98, "RxMulticastPkts" },
207 { 4, 0x9c, "RxBroadcastPkts" },
208 { 4, 0xa0, "RxSAChanges" },
209 { 4, 0xa4, "RxFragments" },
210 { 4, 0xa8, "RxJumboPkt" },
211 { 4, 0xac, "RxSymblErr" },
212 { 4, 0xb0, "InRangeErrCount" },
213 { 4, 0xb4, "OutRangeErrCount" },
214 { 4, 0xb8, "EEELpiEvent" },
215 { 4, 0xbc, "EEELpiDuration" },
216 { 4, 0xc0, "RxDiscard" },
217 { 4, 0xc8, "TxQPKTQ6" },
218 { 4, 0xcc, "TxQPKTQ7" },
219 { 4, 0xd0, "TxPkts64Octets" },
220 { 4, 0xd4, "TxPkts65to127Octets" },
221 { 4, 0xd8, "TxPkts128to255Octets" },
222 { 4, 0xdc, "TxPkts256to511Ocets" },
223 { 4, 0xe0, "TxPkts512to1023Ocets" },
224 { 4, 0xe4, "TxPkts1024toMaxPktOcets" },
225};
226
227#define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx)
228
229static int b53_do_vlan_op(struct b53_device *dev, u8 op)
230{
231 unsigned int i;
232
233 b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
234
235 for (i = 0; i < 10; i++) {
236 u8 vta;
237
238 b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
239 if (!(vta & VTA_START_CMD))
240 return 0;
241
242 usleep_range(100, 200);
243 }
244
245 return -EIO;
246}
247
248static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
249 struct b53_vlan *vlan)
250{
251 if (is5325(dev)) {
252 u32 entry = 0;
253
254 if (vlan->members) {
255 entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
256 VA_UNTAG_S_25) | vlan->members;
257 if (dev->core_rev >= 3)
258 entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
259 else
260 entry |= VA_VALID_25;
261 }
262
263 b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
264 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
265 VTA_RW_STATE_WR | VTA_RW_OP_EN);
266 } else if (is5365(dev)) {
267 u16 entry = 0;
268
269 if (vlan->members)
270 entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
271 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
272
273 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
274 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
275 VTA_RW_STATE_WR | VTA_RW_OP_EN);
276 } else {
277 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
278 b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
279 (vlan->untag << VTE_UNTAG_S) | vlan->members);
280
281 b53_do_vlan_op(dev, VTA_CMD_WRITE);
282 }
283
284 dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
285 vid, vlan->members, vlan->untag);
286}
287
288static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
289 struct b53_vlan *vlan)
290{
291 if (is5325(dev)) {
292 u32 entry = 0;
293
294 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
295 VTA_RW_STATE_RD | VTA_RW_OP_EN);
296 b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
297
298 if (dev->core_rev >= 3)
299 vlan->valid = !!(entry & VA_VALID_25_R4);
300 else
301 vlan->valid = !!(entry & VA_VALID_25);
302 vlan->members = entry & VA_MEMBER_MASK;
303 vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
304
305 } else if (is5365(dev)) {
306 u16 entry = 0;
307
308 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
309 VTA_RW_STATE_WR | VTA_RW_OP_EN);
310 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
311
312 vlan->valid = !!(entry & VA_VALID_65);
313 vlan->members = entry & VA_MEMBER_MASK;
314 vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
315 } else {
316 u32 entry = 0;
317
318 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
319 b53_do_vlan_op(dev, VTA_CMD_READ);
320 b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
321 vlan->members = entry & VTE_MEMBERS;
322 vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
323 vlan->valid = true;
324 }
325}
326
327static void b53_set_forwarding(struct b53_device *dev, int enable)
328{
329 u8 mgmt;
330
331 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332
333 if (enable)
334 mgmt |= SM_SW_FWD_EN;
335 else
336 mgmt &= ~SM_SW_FWD_EN;
337
338 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
339
340 /* Include IMP port in dumb forwarding mode
341 */
342 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
343 mgmt |= B53_MII_DUMB_FWDG_EN;
344 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
345
346 /* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether
347 * frames should be flooded or not.
348 */
349 b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt);
350 mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN;
351 b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt);
352}
353
354static void b53_enable_vlan(struct b53_device *dev, bool enable,
355 bool enable_filtering)
356{
357 u8 mgmt, vc0, vc1, vc4 = 0, vc5;
358
359 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
360 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
361 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
362
363 if (is5325(dev) || is5365(dev)) {
364 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
365 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
366 } else if (is63xx(dev)) {
367 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
368 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
369 } else {
370 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
371 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
372 }
373
374 mgmt &= ~SM_SW_FWD_MODE;
375
376 if (enable) {
377 vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
378 vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
379 vc4 &= ~VC4_ING_VID_CHECK_MASK;
380 if (enable_filtering) {
381 vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
382 vc5 |= VC5_DROP_VTABLE_MISS;
383 } else {
384 vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
385 vc5 &= ~VC5_DROP_VTABLE_MISS;
386 }
387
388 if (is5325(dev))
389 vc0 &= ~VC0_RESERVED_1;
390
391 if (is5325(dev) || is5365(dev))
392 vc1 |= VC1_RX_MCST_TAG_EN;
393
394 } else {
395 vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
396 vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
397 vc4 &= ~VC4_ING_VID_CHECK_MASK;
398 vc5 &= ~VC5_DROP_VTABLE_MISS;
399
400 if (is5325(dev) || is5365(dev))
401 vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
402 else
403 vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
404
405 if (is5325(dev) || is5365(dev))
406 vc1 &= ~VC1_RX_MCST_TAG_EN;
407 }
408
409 if (!is5325(dev) && !is5365(dev))
410 vc5 &= ~VC5_VID_FFF_EN;
411
412 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
413 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
414
415 if (is5325(dev) || is5365(dev)) {
416 /* enable the high 8 bit vid check on 5325 */
417 if (is5325(dev) && enable)
418 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
419 VC3_HIGH_8BIT_EN);
420 else
421 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
422
423 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
424 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
425 } else if (is63xx(dev)) {
426 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
427 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
428 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
429 } else {
430 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
431 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
432 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
433 }
434
435 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
436
437 dev->vlan_enabled = enable;
438}
439
440static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
441{
442 u32 port_mask = 0;
443 u16 max_size = JMS_MIN_SIZE;
444
445 if (is5325(dev) || is5365(dev))
446 return -EINVAL;
447
448 if (enable) {
449 port_mask = dev->enabled_ports;
450 max_size = JMS_MAX_SIZE;
451 if (allow_10_100)
452 port_mask |= JPM_10_100_JUMBO_EN;
453 }
454
455 b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
456 return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
457}
458
459static int b53_flush_arl(struct b53_device *dev, u8 mask)
460{
461 unsigned int i;
462
463 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
464 FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
465
466 for (i = 0; i < 10; i++) {
467 u8 fast_age_ctrl;
468
469 b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
470 &fast_age_ctrl);
471
472 if (!(fast_age_ctrl & FAST_AGE_DONE))
473 goto out;
474
475 msleep(1);
476 }
477
478 return -ETIMEDOUT;
479out:
480 /* Only age dynamic entries (default behavior) */
481 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
482 return 0;
483}
484
485static int b53_fast_age_port(struct b53_device *dev, int port)
486{
487 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
488
489 return b53_flush_arl(dev, FAST_AGE_PORT);
490}
491
492static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
493{
494 b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
495
496 return b53_flush_arl(dev, FAST_AGE_VLAN);
497}
498
499void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
500{
501 struct b53_device *dev = ds->priv;
502 unsigned int i;
503 u16 pvlan;
504
505 /* Enable the IMP port to be in the same VLAN as the other ports
506 * on a per-port basis such that we only have Port i and IMP in
507 * the same VLAN.
508 */
509 b53_for_each_port(dev, i) {
510 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
511 pvlan |= BIT(cpu_port);
512 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
513 }
514}
515EXPORT_SYMBOL(b53_imp_vlan_setup);
516
517int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
518{
519 struct b53_device *dev = ds->priv;
520 unsigned int cpu_port;
521 int ret = 0;
522 u16 pvlan;
523
524 if (!dsa_is_user_port(ds, port))
525 return 0;
526
527 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
528
529 if (dev->ops->irq_enable)
530 ret = dev->ops->irq_enable(dev, port);
531 if (ret)
532 return ret;
533
534 /* Clear the Rx and Tx disable bits and set to no spanning tree */
535 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
536
537 /* Set this port, and only this one to be in the default VLAN,
538 * if member of a bridge, restore its membership prior to
539 * bringing down this port.
540 */
541 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
542 pvlan &= ~0x1ff;
543 pvlan |= BIT(port);
544 pvlan |= dev->ports[port].vlan_ctl_mask;
545 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
546
547 b53_imp_vlan_setup(ds, cpu_port);
548
549 /* If EEE was enabled, restore it */
550 if (dev->ports[port].eee.eee_enabled)
551 b53_eee_enable_set(ds, port, true);
552
553 return 0;
554}
555EXPORT_SYMBOL(b53_enable_port);
556
557void b53_disable_port(struct dsa_switch *ds, int port)
558{
559 struct b53_device *dev = ds->priv;
560 u8 reg;
561
562 /* Disable Tx/Rx for the port */
563 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®);
564 reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
565 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
566
567 if (dev->ops->irq_disable)
568 dev->ops->irq_disable(dev, port);
569}
570EXPORT_SYMBOL(b53_disable_port);
571
572void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
573{
574 bool tag_en = !(ds->ops->get_tag_protocol(ds, port) ==
575 DSA_TAG_PROTO_NONE);
576 struct b53_device *dev = ds->priv;
577 u8 hdr_ctl, val;
578 u16 reg;
579
580 /* Resolve which bit controls the Broadcom tag */
581 switch (port) {
582 case 8:
583 val = BRCM_HDR_P8_EN;
584 break;
585 case 7:
586 val = BRCM_HDR_P7_EN;
587 break;
588 case 5:
589 val = BRCM_HDR_P5_EN;
590 break;
591 default:
592 val = 0;
593 break;
594 }
595
596 /* Enable Broadcom tags for IMP port */
597 b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
598 if (tag_en)
599 hdr_ctl |= val;
600 else
601 hdr_ctl &= ~val;
602 b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
603
604 /* Registers below are only accessible on newer devices */
605 if (!is58xx(dev))
606 return;
607
608 /* Enable reception Broadcom tag for CPU TX (switch RX) to
609 * allow us to tag outgoing frames
610 */
611 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, ®);
612 if (tag_en)
613 reg &= ~BIT(port);
614 else
615 reg |= BIT(port);
616 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
617
618 /* Enable transmission of Broadcom tags from the switch (CPU RX) to
619 * allow delivering frames to the per-port net_devices
620 */
621 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, ®);
622 if (tag_en)
623 reg &= ~BIT(port);
624 else
625 reg |= BIT(port);
626 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
627}
628EXPORT_SYMBOL(b53_brcm_hdr_setup);
629
630static void b53_enable_cpu_port(struct b53_device *dev, int port)
631{
632 u8 port_ctrl;
633
634 /* BCM5325 CPU port is at 8 */
635 if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
636 port = B53_CPU_PORT;
637
638 port_ctrl = PORT_CTRL_RX_BCST_EN |
639 PORT_CTRL_RX_MCST_EN |
640 PORT_CTRL_RX_UCST_EN;
641 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
642
643 b53_brcm_hdr_setup(dev->ds, port);
644}
645
646static void b53_enable_mib(struct b53_device *dev)
647{
648 u8 gc;
649
650 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
651 gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
652 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
653}
654
655static u16 b53_default_pvid(struct b53_device *dev)
656{
657 if (is5325(dev) || is5365(dev))
658 return 1;
659 else
660 return 0;
661}
662
663int b53_configure_vlan(struct dsa_switch *ds)
664{
665 struct b53_device *dev = ds->priv;
666 struct b53_vlan vl = { 0 };
667 int i, def_vid;
668
669 def_vid = b53_default_pvid(dev);
670
671 /* clear all vlan entries */
672 if (is5325(dev) || is5365(dev)) {
673 for (i = def_vid; i < dev->num_vlans; i++)
674 b53_set_vlan_entry(dev, i, &vl);
675 } else {
676 b53_do_vlan_op(dev, VTA_CMD_CLEAR);
677 }
678
679 b53_enable_vlan(dev, false, ds->vlan_filtering);
680
681 b53_for_each_port(dev, i)
682 b53_write16(dev, B53_VLAN_PAGE,
683 B53_VLAN_PORT_DEF_TAG(i), def_vid);
684
685 if (!is5325(dev) && !is5365(dev))
686 b53_set_jumbo(dev, dev->enable_jumbo, false);
687
688 return 0;
689}
690EXPORT_SYMBOL(b53_configure_vlan);
691
692static void b53_switch_reset_gpio(struct b53_device *dev)
693{
694 int gpio = dev->reset_gpio;
695
696 if (gpio < 0)
697 return;
698
699 /* Reset sequence: RESET low(50ms)->high(20ms)
700 */
701 gpio_set_value(gpio, 0);
702 mdelay(50);
703
704 gpio_set_value(gpio, 1);
705 mdelay(20);
706
707 dev->current_page = 0xff;
708}
709
710static int b53_switch_reset(struct b53_device *dev)
711{
712 unsigned int timeout = 1000;
713 u8 mgmt, reg;
714
715 b53_switch_reset_gpio(dev);
716
717 if (is539x(dev)) {
718 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
719 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
720 }
721
722 /* This is specific to 58xx devices here, do not use is58xx() which
723 * covers the larger Starfigther 2 family, including 7445/7278 which
724 * still use this driver as a library and need to perform the reset
725 * earlier.
726 */
727 if (dev->chip_id == BCM58XX_DEVICE_ID ||
728 dev->chip_id == BCM583XX_DEVICE_ID) {
729 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®);
730 reg |= SW_RST | EN_SW_RST | EN_CH_RST;
731 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
732
733 do {
734 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®);
735 if (!(reg & SW_RST))
736 break;
737
738 usleep_range(1000, 2000);
739 } while (timeout-- > 0);
740
741 if (timeout == 0)
742 return -ETIMEDOUT;
743 }
744
745 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
746
747 if (!(mgmt & SM_SW_FWD_EN)) {
748 mgmt &= ~SM_SW_FWD_MODE;
749 mgmt |= SM_SW_FWD_EN;
750
751 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
752 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
753
754 if (!(mgmt & SM_SW_FWD_EN)) {
755 dev_err(dev->dev, "Failed to enable switch!\n");
756 return -EINVAL;
757 }
758 }
759
760 b53_enable_mib(dev);
761
762 return b53_flush_arl(dev, FAST_AGE_STATIC);
763}
764
765static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
766{
767 struct b53_device *priv = ds->priv;
768 u16 value = 0;
769 int ret;
770
771 if (priv->ops->phy_read16)
772 ret = priv->ops->phy_read16(priv, addr, reg, &value);
773 else
774 ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
775 reg * 2, &value);
776
777 return ret ? ret : value;
778}
779
780static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
781{
782 struct b53_device *priv = ds->priv;
783
784 if (priv->ops->phy_write16)
785 return priv->ops->phy_write16(priv, addr, reg, val);
786
787 return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
788}
789
790static int b53_reset_switch(struct b53_device *priv)
791{
792 /* reset vlans */
793 priv->enable_jumbo = false;
794
795 memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
796 memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
797
798 priv->serdes_lane = B53_INVALID_LANE;
799
800 return b53_switch_reset(priv);
801}
802
803static int b53_apply_config(struct b53_device *priv)
804{
805 /* disable switching */
806 b53_set_forwarding(priv, 0);
807
808 b53_configure_vlan(priv->ds);
809
810 /* enable switching */
811 b53_set_forwarding(priv, 1);
812
813 return 0;
814}
815
816static void b53_reset_mib(struct b53_device *priv)
817{
818 u8 gc;
819
820 b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
821
822 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
823 msleep(1);
824 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
825 msleep(1);
826}
827
828static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
829{
830 if (is5365(dev))
831 return b53_mibs_65;
832 else if (is63xx(dev))
833 return b53_mibs_63xx;
834 else if (is58xx(dev))
835 return b53_mibs_58xx;
836 else
837 return b53_mibs;
838}
839
840static unsigned int b53_get_mib_size(struct b53_device *dev)
841{
842 if (is5365(dev))
843 return B53_MIBS_65_SIZE;
844 else if (is63xx(dev))
845 return B53_MIBS_63XX_SIZE;
846 else if (is58xx(dev))
847 return B53_MIBS_58XX_SIZE;
848 else
849 return B53_MIBS_SIZE;
850}
851
852static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port)
853{
854 /* These ports typically do not have built-in PHYs */
855 switch (port) {
856 case B53_CPU_PORT_25:
857 case 7:
858 case B53_CPU_PORT:
859 return NULL;
860 }
861
862 return mdiobus_get_phy(ds->slave_mii_bus, port);
863}
864
865void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset,
866 uint8_t *data)
867{
868 struct b53_device *dev = ds->priv;
869 const struct b53_mib_desc *mibs = b53_get_mib(dev);
870 unsigned int mib_size = b53_get_mib_size(dev);
871 struct phy_device *phydev;
872 unsigned int i;
873
874 if (stringset == ETH_SS_STATS) {
875 for (i = 0; i < mib_size; i++)
876 strlcpy(data + i * ETH_GSTRING_LEN,
877 mibs[i].name, ETH_GSTRING_LEN);
878 } else if (stringset == ETH_SS_PHY_STATS) {
879 phydev = b53_get_phy_device(ds, port);
880 if (!phydev)
881 return;
882
883 phy_ethtool_get_strings(phydev, data);
884 }
885}
886EXPORT_SYMBOL(b53_get_strings);
887
888void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
889{
890 struct b53_device *dev = ds->priv;
891 const struct b53_mib_desc *mibs = b53_get_mib(dev);
892 unsigned int mib_size = b53_get_mib_size(dev);
893 const struct b53_mib_desc *s;
894 unsigned int i;
895 u64 val = 0;
896
897 if (is5365(dev) && port == 5)
898 port = 8;
899
900 mutex_lock(&dev->stats_mutex);
901
902 for (i = 0; i < mib_size; i++) {
903 s = &mibs[i];
904
905 if (s->size == 8) {
906 b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
907 } else {
908 u32 val32;
909
910 b53_read32(dev, B53_MIB_PAGE(port), s->offset,
911 &val32);
912 val = val32;
913 }
914 data[i] = (u64)val;
915 }
916
917 mutex_unlock(&dev->stats_mutex);
918}
919EXPORT_SYMBOL(b53_get_ethtool_stats);
920
921void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data)
922{
923 struct phy_device *phydev;
924
925 phydev = b53_get_phy_device(ds, port);
926 if (!phydev)
927 return;
928
929 phy_ethtool_get_stats(phydev, NULL, data);
930}
931EXPORT_SYMBOL(b53_get_ethtool_phy_stats);
932
933int b53_get_sset_count(struct dsa_switch *ds, int port, int sset)
934{
935 struct b53_device *dev = ds->priv;
936 struct phy_device *phydev;
937
938 if (sset == ETH_SS_STATS) {
939 return b53_get_mib_size(dev);
940 } else if (sset == ETH_SS_PHY_STATS) {
941 phydev = b53_get_phy_device(ds, port);
942 if (!phydev)
943 return 0;
944
945 return phy_ethtool_get_sset_count(phydev);
946 }
947
948 return 0;
949}
950EXPORT_SYMBOL(b53_get_sset_count);
951
952static int b53_setup(struct dsa_switch *ds)
953{
954 struct b53_device *dev = ds->priv;
955 unsigned int port;
956 int ret;
957
958 ret = b53_reset_switch(dev);
959 if (ret) {
960 dev_err(ds->dev, "failed to reset switch\n");
961 return ret;
962 }
963
964 b53_reset_mib(dev);
965
966 ret = b53_apply_config(dev);
967 if (ret)
968 dev_err(ds->dev, "failed to apply configuration\n");
969
970 /* Configure IMP/CPU port, disable all other ports. Enabled
971 * ports will be configured with .port_enable
972 */
973 for (port = 0; port < dev->num_ports; port++) {
974 if (dsa_is_cpu_port(ds, port))
975 b53_enable_cpu_port(dev, port);
976 else
977 b53_disable_port(ds, port);
978 }
979
980 /* Let DSA handle the case were multiple bridges span the same switch
981 * device and different VLAN awareness settings are requested, which
982 * would be breaking filtering semantics for any of the other bridge
983 * devices. (not hardware supported)
984 */
985 ds->vlan_filtering_is_global = true;
986
987 return ret;
988}
989
990static void b53_force_link(struct b53_device *dev, int port, int link)
991{
992 u8 reg, val, off;
993
994 /* Override the port settings */
995 if (port == dev->cpu_port) {
996 off = B53_PORT_OVERRIDE_CTRL;
997 val = PORT_OVERRIDE_EN;
998 } else {
999 off = B53_GMII_PORT_OVERRIDE_CTRL(port);
1000 val = GMII_PO_EN;
1001 }
1002
1003 b53_read8(dev, B53_CTRL_PAGE, off, ®);
1004 reg |= val;
1005 if (link)
1006 reg |= PORT_OVERRIDE_LINK;
1007 else
1008 reg &= ~PORT_OVERRIDE_LINK;
1009 b53_write8(dev, B53_CTRL_PAGE, off, reg);
1010}
1011
1012static void b53_force_port_config(struct b53_device *dev, int port,
1013 int speed, int duplex, int pause)
1014{
1015 u8 reg, val, off;
1016
1017 /* Override the port settings */
1018 if (port == dev->cpu_port) {
1019 off = B53_PORT_OVERRIDE_CTRL;
1020 val = PORT_OVERRIDE_EN;
1021 } else {
1022 off = B53_GMII_PORT_OVERRIDE_CTRL(port);
1023 val = GMII_PO_EN;
1024 }
1025
1026 b53_read8(dev, B53_CTRL_PAGE, off, ®);
1027 reg |= val;
1028 if (duplex == DUPLEX_FULL)
1029 reg |= PORT_OVERRIDE_FULL_DUPLEX;
1030 else
1031 reg &= ~PORT_OVERRIDE_FULL_DUPLEX;
1032
1033 switch (speed) {
1034 case 2000:
1035 reg |= PORT_OVERRIDE_SPEED_2000M;
1036 /* fallthrough */
1037 case SPEED_1000:
1038 reg |= PORT_OVERRIDE_SPEED_1000M;
1039 break;
1040 case SPEED_100:
1041 reg |= PORT_OVERRIDE_SPEED_100M;
1042 break;
1043 case SPEED_10:
1044 reg |= PORT_OVERRIDE_SPEED_10M;
1045 break;
1046 default:
1047 dev_err(dev->dev, "unknown speed: %d\n", speed);
1048 return;
1049 }
1050
1051 if (pause & MLO_PAUSE_RX)
1052 reg |= PORT_OVERRIDE_RX_FLOW;
1053 if (pause & MLO_PAUSE_TX)
1054 reg |= PORT_OVERRIDE_TX_FLOW;
1055
1056 b53_write8(dev, B53_CTRL_PAGE, off, reg);
1057}
1058
1059static void b53_adjust_link(struct dsa_switch *ds, int port,
1060 struct phy_device *phydev)
1061{
1062 struct b53_device *dev = ds->priv;
1063 struct ethtool_eee *p = &dev->ports[port].eee;
1064 u8 rgmii_ctrl = 0, reg = 0, off;
1065 int pause = 0;
1066
1067 if (!phy_is_pseudo_fixed_link(phydev))
1068 return;
1069
1070 /* Enable flow control on BCM5301x's CPU port */
1071 if (is5301x(dev) && port == dev->cpu_port)
1072 pause = MLO_PAUSE_TXRX_MASK;
1073
1074 if (phydev->pause) {
1075 if (phydev->asym_pause)
1076 pause |= MLO_PAUSE_TX;
1077 pause |= MLO_PAUSE_RX;
1078 }
1079
1080 b53_force_port_config(dev, port, phydev->speed, phydev->duplex, pause);
1081 b53_force_link(dev, port, phydev->link);
1082
1083 if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
1084 if (port == 8)
1085 off = B53_RGMII_CTRL_IMP;
1086 else
1087 off = B53_RGMII_CTRL_P(port);
1088
1089 /* Configure the port RGMII clock delay by DLL disabled and
1090 * tx_clk aligned timing (restoring to reset defaults)
1091 */
1092 b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
1093 rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
1094 RGMII_CTRL_TIMING_SEL);
1095
1096 /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
1097 * sure that we enable the port TX clock internal delay to
1098 * account for this internal delay that is inserted, otherwise
1099 * the switch won't be able to receive correctly.
1100 *
1101 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
1102 * any delay neither on transmission nor reception, so the
1103 * BCM53125 must also be configured accordingly to account for
1104 * the lack of delay and introduce
1105 *
1106 * The BCM53125 switch has its RX clock and TX clock control
1107 * swapped, hence the reason why we modify the TX clock path in
1108 * the "RGMII" case
1109 */
1110 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
1111 rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
1112 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
1113 rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
1114 rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
1115 b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
1116
1117 dev_info(ds->dev, "Configured port %d for %s\n", port,
1118 phy_modes(phydev->interface));
1119 }
1120
1121 /* configure MII port if necessary */
1122 if (is5325(dev)) {
1123 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1124 ®);
1125
1126 /* reverse mii needs to be enabled */
1127 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1128 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1129 reg | PORT_OVERRIDE_RV_MII_25);
1130 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
1131 ®);
1132
1133 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
1134 dev_err(ds->dev,
1135 "Failed to enable reverse MII mode\n");
1136 return;
1137 }
1138 }
1139 } else if (is5301x(dev)) {
1140 if (port != dev->cpu_port) {
1141 b53_force_port_config(dev, dev->cpu_port, 2000,
1142 DUPLEX_FULL, MLO_PAUSE_TXRX_MASK);
1143 b53_force_link(dev, dev->cpu_port, 1);
1144 }
1145 }
1146
1147 /* Re-negotiate EEE if it was enabled already */
1148 p->eee_enabled = b53_eee_init(ds, port, phydev);
1149}
1150
1151void b53_port_event(struct dsa_switch *ds, int port)
1152{
1153 struct b53_device *dev = ds->priv;
1154 bool link;
1155 u16 sts;
1156
1157 b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts);
1158 link = !!(sts & BIT(port));
1159 dsa_port_phylink_mac_change(ds, port, link);
1160}
1161EXPORT_SYMBOL(b53_port_event);
1162
1163void b53_phylink_validate(struct dsa_switch *ds, int port,
1164 unsigned long *supported,
1165 struct phylink_link_state *state)
1166{
1167 struct b53_device *dev = ds->priv;
1168 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1169
1170 if (dev->ops->serdes_phylink_validate)
1171 dev->ops->serdes_phylink_validate(dev, port, mask, state);
1172
1173 /* Allow all the expected bits */
1174 phylink_set(mask, Autoneg);
1175 phylink_set_port_modes(mask);
1176 phylink_set(mask, Pause);
1177 phylink_set(mask, Asym_Pause);
1178
1179 /* With the exclusion of 5325/5365, MII, Reverse MII and 802.3z, we
1180 * support Gigabit, including Half duplex.
1181 */
1182 if (state->interface != PHY_INTERFACE_MODE_MII &&
1183 state->interface != PHY_INTERFACE_MODE_REVMII &&
1184 !phy_interface_mode_is_8023z(state->interface) &&
1185 !(is5325(dev) || is5365(dev))) {
1186 phylink_set(mask, 1000baseT_Full);
1187 phylink_set(mask, 1000baseT_Half);
1188 }
1189
1190 if (!phy_interface_mode_is_8023z(state->interface)) {
1191 phylink_set(mask, 10baseT_Half);
1192 phylink_set(mask, 10baseT_Full);
1193 phylink_set(mask, 100baseT_Half);
1194 phylink_set(mask, 100baseT_Full);
1195 }
1196
1197 bitmap_and(supported, supported, mask,
1198 __ETHTOOL_LINK_MODE_MASK_NBITS);
1199 bitmap_and(state->advertising, state->advertising, mask,
1200 __ETHTOOL_LINK_MODE_MASK_NBITS);
1201
1202 phylink_helper_basex_speed(state);
1203}
1204EXPORT_SYMBOL(b53_phylink_validate);
1205
1206int b53_phylink_mac_link_state(struct dsa_switch *ds, int port,
1207 struct phylink_link_state *state)
1208{
1209 struct b53_device *dev = ds->priv;
1210 int ret = -EOPNOTSUPP;
1211
1212 if ((phy_interface_mode_is_8023z(state->interface) ||
1213 state->interface == PHY_INTERFACE_MODE_SGMII) &&
1214 dev->ops->serdes_link_state)
1215 ret = dev->ops->serdes_link_state(dev, port, state);
1216
1217 return ret;
1218}
1219EXPORT_SYMBOL(b53_phylink_mac_link_state);
1220
1221void b53_phylink_mac_config(struct dsa_switch *ds, int port,
1222 unsigned int mode,
1223 const struct phylink_link_state *state)
1224{
1225 struct b53_device *dev = ds->priv;
1226
1227 if (mode == MLO_AN_PHY)
1228 return;
1229
1230 if (mode == MLO_AN_FIXED) {
1231 b53_force_port_config(dev, port, state->speed,
1232 state->duplex, state->pause);
1233 return;
1234 }
1235
1236 if ((phy_interface_mode_is_8023z(state->interface) ||
1237 state->interface == PHY_INTERFACE_MODE_SGMII) &&
1238 dev->ops->serdes_config)
1239 dev->ops->serdes_config(dev, port, mode, state);
1240}
1241EXPORT_SYMBOL(b53_phylink_mac_config);
1242
1243void b53_phylink_mac_an_restart(struct dsa_switch *ds, int port)
1244{
1245 struct b53_device *dev = ds->priv;
1246
1247 if (dev->ops->serdes_an_restart)
1248 dev->ops->serdes_an_restart(dev, port);
1249}
1250EXPORT_SYMBOL(b53_phylink_mac_an_restart);
1251
1252void b53_phylink_mac_link_down(struct dsa_switch *ds, int port,
1253 unsigned int mode,
1254 phy_interface_t interface)
1255{
1256 struct b53_device *dev = ds->priv;
1257
1258 if (mode == MLO_AN_PHY)
1259 return;
1260
1261 if (mode == MLO_AN_FIXED) {
1262 b53_force_link(dev, port, false);
1263 return;
1264 }
1265
1266 if (phy_interface_mode_is_8023z(interface) &&
1267 dev->ops->serdes_link_set)
1268 dev->ops->serdes_link_set(dev, port, mode, interface, false);
1269}
1270EXPORT_SYMBOL(b53_phylink_mac_link_down);
1271
1272void b53_phylink_mac_link_up(struct dsa_switch *ds, int port,
1273 unsigned int mode,
1274 phy_interface_t interface,
1275 struct phy_device *phydev)
1276{
1277 struct b53_device *dev = ds->priv;
1278
1279 if (mode == MLO_AN_PHY)
1280 return;
1281
1282 if (mode == MLO_AN_FIXED) {
1283 b53_force_link(dev, port, true);
1284 return;
1285 }
1286
1287 if (phy_interface_mode_is_8023z(interface) &&
1288 dev->ops->serdes_link_set)
1289 dev->ops->serdes_link_set(dev, port, mode, interface, true);
1290}
1291EXPORT_SYMBOL(b53_phylink_mac_link_up);
1292
1293int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
1294{
1295 struct b53_device *dev = ds->priv;
1296 u16 pvid, new_pvid;
1297
1298 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1299 new_pvid = pvid;
1300 if (!vlan_filtering) {
1301 /* Filtering is currently enabled, use the default PVID since
1302 * the bridge does not expect tagging anymore
1303 */
1304 dev->ports[port].pvid = pvid;
1305 new_pvid = b53_default_pvid(dev);
1306 } else {
1307 /* Filtering is currently disabled, restore the previous PVID */
1308 new_pvid = dev->ports[port].pvid;
1309 }
1310
1311 if (pvid != new_pvid)
1312 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1313 new_pvid);
1314
1315 b53_enable_vlan(dev, dev->vlan_enabled, vlan_filtering);
1316
1317 return 0;
1318}
1319EXPORT_SYMBOL(b53_vlan_filtering);
1320
1321int b53_vlan_prepare(struct dsa_switch *ds, int port,
1322 const struct switchdev_obj_port_vlan *vlan)
1323{
1324 struct b53_device *dev = ds->priv;
1325
1326 if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1327 return -EOPNOTSUPP;
1328
1329 if (vlan->vid_end > dev->num_vlans)
1330 return -ERANGE;
1331
1332 b53_enable_vlan(dev, true, ds->vlan_filtering);
1333
1334 return 0;
1335}
1336EXPORT_SYMBOL(b53_vlan_prepare);
1337
1338void b53_vlan_add(struct dsa_switch *ds, int port,
1339 const struct switchdev_obj_port_vlan *vlan)
1340{
1341 struct b53_device *dev = ds->priv;
1342 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1343 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1344 struct b53_vlan *vl;
1345 u16 vid;
1346
1347 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1348 vl = &dev->vlans[vid];
1349
1350 b53_get_vlan_entry(dev, vid, vl);
1351
1352 vl->members |= BIT(port);
1353 if (untagged && !dsa_is_cpu_port(ds, port))
1354 vl->untag |= BIT(port);
1355 else
1356 vl->untag &= ~BIT(port);
1357
1358 b53_set_vlan_entry(dev, vid, vl);
1359 b53_fast_age_vlan(dev, vid);
1360 }
1361
1362 if (pvid && !dsa_is_cpu_port(ds, port)) {
1363 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1364 vlan->vid_end);
1365 b53_fast_age_vlan(dev, vid);
1366 }
1367}
1368EXPORT_SYMBOL(b53_vlan_add);
1369
1370int b53_vlan_del(struct dsa_switch *ds, int port,
1371 const struct switchdev_obj_port_vlan *vlan)
1372{
1373 struct b53_device *dev = ds->priv;
1374 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1375 struct b53_vlan *vl;
1376 u16 vid;
1377 u16 pvid;
1378
1379 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1380
1381 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1382 vl = &dev->vlans[vid];
1383
1384 b53_get_vlan_entry(dev, vid, vl);
1385
1386 vl->members &= ~BIT(port);
1387
1388 if (pvid == vid)
1389 pvid = b53_default_pvid(dev);
1390
1391 if (untagged && !dsa_is_cpu_port(ds, port))
1392 vl->untag &= ~(BIT(port));
1393
1394 b53_set_vlan_entry(dev, vid, vl);
1395 b53_fast_age_vlan(dev, vid);
1396 }
1397
1398 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
1399 b53_fast_age_vlan(dev, pvid);
1400
1401 return 0;
1402}
1403EXPORT_SYMBOL(b53_vlan_del);
1404
1405/* Address Resolution Logic routines */
1406static int b53_arl_op_wait(struct b53_device *dev)
1407{
1408 unsigned int timeout = 10;
1409 u8 reg;
1410
1411 do {
1412 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®);
1413 if (!(reg & ARLTBL_START_DONE))
1414 return 0;
1415
1416 usleep_range(1000, 2000);
1417 } while (timeout--);
1418
1419 dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
1420
1421 return -ETIMEDOUT;
1422}
1423
1424static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
1425{
1426 u8 reg;
1427
1428 if (op > ARLTBL_RW)
1429 return -EINVAL;
1430
1431 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®);
1432 reg |= ARLTBL_START_DONE;
1433 if (op)
1434 reg |= ARLTBL_RW;
1435 else
1436 reg &= ~ARLTBL_RW;
1437 b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
1438
1439 return b53_arl_op_wait(dev);
1440}
1441
1442static int b53_arl_read(struct b53_device *dev, u64 mac,
1443 u16 vid, struct b53_arl_entry *ent, u8 *idx,
1444 bool is_valid)
1445{
1446 unsigned int i;
1447 int ret;
1448
1449 ret = b53_arl_op_wait(dev);
1450 if (ret)
1451 return ret;
1452
1453 /* Read the bins */
1454 for (i = 0; i < dev->num_arl_entries; i++) {
1455 u64 mac_vid;
1456 u32 fwd_entry;
1457
1458 b53_read64(dev, B53_ARLIO_PAGE,
1459 B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
1460 b53_read32(dev, B53_ARLIO_PAGE,
1461 B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
1462 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1463
1464 if (!(fwd_entry & ARLTBL_VALID))
1465 continue;
1466 if ((mac_vid & ARLTBL_MAC_MASK) != mac)
1467 continue;
1468 *idx = i;
1469 }
1470
1471 return -ENOENT;
1472}
1473
1474static int b53_arl_op(struct b53_device *dev, int op, int port,
1475 const unsigned char *addr, u16 vid, bool is_valid)
1476{
1477 struct b53_arl_entry ent;
1478 u32 fwd_entry;
1479 u64 mac, mac_vid = 0;
1480 u8 idx = 0;
1481 int ret;
1482
1483 /* Convert the array into a 64-bit MAC */
1484 mac = ether_addr_to_u64(addr);
1485
1486 /* Perform a read for the given MAC and VID */
1487 b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
1488 b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
1489
1490 /* Issue a read operation for this MAC */
1491 ret = b53_arl_rw_op(dev, 1);
1492 if (ret)
1493 return ret;
1494
1495 ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
1496 /* If this is a read, just finish now */
1497 if (op)
1498 return ret;
1499
1500 /* We could not find a matching MAC, so reset to a new entry */
1501 if (ret) {
1502 fwd_entry = 0;
1503 idx = 1;
1504 }
1505
1506 /* For multicast address, the port is a bitmask and the validity
1507 * is determined by having at least one port being still active
1508 */
1509 if (!is_multicast_ether_addr(addr)) {
1510 ent.port = port;
1511 ent.is_valid = is_valid;
1512 } else {
1513 if (is_valid)
1514 ent.port |= BIT(port);
1515 else
1516 ent.port &= ~BIT(port);
1517
1518 ent.is_valid = !!(ent.port);
1519 }
1520
1521 ent.is_valid = is_valid;
1522 ent.vid = vid;
1523 ent.is_static = true;
1524 ent.is_age = false;
1525 memcpy(ent.mac, addr, ETH_ALEN);
1526 b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
1527
1528 b53_write64(dev, B53_ARLIO_PAGE,
1529 B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
1530 b53_write32(dev, B53_ARLIO_PAGE,
1531 B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
1532
1533 return b53_arl_rw_op(dev, 0);
1534}
1535
1536int b53_fdb_add(struct dsa_switch *ds, int port,
1537 const unsigned char *addr, u16 vid)
1538{
1539 struct b53_device *priv = ds->priv;
1540
1541 /* 5325 and 5365 require some more massaging, but could
1542 * be supported eventually
1543 */
1544 if (is5325(priv) || is5365(priv))
1545 return -EOPNOTSUPP;
1546
1547 return b53_arl_op(priv, 0, port, addr, vid, true);
1548}
1549EXPORT_SYMBOL(b53_fdb_add);
1550
1551int b53_fdb_del(struct dsa_switch *ds, int port,
1552 const unsigned char *addr, u16 vid)
1553{
1554 struct b53_device *priv = ds->priv;
1555
1556 return b53_arl_op(priv, 0, port, addr, vid, false);
1557}
1558EXPORT_SYMBOL(b53_fdb_del);
1559
1560static int b53_arl_search_wait(struct b53_device *dev)
1561{
1562 unsigned int timeout = 1000;
1563 u8 reg;
1564
1565 do {
1566 b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®);
1567 if (!(reg & ARL_SRCH_STDN))
1568 return 0;
1569
1570 if (reg & ARL_SRCH_VLID)
1571 return 0;
1572
1573 usleep_range(1000, 2000);
1574 } while (timeout--);
1575
1576 return -ETIMEDOUT;
1577}
1578
1579static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
1580 struct b53_arl_entry *ent)
1581{
1582 u64 mac_vid;
1583 u32 fwd_entry;
1584
1585 b53_read64(dev, B53_ARLIO_PAGE,
1586 B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
1587 b53_read32(dev, B53_ARLIO_PAGE,
1588 B53_ARL_SRCH_RSTL(idx), &fwd_entry);
1589 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1590}
1591
1592static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
1593 dsa_fdb_dump_cb_t *cb, void *data)
1594{
1595 if (!ent->is_valid)
1596 return 0;
1597
1598 if (port != ent->port)
1599 return 0;
1600
1601 return cb(ent->mac, ent->vid, ent->is_static, data);
1602}
1603
1604int b53_fdb_dump(struct dsa_switch *ds, int port,
1605 dsa_fdb_dump_cb_t *cb, void *data)
1606{
1607 struct b53_device *priv = ds->priv;
1608 struct b53_arl_entry results[2];
1609 unsigned int count = 0;
1610 int ret;
1611 u8 reg;
1612
1613 /* Start search operation */
1614 reg = ARL_SRCH_STDN;
1615 b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
1616
1617 do {
1618 ret = b53_arl_search_wait(priv);
1619 if (ret)
1620 return ret;
1621
1622 b53_arl_search_rd(priv, 0, &results[0]);
1623 ret = b53_fdb_copy(port, &results[0], cb, data);
1624 if (ret)
1625 return ret;
1626
1627 if (priv->num_arl_entries > 2) {
1628 b53_arl_search_rd(priv, 1, &results[1]);
1629 ret = b53_fdb_copy(port, &results[1], cb, data);
1630 if (ret)
1631 return ret;
1632
1633 if (!results[0].is_valid && !results[1].is_valid)
1634 break;
1635 }
1636
1637 } while (count++ < 1024);
1638
1639 return 0;
1640}
1641EXPORT_SYMBOL(b53_fdb_dump);
1642
1643int b53_mdb_prepare(struct dsa_switch *ds, int port,
1644 const struct switchdev_obj_port_mdb *mdb)
1645{
1646 struct b53_device *priv = ds->priv;
1647
1648 /* 5325 and 5365 require some more massaging, but could
1649 * be supported eventually
1650 */
1651 if (is5325(priv) || is5365(priv))
1652 return -EOPNOTSUPP;
1653
1654 return 0;
1655}
1656EXPORT_SYMBOL(b53_mdb_prepare);
1657
1658void b53_mdb_add(struct dsa_switch *ds, int port,
1659 const struct switchdev_obj_port_mdb *mdb)
1660{
1661 struct b53_device *priv = ds->priv;
1662 int ret;
1663
1664 ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true);
1665 if (ret)
1666 dev_err(ds->dev, "failed to add MDB entry\n");
1667}
1668EXPORT_SYMBOL(b53_mdb_add);
1669
1670int b53_mdb_del(struct dsa_switch *ds, int port,
1671 const struct switchdev_obj_port_mdb *mdb)
1672{
1673 struct b53_device *priv = ds->priv;
1674 int ret;
1675
1676 ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false);
1677 if (ret)
1678 dev_err(ds->dev, "failed to delete MDB entry\n");
1679
1680 return ret;
1681}
1682EXPORT_SYMBOL(b53_mdb_del);
1683
1684int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
1685{
1686 struct b53_device *dev = ds->priv;
1687 s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1688 u16 pvlan, reg;
1689 unsigned int i;
1690
1691 /* Make this port leave the all VLANs join since we will have proper
1692 * VLAN entries from now on
1693 */
1694 if (is58xx(dev)) {
1695 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®);
1696 reg &= ~BIT(port);
1697 if ((reg & BIT(cpu_port)) == BIT(cpu_port))
1698 reg &= ~BIT(cpu_port);
1699 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1700 }
1701
1702 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1703
1704 b53_for_each_port(dev, i) {
1705 if (dsa_to_port(ds, i)->bridge_dev != br)
1706 continue;
1707
1708 /* Add this local port to the remote port VLAN control
1709 * membership and update the remote port bitmask
1710 */
1711 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®);
1712 reg |= BIT(port);
1713 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1714 dev->ports[i].vlan_ctl_mask = reg;
1715
1716 pvlan |= BIT(i);
1717 }
1718
1719 /* Configure the local port VLAN control membership to include
1720 * remote ports and update the local port bitmask
1721 */
1722 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1723 dev->ports[port].vlan_ctl_mask = pvlan;
1724
1725 return 0;
1726}
1727EXPORT_SYMBOL(b53_br_join);
1728
1729void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
1730{
1731 struct b53_device *dev = ds->priv;
1732 struct b53_vlan *vl = &dev->vlans[0];
1733 s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1734 unsigned int i;
1735 u16 pvlan, reg, pvid;
1736
1737 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1738
1739 b53_for_each_port(dev, i) {
1740 /* Don't touch the remaining ports */
1741 if (dsa_to_port(ds, i)->bridge_dev != br)
1742 continue;
1743
1744 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®);
1745 reg &= ~BIT(port);
1746 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1747 dev->ports[port].vlan_ctl_mask = reg;
1748
1749 /* Prevent self removal to preserve isolation */
1750 if (port != i)
1751 pvlan &= ~BIT(i);
1752 }
1753
1754 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1755 dev->ports[port].vlan_ctl_mask = pvlan;
1756
1757 pvid = b53_default_pvid(dev);
1758
1759 /* Make this port join all VLANs without VLAN entries */
1760 if (is58xx(dev)) {
1761 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®);
1762 reg |= BIT(port);
1763 if (!(reg & BIT(cpu_port)))
1764 reg |= BIT(cpu_port);
1765 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1766 } else {
1767 b53_get_vlan_entry(dev, pvid, vl);
1768 vl->members |= BIT(port) | BIT(cpu_port);
1769 vl->untag |= BIT(port) | BIT(cpu_port);
1770 b53_set_vlan_entry(dev, pvid, vl);
1771 }
1772}
1773EXPORT_SYMBOL(b53_br_leave);
1774
1775void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
1776{
1777 struct b53_device *dev = ds->priv;
1778 u8 hw_state;
1779 u8 reg;
1780
1781 switch (state) {
1782 case BR_STATE_DISABLED:
1783 hw_state = PORT_CTRL_DIS_STATE;
1784 break;
1785 case BR_STATE_LISTENING:
1786 hw_state = PORT_CTRL_LISTEN_STATE;
1787 break;
1788 case BR_STATE_LEARNING:
1789 hw_state = PORT_CTRL_LEARN_STATE;
1790 break;
1791 case BR_STATE_FORWARDING:
1792 hw_state = PORT_CTRL_FWD_STATE;
1793 break;
1794 case BR_STATE_BLOCKING:
1795 hw_state = PORT_CTRL_BLOCK_STATE;
1796 break;
1797 default:
1798 dev_err(ds->dev, "invalid STP state: %d\n", state);
1799 return;
1800 }
1801
1802 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®);
1803 reg &= ~PORT_CTRL_STP_STATE_MASK;
1804 reg |= hw_state;
1805 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1806}
1807EXPORT_SYMBOL(b53_br_set_stp_state);
1808
1809void b53_br_fast_age(struct dsa_switch *ds, int port)
1810{
1811 struct b53_device *dev = ds->priv;
1812
1813 if (b53_fast_age_port(dev, port))
1814 dev_err(ds->dev, "fast ageing failed\n");
1815}
1816EXPORT_SYMBOL(b53_br_fast_age);
1817
1818int b53_br_egress_floods(struct dsa_switch *ds, int port,
1819 bool unicast, bool multicast)
1820{
1821 struct b53_device *dev = ds->priv;
1822 u16 uc, mc;
1823
1824 b53_read16(dev, B53_CTRL_PAGE, B53_UC_FWD_EN, &uc);
1825 if (unicast)
1826 uc |= BIT(port);
1827 else
1828 uc &= ~BIT(port);
1829 b53_write16(dev, B53_CTRL_PAGE, B53_UC_FWD_EN, uc);
1830
1831 b53_read16(dev, B53_CTRL_PAGE, B53_MC_FWD_EN, &mc);
1832 if (multicast)
1833 mc |= BIT(port);
1834 else
1835 mc &= ~BIT(port);
1836 b53_write16(dev, B53_CTRL_PAGE, B53_MC_FWD_EN, mc);
1837
1838 return 0;
1839
1840}
1841EXPORT_SYMBOL(b53_br_egress_floods);
1842
1843static bool b53_possible_cpu_port(struct dsa_switch *ds, int port)
1844{
1845 /* Broadcom switches will accept enabling Broadcom tags on the
1846 * following ports: 5, 7 and 8, any other port is not supported
1847 */
1848 switch (port) {
1849 case B53_CPU_PORT_25:
1850 case 7:
1851 case B53_CPU_PORT:
1852 return true;
1853 }
1854
1855 return false;
1856}
1857
1858static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port)
1859{
1860 bool ret = b53_possible_cpu_port(ds, port);
1861
1862 if (!ret)
1863 dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n",
1864 port);
1865 return ret;
1866}
1867
1868enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port)
1869{
1870 struct b53_device *dev = ds->priv;
1871
1872 /* Older models (5325, 5365) support a different tag format that we do
1873 * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed
1874 * mode to be turned on which means we need to specifically manage ARL
1875 * misses on multicast addresses (TBD).
1876 */
1877 if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) ||
1878 !b53_can_enable_brcm_tags(ds, port))
1879 return DSA_TAG_PROTO_NONE;
1880
1881 /* Broadcom BCM58xx chips have a flow accelerator on Port 8
1882 * which requires us to use the prepended Broadcom tag type
1883 */
1884 if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT)
1885 return DSA_TAG_PROTO_BRCM_PREPEND;
1886
1887 return DSA_TAG_PROTO_BRCM;
1888}
1889EXPORT_SYMBOL(b53_get_tag_protocol);
1890
1891int b53_mirror_add(struct dsa_switch *ds, int port,
1892 struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1893{
1894 struct b53_device *dev = ds->priv;
1895 u16 reg, loc;
1896
1897 if (ingress)
1898 loc = B53_IG_MIR_CTL;
1899 else
1900 loc = B53_EG_MIR_CTL;
1901
1902 b53_read16(dev, B53_MGMT_PAGE, loc, ®);
1903 reg |= BIT(port);
1904 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1905
1906 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®);
1907 reg &= ~CAP_PORT_MASK;
1908 reg |= mirror->to_local_port;
1909 reg |= MIRROR_EN;
1910 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1911
1912 return 0;
1913}
1914EXPORT_SYMBOL(b53_mirror_add);
1915
1916void b53_mirror_del(struct dsa_switch *ds, int port,
1917 struct dsa_mall_mirror_tc_entry *mirror)
1918{
1919 struct b53_device *dev = ds->priv;
1920 bool loc_disable = false, other_loc_disable = false;
1921 u16 reg, loc;
1922
1923 if (mirror->ingress)
1924 loc = B53_IG_MIR_CTL;
1925 else
1926 loc = B53_EG_MIR_CTL;
1927
1928 /* Update the desired ingress/egress register */
1929 b53_read16(dev, B53_MGMT_PAGE, loc, ®);
1930 reg &= ~BIT(port);
1931 if (!(reg & MIRROR_MASK))
1932 loc_disable = true;
1933 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1934
1935 /* Now look at the other one to know if we can disable mirroring
1936 * entirely
1937 */
1938 if (mirror->ingress)
1939 b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, ®);
1940 else
1941 b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, ®);
1942 if (!(reg & MIRROR_MASK))
1943 other_loc_disable = true;
1944
1945 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®);
1946 /* Both no longer have ports, let's disable mirroring */
1947 if (loc_disable && other_loc_disable) {
1948 reg &= ~MIRROR_EN;
1949 reg &= ~mirror->to_local_port;
1950 }
1951 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1952}
1953EXPORT_SYMBOL(b53_mirror_del);
1954
1955void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
1956{
1957 struct b53_device *dev = ds->priv;
1958 u16 reg;
1959
1960 b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, ®);
1961 if (enable)
1962 reg |= BIT(port);
1963 else
1964 reg &= ~BIT(port);
1965 b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
1966}
1967EXPORT_SYMBOL(b53_eee_enable_set);
1968
1969
1970/* Returns 0 if EEE was not enabled, or 1 otherwise
1971 */
1972int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
1973{
1974 int ret;
1975
1976 ret = phy_init_eee(phy, 0);
1977 if (ret)
1978 return 0;
1979
1980 b53_eee_enable_set(ds, port, true);
1981
1982 return 1;
1983}
1984EXPORT_SYMBOL(b53_eee_init);
1985
1986int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
1987{
1988 struct b53_device *dev = ds->priv;
1989 struct ethtool_eee *p = &dev->ports[port].eee;
1990 u16 reg;
1991
1992 if (is5325(dev) || is5365(dev))
1993 return -EOPNOTSUPP;
1994
1995 b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, ®);
1996 e->eee_enabled = p->eee_enabled;
1997 e->eee_active = !!(reg & BIT(port));
1998
1999 return 0;
2000}
2001EXPORT_SYMBOL(b53_get_mac_eee);
2002
2003int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
2004{
2005 struct b53_device *dev = ds->priv;
2006 struct ethtool_eee *p = &dev->ports[port].eee;
2007
2008 if (is5325(dev) || is5365(dev))
2009 return -EOPNOTSUPP;
2010
2011 p->eee_enabled = e->eee_enabled;
2012 b53_eee_enable_set(ds, port, e->eee_enabled);
2013
2014 return 0;
2015}
2016EXPORT_SYMBOL(b53_set_mac_eee);
2017
2018static const struct dsa_switch_ops b53_switch_ops = {
2019 .get_tag_protocol = b53_get_tag_protocol,
2020 .setup = b53_setup,
2021 .get_strings = b53_get_strings,
2022 .get_ethtool_stats = b53_get_ethtool_stats,
2023 .get_sset_count = b53_get_sset_count,
2024 .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
2025 .phy_read = b53_phy_read16,
2026 .phy_write = b53_phy_write16,
2027 .adjust_link = b53_adjust_link,
2028 .phylink_validate = b53_phylink_validate,
2029 .phylink_mac_link_state = b53_phylink_mac_link_state,
2030 .phylink_mac_config = b53_phylink_mac_config,
2031 .phylink_mac_an_restart = b53_phylink_mac_an_restart,
2032 .phylink_mac_link_down = b53_phylink_mac_link_down,
2033 .phylink_mac_link_up = b53_phylink_mac_link_up,
2034 .port_enable = b53_enable_port,
2035 .port_disable = b53_disable_port,
2036 .get_mac_eee = b53_get_mac_eee,
2037 .set_mac_eee = b53_set_mac_eee,
2038 .port_bridge_join = b53_br_join,
2039 .port_bridge_leave = b53_br_leave,
2040 .port_stp_state_set = b53_br_set_stp_state,
2041 .port_fast_age = b53_br_fast_age,
2042 .port_egress_floods = b53_br_egress_floods,
2043 .port_vlan_filtering = b53_vlan_filtering,
2044 .port_vlan_prepare = b53_vlan_prepare,
2045 .port_vlan_add = b53_vlan_add,
2046 .port_vlan_del = b53_vlan_del,
2047 .port_fdb_dump = b53_fdb_dump,
2048 .port_fdb_add = b53_fdb_add,
2049 .port_fdb_del = b53_fdb_del,
2050 .port_mirror_add = b53_mirror_add,
2051 .port_mirror_del = b53_mirror_del,
2052 .port_mdb_prepare = b53_mdb_prepare,
2053 .port_mdb_add = b53_mdb_add,
2054 .port_mdb_del = b53_mdb_del,
2055};
2056
2057struct b53_chip_data {
2058 u32 chip_id;
2059 const char *dev_name;
2060 u16 vlans;
2061 u16 enabled_ports;
2062 u8 cpu_port;
2063 u8 vta_regs[3];
2064 u8 arl_entries;
2065 u8 duplex_reg;
2066 u8 jumbo_pm_reg;
2067 u8 jumbo_size_reg;
2068};
2069
2070#define B53_VTA_REGS \
2071 { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
2072#define B53_VTA_REGS_9798 \
2073 { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
2074#define B53_VTA_REGS_63XX \
2075 { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
2076
2077static const struct b53_chip_data b53_switch_chips[] = {
2078 {
2079 .chip_id = BCM5325_DEVICE_ID,
2080 .dev_name = "BCM5325",
2081 .vlans = 16,
2082 .enabled_ports = 0x1f,
2083 .arl_entries = 2,
2084 .cpu_port = B53_CPU_PORT_25,
2085 .duplex_reg = B53_DUPLEX_STAT_FE,
2086 },
2087 {
2088 .chip_id = BCM5365_DEVICE_ID,
2089 .dev_name = "BCM5365",
2090 .vlans = 256,
2091 .enabled_ports = 0x1f,
2092 .arl_entries = 2,
2093 .cpu_port = B53_CPU_PORT_25,
2094 .duplex_reg = B53_DUPLEX_STAT_FE,
2095 },
2096 {
2097 .chip_id = BCM5389_DEVICE_ID,
2098 .dev_name = "BCM5389",
2099 .vlans = 4096,
2100 .enabled_ports = 0x1f,
2101 .arl_entries = 4,
2102 .cpu_port = B53_CPU_PORT,
2103 .vta_regs = B53_VTA_REGS,
2104 .duplex_reg = B53_DUPLEX_STAT_GE,
2105 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2106 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2107 },
2108 {
2109 .chip_id = BCM5395_DEVICE_ID,
2110 .dev_name = "BCM5395",
2111 .vlans = 4096,
2112 .enabled_ports = 0x1f,
2113 .arl_entries = 4,
2114 .cpu_port = B53_CPU_PORT,
2115 .vta_regs = B53_VTA_REGS,
2116 .duplex_reg = B53_DUPLEX_STAT_GE,
2117 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2118 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2119 },
2120 {
2121 .chip_id = BCM5397_DEVICE_ID,
2122 .dev_name = "BCM5397",
2123 .vlans = 4096,
2124 .enabled_ports = 0x1f,
2125 .arl_entries = 4,
2126 .cpu_port = B53_CPU_PORT,
2127 .vta_regs = B53_VTA_REGS_9798,
2128 .duplex_reg = B53_DUPLEX_STAT_GE,
2129 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2130 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2131 },
2132 {
2133 .chip_id = BCM5398_DEVICE_ID,
2134 .dev_name = "BCM5398",
2135 .vlans = 4096,
2136 .enabled_ports = 0x7f,
2137 .arl_entries = 4,
2138 .cpu_port = B53_CPU_PORT,
2139 .vta_regs = B53_VTA_REGS_9798,
2140 .duplex_reg = B53_DUPLEX_STAT_GE,
2141 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2142 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2143 },
2144 {
2145 .chip_id = BCM53115_DEVICE_ID,
2146 .dev_name = "BCM53115",
2147 .vlans = 4096,
2148 .enabled_ports = 0x1f,
2149 .arl_entries = 4,
2150 .vta_regs = B53_VTA_REGS,
2151 .cpu_port = B53_CPU_PORT,
2152 .duplex_reg = B53_DUPLEX_STAT_GE,
2153 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2154 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2155 },
2156 {
2157 .chip_id = BCM53125_DEVICE_ID,
2158 .dev_name = "BCM53125",
2159 .vlans = 4096,
2160 .enabled_ports = 0xff,
2161 .arl_entries = 4,
2162 .cpu_port = B53_CPU_PORT,
2163 .vta_regs = B53_VTA_REGS,
2164 .duplex_reg = B53_DUPLEX_STAT_GE,
2165 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2166 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2167 },
2168 {
2169 .chip_id = BCM53128_DEVICE_ID,
2170 .dev_name = "BCM53128",
2171 .vlans = 4096,
2172 .enabled_ports = 0x1ff,
2173 .arl_entries = 4,
2174 .cpu_port = B53_CPU_PORT,
2175 .vta_regs = B53_VTA_REGS,
2176 .duplex_reg = B53_DUPLEX_STAT_GE,
2177 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2178 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2179 },
2180 {
2181 .chip_id = BCM63XX_DEVICE_ID,
2182 .dev_name = "BCM63xx",
2183 .vlans = 4096,
2184 .enabled_ports = 0, /* pdata must provide them */
2185 .arl_entries = 4,
2186 .cpu_port = B53_CPU_PORT,
2187 .vta_regs = B53_VTA_REGS_63XX,
2188 .duplex_reg = B53_DUPLEX_STAT_63XX,
2189 .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
2190 .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
2191 },
2192 {
2193 .chip_id = BCM53010_DEVICE_ID,
2194 .dev_name = "BCM53010",
2195 .vlans = 4096,
2196 .enabled_ports = 0x1f,
2197 .arl_entries = 4,
2198 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2199 .vta_regs = B53_VTA_REGS,
2200 .duplex_reg = B53_DUPLEX_STAT_GE,
2201 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2202 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2203 },
2204 {
2205 .chip_id = BCM53011_DEVICE_ID,
2206 .dev_name = "BCM53011",
2207 .vlans = 4096,
2208 .enabled_ports = 0x1bf,
2209 .arl_entries = 4,
2210 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2211 .vta_regs = B53_VTA_REGS,
2212 .duplex_reg = B53_DUPLEX_STAT_GE,
2213 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2214 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2215 },
2216 {
2217 .chip_id = BCM53012_DEVICE_ID,
2218 .dev_name = "BCM53012",
2219 .vlans = 4096,
2220 .enabled_ports = 0x1bf,
2221 .arl_entries = 4,
2222 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2223 .vta_regs = B53_VTA_REGS,
2224 .duplex_reg = B53_DUPLEX_STAT_GE,
2225 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2226 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2227 },
2228 {
2229 .chip_id = BCM53018_DEVICE_ID,
2230 .dev_name = "BCM53018",
2231 .vlans = 4096,
2232 .enabled_ports = 0x1f,
2233 .arl_entries = 4,
2234 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2235 .vta_regs = B53_VTA_REGS,
2236 .duplex_reg = B53_DUPLEX_STAT_GE,
2237 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2238 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2239 },
2240 {
2241 .chip_id = BCM53019_DEVICE_ID,
2242 .dev_name = "BCM53019",
2243 .vlans = 4096,
2244 .enabled_ports = 0x1f,
2245 .arl_entries = 4,
2246 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
2247 .vta_regs = B53_VTA_REGS,
2248 .duplex_reg = B53_DUPLEX_STAT_GE,
2249 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2250 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2251 },
2252 {
2253 .chip_id = BCM58XX_DEVICE_ID,
2254 .dev_name = "BCM585xx/586xx/88312",
2255 .vlans = 4096,
2256 .enabled_ports = 0x1ff,
2257 .arl_entries = 4,
2258 .cpu_port = B53_CPU_PORT,
2259 .vta_regs = B53_VTA_REGS,
2260 .duplex_reg = B53_DUPLEX_STAT_GE,
2261 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2262 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2263 },
2264 {
2265 .chip_id = BCM583XX_DEVICE_ID,
2266 .dev_name = "BCM583xx/11360",
2267 .vlans = 4096,
2268 .enabled_ports = 0x103,
2269 .arl_entries = 4,
2270 .cpu_port = B53_CPU_PORT,
2271 .vta_regs = B53_VTA_REGS,
2272 .duplex_reg = B53_DUPLEX_STAT_GE,
2273 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2274 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2275 },
2276 {
2277 .chip_id = BCM7445_DEVICE_ID,
2278 .dev_name = "BCM7445",
2279 .vlans = 4096,
2280 .enabled_ports = 0x1ff,
2281 .arl_entries = 4,
2282 .cpu_port = B53_CPU_PORT,
2283 .vta_regs = B53_VTA_REGS,
2284 .duplex_reg = B53_DUPLEX_STAT_GE,
2285 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2286 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2287 },
2288 {
2289 .chip_id = BCM7278_DEVICE_ID,
2290 .dev_name = "BCM7278",
2291 .vlans = 4096,
2292 .enabled_ports = 0x1ff,
2293 .arl_entries= 4,
2294 .cpu_port = B53_CPU_PORT,
2295 .vta_regs = B53_VTA_REGS,
2296 .duplex_reg = B53_DUPLEX_STAT_GE,
2297 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
2298 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
2299 },
2300};
2301
2302static int b53_switch_init(struct b53_device *dev)
2303{
2304 unsigned int i;
2305 int ret;
2306
2307 for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
2308 const struct b53_chip_data *chip = &b53_switch_chips[i];
2309
2310 if (chip->chip_id == dev->chip_id) {
2311 if (!dev->enabled_ports)
2312 dev->enabled_ports = chip->enabled_ports;
2313 dev->name = chip->dev_name;
2314 dev->duplex_reg = chip->duplex_reg;
2315 dev->vta_regs[0] = chip->vta_regs[0];
2316 dev->vta_regs[1] = chip->vta_regs[1];
2317 dev->vta_regs[2] = chip->vta_regs[2];
2318 dev->jumbo_pm_reg = chip->jumbo_pm_reg;
2319 dev->cpu_port = chip->cpu_port;
2320 dev->num_vlans = chip->vlans;
2321 dev->num_arl_entries = chip->arl_entries;
2322 break;
2323 }
2324 }
2325
2326 /* check which BCM5325x version we have */
2327 if (is5325(dev)) {
2328 u8 vc4;
2329
2330 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
2331
2332 /* check reserved bits */
2333 switch (vc4 & 3) {
2334 case 1:
2335 /* BCM5325E */
2336 break;
2337 case 3:
2338 /* BCM5325F - do not use port 4 */
2339 dev->enabled_ports &= ~BIT(4);
2340 break;
2341 default:
2342/* On the BCM47XX SoCs this is the supported internal switch.*/
2343#ifndef CONFIG_BCM47XX
2344 /* BCM5325M */
2345 return -EINVAL;
2346#else
2347 break;
2348#endif
2349 }
2350 } else if (dev->chip_id == BCM53115_DEVICE_ID) {
2351 u64 strap_value;
2352
2353 b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
2354 /* use second IMP port if GMII is enabled */
2355 if (strap_value & SV_GMII_CTRL_115)
2356 dev->cpu_port = 5;
2357 }
2358
2359 /* cpu port is always last */
2360 dev->num_ports = dev->cpu_port + 1;
2361 dev->enabled_ports |= BIT(dev->cpu_port);
2362
2363 /* Include non standard CPU port built-in PHYs to be probed */
2364 if (is539x(dev) || is531x5(dev)) {
2365 for (i = 0; i < dev->num_ports; i++) {
2366 if (!(dev->ds->phys_mii_mask & BIT(i)) &&
2367 !b53_possible_cpu_port(dev->ds, i))
2368 dev->ds->phys_mii_mask |= BIT(i);
2369 }
2370 }
2371
2372 dev->ports = devm_kcalloc(dev->dev,
2373 dev->num_ports, sizeof(struct b53_port),
2374 GFP_KERNEL);
2375 if (!dev->ports)
2376 return -ENOMEM;
2377
2378 dev->vlans = devm_kcalloc(dev->dev,
2379 dev->num_vlans, sizeof(struct b53_vlan),
2380 GFP_KERNEL);
2381 if (!dev->vlans)
2382 return -ENOMEM;
2383
2384 dev->reset_gpio = b53_switch_get_reset_gpio(dev);
2385 if (dev->reset_gpio >= 0) {
2386 ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
2387 GPIOF_OUT_INIT_HIGH, "robo_reset");
2388 if (ret)
2389 return ret;
2390 }
2391
2392 return 0;
2393}
2394
2395struct b53_device *b53_switch_alloc(struct device *base,
2396 const struct b53_io_ops *ops,
2397 void *priv)
2398{
2399 struct dsa_switch *ds;
2400 struct b53_device *dev;
2401
2402 ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL);
2403 if (!ds)
2404 return NULL;
2405
2406 ds->dev = base;
2407 ds->num_ports = DSA_MAX_PORTS;
2408
2409 dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
2410 if (!dev)
2411 return NULL;
2412
2413 ds->priv = dev;
2414 dev->dev = base;
2415
2416 dev->ds = ds;
2417 dev->priv = priv;
2418 dev->ops = ops;
2419 ds->ops = &b53_switch_ops;
2420 mutex_init(&dev->reg_mutex);
2421 mutex_init(&dev->stats_mutex);
2422
2423 return dev;
2424}
2425EXPORT_SYMBOL(b53_switch_alloc);
2426
2427int b53_switch_detect(struct b53_device *dev)
2428{
2429 u32 id32;
2430 u16 tmp;
2431 u8 id8;
2432 int ret;
2433
2434 ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
2435 if (ret)
2436 return ret;
2437
2438 switch (id8) {
2439 case 0:
2440 /* BCM5325 and BCM5365 do not have this register so reads
2441 * return 0. But the read operation did succeed, so assume this
2442 * is one of them.
2443 *
2444 * Next check if we can write to the 5325's VTA register; for
2445 * 5365 it is read only.
2446 */
2447 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
2448 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
2449
2450 if (tmp == 0xf)
2451 dev->chip_id = BCM5325_DEVICE_ID;
2452 else
2453 dev->chip_id = BCM5365_DEVICE_ID;
2454 break;
2455 case BCM5389_DEVICE_ID:
2456 case BCM5395_DEVICE_ID:
2457 case BCM5397_DEVICE_ID:
2458 case BCM5398_DEVICE_ID:
2459 dev->chip_id = id8;
2460 break;
2461 default:
2462 ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
2463 if (ret)
2464 return ret;
2465
2466 switch (id32) {
2467 case BCM53115_DEVICE_ID:
2468 case BCM53125_DEVICE_ID:
2469 case BCM53128_DEVICE_ID:
2470 case BCM53010_DEVICE_ID:
2471 case BCM53011_DEVICE_ID:
2472 case BCM53012_DEVICE_ID:
2473 case BCM53018_DEVICE_ID:
2474 case BCM53019_DEVICE_ID:
2475 dev->chip_id = id32;
2476 break;
2477 default:
2478 pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2479 id8, id32);
2480 return -ENODEV;
2481 }
2482 }
2483
2484 if (dev->chip_id == BCM5325_DEVICE_ID)
2485 return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2486 &dev->core_rev);
2487 else
2488 return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2489 &dev->core_rev);
2490}
2491EXPORT_SYMBOL(b53_switch_detect);
2492
2493int b53_switch_register(struct b53_device *dev)
2494{
2495 int ret;
2496
2497 if (dev->pdata) {
2498 dev->chip_id = dev->pdata->chip_id;
2499 dev->enabled_ports = dev->pdata->enabled_ports;
2500 }
2501
2502 if (!dev->chip_id && b53_switch_detect(dev))
2503 return -EINVAL;
2504
2505 ret = b53_switch_init(dev);
2506 if (ret)
2507 return ret;
2508
2509 pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2510
2511 return dsa_register_switch(dev->ds);
2512}
2513EXPORT_SYMBOL(b53_switch_register);
2514
2515MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2516MODULE_DESCRIPTION("B53 switch library");
2517MODULE_LICENSE("Dual BSD/GPL");